piixide.c revision 1.37.14.3 1 1.37.14.3 joerg /* $NetBSD: piixide.c,v 1.37.14.3 2007/10/01 05:37:54 joerg Exp $ */
2 1.1 bouyer
3 1.1 bouyer /*
4 1.1 bouyer * Copyright (c) 1999, 2000, 2001 Manuel Bouyer.
5 1.1 bouyer *
6 1.1 bouyer * Redistribution and use in source and binary forms, with or without
7 1.1 bouyer * modification, are permitted provided that the following conditions
8 1.1 bouyer * are met:
9 1.1 bouyer * 1. Redistributions of source code must retain the above copyright
10 1.1 bouyer * notice, this list of conditions and the following disclaimer.
11 1.1 bouyer * 2. Redistributions in binary form must reproduce the above copyright
12 1.1 bouyer * notice, this list of conditions and the following disclaimer in the
13 1.1 bouyer * documentation and/or other materials provided with the distribution.
14 1.1 bouyer * 3. All advertising materials mentioning features or use of this software
15 1.1 bouyer * must display the following acknowledgement:
16 1.1 bouyer * This product includes software developed by Manuel Bouyer.
17 1.1 bouyer * 4. The name of the author may not be used to endorse or promote products
18 1.1 bouyer * derived from this software without specific prior written permission.
19 1.1 bouyer *
20 1.1 bouyer * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
21 1.1 bouyer * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
22 1.1 bouyer * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
23 1.19 perry * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
24 1.1 bouyer * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
25 1.1 bouyer * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
26 1.1 bouyer * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
27 1.1 bouyer * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
28 1.1 bouyer * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
29 1.1 bouyer * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
30 1.1 bouyer */
31 1.1 bouyer
32 1.20 lukem #include <sys/cdefs.h>
33 1.37.14.3 joerg __KERNEL_RCSID(0, "$NetBSD: piixide.c,v 1.37.14.3 2007/10/01 05:37:54 joerg Exp $");
34 1.20 lukem
35 1.1 bouyer #include <sys/param.h>
36 1.1 bouyer #include <sys/systm.h>
37 1.1 bouyer
38 1.1 bouyer #include <dev/pci/pcivar.h>
39 1.1 bouyer #include <dev/pci/pcidevs.h>
40 1.1 bouyer #include <dev/pci/pciidereg.h>
41 1.1 bouyer #include <dev/pci/pciidevar.h>
42 1.1 bouyer #include <dev/pci/pciide_piix_reg.h>
43 1.1 bouyer
44 1.2 thorpej static void piix_chip_map(struct pciide_softc*, struct pci_attach_args *);
45 1.12 thorpej static void piix_setup_channel(struct ata_channel *);
46 1.12 thorpej static void piix3_4_setup_channel(struct ata_channel *);
47 1.2 thorpej static u_int32_t piix_setup_idetim_timings(u_int8_t, u_int8_t, u_int8_t);
48 1.2 thorpej static u_int32_t piix_setup_idetim_drvs(struct ata_drive_datas *);
49 1.2 thorpej static u_int32_t piix_setup_sidetim_timings(u_int8_t, u_int8_t, u_int8_t);
50 1.5 bouyer static void piixsata_chip_map(struct pciide_softc*, struct pci_attach_args *);
51 1.37 itohy static int piix_dma_init(void *, int, int, void *, size_t, int);
52 1.2 thorpej
53 1.37.14.3 joerg static void piixide_resume(device_t);
54 1.37.14.3 joerg static void piixide_suspend(device_t);
55 1.2 thorpej static int piixide_match(struct device *, struct cfdata *, void *);
56 1.2 thorpej static void piixide_attach(struct device *, struct device *, void *);
57 1.1 bouyer
58 1.2 thorpej static const struct pciide_product_desc pciide_intel_products[] = {
59 1.1 bouyer { PCI_PRODUCT_INTEL_82092AA,
60 1.1 bouyer 0,
61 1.1 bouyer "Intel 82092AA IDE controller",
62 1.1 bouyer default_chip_map,
63 1.1 bouyer },
64 1.1 bouyer { PCI_PRODUCT_INTEL_82371FB_IDE,
65 1.1 bouyer 0,
66 1.1 bouyer "Intel 82371FB IDE controller (PIIX)",
67 1.1 bouyer piix_chip_map,
68 1.1 bouyer },
69 1.1 bouyer { PCI_PRODUCT_INTEL_82371SB_IDE,
70 1.1 bouyer 0,
71 1.1 bouyer "Intel 82371SB IDE Interface (PIIX3)",
72 1.1 bouyer piix_chip_map,
73 1.1 bouyer },
74 1.1 bouyer { PCI_PRODUCT_INTEL_82371AB_IDE,
75 1.1 bouyer 0,
76 1.1 bouyer "Intel 82371AB IDE controller (PIIX4)",
77 1.1 bouyer piix_chip_map,
78 1.1 bouyer },
79 1.1 bouyer { PCI_PRODUCT_INTEL_82440MX_IDE,
80 1.1 bouyer 0,
81 1.1 bouyer "Intel 82440MX IDE controller",
82 1.1 bouyer piix_chip_map
83 1.1 bouyer },
84 1.1 bouyer { PCI_PRODUCT_INTEL_82801AA_IDE,
85 1.1 bouyer 0,
86 1.1 bouyer "Intel 82801AA IDE Controller (ICH)",
87 1.1 bouyer piix_chip_map,
88 1.1 bouyer },
89 1.1 bouyer { PCI_PRODUCT_INTEL_82801AB_IDE,
90 1.1 bouyer 0,
91 1.1 bouyer "Intel 82801AB IDE Controller (ICH0)",
92 1.1 bouyer piix_chip_map,
93 1.1 bouyer },
94 1.1 bouyer { PCI_PRODUCT_INTEL_82801BA_IDE,
95 1.1 bouyer 0,
96 1.1 bouyer "Intel 82801BA IDE Controller (ICH2)",
97 1.1 bouyer piix_chip_map,
98 1.1 bouyer },
99 1.1 bouyer { PCI_PRODUCT_INTEL_82801BAM_IDE,
100 1.1 bouyer 0,
101 1.1 bouyer "Intel 82801BAM IDE Controller (ICH2-M)",
102 1.1 bouyer piix_chip_map,
103 1.1 bouyer },
104 1.1 bouyer { PCI_PRODUCT_INTEL_82801CA_IDE_1,
105 1.1 bouyer 0,
106 1.1 bouyer "Intel 82801CA IDE Controller (ICH3)",
107 1.1 bouyer piix_chip_map,
108 1.1 bouyer },
109 1.1 bouyer { PCI_PRODUCT_INTEL_82801CA_IDE_2,
110 1.1 bouyer 0,
111 1.1 bouyer "Intel 82801CA IDE Controller (ICH3)",
112 1.1 bouyer piix_chip_map,
113 1.1 bouyer },
114 1.1 bouyer { PCI_PRODUCT_INTEL_82801DB_IDE,
115 1.1 bouyer 0,
116 1.1 bouyer "Intel 82801DB IDE Controller (ICH4)",
117 1.1 bouyer piix_chip_map,
118 1.1 bouyer },
119 1.1 bouyer { PCI_PRODUCT_INTEL_82801DBM_IDE,
120 1.1 bouyer 0,
121 1.1 bouyer "Intel 82801DBM IDE Controller (ICH4-M)",
122 1.1 bouyer piix_chip_map,
123 1.1 bouyer },
124 1.1 bouyer { PCI_PRODUCT_INTEL_82801EB_IDE,
125 1.1 bouyer 0,
126 1.1 bouyer "Intel 82801EB IDE Controller (ICH5)",
127 1.1 bouyer piix_chip_map,
128 1.1 bouyer },
129 1.1 bouyer { PCI_PRODUCT_INTEL_82801EB_SATA,
130 1.1 bouyer 0,
131 1.1 bouyer "Intel 82801EB Serial ATA Controller",
132 1.5 bouyer piixsata_chip_map,
133 1.4 bouyer },
134 1.4 bouyer { PCI_PRODUCT_INTEL_82801ER_SATA,
135 1.4 bouyer 0,
136 1.4 bouyer "Intel 82801ER Serial ATA/Raid Controller",
137 1.5 bouyer piixsata_chip_map,
138 1.1 bouyer },
139 1.9 thorpej { PCI_PRODUCT_INTEL_6300ESB_IDE,
140 1.9 thorpej 0,
141 1.9 thorpej "Intel 6300ESB IDE Controller (ICH5)",
142 1.9 thorpej piix_chip_map,
143 1.9 thorpej },
144 1.9 thorpej { PCI_PRODUCT_INTEL_6300ESB_SATA,
145 1.9 thorpej 0,
146 1.9 thorpej "Intel 6300ESB Serial ATA Controller",
147 1.9 thorpej piixsata_chip_map,
148 1.9 thorpej },
149 1.22 briggs { PCI_PRODUCT_INTEL_6300ESB_RAID,
150 1.22 briggs 0,
151 1.22 briggs "Intel 6300ESB Serial ATA/RAID Controller",
152 1.22 briggs piixsata_chip_map,
153 1.22 briggs },
154 1.17 cube { PCI_PRODUCT_INTEL_82801FB_IDE,
155 1.17 cube 0,
156 1.17 cube "Intel 82801FB IDE Controller (ICH6)",
157 1.17 cube piix_chip_map,
158 1.17 cube },
159 1.16 cube { PCI_PRODUCT_INTEL_82801FB_SATA,
160 1.16 cube 0,
161 1.16 cube "Intel 82801FB Serial ATA/Raid Controller",
162 1.16 cube piixsata_chip_map,
163 1.16 cube },
164 1.16 cube { PCI_PRODUCT_INTEL_82801FR_SATA,
165 1.16 cube 0,
166 1.16 cube "Intel 82801FR Serial ATA/Raid Controller",
167 1.16 cube piixsata_chip_map,
168 1.16 cube },
169 1.21 bouyer { PCI_PRODUCT_INTEL_82801FBM_SATA,
170 1.21 bouyer 0,
171 1.21 bouyer "Intel 82801FBM Serial ATA Controller (ICH6)",
172 1.21 bouyer piixsata_chip_map,
173 1.21 bouyer },
174 1.23 tron { PCI_PRODUCT_INTEL_82801G_IDE,
175 1.23 tron 0,
176 1.23 tron "Intel 82801GB/GR IDE Controller (ICH7)",
177 1.23 tron piix_chip_map,
178 1.23 tron },
179 1.23 tron { PCI_PRODUCT_INTEL_82801G_SATA,
180 1.23 tron 0,
181 1.23 tron "Intel 82801GB/GR Serial ATA/Raid Controller (ICH7)",
182 1.23 tron piixsata_chip_map,
183 1.23 tron },
184 1.26 markd { PCI_PRODUCT_INTEL_82801GBM_SATA,
185 1.26 markd 0,
186 1.26 markd "Intel 82801GBM/GHM Serial ATA Controller (ICH7)",
187 1.26 markd piixsata_chip_map,
188 1.26 markd },
189 1.29 xtraeme { PCI_PRODUCT_INTEL_82801H_SATA_1,
190 1.29 xtraeme 0,
191 1.29 xtraeme "Intel 82801H Serial ATA Controller (ICH8)",
192 1.29 xtraeme piixsata_chip_map,
193 1.29 xtraeme },
194 1.29 xtraeme { PCI_PRODUCT_INTEL_82801H_SATA_RAID,
195 1.29 xtraeme 0,
196 1.29 xtraeme "Intel 82801H Serial ATA RAID Controller (ICH8)",
197 1.29 xtraeme piixsata_chip_map,
198 1.29 xtraeme },
199 1.29 xtraeme { PCI_PRODUCT_INTEL_82801H_SATA_2,
200 1.29 xtraeme 0,
201 1.29 xtraeme "Intel 82801H Serial ATA Controller (ICH8)",
202 1.29 xtraeme piixsata_chip_map,
203 1.29 xtraeme },
204 1.37.14.2 jmcneill { PCI_PRODUCT_INTEL_82801HBM_IDE,
205 1.37.14.2 jmcneill 0,
206 1.37.14.2 jmcneill "Intel 82801HBM IDE Controller (ICH8M)",
207 1.37.14.2 jmcneill piix_chip_map,
208 1.37.14.2 jmcneill },
209 1.29 xtraeme { PCI_PRODUCT_INTEL_82801HBM_SATA_1,
210 1.29 xtraeme 0,
211 1.29 xtraeme "Intel 82801HBM Serial ATA Controller (ICH8M)",
212 1.29 xtraeme piixsata_chip_map,
213 1.29 xtraeme },
214 1.29 xtraeme { PCI_PRODUCT_INTEL_82801HBM_SATA_2,
215 1.29 xtraeme 0,
216 1.29 xtraeme "Intel 82801HBM Serial ATA Controller (ICH8M)",
217 1.29 xtraeme piixsata_chip_map,
218 1.29 xtraeme },
219 1.28 cube { PCI_PRODUCT_INTEL_63XXESB_IDE,
220 1.28 cube 0,
221 1.28 cube "Intel 631xESB/632xESB IDE Controller",
222 1.28 cube piix_chip_map,
223 1.28 cube },
224 1.37.14.2 jmcneill { PCI_PRODUCT_INTEL_82801I_SATA_1,
225 1.37.14.2 jmcneill 0,
226 1.37.14.2 jmcneill "Intel 82801I Serial ATA Controller (ICH9)",
227 1.37.14.2 jmcneill piixsata_chip_map,
228 1.37.14.2 jmcneill },
229 1.37.14.2 jmcneill { PCI_PRODUCT_INTEL_82801I_SATA_2,
230 1.37.14.2 jmcneill 0,
231 1.37.14.2 jmcneill "Intel 82801I Serial ATA Controller (ICH9)",
232 1.37.14.2 jmcneill piixsata_chip_map,
233 1.37.14.2 jmcneill },
234 1.37.14.2 jmcneill { PCI_PRODUCT_INTEL_82801I_SATA_3,
235 1.37.14.2 jmcneill 0,
236 1.37.14.2 jmcneill "Intel 82801I Serial ATA Controller (ICH9)",
237 1.37.14.2 jmcneill piixsata_chip_map,
238 1.37.14.2 jmcneill },
239 1.28 cube { PCI_PRODUCT_INTEL_63XXESB_SATA,
240 1.28 cube 0,
241 1.28 cube "Intel 631xESB/632xESB Serial ATA Controller",
242 1.28 cube piixsata_chip_map,
243 1.28 cube },
244 1.1 bouyer { 0,
245 1.1 bouyer 0,
246 1.1 bouyer NULL,
247 1.1 bouyer NULL
248 1.1 bouyer }
249 1.1 bouyer };
250 1.1 bouyer
251 1.1 bouyer CFATTACH_DECL(piixide, sizeof(struct pciide_softc),
252 1.1 bouyer piixide_match, piixide_attach, NULL, NULL);
253 1.1 bouyer
254 1.2 thorpej static int
255 1.33 christos piixide_match(struct device *parent, struct cfdata *match,
256 1.31 christos void *aux)
257 1.1 bouyer {
258 1.1 bouyer struct pci_attach_args *pa = aux;
259 1.1 bouyer
260 1.1 bouyer if (PCI_VENDOR(pa->pa_id) == PCI_VENDOR_INTEL) {
261 1.1 bouyer if (pciide_lookup_product(pa->pa_id, pciide_intel_products))
262 1.1 bouyer return (2);
263 1.1 bouyer }
264 1.1 bouyer return (0);
265 1.1 bouyer }
266 1.1 bouyer
267 1.2 thorpej static void
268 1.33 christos piixide_attach(struct device *parent, struct device *self, void *aux)
269 1.1 bouyer {
270 1.1 bouyer struct pci_attach_args *pa = aux;
271 1.1 bouyer struct pciide_softc *sc = (struct pciide_softc *)self;
272 1.37.14.1 jmcneill pnp_status_t status;
273 1.1 bouyer
274 1.1 bouyer pciide_common_attach(sc, pa,
275 1.1 bouyer pciide_lookup_product(pa->pa_id, pciide_intel_products));
276 1.1 bouyer
277 1.37.14.3 joerg status = pci_generic_power_register(self, pa->pa_pc, pa->pa_tag,
278 1.37.14.3 joerg piixide_suspend, piixide_resume);
279 1.37.14.3 joerg if (status != PNP_STATUS_SUCCESS) {
280 1.37.14.1 jmcneill aprint_error("%s: couldn't establish power handler\n",
281 1.37.14.1 jmcneill device_xname(self));
282 1.37.14.3 joerg }
283 1.37.14.1 jmcneill }
284 1.37.14.1 jmcneill
285 1.37.14.3 joerg static void
286 1.37.14.3 joerg piixide_resume(device_t dv)
287 1.37.14.1 jmcneill {
288 1.37.14.3 joerg struct pciide_softc *sc = device_private(dv);
289 1.18 jmcneill
290 1.37.14.3 joerg pci_conf_write(sc->sc_pc, sc->sc_tag, PIIX_IDETIM,
291 1.37.14.3 joerg sc->sc_idetim);
292 1.37.14.3 joerg pci_conf_write(sc->sc_pc, sc->sc_tag, PIIX_UDMATIM,
293 1.37.14.3 joerg sc->sc_udmatim);
294 1.37.14.3 joerg }
295 1.37.14.3 joerg
296 1.37.14.3 joerg static void
297 1.37.14.3 joerg piixide_suspend(device_t dv)
298 1.37.14.3 joerg {
299 1.37.14.3 joerg struct pciide_softc *sc = device_private(dv);
300 1.18 jmcneill
301 1.37.14.3 joerg sc->sc_idetim = pci_conf_read(sc->sc_pc, sc->sc_tag,
302 1.37.14.3 joerg PIIX_IDETIM);
303 1.37.14.3 joerg sc->sc_udmatim = pci_conf_read(sc->sc_pc, sc->sc_tag,
304 1.37.14.3 joerg PIIX_UDMATIM);
305 1.1 bouyer }
306 1.1 bouyer
307 1.2 thorpej static void
308 1.2 thorpej piix_chip_map(struct pciide_softc *sc, struct pci_attach_args *pa)
309 1.1 bouyer {
310 1.1 bouyer struct pciide_channel *cp;
311 1.1 bouyer int channel;
312 1.1 bouyer u_int32_t idetim;
313 1.1 bouyer bus_size_t cmdsize, ctlsize;
314 1.24 bouyer pcireg_t interface = PCI_INTERFACE(pa->pa_class);
315 1.1 bouyer
316 1.1 bouyer if (pciide_chipen(sc, pa) == 0)
317 1.1 bouyer return;
318 1.1 bouyer
319 1.36 ad aprint_verbose("%s: bus-master DMA support present",
320 1.14 thorpej sc->sc_wdcdev.sc_atac.atac_dev.dv_xname);
321 1.1 bouyer pciide_mapreg_dma(sc, pa);
322 1.36 ad aprint_verbose("\n");
323 1.14 thorpej sc->sc_wdcdev.sc_atac.atac_cap |= ATAC_CAP_DATA16 | ATAC_CAP_DATA32;
324 1.1 bouyer if (sc->sc_dma_ok) {
325 1.14 thorpej sc->sc_wdcdev.sc_atac.atac_cap |= ATAC_CAP_DMA;
326 1.1 bouyer sc->sc_wdcdev.irqack = pciide_irqack;
327 1.37 itohy /* Do all revisions require DMA alignment workaround? */
328 1.37 itohy sc->sc_wdcdev.dma_init = piix_dma_init;
329 1.1 bouyer switch(sc->sc_pp->ide_product) {
330 1.1 bouyer case PCI_PRODUCT_INTEL_82371AB_IDE:
331 1.1 bouyer case PCI_PRODUCT_INTEL_82440MX_IDE:
332 1.1 bouyer case PCI_PRODUCT_INTEL_82801AA_IDE:
333 1.1 bouyer case PCI_PRODUCT_INTEL_82801AB_IDE:
334 1.1 bouyer case PCI_PRODUCT_INTEL_82801BA_IDE:
335 1.1 bouyer case PCI_PRODUCT_INTEL_82801BAM_IDE:
336 1.1 bouyer case PCI_PRODUCT_INTEL_82801CA_IDE_1:
337 1.1 bouyer case PCI_PRODUCT_INTEL_82801CA_IDE_2:
338 1.1 bouyer case PCI_PRODUCT_INTEL_82801DB_IDE:
339 1.1 bouyer case PCI_PRODUCT_INTEL_82801DBM_IDE:
340 1.1 bouyer case PCI_PRODUCT_INTEL_82801EB_IDE:
341 1.9 thorpej case PCI_PRODUCT_INTEL_6300ESB_IDE:
342 1.17 cube case PCI_PRODUCT_INTEL_82801FB_IDE:
343 1.23 tron case PCI_PRODUCT_INTEL_82801G_IDE:
344 1.37.14.2 jmcneill case PCI_PRODUCT_INTEL_82801HBM_IDE:
345 1.14 thorpej sc->sc_wdcdev.sc_atac.atac_cap |= ATAC_CAP_UDMA;
346 1.1 bouyer }
347 1.1 bouyer }
348 1.14 thorpej sc->sc_wdcdev.sc_atac.atac_pio_cap = 4;
349 1.14 thorpej sc->sc_wdcdev.sc_atac.atac_dma_cap = 2;
350 1.1 bouyer switch(sc->sc_pp->ide_product) {
351 1.1 bouyer case PCI_PRODUCT_INTEL_82801AA_IDE:
352 1.14 thorpej sc->sc_wdcdev.sc_atac.atac_udma_cap = 4;
353 1.1 bouyer break;
354 1.1 bouyer case PCI_PRODUCT_INTEL_82801BA_IDE:
355 1.1 bouyer case PCI_PRODUCT_INTEL_82801BAM_IDE:
356 1.1 bouyer case PCI_PRODUCT_INTEL_82801CA_IDE_1:
357 1.1 bouyer case PCI_PRODUCT_INTEL_82801CA_IDE_2:
358 1.1 bouyer case PCI_PRODUCT_INTEL_82801DB_IDE:
359 1.1 bouyer case PCI_PRODUCT_INTEL_82801DBM_IDE:
360 1.1 bouyer case PCI_PRODUCT_INTEL_82801EB_IDE:
361 1.9 thorpej case PCI_PRODUCT_INTEL_6300ESB_IDE:
362 1.17 cube case PCI_PRODUCT_INTEL_82801FB_IDE:
363 1.23 tron case PCI_PRODUCT_INTEL_82801G_IDE:
364 1.37.14.2 jmcneill case PCI_PRODUCT_INTEL_82801HBM_IDE:
365 1.14 thorpej sc->sc_wdcdev.sc_atac.atac_udma_cap = 5;
366 1.1 bouyer break;
367 1.1 bouyer default:
368 1.14 thorpej sc->sc_wdcdev.sc_atac.atac_udma_cap = 2;
369 1.1 bouyer }
370 1.1 bouyer if (sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82371FB_IDE)
371 1.14 thorpej sc->sc_wdcdev.sc_atac.atac_set_modes = piix_setup_channel;
372 1.1 bouyer else
373 1.14 thorpej sc->sc_wdcdev.sc_atac.atac_set_modes = piix3_4_setup_channel;
374 1.14 thorpej sc->sc_wdcdev.sc_atac.atac_channels = sc->wdc_chanarray;
375 1.14 thorpej sc->sc_wdcdev.sc_atac.atac_nchannels = PCIIDE_NUM_CHANNELS;
376 1.1 bouyer
377 1.11 thorpej ATADEBUG_PRINT(("piix_setup_chip: old idetim=0x%x",
378 1.1 bouyer pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_IDETIM)),
379 1.1 bouyer DEBUG_PROBE);
380 1.1 bouyer if (sc->sc_pp->ide_product != PCI_PRODUCT_INTEL_82371FB_IDE) {
381 1.11 thorpej ATADEBUG_PRINT((", sidetim=0x%x",
382 1.1 bouyer pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_SIDETIM)),
383 1.1 bouyer DEBUG_PROBE);
384 1.14 thorpej if (sc->sc_wdcdev.sc_atac.atac_cap & ATAC_CAP_UDMA) {
385 1.11 thorpej ATADEBUG_PRINT((", udamreg 0x%x",
386 1.1 bouyer pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_UDMAREG)),
387 1.1 bouyer DEBUG_PROBE);
388 1.1 bouyer }
389 1.1 bouyer if (sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801AA_IDE ||
390 1.1 bouyer sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801AB_IDE ||
391 1.1 bouyer sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801BA_IDE ||
392 1.1 bouyer sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801BAM_IDE ||
393 1.1 bouyer sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801CA_IDE_1 ||
394 1.1 bouyer sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801CA_IDE_2 ||
395 1.1 bouyer sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801DB_IDE ||
396 1.1 bouyer sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801DBM_IDE ||
397 1.9 thorpej sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801EB_IDE ||
398 1.17 cube sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801FB_IDE ||
399 1.23 tron sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_6300ESB_IDE ||
400 1.37.14.2 jmcneill sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801G_IDE ||
401 1.37.14.2 jmcneill sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801HBM_IDE) {
402 1.11 thorpej ATADEBUG_PRINT((", IDE_CONTROL 0x%x",
403 1.1 bouyer pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_CONFIG)),
404 1.1 bouyer DEBUG_PROBE);
405 1.1 bouyer }
406 1.1 bouyer
407 1.1 bouyer }
408 1.11 thorpej ATADEBUG_PRINT(("\n"), DEBUG_PROBE);
409 1.1 bouyer
410 1.12 thorpej wdc_allocate_regs(&sc->sc_wdcdev);
411 1.12 thorpej
412 1.14 thorpej for (channel = 0; channel < sc->sc_wdcdev.sc_atac.atac_nchannels;
413 1.14 thorpej channel++) {
414 1.1 bouyer cp = &sc->pciide_channels[channel];
415 1.24 bouyer if (pciide_chansetup(sc, channel, interface) == 0)
416 1.1 bouyer continue;
417 1.1 bouyer idetim = pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_IDETIM);
418 1.1 bouyer if ((PIIX_IDETIM_READ(idetim, channel) &
419 1.1 bouyer PIIX_IDETIM_IDE) == 0) {
420 1.1 bouyer #if 1
421 1.1 bouyer aprint_normal("%s: %s channel ignored (disabled)\n",
422 1.14 thorpej sc->sc_wdcdev.sc_atac.atac_dev.dv_xname, cp->name);
423 1.12 thorpej cp->ata_channel.ch_flags |= ATACH_DISABLED;
424 1.1 bouyer continue;
425 1.1 bouyer #else
426 1.1 bouyer pcireg_t interface;
427 1.1 bouyer
428 1.1 bouyer idetim = PIIX_IDETIM_SET(idetim, PIIX_IDETIM_IDE,
429 1.1 bouyer channel);
430 1.1 bouyer pci_conf_write(sc->sc_pc, sc->sc_tag, PIIX_IDETIM,
431 1.1 bouyer idetim);
432 1.1 bouyer interface = PCI_INTERFACE(pci_conf_read(sc->sc_pc,
433 1.1 bouyer sc->sc_tag, PCI_CLASS_REG));
434 1.1 bouyer aprint_normal("channel %d idetim=%08x interface=%02x\n",
435 1.1 bouyer channel, idetim, interface);
436 1.1 bouyer #endif
437 1.1 bouyer }
438 1.24 bouyer pciide_mapchan(pa, cp, interface,
439 1.24 bouyer &cmdsize, &ctlsize, pciide_pci_intr);
440 1.1 bouyer }
441 1.1 bouyer
442 1.11 thorpej ATADEBUG_PRINT(("piix_setup_chip: idetim=0x%x",
443 1.1 bouyer pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_IDETIM)),
444 1.1 bouyer DEBUG_PROBE);
445 1.1 bouyer if (sc->sc_pp->ide_product != PCI_PRODUCT_INTEL_82371FB_IDE) {
446 1.11 thorpej ATADEBUG_PRINT((", sidetim=0x%x",
447 1.1 bouyer pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_SIDETIM)),
448 1.1 bouyer DEBUG_PROBE);
449 1.14 thorpej if (sc->sc_wdcdev.sc_atac.atac_cap & ATAC_CAP_UDMA) {
450 1.11 thorpej ATADEBUG_PRINT((", udamreg 0x%x",
451 1.1 bouyer pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_UDMAREG)),
452 1.1 bouyer DEBUG_PROBE);
453 1.1 bouyer }
454 1.1 bouyer if (sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801AA_IDE ||
455 1.1 bouyer sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801AB_IDE ||
456 1.1 bouyer sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801BA_IDE ||
457 1.1 bouyer sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801BAM_IDE ||
458 1.1 bouyer sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801CA_IDE_1 ||
459 1.1 bouyer sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801CA_IDE_2 ||
460 1.1 bouyer sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801DB_IDE ||
461 1.9 thorpej sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801DBM_IDE ||
462 1.9 thorpej sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801EB_IDE ||
463 1.17 cube sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801FB_IDE ||
464 1.23 tron sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_6300ESB_IDE ||
465 1.37.14.2 jmcneill sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801G_IDE ||
466 1.37.14.2 jmcneill sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801HBM_IDE) {
467 1.11 thorpej ATADEBUG_PRINT((", IDE_CONTROL 0x%x",
468 1.1 bouyer pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_CONFIG)),
469 1.1 bouyer DEBUG_PROBE);
470 1.1 bouyer }
471 1.1 bouyer }
472 1.11 thorpej ATADEBUG_PRINT(("\n"), DEBUG_PROBE);
473 1.1 bouyer }
474 1.1 bouyer
475 1.2 thorpej static void
476 1.12 thorpej piix_setup_channel(struct ata_channel *chp)
477 1.1 bouyer {
478 1.1 bouyer u_int8_t mode[2], drive;
479 1.1 bouyer u_int32_t oidetim, idetim, idedma_ctl;
480 1.13 thorpej struct pciide_channel *cp = CHAN_TO_PCHAN(chp);
481 1.13 thorpej struct pciide_softc *sc = CHAN_TO_PCIIDE(chp);
482 1.12 thorpej struct ata_drive_datas *drvp = cp->ata_channel.ch_drive;
483 1.1 bouyer
484 1.1 bouyer oidetim = pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_IDETIM);
485 1.8 thorpej idetim = PIIX_IDETIM_CLEAR(oidetim, 0xffff, chp->ch_channel);
486 1.1 bouyer idedma_ctl = 0;
487 1.1 bouyer
488 1.1 bouyer /* set up new idetim: Enable IDE registers decode */
489 1.1 bouyer idetim = PIIX_IDETIM_SET(idetim, PIIX_IDETIM_IDE,
490 1.8 thorpej chp->ch_channel);
491 1.1 bouyer
492 1.1 bouyer /* setup DMA */
493 1.1 bouyer pciide_channel_dma_setup(cp);
494 1.1 bouyer
495 1.1 bouyer /*
496 1.1 bouyer * Here we have to mess up with drives mode: PIIX can't have
497 1.1 bouyer * different timings for master and slave drives.
498 1.1 bouyer * We need to find the best combination.
499 1.1 bouyer */
500 1.1 bouyer
501 1.1 bouyer /* If both drives supports DMA, take the lower mode */
502 1.1 bouyer if ((drvp[0].drive_flags & DRIVE_DMA) &&
503 1.1 bouyer (drvp[1].drive_flags & DRIVE_DMA)) {
504 1.1 bouyer mode[0] = mode[1] =
505 1.1 bouyer min(drvp[0].DMA_mode, drvp[1].DMA_mode);
506 1.1 bouyer drvp[0].DMA_mode = mode[0];
507 1.1 bouyer drvp[1].DMA_mode = mode[1];
508 1.1 bouyer goto ok;
509 1.1 bouyer }
510 1.1 bouyer /*
511 1.1 bouyer * If only one drive supports DMA, use its mode, and
512 1.1 bouyer * put the other one in PIO mode 0 if mode not compatible
513 1.1 bouyer */
514 1.1 bouyer if (drvp[0].drive_flags & DRIVE_DMA) {
515 1.1 bouyer mode[0] = drvp[0].DMA_mode;
516 1.1 bouyer mode[1] = drvp[1].PIO_mode;
517 1.1 bouyer if (piix_isp_pio[mode[1]] != piix_isp_dma[mode[0]] ||
518 1.1 bouyer piix_rtc_pio[mode[1]] != piix_rtc_dma[mode[0]])
519 1.1 bouyer mode[1] = drvp[1].PIO_mode = 0;
520 1.1 bouyer goto ok;
521 1.1 bouyer }
522 1.1 bouyer if (drvp[1].drive_flags & DRIVE_DMA) {
523 1.1 bouyer mode[1] = drvp[1].DMA_mode;
524 1.1 bouyer mode[0] = drvp[0].PIO_mode;
525 1.1 bouyer if (piix_isp_pio[mode[0]] != piix_isp_dma[mode[1]] ||
526 1.1 bouyer piix_rtc_pio[mode[0]] != piix_rtc_dma[mode[1]])
527 1.1 bouyer mode[0] = drvp[0].PIO_mode = 0;
528 1.1 bouyer goto ok;
529 1.1 bouyer }
530 1.1 bouyer /*
531 1.1 bouyer * If both drives are not DMA, takes the lower mode, unless
532 1.1 bouyer * one of them is PIO mode < 2
533 1.1 bouyer */
534 1.1 bouyer if (drvp[0].PIO_mode < 2) {
535 1.1 bouyer mode[0] = drvp[0].PIO_mode = 0;
536 1.1 bouyer mode[1] = drvp[1].PIO_mode;
537 1.1 bouyer } else if (drvp[1].PIO_mode < 2) {
538 1.1 bouyer mode[1] = drvp[1].PIO_mode = 0;
539 1.1 bouyer mode[0] = drvp[0].PIO_mode;
540 1.1 bouyer } else {
541 1.1 bouyer mode[0] = mode[1] =
542 1.1 bouyer min(drvp[1].PIO_mode, drvp[0].PIO_mode);
543 1.1 bouyer drvp[0].PIO_mode = mode[0];
544 1.1 bouyer drvp[1].PIO_mode = mode[1];
545 1.1 bouyer }
546 1.1 bouyer ok: /* The modes are setup */
547 1.1 bouyer for (drive = 0; drive < 2; drive++) {
548 1.1 bouyer if (drvp[drive].drive_flags & DRIVE_DMA) {
549 1.1 bouyer idetim |= piix_setup_idetim_timings(
550 1.8 thorpej mode[drive], 1, chp->ch_channel);
551 1.1 bouyer goto end;
552 1.1 bouyer }
553 1.1 bouyer }
554 1.1 bouyer /* If we are there, none of the drives are DMA */
555 1.1 bouyer if (mode[0] >= 2)
556 1.1 bouyer idetim |= piix_setup_idetim_timings(
557 1.8 thorpej mode[0], 0, chp->ch_channel);
558 1.19 perry else
559 1.1 bouyer idetim |= piix_setup_idetim_timings(
560 1.8 thorpej mode[1], 0, chp->ch_channel);
561 1.1 bouyer end: /*
562 1.1 bouyer * timing mode is now set up in the controller. Enable
563 1.1 bouyer * it per-drive
564 1.1 bouyer */
565 1.1 bouyer for (drive = 0; drive < 2; drive++) {
566 1.1 bouyer /* If no drive, skip */
567 1.1 bouyer if ((drvp[drive].drive_flags & DRIVE) == 0)
568 1.1 bouyer continue;
569 1.1 bouyer idetim |= piix_setup_idetim_drvs(&drvp[drive]);
570 1.1 bouyer if (drvp[drive].drive_flags & DRIVE_DMA)
571 1.1 bouyer idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
572 1.1 bouyer }
573 1.1 bouyer if (idedma_ctl != 0) {
574 1.1 bouyer /* Add software bits in status register */
575 1.3 fvdl bus_space_write_1(sc->sc_dma_iot, cp->dma_iohs[IDEDMA_CTL], 0,
576 1.1 bouyer idedma_ctl);
577 1.1 bouyer }
578 1.1 bouyer pci_conf_write(sc->sc_pc, sc->sc_tag, PIIX_IDETIM, idetim);
579 1.1 bouyer }
580 1.1 bouyer
581 1.2 thorpej static void
582 1.12 thorpej piix3_4_setup_channel(struct ata_channel *chp)
583 1.1 bouyer {
584 1.1 bouyer struct ata_drive_datas *drvp;
585 1.1 bouyer u_int32_t oidetim, idetim, sidetim, udmareg, ideconf, idedma_ctl;
586 1.13 thorpej struct pciide_channel *cp = CHAN_TO_PCHAN(chp);
587 1.13 thorpej struct pciide_softc *sc = CHAN_TO_PCIIDE(chp);
588 1.8 thorpej struct wdc_softc *wdc = &sc->sc_wdcdev;
589 1.15 thorpej int drive, s;
590 1.8 thorpej int channel = chp->ch_channel;
591 1.1 bouyer
592 1.1 bouyer oidetim = pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_IDETIM);
593 1.1 bouyer sidetim = pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_SIDETIM);
594 1.1 bouyer udmareg = pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_UDMAREG);
595 1.1 bouyer ideconf = pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_CONFIG);
596 1.1 bouyer idetim = PIIX_IDETIM_CLEAR(oidetim, 0xffff, channel);
597 1.1 bouyer sidetim &= ~(PIIX_SIDETIM_ISP_MASK(channel) |
598 1.1 bouyer PIIX_SIDETIM_RTC_MASK(channel));
599 1.1 bouyer idedma_ctl = 0;
600 1.1 bouyer
601 1.1 bouyer /* set up new idetim: Enable IDE registers decode */
602 1.1 bouyer idetim = PIIX_IDETIM_SET(idetim, PIIX_IDETIM_IDE, channel);
603 1.1 bouyer
604 1.1 bouyer /* setup DMA if needed */
605 1.1 bouyer pciide_channel_dma_setup(cp);
606 1.1 bouyer
607 1.1 bouyer for (drive = 0; drive < 2; drive++) {
608 1.1 bouyer udmareg &= ~(PIIX_UDMACTL_DRV_EN(channel, drive) |
609 1.1 bouyer PIIX_UDMATIM_SET(0x3, channel, drive));
610 1.1 bouyer drvp = &chp->ch_drive[drive];
611 1.1 bouyer /* If no drive, skip */
612 1.1 bouyer if ((drvp->drive_flags & DRIVE) == 0)
613 1.1 bouyer continue;
614 1.1 bouyer if (((drvp->drive_flags & DRIVE_DMA) == 0 &&
615 1.1 bouyer (drvp->drive_flags & DRIVE_UDMA) == 0))
616 1.1 bouyer goto pio;
617 1.1 bouyer
618 1.1 bouyer if (sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801AA_IDE ||
619 1.1 bouyer sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801AB_IDE ||
620 1.1 bouyer sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801BA_IDE ||
621 1.1 bouyer sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801BAM_IDE ||
622 1.1 bouyer sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801CA_IDE_1 ||
623 1.1 bouyer sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801CA_IDE_2 ||
624 1.1 bouyer sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801DB_IDE ||
625 1.1 bouyer sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801DBM_IDE ||
626 1.9 thorpej sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801EB_IDE ||
627 1.17 cube sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801FB_IDE ||
628 1.23 tron sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_6300ESB_IDE ||
629 1.37.14.2 jmcneill sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801G_IDE ||
630 1.37.14.2 jmcneill sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801HBM_IDE) {
631 1.1 bouyer ideconf |= PIIX_CONFIG_PINGPONG;
632 1.1 bouyer }
633 1.1 bouyer if (sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801BA_IDE ||
634 1.1 bouyer sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801BAM_IDE ||
635 1.1 bouyer sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801CA_IDE_1 ||
636 1.1 bouyer sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801CA_IDE_2 ||
637 1.1 bouyer sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801DB_IDE ||
638 1.1 bouyer sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801DBM_IDE ||
639 1.9 thorpej sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801EB_IDE ||
640 1.17 cube sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801FB_IDE ||
641 1.23 tron sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_6300ESB_IDE ||
642 1.37.14.2 jmcneill sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801G_IDE ||
643 1.37.14.2 jmcneill sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801HBM_IDE) {
644 1.1 bouyer /* setup Ultra/100 */
645 1.1 bouyer if (drvp->UDMA_mode > 2 &&
646 1.1 bouyer (ideconf & PIIX_CONFIG_CR(channel, drive)) == 0)
647 1.1 bouyer drvp->UDMA_mode = 2;
648 1.1 bouyer if (drvp->UDMA_mode > 4) {
649 1.1 bouyer ideconf |= PIIX_CONFIG_UDMA100(channel, drive);
650 1.1 bouyer } else {
651 1.1 bouyer ideconf &= ~PIIX_CONFIG_UDMA100(channel, drive);
652 1.1 bouyer if (drvp->UDMA_mode > 2) {
653 1.1 bouyer ideconf |= PIIX_CONFIG_UDMA66(channel,
654 1.1 bouyer drive);
655 1.1 bouyer } else {
656 1.1 bouyer ideconf &= ~PIIX_CONFIG_UDMA66(channel,
657 1.1 bouyer drive);
658 1.1 bouyer }
659 1.1 bouyer }
660 1.1 bouyer }
661 1.1 bouyer if (sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801AA_IDE) {
662 1.1 bouyer /* setup Ultra/66 */
663 1.1 bouyer if (drvp->UDMA_mode > 2 &&
664 1.1 bouyer (ideconf & PIIX_CONFIG_CR(channel, drive)) == 0)
665 1.1 bouyer drvp->UDMA_mode = 2;
666 1.1 bouyer if (drvp->UDMA_mode > 2)
667 1.1 bouyer ideconf |= PIIX_CONFIG_UDMA66(channel, drive);
668 1.1 bouyer else
669 1.1 bouyer ideconf &= ~PIIX_CONFIG_UDMA66(channel, drive);
670 1.1 bouyer }
671 1.14 thorpej if ((wdc->sc_atac.atac_cap & ATAC_CAP_UDMA) &&
672 1.1 bouyer (drvp->drive_flags & DRIVE_UDMA)) {
673 1.1 bouyer /* use Ultra/DMA */
674 1.15 thorpej s = splbio();
675 1.1 bouyer drvp->drive_flags &= ~DRIVE_DMA;
676 1.15 thorpej splx(s);
677 1.1 bouyer udmareg |= PIIX_UDMACTL_DRV_EN( channel, drive);
678 1.1 bouyer udmareg |= PIIX_UDMATIM_SET(
679 1.1 bouyer piix4_sct_udma[drvp->UDMA_mode], channel, drive);
680 1.1 bouyer } else {
681 1.1 bouyer /* use Multiword DMA */
682 1.15 thorpej s = splbio();
683 1.1 bouyer drvp->drive_flags &= ~DRIVE_UDMA;
684 1.15 thorpej splx(s);
685 1.1 bouyer if (drive == 0) {
686 1.1 bouyer idetim |= piix_setup_idetim_timings(
687 1.1 bouyer drvp->DMA_mode, 1, channel);
688 1.1 bouyer } else {
689 1.1 bouyer sidetim |= piix_setup_sidetim_timings(
690 1.1 bouyer drvp->DMA_mode, 1, channel);
691 1.1 bouyer idetim =PIIX_IDETIM_SET(idetim,
692 1.1 bouyer PIIX_IDETIM_SITRE, channel);
693 1.1 bouyer }
694 1.1 bouyer }
695 1.1 bouyer idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
696 1.19 perry
697 1.1 bouyer pio: /* use PIO mode */
698 1.1 bouyer idetim |= piix_setup_idetim_drvs(drvp);
699 1.1 bouyer if (drive == 0) {
700 1.1 bouyer idetim |= piix_setup_idetim_timings(
701 1.1 bouyer drvp->PIO_mode, 0, channel);
702 1.1 bouyer } else {
703 1.1 bouyer sidetim |= piix_setup_sidetim_timings(
704 1.1 bouyer drvp->PIO_mode, 0, channel);
705 1.1 bouyer idetim =PIIX_IDETIM_SET(idetim,
706 1.1 bouyer PIIX_IDETIM_SITRE, channel);
707 1.1 bouyer }
708 1.1 bouyer }
709 1.1 bouyer if (idedma_ctl != 0) {
710 1.1 bouyer /* Add software bits in status register */
711 1.3 fvdl bus_space_write_1(sc->sc_dma_iot, cp->dma_iohs[IDEDMA_CTL], 0,
712 1.1 bouyer idedma_ctl);
713 1.1 bouyer }
714 1.1 bouyer pci_conf_write(sc->sc_pc, sc->sc_tag, PIIX_IDETIM, idetim);
715 1.1 bouyer pci_conf_write(sc->sc_pc, sc->sc_tag, PIIX_SIDETIM, sidetim);
716 1.1 bouyer pci_conf_write(sc->sc_pc, sc->sc_tag, PIIX_UDMAREG, udmareg);
717 1.1 bouyer pci_conf_write(sc->sc_pc, sc->sc_tag, PIIX_CONFIG, ideconf);
718 1.1 bouyer }
719 1.1 bouyer
720 1.1 bouyer
721 1.1 bouyer /* setup ISP and RTC fields, based on mode */
722 1.1 bouyer static u_int32_t
723 1.1 bouyer piix_setup_idetim_timings(mode, dma, channel)
724 1.1 bouyer u_int8_t mode;
725 1.1 bouyer u_int8_t dma;
726 1.1 bouyer u_int8_t channel;
727 1.1 bouyer {
728 1.19 perry
729 1.1 bouyer if (dma)
730 1.1 bouyer return PIIX_IDETIM_SET(0,
731 1.19 perry PIIX_IDETIM_ISP_SET(piix_isp_dma[mode]) |
732 1.1 bouyer PIIX_IDETIM_RTC_SET(piix_rtc_dma[mode]),
733 1.1 bouyer channel);
734 1.19 perry else
735 1.1 bouyer return PIIX_IDETIM_SET(0,
736 1.19 perry PIIX_IDETIM_ISP_SET(piix_isp_pio[mode]) |
737 1.1 bouyer PIIX_IDETIM_RTC_SET(piix_rtc_pio[mode]),
738 1.1 bouyer channel);
739 1.1 bouyer }
740 1.1 bouyer
741 1.1 bouyer /* setup DTE, PPE, IE and TIME field based on PIO mode */
742 1.1 bouyer static u_int32_t
743 1.1 bouyer piix_setup_idetim_drvs(drvp)
744 1.1 bouyer struct ata_drive_datas *drvp;
745 1.1 bouyer {
746 1.1 bouyer u_int32_t ret = 0;
747 1.12 thorpej struct ata_channel *chp = drvp->chnl_softc;
748 1.8 thorpej u_int8_t channel = chp->ch_channel;
749 1.1 bouyer u_int8_t drive = drvp->drive;
750 1.1 bouyer
751 1.1 bouyer /*
752 1.34 wiz * If drive is using UDMA, timings setups are independent
753 1.1 bouyer * So just check DMA and PIO here.
754 1.1 bouyer */
755 1.1 bouyer if (drvp->drive_flags & DRIVE_DMA) {
756 1.1 bouyer /* if mode = DMA mode 0, use compatible timings */
757 1.1 bouyer if ((drvp->drive_flags & DRIVE_DMA) &&
758 1.1 bouyer drvp->DMA_mode == 0) {
759 1.1 bouyer drvp->PIO_mode = 0;
760 1.1 bouyer return ret;
761 1.1 bouyer }
762 1.1 bouyer ret = PIIX_IDETIM_SET(ret, PIIX_IDETIM_TIME(drive), channel);
763 1.1 bouyer /*
764 1.1 bouyer * PIO and DMA timings are the same, use fast timings for PIO
765 1.1 bouyer * too, else use compat timings.
766 1.1 bouyer */
767 1.1 bouyer if ((piix_isp_pio[drvp->PIO_mode] !=
768 1.1 bouyer piix_isp_dma[drvp->DMA_mode]) ||
769 1.1 bouyer (piix_rtc_pio[drvp->PIO_mode] !=
770 1.1 bouyer piix_rtc_dma[drvp->DMA_mode]))
771 1.1 bouyer drvp->PIO_mode = 0;
772 1.1 bouyer /* if PIO mode <= 2, use compat timings for PIO */
773 1.1 bouyer if (drvp->PIO_mode <= 2) {
774 1.1 bouyer ret = PIIX_IDETIM_SET(ret, PIIX_IDETIM_DTE(drive),
775 1.1 bouyer channel);
776 1.1 bouyer return ret;
777 1.1 bouyer }
778 1.1 bouyer }
779 1.1 bouyer
780 1.1 bouyer /*
781 1.1 bouyer * Now setup PIO modes. If mode < 2, use compat timings.
782 1.1 bouyer * Else enable fast timings. Enable IORDY and prefetch/post
783 1.1 bouyer * if PIO mode >= 3.
784 1.1 bouyer */
785 1.1 bouyer
786 1.1 bouyer if (drvp->PIO_mode < 2)
787 1.1 bouyer return ret;
788 1.1 bouyer
789 1.1 bouyer ret = PIIX_IDETIM_SET(ret, PIIX_IDETIM_TIME(drive), channel);
790 1.1 bouyer if (drvp->PIO_mode >= 3) {
791 1.1 bouyer ret = PIIX_IDETIM_SET(ret, PIIX_IDETIM_IE(drive), channel);
792 1.1 bouyer ret = PIIX_IDETIM_SET(ret, PIIX_IDETIM_PPE(drive), channel);
793 1.1 bouyer }
794 1.1 bouyer return ret;
795 1.1 bouyer }
796 1.1 bouyer
797 1.1 bouyer /* setup values in SIDETIM registers, based on mode */
798 1.1 bouyer static u_int32_t
799 1.1 bouyer piix_setup_sidetim_timings(mode, dma, channel)
800 1.1 bouyer u_int8_t mode;
801 1.1 bouyer u_int8_t dma;
802 1.1 bouyer u_int8_t channel;
803 1.1 bouyer {
804 1.1 bouyer if (dma)
805 1.1 bouyer return PIIX_SIDETIM_ISP_SET(piix_isp_dma[mode], channel) |
806 1.1 bouyer PIIX_SIDETIM_RTC_SET(piix_rtc_dma[mode], channel);
807 1.19 perry else
808 1.1 bouyer return PIIX_SIDETIM_ISP_SET(piix_isp_pio[mode], channel) |
809 1.1 bouyer PIIX_SIDETIM_RTC_SET(piix_rtc_pio[mode], channel);
810 1.5 bouyer }
811 1.5 bouyer
812 1.5 bouyer static void
813 1.5 bouyer piixsata_chip_map(struct pciide_softc *sc, struct pci_attach_args *pa)
814 1.5 bouyer {
815 1.5 bouyer struct pciide_channel *cp;
816 1.5 bouyer bus_size_t cmdsize, ctlsize;
817 1.22 briggs pcireg_t interface, cmdsts;
818 1.35 cube int channel;
819 1.5 bouyer
820 1.5 bouyer if (pciide_chipen(sc, pa) == 0)
821 1.5 bouyer return;
822 1.5 bouyer
823 1.36 ad aprint_verbose("%s: bus-master DMA support present",
824 1.14 thorpej sc->sc_wdcdev.sc_atac.atac_dev.dv_xname);
825 1.5 bouyer pciide_mapreg_dma(sc, pa);
826 1.36 ad aprint_verbose("\n");
827 1.1 bouyer
828 1.14 thorpej sc->sc_wdcdev.sc_atac.atac_cap |= ATAC_CAP_DATA16 | ATAC_CAP_DATA32;
829 1.14 thorpej sc->sc_wdcdev.sc_atac.atac_pio_cap = 4;
830 1.1 bouyer if (sc->sc_dma_ok) {
831 1.14 thorpej sc->sc_wdcdev.sc_atac.atac_cap |= ATAC_CAP_DMA | ATAC_CAP_UDMA;
832 1.1 bouyer sc->sc_wdcdev.irqack = pciide_irqack;
833 1.37 itohy /* Do all revisions require DMA alignment workaround? */
834 1.37 itohy sc->sc_wdcdev.dma_init = piix_dma_init;
835 1.14 thorpej sc->sc_wdcdev.sc_atac.atac_dma_cap = 2;
836 1.14 thorpej sc->sc_wdcdev.sc_atac.atac_udma_cap = 6;
837 1.1 bouyer }
838 1.14 thorpej sc->sc_wdcdev.sc_atac.atac_set_modes = sata_setup_channel;
839 1.1 bouyer
840 1.14 thorpej sc->sc_wdcdev.sc_atac.atac_channels = sc->wdc_chanarray;
841 1.14 thorpej sc->sc_wdcdev.sc_atac.atac_nchannels = PCIIDE_NUM_CHANNELS;
842 1.1 bouyer
843 1.22 briggs cmdsts = pci_conf_read(sc->sc_pc, sc->sc_tag, PCI_COMMAND_STATUS_REG);
844 1.32 drochner cmdsts &= ~PCI_COMMAND_INTERRUPT_DISABLE;
845 1.22 briggs pci_conf_write(sc->sc_pc, sc->sc_tag, PCI_COMMAND_STATUS_REG, cmdsts);
846 1.22 briggs
847 1.22 briggs if (PCI_CLASS(pa->pa_class) == PCI_CLASS_MASS_STORAGE &&
848 1.22 briggs PCI_SUBCLASS(pa->pa_class) == PCI_SUBCLASS_MASS_STORAGE_RAID)
849 1.22 briggs sc->sc_wdcdev.sc_atac.atac_cap |= ATAC_CAP_RAID;
850 1.22 briggs
851 1.1 bouyer interface = PCI_INTERFACE(pa->pa_class);
852 1.29 xtraeme
853 1.12 thorpej wdc_allocate_regs(&sc->sc_wdcdev);
854 1.12 thorpej
855 1.14 thorpej for (channel = 0; channel < sc->sc_wdcdev.sc_atac.atac_nchannels;
856 1.14 thorpej channel++) {
857 1.1 bouyer cp = &sc->pciide_channels[channel];
858 1.1 bouyer if (pciide_chansetup(sc, channel, interface) == 0)
859 1.1 bouyer continue;
860 1.1 bouyer pciide_mapchan(pa, cp, interface, &cmdsize, &ctlsize,
861 1.1 bouyer pciide_pci_intr);
862 1.1 bouyer }
863 1.1 bouyer }
864 1.37 itohy
865 1.37 itohy static int
866 1.37 itohy piix_dma_init(void *v, int channel, int drive, void *databuf,
867 1.37 itohy size_t datalen, int flags)
868 1.37 itohy {
869 1.37 itohy
870 1.37 itohy /* use PIO for unaligned transfer */
871 1.37 itohy if (((uintptr_t)databuf) & 0x1)
872 1.37 itohy return EINVAL;
873 1.37 itohy
874 1.37 itohy return pciide_dma_init(v, channel, drive, databuf, datalen, flags);
875 1.37 itohy }
876