Home | History | Annotate | Line # | Download | only in pci
piixide.c revision 1.37.14.6
      1  1.37.14.6  jmcneill /*	$NetBSD: piixide.c,v 1.37.14.6 2007/12/08 16:21:31 jmcneill Exp $	*/
      2        1.1    bouyer 
      3        1.1    bouyer /*
      4        1.1    bouyer  * Copyright (c) 1999, 2000, 2001 Manuel Bouyer.
      5        1.1    bouyer  *
      6        1.1    bouyer  * Redistribution and use in source and binary forms, with or without
      7        1.1    bouyer  * modification, are permitted provided that the following conditions
      8        1.1    bouyer  * are met:
      9        1.1    bouyer  * 1. Redistributions of source code must retain the above copyright
     10        1.1    bouyer  *    notice, this list of conditions and the following disclaimer.
     11        1.1    bouyer  * 2. Redistributions in binary form must reproduce the above copyright
     12        1.1    bouyer  *    notice, this list of conditions and the following disclaimer in the
     13        1.1    bouyer  *    documentation and/or other materials provided with the distribution.
     14        1.1    bouyer  * 3. All advertising materials mentioning features or use of this software
     15        1.1    bouyer  *    must display the following acknowledgement:
     16        1.1    bouyer  *	This product includes software developed by Manuel Bouyer.
     17        1.1    bouyer  * 4. The name of the author may not be used to endorse or promote products
     18        1.1    bouyer  *    derived from this software without specific prior written permission.
     19        1.1    bouyer  *
     20        1.1    bouyer  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
     21        1.1    bouyer  * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
     22        1.1    bouyer  * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
     23       1.19     perry  * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
     24        1.1    bouyer  * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
     25        1.1    bouyer  * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
     26        1.1    bouyer  * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
     27        1.1    bouyer  * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
     28        1.1    bouyer  * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
     29        1.1    bouyer  * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
     30        1.1    bouyer  */
     31        1.1    bouyer 
     32       1.20     lukem #include <sys/cdefs.h>
     33  1.37.14.6  jmcneill __KERNEL_RCSID(0, "$NetBSD: piixide.c,v 1.37.14.6 2007/12/08 16:21:31 jmcneill Exp $");
     34       1.20     lukem 
     35        1.1    bouyer #include <sys/param.h>
     36        1.1    bouyer #include <sys/systm.h>
     37        1.1    bouyer 
     38        1.1    bouyer #include <dev/pci/pcivar.h>
     39        1.1    bouyer #include <dev/pci/pcidevs.h>
     40        1.1    bouyer #include <dev/pci/pciidereg.h>
     41        1.1    bouyer #include <dev/pci/pciidevar.h>
     42        1.1    bouyer #include <dev/pci/pciide_piix_reg.h>
     43        1.1    bouyer 
     44        1.2   thorpej static void piix_chip_map(struct pciide_softc*, struct pci_attach_args *);
     45       1.12   thorpej static void piix_setup_channel(struct ata_channel *);
     46       1.12   thorpej static void piix3_4_setup_channel(struct ata_channel *);
     47        1.2   thorpej static u_int32_t piix_setup_idetim_timings(u_int8_t, u_int8_t, u_int8_t);
     48        1.2   thorpej static u_int32_t piix_setup_idetim_drvs(struct ata_drive_datas *);
     49        1.2   thorpej static u_int32_t piix_setup_sidetim_timings(u_int8_t, u_int8_t, u_int8_t);
     50        1.5    bouyer static void piixsata_chip_map(struct pciide_softc*, struct pci_attach_args *);
     51       1.37     itohy static int piix_dma_init(void *, int, int, void *, size_t, int);
     52        1.2   thorpej 
     53  1.37.14.5     joerg static bool piixide_resume(device_t);
     54  1.37.14.5     joerg static bool piixide_suspend(device_t);
     55        1.2   thorpej static int  piixide_match(struct device *, struct cfdata *, void *);
     56        1.2   thorpej static void piixide_attach(struct device *, struct device *, void *);
     57        1.1    bouyer 
     58        1.2   thorpej static const struct pciide_product_desc pciide_intel_products[] =  {
     59        1.1    bouyer 	{ PCI_PRODUCT_INTEL_82092AA,
     60        1.1    bouyer 	  0,
     61        1.1    bouyer 	  "Intel 82092AA IDE controller",
     62        1.1    bouyer 	  default_chip_map,
     63        1.1    bouyer 	},
     64        1.1    bouyer 	{ PCI_PRODUCT_INTEL_82371FB_IDE,
     65        1.1    bouyer 	  0,
     66        1.1    bouyer 	  "Intel 82371FB IDE controller (PIIX)",
     67        1.1    bouyer 	  piix_chip_map,
     68        1.1    bouyer 	},
     69        1.1    bouyer 	{ PCI_PRODUCT_INTEL_82371SB_IDE,
     70        1.1    bouyer 	  0,
     71        1.1    bouyer 	  "Intel 82371SB IDE Interface (PIIX3)",
     72        1.1    bouyer 	  piix_chip_map,
     73        1.1    bouyer 	},
     74        1.1    bouyer 	{ PCI_PRODUCT_INTEL_82371AB_IDE,
     75        1.1    bouyer 	  0,
     76        1.1    bouyer 	  "Intel 82371AB IDE controller (PIIX4)",
     77        1.1    bouyer 	  piix_chip_map,
     78        1.1    bouyer 	},
     79        1.1    bouyer 	{ PCI_PRODUCT_INTEL_82440MX_IDE,
     80        1.1    bouyer 	  0,
     81        1.1    bouyer 	  "Intel 82440MX IDE controller",
     82        1.1    bouyer 	  piix_chip_map
     83        1.1    bouyer 	},
     84        1.1    bouyer 	{ PCI_PRODUCT_INTEL_82801AA_IDE,
     85        1.1    bouyer 	  0,
     86        1.1    bouyer 	  "Intel 82801AA IDE Controller (ICH)",
     87        1.1    bouyer 	  piix_chip_map,
     88        1.1    bouyer 	},
     89        1.1    bouyer 	{ PCI_PRODUCT_INTEL_82801AB_IDE,
     90        1.1    bouyer 	  0,
     91        1.1    bouyer 	  "Intel 82801AB IDE Controller (ICH0)",
     92        1.1    bouyer 	  piix_chip_map,
     93        1.1    bouyer 	},
     94        1.1    bouyer 	{ PCI_PRODUCT_INTEL_82801BA_IDE,
     95        1.1    bouyer 	  0,
     96        1.1    bouyer 	  "Intel 82801BA IDE Controller (ICH2)",
     97        1.1    bouyer 	  piix_chip_map,
     98        1.1    bouyer 	},
     99        1.1    bouyer 	{ PCI_PRODUCT_INTEL_82801BAM_IDE,
    100        1.1    bouyer 	  0,
    101        1.1    bouyer 	  "Intel 82801BAM IDE Controller (ICH2-M)",
    102        1.1    bouyer 	  piix_chip_map,
    103        1.1    bouyer 	},
    104        1.1    bouyer 	{ PCI_PRODUCT_INTEL_82801CA_IDE_1,
    105        1.1    bouyer 	  0,
    106        1.1    bouyer 	  "Intel 82801CA IDE Controller (ICH3)",
    107        1.1    bouyer 	  piix_chip_map,
    108        1.1    bouyer 	},
    109        1.1    bouyer 	{ PCI_PRODUCT_INTEL_82801CA_IDE_2,
    110        1.1    bouyer 	  0,
    111        1.1    bouyer 	  "Intel 82801CA IDE Controller (ICH3)",
    112        1.1    bouyer 	  piix_chip_map,
    113        1.1    bouyer 	},
    114        1.1    bouyer 	{ PCI_PRODUCT_INTEL_82801DB_IDE,
    115        1.1    bouyer 	  0,
    116        1.1    bouyer 	  "Intel 82801DB IDE Controller (ICH4)",
    117        1.1    bouyer 	  piix_chip_map,
    118        1.1    bouyer 	},
    119        1.1    bouyer 	{ PCI_PRODUCT_INTEL_82801DBM_IDE,
    120        1.1    bouyer 	  0,
    121        1.1    bouyer 	  "Intel 82801DBM IDE Controller (ICH4-M)",
    122        1.1    bouyer 	  piix_chip_map,
    123        1.1    bouyer 	},
    124        1.1    bouyer 	{ PCI_PRODUCT_INTEL_82801EB_IDE,
    125        1.1    bouyer 	  0,
    126        1.1    bouyer 	  "Intel 82801EB IDE Controller (ICH5)",
    127        1.1    bouyer 	  piix_chip_map,
    128        1.1    bouyer 	},
    129        1.1    bouyer 	{ PCI_PRODUCT_INTEL_82801EB_SATA,
    130        1.1    bouyer 	  0,
    131        1.1    bouyer 	  "Intel 82801EB Serial ATA Controller",
    132        1.5    bouyer 	  piixsata_chip_map,
    133        1.4    bouyer 	},
    134        1.4    bouyer 	{ PCI_PRODUCT_INTEL_82801ER_SATA,
    135        1.4    bouyer 	  0,
    136        1.4    bouyer 	  "Intel 82801ER Serial ATA/Raid Controller",
    137        1.5    bouyer 	  piixsata_chip_map,
    138        1.1    bouyer 	},
    139        1.9   thorpej 	{ PCI_PRODUCT_INTEL_6300ESB_IDE,
    140        1.9   thorpej 	  0,
    141        1.9   thorpej 	  "Intel 6300ESB IDE Controller (ICH5)",
    142        1.9   thorpej 	  piix_chip_map,
    143        1.9   thorpej 	},
    144        1.9   thorpej 	{ PCI_PRODUCT_INTEL_6300ESB_SATA,
    145        1.9   thorpej 	  0,
    146        1.9   thorpej 	  "Intel 6300ESB Serial ATA Controller",
    147        1.9   thorpej 	  piixsata_chip_map,
    148        1.9   thorpej 	},
    149       1.22    briggs 	{ PCI_PRODUCT_INTEL_6300ESB_RAID,
    150       1.22    briggs 	  0,
    151       1.22    briggs 	  "Intel 6300ESB Serial ATA/RAID Controller",
    152       1.22    briggs 	  piixsata_chip_map,
    153       1.22    briggs 	},
    154       1.17      cube 	{ PCI_PRODUCT_INTEL_82801FB_IDE,
    155       1.17      cube 	  0,
    156       1.17      cube 	  "Intel 82801FB IDE Controller (ICH6)",
    157       1.17      cube 	  piix_chip_map,
    158       1.17      cube 	},
    159       1.16      cube 	{ PCI_PRODUCT_INTEL_82801FB_SATA,
    160       1.16      cube 	  0,
    161       1.16      cube 	  "Intel 82801FB Serial ATA/Raid Controller",
    162       1.16      cube 	  piixsata_chip_map,
    163       1.16      cube 	},
    164       1.16      cube 	{ PCI_PRODUCT_INTEL_82801FR_SATA,
    165       1.16      cube 	  0,
    166       1.16      cube 	  "Intel 82801FR Serial ATA/Raid Controller",
    167       1.16      cube 	  piixsata_chip_map,
    168       1.16      cube 	},
    169       1.21    bouyer 	{ PCI_PRODUCT_INTEL_82801FBM_SATA,
    170       1.21    bouyer 	  0,
    171       1.21    bouyer 	  "Intel 82801FBM Serial ATA Controller (ICH6)",
    172       1.21    bouyer 	  piixsata_chip_map,
    173       1.21    bouyer 	},
    174       1.23      tron 	{ PCI_PRODUCT_INTEL_82801G_IDE,
    175       1.23      tron 	  0,
    176       1.23      tron 	  "Intel 82801GB/GR IDE Controller (ICH7)",
    177       1.23      tron 	  piix_chip_map,
    178       1.23      tron 	},
    179       1.23      tron 	{ PCI_PRODUCT_INTEL_82801G_SATA,
    180       1.23      tron 	  0,
    181       1.23      tron 	  "Intel 82801GB/GR Serial ATA/Raid Controller (ICH7)",
    182       1.23      tron 	  piixsata_chip_map,
    183       1.23      tron 	},
    184       1.26     markd 	{ PCI_PRODUCT_INTEL_82801GBM_SATA,
    185       1.26     markd 	  0,
    186       1.26     markd 	  "Intel 82801GBM/GHM Serial ATA Controller (ICH7)",
    187       1.26     markd 	  piixsata_chip_map,
    188       1.26     markd 	},
    189       1.29   xtraeme 	{ PCI_PRODUCT_INTEL_82801H_SATA_1,
    190       1.29   xtraeme 	  0,
    191       1.29   xtraeme 	  "Intel 82801H Serial ATA Controller (ICH8)",
    192       1.29   xtraeme 	  piixsata_chip_map,
    193       1.29   xtraeme 	},
    194       1.29   xtraeme 	{ PCI_PRODUCT_INTEL_82801H_SATA_RAID,
    195       1.29   xtraeme 	  0,
    196       1.29   xtraeme 	  "Intel 82801H Serial ATA RAID Controller (ICH8)",
    197       1.29   xtraeme 	  piixsata_chip_map,
    198       1.29   xtraeme 	},
    199       1.29   xtraeme 	{ PCI_PRODUCT_INTEL_82801H_SATA_2,
    200       1.29   xtraeme 	  0,
    201       1.29   xtraeme 	  "Intel 82801H Serial ATA Controller (ICH8)",
    202       1.29   xtraeme 	  piixsata_chip_map,
    203       1.29   xtraeme 	},
    204  1.37.14.2  jmcneill 	{ PCI_PRODUCT_INTEL_82801HBM_IDE,
    205  1.37.14.2  jmcneill 	  0,
    206  1.37.14.2  jmcneill 	  "Intel 82801HBM IDE Controller (ICH8M)",
    207  1.37.14.2  jmcneill 	  piix_chip_map,
    208  1.37.14.2  jmcneill 	},
    209       1.29   xtraeme 	{ PCI_PRODUCT_INTEL_82801HBM_SATA_1,
    210       1.29   xtraeme 	  0,
    211       1.29   xtraeme 	  "Intel 82801HBM Serial ATA Controller (ICH8M)",
    212       1.29   xtraeme 	  piixsata_chip_map,
    213       1.29   xtraeme 	},
    214       1.29   xtraeme 	{ PCI_PRODUCT_INTEL_82801HBM_SATA_2,
    215       1.29   xtraeme 	  0,
    216       1.29   xtraeme 	  "Intel 82801HBM Serial ATA Controller (ICH8M)",
    217       1.29   xtraeme 	  piixsata_chip_map,
    218       1.29   xtraeme 	},
    219  1.37.14.4     joerg 	{ PCI_PRODUCT_INTEL_82801HEM_SATA,
    220  1.37.14.4     joerg 	  0,
    221  1.37.14.4     joerg 	  "Intel 82801HEM Serial ATA Controller (ICH8M)",
    222  1.37.14.4     joerg 	  piixsata_chip_map,
    223  1.37.14.4     joerg 	},
    224       1.28      cube 	{ PCI_PRODUCT_INTEL_63XXESB_IDE,
    225       1.28      cube 	  0,
    226       1.28      cube 	  "Intel 631xESB/632xESB IDE Controller",
    227       1.28      cube 	  piix_chip_map,
    228       1.28      cube 	},
    229  1.37.14.2  jmcneill 	{ PCI_PRODUCT_INTEL_82801I_SATA_1,
    230  1.37.14.2  jmcneill 	  0,
    231  1.37.14.2  jmcneill 	  "Intel 82801I Serial ATA Controller (ICH9)",
    232  1.37.14.2  jmcneill 	  piixsata_chip_map,
    233  1.37.14.2  jmcneill 	},
    234  1.37.14.2  jmcneill 	{ PCI_PRODUCT_INTEL_82801I_SATA_2,
    235  1.37.14.2  jmcneill 	  0,
    236  1.37.14.2  jmcneill 	  "Intel 82801I Serial ATA Controller (ICH9)",
    237  1.37.14.2  jmcneill 	  piixsata_chip_map,
    238  1.37.14.2  jmcneill 	},
    239  1.37.14.2  jmcneill 	{ PCI_PRODUCT_INTEL_82801I_SATA_3,
    240  1.37.14.2  jmcneill 	  0,
    241  1.37.14.2  jmcneill 	  "Intel 82801I Serial ATA Controller (ICH9)",
    242  1.37.14.2  jmcneill 	  piixsata_chip_map,
    243  1.37.14.2  jmcneill 	},
    244       1.28      cube 	{ PCI_PRODUCT_INTEL_63XXESB_SATA,
    245       1.28      cube 	  0,
    246       1.28      cube 	  "Intel 631xESB/632xESB Serial ATA Controller",
    247       1.28      cube 	  piixsata_chip_map,
    248       1.28      cube 	},
    249        1.1    bouyer 	{ 0,
    250        1.1    bouyer 	  0,
    251        1.1    bouyer 	  NULL,
    252        1.1    bouyer 	  NULL
    253        1.1    bouyer 	}
    254        1.1    bouyer };
    255        1.1    bouyer 
    256        1.1    bouyer CFATTACH_DECL(piixide, sizeof(struct pciide_softc),
    257        1.1    bouyer     piixide_match, piixide_attach, NULL, NULL);
    258        1.1    bouyer 
    259        1.2   thorpej static int
    260       1.33  christos piixide_match(struct device *parent, struct cfdata *match,
    261       1.31  christos     void *aux)
    262        1.1    bouyer {
    263        1.1    bouyer 	struct pci_attach_args *pa = aux;
    264        1.1    bouyer 
    265        1.1    bouyer 	if (PCI_VENDOR(pa->pa_id) == PCI_VENDOR_INTEL) {
    266        1.1    bouyer 		if (pciide_lookup_product(pa->pa_id, pciide_intel_products))
    267        1.1    bouyer 			return (2);
    268        1.1    bouyer 	}
    269        1.1    bouyer 	return (0);
    270        1.1    bouyer }
    271        1.1    bouyer 
    272        1.2   thorpej static void
    273       1.33  christos piixide_attach(struct device *parent, struct device *self, void *aux)
    274        1.1    bouyer {
    275        1.1    bouyer 	struct pci_attach_args *pa = aux;
    276        1.1    bouyer 	struct pciide_softc *sc = (struct pciide_softc *)self;
    277        1.1    bouyer 
    278        1.1    bouyer 	pciide_common_attach(sc, pa,
    279        1.1    bouyer 	    pciide_lookup_product(pa->pa_id, pciide_intel_products));
    280        1.1    bouyer 
    281  1.37.14.6  jmcneill 	if (!pmf_device_register(self, piixide_suspend, piixide_resume))
    282  1.37.14.5     joerg 		aprint_error_dev(self, "couldn't establish power handler\n");
    283  1.37.14.1  jmcneill }
    284  1.37.14.1  jmcneill 
    285  1.37.14.5     joerg static bool
    286  1.37.14.3     joerg piixide_resume(device_t dv)
    287  1.37.14.1  jmcneill {
    288  1.37.14.3     joerg 	struct pciide_softc *sc = device_private(dv);
    289       1.18  jmcneill 
    290  1.37.14.3     joerg 	pci_conf_write(sc->sc_pc, sc->sc_tag, PIIX_IDETIM,
    291  1.37.14.3     joerg 	    sc->sc_idetim);
    292  1.37.14.3     joerg 	pci_conf_write(sc->sc_pc, sc->sc_tag, PIIX_UDMATIM,
    293  1.37.14.3     joerg 	    sc->sc_udmatim);
    294  1.37.14.5     joerg 
    295  1.37.14.5     joerg 	return true;
    296  1.37.14.3     joerg }
    297  1.37.14.3     joerg 
    298  1.37.14.5     joerg static bool
    299  1.37.14.3     joerg piixide_suspend(device_t dv)
    300  1.37.14.3     joerg {
    301  1.37.14.3     joerg 	struct pciide_softc *sc = device_private(dv);
    302       1.18  jmcneill 
    303  1.37.14.3     joerg 	sc->sc_idetim = pci_conf_read(sc->sc_pc, sc->sc_tag,
    304  1.37.14.3     joerg 	    PIIX_IDETIM);
    305  1.37.14.3     joerg 	sc->sc_udmatim = pci_conf_read(sc->sc_pc, sc->sc_tag,
    306  1.37.14.3     joerg 	    PIIX_UDMATIM);
    307  1.37.14.5     joerg 
    308  1.37.14.5     joerg 	return true;
    309        1.1    bouyer }
    310        1.1    bouyer 
    311        1.2   thorpej static void
    312        1.2   thorpej piix_chip_map(struct pciide_softc *sc, struct pci_attach_args *pa)
    313        1.1    bouyer {
    314        1.1    bouyer 	struct pciide_channel *cp;
    315        1.1    bouyer 	int channel;
    316        1.1    bouyer 	u_int32_t idetim;
    317        1.1    bouyer 	bus_size_t cmdsize, ctlsize;
    318       1.24    bouyer 	pcireg_t interface = PCI_INTERFACE(pa->pa_class);
    319        1.1    bouyer 
    320        1.1    bouyer 	if (pciide_chipen(sc, pa) == 0)
    321        1.1    bouyer 		return;
    322        1.1    bouyer 
    323       1.36        ad 	aprint_verbose("%s: bus-master DMA support present",
    324       1.14   thorpej 	    sc->sc_wdcdev.sc_atac.atac_dev.dv_xname);
    325        1.1    bouyer 	pciide_mapreg_dma(sc, pa);
    326       1.36        ad 	aprint_verbose("\n");
    327       1.14   thorpej 	sc->sc_wdcdev.sc_atac.atac_cap |= ATAC_CAP_DATA16 | ATAC_CAP_DATA32;
    328        1.1    bouyer 	if (sc->sc_dma_ok) {
    329       1.14   thorpej 		sc->sc_wdcdev.sc_atac.atac_cap |= ATAC_CAP_DMA;
    330        1.1    bouyer 		sc->sc_wdcdev.irqack = pciide_irqack;
    331       1.37     itohy 		/* Do all revisions require DMA alignment workaround? */
    332       1.37     itohy 		sc->sc_wdcdev.dma_init = piix_dma_init;
    333        1.1    bouyer 		switch(sc->sc_pp->ide_product) {
    334        1.1    bouyer 		case PCI_PRODUCT_INTEL_82371AB_IDE:
    335        1.1    bouyer 		case PCI_PRODUCT_INTEL_82440MX_IDE:
    336        1.1    bouyer 		case PCI_PRODUCT_INTEL_82801AA_IDE:
    337        1.1    bouyer 		case PCI_PRODUCT_INTEL_82801AB_IDE:
    338        1.1    bouyer 		case PCI_PRODUCT_INTEL_82801BA_IDE:
    339        1.1    bouyer 		case PCI_PRODUCT_INTEL_82801BAM_IDE:
    340        1.1    bouyer 		case PCI_PRODUCT_INTEL_82801CA_IDE_1:
    341        1.1    bouyer 		case PCI_PRODUCT_INTEL_82801CA_IDE_2:
    342        1.1    bouyer 		case PCI_PRODUCT_INTEL_82801DB_IDE:
    343        1.1    bouyer 		case PCI_PRODUCT_INTEL_82801DBM_IDE:
    344        1.1    bouyer 		case PCI_PRODUCT_INTEL_82801EB_IDE:
    345        1.9   thorpej 		case PCI_PRODUCT_INTEL_6300ESB_IDE:
    346       1.17      cube 		case PCI_PRODUCT_INTEL_82801FB_IDE:
    347       1.23      tron 		case PCI_PRODUCT_INTEL_82801G_IDE:
    348  1.37.14.2  jmcneill 		case PCI_PRODUCT_INTEL_82801HBM_IDE:
    349       1.14   thorpej 			sc->sc_wdcdev.sc_atac.atac_cap |= ATAC_CAP_UDMA;
    350        1.1    bouyer 		}
    351        1.1    bouyer 	}
    352       1.14   thorpej 	sc->sc_wdcdev.sc_atac.atac_pio_cap = 4;
    353       1.14   thorpej 	sc->sc_wdcdev.sc_atac.atac_dma_cap = 2;
    354        1.1    bouyer 	switch(sc->sc_pp->ide_product) {
    355        1.1    bouyer 	case PCI_PRODUCT_INTEL_82801AA_IDE:
    356       1.14   thorpej 		sc->sc_wdcdev.sc_atac.atac_udma_cap = 4;
    357        1.1    bouyer 		break;
    358        1.1    bouyer 	case PCI_PRODUCT_INTEL_82801BA_IDE:
    359        1.1    bouyer 	case PCI_PRODUCT_INTEL_82801BAM_IDE:
    360        1.1    bouyer 	case PCI_PRODUCT_INTEL_82801CA_IDE_1:
    361        1.1    bouyer 	case PCI_PRODUCT_INTEL_82801CA_IDE_2:
    362        1.1    bouyer 	case PCI_PRODUCT_INTEL_82801DB_IDE:
    363        1.1    bouyer 	case PCI_PRODUCT_INTEL_82801DBM_IDE:
    364        1.1    bouyer 	case PCI_PRODUCT_INTEL_82801EB_IDE:
    365        1.9   thorpej 	case PCI_PRODUCT_INTEL_6300ESB_IDE:
    366       1.17      cube 	case PCI_PRODUCT_INTEL_82801FB_IDE:
    367       1.23      tron 	case PCI_PRODUCT_INTEL_82801G_IDE:
    368  1.37.14.2  jmcneill 	case PCI_PRODUCT_INTEL_82801HBM_IDE:
    369       1.14   thorpej 		sc->sc_wdcdev.sc_atac.atac_udma_cap = 5;
    370        1.1    bouyer 		break;
    371        1.1    bouyer 	default:
    372       1.14   thorpej 		sc->sc_wdcdev.sc_atac.atac_udma_cap = 2;
    373        1.1    bouyer 	}
    374        1.1    bouyer 	if (sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82371FB_IDE)
    375       1.14   thorpej 		sc->sc_wdcdev.sc_atac.atac_set_modes = piix_setup_channel;
    376        1.1    bouyer 	else
    377       1.14   thorpej 		sc->sc_wdcdev.sc_atac.atac_set_modes = piix3_4_setup_channel;
    378       1.14   thorpej 	sc->sc_wdcdev.sc_atac.atac_channels = sc->wdc_chanarray;
    379       1.14   thorpej 	sc->sc_wdcdev.sc_atac.atac_nchannels = PCIIDE_NUM_CHANNELS;
    380        1.1    bouyer 
    381       1.11   thorpej 	ATADEBUG_PRINT(("piix_setup_chip: old idetim=0x%x",
    382        1.1    bouyer 	    pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_IDETIM)),
    383        1.1    bouyer 	    DEBUG_PROBE);
    384        1.1    bouyer 	if (sc->sc_pp->ide_product != PCI_PRODUCT_INTEL_82371FB_IDE) {
    385       1.11   thorpej 		ATADEBUG_PRINT((", sidetim=0x%x",
    386        1.1    bouyer 		    pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_SIDETIM)),
    387        1.1    bouyer 		    DEBUG_PROBE);
    388       1.14   thorpej 		if (sc->sc_wdcdev.sc_atac.atac_cap & ATAC_CAP_UDMA) {
    389       1.11   thorpej 			ATADEBUG_PRINT((", udamreg 0x%x",
    390        1.1    bouyer 			    pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_UDMAREG)),
    391        1.1    bouyer 			    DEBUG_PROBE);
    392        1.1    bouyer 		}
    393        1.1    bouyer 		if (sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801AA_IDE ||
    394        1.1    bouyer 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801AB_IDE ||
    395        1.1    bouyer 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801BA_IDE ||
    396        1.1    bouyer 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801BAM_IDE ||
    397        1.1    bouyer 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801CA_IDE_1 ||
    398        1.1    bouyer 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801CA_IDE_2 ||
    399        1.1    bouyer 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801DB_IDE ||
    400        1.1    bouyer 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801DBM_IDE ||
    401        1.9   thorpej 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801EB_IDE ||
    402       1.17      cube 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801FB_IDE ||
    403       1.23      tron 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_6300ESB_IDE ||
    404  1.37.14.2  jmcneill 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801G_IDE ||
    405  1.37.14.2  jmcneill 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801HBM_IDE) {
    406       1.11   thorpej 			ATADEBUG_PRINT((", IDE_CONTROL 0x%x",
    407        1.1    bouyer 			    pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_CONFIG)),
    408        1.1    bouyer 			    DEBUG_PROBE);
    409        1.1    bouyer 		}
    410        1.1    bouyer 
    411        1.1    bouyer 	}
    412       1.11   thorpej 	ATADEBUG_PRINT(("\n"), DEBUG_PROBE);
    413        1.1    bouyer 
    414       1.12   thorpej 	wdc_allocate_regs(&sc->sc_wdcdev);
    415       1.12   thorpej 
    416       1.14   thorpej 	for (channel = 0; channel < sc->sc_wdcdev.sc_atac.atac_nchannels;
    417       1.14   thorpej 	     channel++) {
    418        1.1    bouyer 		cp = &sc->pciide_channels[channel];
    419       1.24    bouyer 		if (pciide_chansetup(sc, channel, interface) == 0)
    420        1.1    bouyer 			continue;
    421        1.1    bouyer 		idetim = pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_IDETIM);
    422        1.1    bouyer 		if ((PIIX_IDETIM_READ(idetim, channel) &
    423        1.1    bouyer 		    PIIX_IDETIM_IDE) == 0) {
    424        1.1    bouyer #if 1
    425        1.1    bouyer 			aprint_normal("%s: %s channel ignored (disabled)\n",
    426       1.14   thorpej 			    sc->sc_wdcdev.sc_atac.atac_dev.dv_xname, cp->name);
    427       1.12   thorpej 			cp->ata_channel.ch_flags |= ATACH_DISABLED;
    428        1.1    bouyer 			continue;
    429        1.1    bouyer #else
    430        1.1    bouyer 			pcireg_t interface;
    431        1.1    bouyer 
    432        1.1    bouyer 			idetim = PIIX_IDETIM_SET(idetim, PIIX_IDETIM_IDE,
    433        1.1    bouyer 			    channel);
    434        1.1    bouyer 			pci_conf_write(sc->sc_pc, sc->sc_tag, PIIX_IDETIM,
    435        1.1    bouyer 			    idetim);
    436        1.1    bouyer 			interface = PCI_INTERFACE(pci_conf_read(sc->sc_pc,
    437        1.1    bouyer 			    sc->sc_tag, PCI_CLASS_REG));
    438        1.1    bouyer 			aprint_normal("channel %d idetim=%08x interface=%02x\n",
    439        1.1    bouyer 			    channel, idetim, interface);
    440        1.1    bouyer #endif
    441        1.1    bouyer 		}
    442       1.24    bouyer 		pciide_mapchan(pa, cp, interface,
    443       1.24    bouyer 		    &cmdsize, &ctlsize, pciide_pci_intr);
    444        1.1    bouyer 	}
    445        1.1    bouyer 
    446       1.11   thorpej 	ATADEBUG_PRINT(("piix_setup_chip: idetim=0x%x",
    447        1.1    bouyer 	    pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_IDETIM)),
    448        1.1    bouyer 	    DEBUG_PROBE);
    449        1.1    bouyer 	if (sc->sc_pp->ide_product != PCI_PRODUCT_INTEL_82371FB_IDE) {
    450       1.11   thorpej 		ATADEBUG_PRINT((", sidetim=0x%x",
    451        1.1    bouyer 		    pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_SIDETIM)),
    452        1.1    bouyer 		    DEBUG_PROBE);
    453       1.14   thorpej 		if (sc->sc_wdcdev.sc_atac.atac_cap & ATAC_CAP_UDMA) {
    454       1.11   thorpej 			ATADEBUG_PRINT((", udamreg 0x%x",
    455        1.1    bouyer 			    pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_UDMAREG)),
    456        1.1    bouyer 			    DEBUG_PROBE);
    457        1.1    bouyer 		}
    458        1.1    bouyer 		if (sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801AA_IDE ||
    459        1.1    bouyer 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801AB_IDE ||
    460        1.1    bouyer 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801BA_IDE ||
    461        1.1    bouyer 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801BAM_IDE ||
    462        1.1    bouyer 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801CA_IDE_1 ||
    463        1.1    bouyer 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801CA_IDE_2 ||
    464        1.1    bouyer 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801DB_IDE ||
    465        1.9   thorpej 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801DBM_IDE ||
    466        1.9   thorpej 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801EB_IDE ||
    467       1.17      cube 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801FB_IDE ||
    468       1.23      tron 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_6300ESB_IDE ||
    469  1.37.14.2  jmcneill 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801G_IDE ||
    470  1.37.14.2  jmcneill 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801HBM_IDE) {
    471       1.11   thorpej 			ATADEBUG_PRINT((", IDE_CONTROL 0x%x",
    472        1.1    bouyer 			    pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_CONFIG)),
    473        1.1    bouyer 			    DEBUG_PROBE);
    474        1.1    bouyer 		}
    475        1.1    bouyer 	}
    476       1.11   thorpej 	ATADEBUG_PRINT(("\n"), DEBUG_PROBE);
    477        1.1    bouyer }
    478        1.1    bouyer 
    479        1.2   thorpej static void
    480       1.12   thorpej piix_setup_channel(struct ata_channel *chp)
    481        1.1    bouyer {
    482        1.1    bouyer 	u_int8_t mode[2], drive;
    483        1.1    bouyer 	u_int32_t oidetim, idetim, idedma_ctl;
    484       1.13   thorpej 	struct pciide_channel *cp = CHAN_TO_PCHAN(chp);
    485       1.13   thorpej 	struct pciide_softc *sc = CHAN_TO_PCIIDE(chp);
    486       1.12   thorpej 	struct ata_drive_datas *drvp = cp->ata_channel.ch_drive;
    487        1.1    bouyer 
    488        1.1    bouyer 	oidetim = pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_IDETIM);
    489        1.8   thorpej 	idetim = PIIX_IDETIM_CLEAR(oidetim, 0xffff, chp->ch_channel);
    490        1.1    bouyer 	idedma_ctl = 0;
    491        1.1    bouyer 
    492        1.1    bouyer 	/* set up new idetim: Enable IDE registers decode */
    493        1.1    bouyer 	idetim = PIIX_IDETIM_SET(idetim, PIIX_IDETIM_IDE,
    494        1.8   thorpej 	    chp->ch_channel);
    495        1.1    bouyer 
    496        1.1    bouyer 	/* setup DMA */
    497        1.1    bouyer 	pciide_channel_dma_setup(cp);
    498        1.1    bouyer 
    499        1.1    bouyer 	/*
    500        1.1    bouyer 	 * Here we have to mess up with drives mode: PIIX can't have
    501        1.1    bouyer 	 * different timings for master and slave drives.
    502        1.1    bouyer 	 * We need to find the best combination.
    503        1.1    bouyer 	 */
    504        1.1    bouyer 
    505        1.1    bouyer 	/* If both drives supports DMA, take the lower mode */
    506        1.1    bouyer 	if ((drvp[0].drive_flags & DRIVE_DMA) &&
    507        1.1    bouyer 	    (drvp[1].drive_flags & DRIVE_DMA)) {
    508        1.1    bouyer 		mode[0] = mode[1] =
    509        1.1    bouyer 		    min(drvp[0].DMA_mode, drvp[1].DMA_mode);
    510        1.1    bouyer 		    drvp[0].DMA_mode = mode[0];
    511        1.1    bouyer 		    drvp[1].DMA_mode = mode[1];
    512        1.1    bouyer 		goto ok;
    513        1.1    bouyer 	}
    514        1.1    bouyer 	/*
    515        1.1    bouyer 	 * If only one drive supports DMA, use its mode, and
    516        1.1    bouyer 	 * put the other one in PIO mode 0 if mode not compatible
    517        1.1    bouyer 	 */
    518        1.1    bouyer 	if (drvp[0].drive_flags & DRIVE_DMA) {
    519        1.1    bouyer 		mode[0] = drvp[0].DMA_mode;
    520        1.1    bouyer 		mode[1] = drvp[1].PIO_mode;
    521        1.1    bouyer 		if (piix_isp_pio[mode[1]] != piix_isp_dma[mode[0]] ||
    522        1.1    bouyer 		    piix_rtc_pio[mode[1]] != piix_rtc_dma[mode[0]])
    523        1.1    bouyer 			mode[1] = drvp[1].PIO_mode = 0;
    524        1.1    bouyer 		goto ok;
    525        1.1    bouyer 	}
    526        1.1    bouyer 	if (drvp[1].drive_flags & DRIVE_DMA) {
    527        1.1    bouyer 		mode[1] = drvp[1].DMA_mode;
    528        1.1    bouyer 		mode[0] = drvp[0].PIO_mode;
    529        1.1    bouyer 		if (piix_isp_pio[mode[0]] != piix_isp_dma[mode[1]] ||
    530        1.1    bouyer 		    piix_rtc_pio[mode[0]] != piix_rtc_dma[mode[1]])
    531        1.1    bouyer 			mode[0] = drvp[0].PIO_mode = 0;
    532        1.1    bouyer 		goto ok;
    533        1.1    bouyer 	}
    534        1.1    bouyer 	/*
    535        1.1    bouyer 	 * If both drives are not DMA, takes the lower mode, unless
    536        1.1    bouyer 	 * one of them is PIO mode < 2
    537        1.1    bouyer 	 */
    538        1.1    bouyer 	if (drvp[0].PIO_mode < 2) {
    539        1.1    bouyer 		mode[0] = drvp[0].PIO_mode = 0;
    540        1.1    bouyer 		mode[1] = drvp[1].PIO_mode;
    541        1.1    bouyer 	} else if (drvp[1].PIO_mode < 2) {
    542        1.1    bouyer 		mode[1] = drvp[1].PIO_mode = 0;
    543        1.1    bouyer 		mode[0] = drvp[0].PIO_mode;
    544        1.1    bouyer 	} else {
    545        1.1    bouyer 		mode[0] = mode[1] =
    546        1.1    bouyer 		    min(drvp[1].PIO_mode, drvp[0].PIO_mode);
    547        1.1    bouyer 		drvp[0].PIO_mode = mode[0];
    548        1.1    bouyer 		drvp[1].PIO_mode = mode[1];
    549        1.1    bouyer 	}
    550        1.1    bouyer ok:	/* The modes are setup */
    551        1.1    bouyer 	for (drive = 0; drive < 2; drive++) {
    552        1.1    bouyer 		if (drvp[drive].drive_flags & DRIVE_DMA) {
    553        1.1    bouyer 			idetim |= piix_setup_idetim_timings(
    554        1.8   thorpej 			    mode[drive], 1, chp->ch_channel);
    555        1.1    bouyer 			goto end;
    556        1.1    bouyer 		}
    557        1.1    bouyer 	}
    558        1.1    bouyer 	/* If we are there, none of the drives are DMA */
    559        1.1    bouyer 	if (mode[0] >= 2)
    560        1.1    bouyer 		idetim |= piix_setup_idetim_timings(
    561        1.8   thorpej 		    mode[0], 0, chp->ch_channel);
    562       1.19     perry 	else
    563        1.1    bouyer 		idetim |= piix_setup_idetim_timings(
    564        1.8   thorpej 		    mode[1], 0, chp->ch_channel);
    565        1.1    bouyer end:	/*
    566        1.1    bouyer 	 * timing mode is now set up in the controller. Enable
    567        1.1    bouyer 	 * it per-drive
    568        1.1    bouyer 	 */
    569        1.1    bouyer 	for (drive = 0; drive < 2; drive++) {
    570        1.1    bouyer 		/* If no drive, skip */
    571        1.1    bouyer 		if ((drvp[drive].drive_flags & DRIVE) == 0)
    572        1.1    bouyer 			continue;
    573        1.1    bouyer 		idetim |= piix_setup_idetim_drvs(&drvp[drive]);
    574        1.1    bouyer 		if (drvp[drive].drive_flags & DRIVE_DMA)
    575        1.1    bouyer 			idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
    576        1.1    bouyer 	}
    577        1.1    bouyer 	if (idedma_ctl != 0) {
    578        1.1    bouyer 		/* Add software bits in status register */
    579        1.3      fvdl 		bus_space_write_1(sc->sc_dma_iot, cp->dma_iohs[IDEDMA_CTL], 0,
    580        1.1    bouyer 		    idedma_ctl);
    581        1.1    bouyer 	}
    582        1.1    bouyer 	pci_conf_write(sc->sc_pc, sc->sc_tag, PIIX_IDETIM, idetim);
    583        1.1    bouyer }
    584        1.1    bouyer 
    585        1.2   thorpej static void
    586       1.12   thorpej piix3_4_setup_channel(struct ata_channel *chp)
    587        1.1    bouyer {
    588        1.1    bouyer 	struct ata_drive_datas *drvp;
    589        1.1    bouyer 	u_int32_t oidetim, idetim, sidetim, udmareg, ideconf, idedma_ctl;
    590       1.13   thorpej 	struct pciide_channel *cp = CHAN_TO_PCHAN(chp);
    591       1.13   thorpej 	struct pciide_softc *sc = CHAN_TO_PCIIDE(chp);
    592        1.8   thorpej 	struct wdc_softc *wdc = &sc->sc_wdcdev;
    593       1.15   thorpej 	int drive, s;
    594        1.8   thorpej 	int channel = chp->ch_channel;
    595        1.1    bouyer 
    596        1.1    bouyer 	oidetim = pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_IDETIM);
    597        1.1    bouyer 	sidetim = pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_SIDETIM);
    598        1.1    bouyer 	udmareg = pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_UDMAREG);
    599        1.1    bouyer 	ideconf = pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_CONFIG);
    600        1.1    bouyer 	idetim = PIIX_IDETIM_CLEAR(oidetim, 0xffff, channel);
    601        1.1    bouyer 	sidetim &= ~(PIIX_SIDETIM_ISP_MASK(channel) |
    602        1.1    bouyer 	    PIIX_SIDETIM_RTC_MASK(channel));
    603        1.1    bouyer 	idedma_ctl = 0;
    604        1.1    bouyer 
    605        1.1    bouyer 	/* set up new idetim: Enable IDE registers decode */
    606        1.1    bouyer 	idetim = PIIX_IDETIM_SET(idetim, PIIX_IDETIM_IDE, channel);
    607        1.1    bouyer 
    608        1.1    bouyer 	/* setup DMA if needed */
    609        1.1    bouyer 	pciide_channel_dma_setup(cp);
    610        1.1    bouyer 
    611        1.1    bouyer 	for (drive = 0; drive < 2; drive++) {
    612        1.1    bouyer 		udmareg &= ~(PIIX_UDMACTL_DRV_EN(channel, drive) |
    613        1.1    bouyer 		    PIIX_UDMATIM_SET(0x3, channel, drive));
    614        1.1    bouyer 		drvp = &chp->ch_drive[drive];
    615        1.1    bouyer 		/* If no drive, skip */
    616        1.1    bouyer 		if ((drvp->drive_flags & DRIVE) == 0)
    617        1.1    bouyer 			continue;
    618        1.1    bouyer 		if (((drvp->drive_flags & DRIVE_DMA) == 0 &&
    619        1.1    bouyer 		    (drvp->drive_flags & DRIVE_UDMA) == 0))
    620        1.1    bouyer 			goto pio;
    621        1.1    bouyer 
    622        1.1    bouyer 		if (sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801AA_IDE ||
    623        1.1    bouyer 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801AB_IDE ||
    624        1.1    bouyer 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801BA_IDE ||
    625        1.1    bouyer 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801BAM_IDE ||
    626        1.1    bouyer 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801CA_IDE_1 ||
    627        1.1    bouyer 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801CA_IDE_2 ||
    628        1.1    bouyer 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801DB_IDE ||
    629        1.1    bouyer 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801DBM_IDE ||
    630        1.9   thorpej 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801EB_IDE ||
    631       1.17      cube 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801FB_IDE ||
    632       1.23      tron 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_6300ESB_IDE ||
    633  1.37.14.2  jmcneill 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801G_IDE ||
    634  1.37.14.2  jmcneill 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801HBM_IDE) {
    635        1.1    bouyer 			ideconf |= PIIX_CONFIG_PINGPONG;
    636        1.1    bouyer 		}
    637        1.1    bouyer 		if (sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801BA_IDE ||
    638        1.1    bouyer 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801BAM_IDE ||
    639        1.1    bouyer 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801CA_IDE_1 ||
    640        1.1    bouyer 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801CA_IDE_2 ||
    641        1.1    bouyer 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801DB_IDE ||
    642        1.1    bouyer 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801DBM_IDE ||
    643        1.9   thorpej 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801EB_IDE ||
    644       1.17      cube 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801FB_IDE ||
    645       1.23      tron 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_6300ESB_IDE ||
    646  1.37.14.2  jmcneill 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801G_IDE ||
    647  1.37.14.2  jmcneill 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801HBM_IDE) {
    648        1.1    bouyer 			/* setup Ultra/100 */
    649        1.1    bouyer 			if (drvp->UDMA_mode > 2 &&
    650        1.1    bouyer 			    (ideconf & PIIX_CONFIG_CR(channel, drive)) == 0)
    651        1.1    bouyer 				drvp->UDMA_mode = 2;
    652        1.1    bouyer 			if (drvp->UDMA_mode > 4) {
    653        1.1    bouyer 				ideconf |= PIIX_CONFIG_UDMA100(channel, drive);
    654        1.1    bouyer 			} else {
    655        1.1    bouyer 				ideconf &= ~PIIX_CONFIG_UDMA100(channel, drive);
    656        1.1    bouyer 				if (drvp->UDMA_mode > 2) {
    657        1.1    bouyer 					ideconf |= PIIX_CONFIG_UDMA66(channel,
    658        1.1    bouyer 					    drive);
    659        1.1    bouyer 				} else {
    660        1.1    bouyer 					ideconf &= ~PIIX_CONFIG_UDMA66(channel,
    661        1.1    bouyer 					    drive);
    662        1.1    bouyer 				}
    663        1.1    bouyer 			}
    664        1.1    bouyer 		}
    665        1.1    bouyer 		if (sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801AA_IDE) {
    666        1.1    bouyer 			/* setup Ultra/66 */
    667        1.1    bouyer 			if (drvp->UDMA_mode > 2 &&
    668        1.1    bouyer 			    (ideconf & PIIX_CONFIG_CR(channel, drive)) == 0)
    669        1.1    bouyer 				drvp->UDMA_mode = 2;
    670        1.1    bouyer 			if (drvp->UDMA_mode > 2)
    671        1.1    bouyer 				ideconf |= PIIX_CONFIG_UDMA66(channel, drive);
    672        1.1    bouyer 			else
    673        1.1    bouyer 				ideconf &= ~PIIX_CONFIG_UDMA66(channel, drive);
    674        1.1    bouyer 		}
    675       1.14   thorpej 		if ((wdc->sc_atac.atac_cap & ATAC_CAP_UDMA) &&
    676        1.1    bouyer 		    (drvp->drive_flags & DRIVE_UDMA)) {
    677        1.1    bouyer 			/* use Ultra/DMA */
    678       1.15   thorpej 			s = splbio();
    679        1.1    bouyer 			drvp->drive_flags &= ~DRIVE_DMA;
    680       1.15   thorpej 			splx(s);
    681        1.1    bouyer 			udmareg |= PIIX_UDMACTL_DRV_EN( channel, drive);
    682        1.1    bouyer 			udmareg |= PIIX_UDMATIM_SET(
    683        1.1    bouyer 			    piix4_sct_udma[drvp->UDMA_mode], channel, drive);
    684        1.1    bouyer 		} else {
    685        1.1    bouyer 			/* use Multiword DMA */
    686       1.15   thorpej 			s = splbio();
    687        1.1    bouyer 			drvp->drive_flags &= ~DRIVE_UDMA;
    688       1.15   thorpej 			splx(s);
    689        1.1    bouyer 			if (drive == 0) {
    690        1.1    bouyer 				idetim |= piix_setup_idetim_timings(
    691        1.1    bouyer 				    drvp->DMA_mode, 1, channel);
    692        1.1    bouyer 			} else {
    693        1.1    bouyer 				sidetim |= piix_setup_sidetim_timings(
    694        1.1    bouyer 					drvp->DMA_mode, 1, channel);
    695        1.1    bouyer 				idetim =PIIX_IDETIM_SET(idetim,
    696        1.1    bouyer 				    PIIX_IDETIM_SITRE, channel);
    697        1.1    bouyer 			}
    698        1.1    bouyer 		}
    699        1.1    bouyer 		idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
    700       1.19     perry 
    701        1.1    bouyer pio:		/* use PIO mode */
    702        1.1    bouyer 		idetim |= piix_setup_idetim_drvs(drvp);
    703        1.1    bouyer 		if (drive == 0) {
    704        1.1    bouyer 			idetim |= piix_setup_idetim_timings(
    705        1.1    bouyer 			    drvp->PIO_mode, 0, channel);
    706        1.1    bouyer 		} else {
    707        1.1    bouyer 			sidetim |= piix_setup_sidetim_timings(
    708        1.1    bouyer 				drvp->PIO_mode, 0, channel);
    709        1.1    bouyer 			idetim =PIIX_IDETIM_SET(idetim,
    710        1.1    bouyer 			    PIIX_IDETIM_SITRE, channel);
    711        1.1    bouyer 		}
    712        1.1    bouyer 	}
    713        1.1    bouyer 	if (idedma_ctl != 0) {
    714        1.1    bouyer 		/* Add software bits in status register */
    715        1.3      fvdl 		bus_space_write_1(sc->sc_dma_iot, cp->dma_iohs[IDEDMA_CTL], 0,
    716        1.1    bouyer 		    idedma_ctl);
    717        1.1    bouyer 	}
    718        1.1    bouyer 	pci_conf_write(sc->sc_pc, sc->sc_tag, PIIX_IDETIM, idetim);
    719        1.1    bouyer 	pci_conf_write(sc->sc_pc, sc->sc_tag, PIIX_SIDETIM, sidetim);
    720        1.1    bouyer 	pci_conf_write(sc->sc_pc, sc->sc_tag, PIIX_UDMAREG, udmareg);
    721        1.1    bouyer 	pci_conf_write(sc->sc_pc, sc->sc_tag, PIIX_CONFIG, ideconf);
    722        1.1    bouyer }
    723        1.1    bouyer 
    724        1.1    bouyer 
    725        1.1    bouyer /* setup ISP and RTC fields, based on mode */
    726        1.1    bouyer static u_int32_t
    727        1.1    bouyer piix_setup_idetim_timings(mode, dma, channel)
    728        1.1    bouyer 	u_int8_t mode;
    729        1.1    bouyer 	u_int8_t dma;
    730        1.1    bouyer 	u_int8_t channel;
    731        1.1    bouyer {
    732       1.19     perry 
    733        1.1    bouyer 	if (dma)
    734        1.1    bouyer 		return PIIX_IDETIM_SET(0,
    735       1.19     perry 		    PIIX_IDETIM_ISP_SET(piix_isp_dma[mode]) |
    736        1.1    bouyer 		    PIIX_IDETIM_RTC_SET(piix_rtc_dma[mode]),
    737        1.1    bouyer 		    channel);
    738       1.19     perry 	else
    739        1.1    bouyer 		return PIIX_IDETIM_SET(0,
    740       1.19     perry 		    PIIX_IDETIM_ISP_SET(piix_isp_pio[mode]) |
    741        1.1    bouyer 		    PIIX_IDETIM_RTC_SET(piix_rtc_pio[mode]),
    742        1.1    bouyer 		    channel);
    743        1.1    bouyer }
    744        1.1    bouyer 
    745        1.1    bouyer /* setup DTE, PPE, IE and TIME field based on PIO mode */
    746        1.1    bouyer static u_int32_t
    747        1.1    bouyer piix_setup_idetim_drvs(drvp)
    748        1.1    bouyer 	struct ata_drive_datas *drvp;
    749        1.1    bouyer {
    750        1.1    bouyer 	u_int32_t ret = 0;
    751       1.12   thorpej 	struct ata_channel *chp = drvp->chnl_softc;
    752        1.8   thorpej 	u_int8_t channel = chp->ch_channel;
    753        1.1    bouyer 	u_int8_t drive = drvp->drive;
    754        1.1    bouyer 
    755        1.1    bouyer 	/*
    756       1.34       wiz 	 * If drive is using UDMA, timings setups are independent
    757        1.1    bouyer 	 * So just check DMA and PIO here.
    758        1.1    bouyer 	 */
    759        1.1    bouyer 	if (drvp->drive_flags & DRIVE_DMA) {
    760        1.1    bouyer 		/* if mode = DMA mode 0, use compatible timings */
    761        1.1    bouyer 		if ((drvp->drive_flags & DRIVE_DMA) &&
    762        1.1    bouyer 		    drvp->DMA_mode == 0) {
    763        1.1    bouyer 			drvp->PIO_mode = 0;
    764        1.1    bouyer 			return ret;
    765        1.1    bouyer 		}
    766        1.1    bouyer 		ret = PIIX_IDETIM_SET(ret, PIIX_IDETIM_TIME(drive), channel);
    767        1.1    bouyer 		/*
    768        1.1    bouyer 		 * PIO and DMA timings are the same, use fast timings for PIO
    769        1.1    bouyer 		 * too, else use compat timings.
    770        1.1    bouyer 		 */
    771        1.1    bouyer 		if ((piix_isp_pio[drvp->PIO_mode] !=
    772        1.1    bouyer 		    piix_isp_dma[drvp->DMA_mode]) ||
    773        1.1    bouyer 		    (piix_rtc_pio[drvp->PIO_mode] !=
    774        1.1    bouyer 		    piix_rtc_dma[drvp->DMA_mode]))
    775        1.1    bouyer 			drvp->PIO_mode = 0;
    776        1.1    bouyer 		/* if PIO mode <= 2, use compat timings for PIO */
    777        1.1    bouyer 		if (drvp->PIO_mode <= 2) {
    778        1.1    bouyer 			ret = PIIX_IDETIM_SET(ret, PIIX_IDETIM_DTE(drive),
    779        1.1    bouyer 			    channel);
    780        1.1    bouyer 			return ret;
    781        1.1    bouyer 		}
    782        1.1    bouyer 	}
    783        1.1    bouyer 
    784        1.1    bouyer 	/*
    785        1.1    bouyer 	 * Now setup PIO modes. If mode < 2, use compat timings.
    786        1.1    bouyer 	 * Else enable fast timings. Enable IORDY and prefetch/post
    787        1.1    bouyer 	 * if PIO mode >= 3.
    788        1.1    bouyer 	 */
    789        1.1    bouyer 
    790        1.1    bouyer 	if (drvp->PIO_mode < 2)
    791        1.1    bouyer 		return ret;
    792        1.1    bouyer 
    793        1.1    bouyer 	ret = PIIX_IDETIM_SET(ret, PIIX_IDETIM_TIME(drive), channel);
    794        1.1    bouyer 	if (drvp->PIO_mode >= 3) {
    795        1.1    bouyer 		ret = PIIX_IDETIM_SET(ret, PIIX_IDETIM_IE(drive), channel);
    796        1.1    bouyer 		ret = PIIX_IDETIM_SET(ret, PIIX_IDETIM_PPE(drive), channel);
    797        1.1    bouyer 	}
    798        1.1    bouyer 	return ret;
    799        1.1    bouyer }
    800        1.1    bouyer 
    801        1.1    bouyer /* setup values in SIDETIM registers, based on mode */
    802        1.1    bouyer static u_int32_t
    803        1.1    bouyer piix_setup_sidetim_timings(mode, dma, channel)
    804        1.1    bouyer 	u_int8_t mode;
    805        1.1    bouyer 	u_int8_t dma;
    806        1.1    bouyer 	u_int8_t channel;
    807        1.1    bouyer {
    808        1.1    bouyer 	if (dma)
    809        1.1    bouyer 		return PIIX_SIDETIM_ISP_SET(piix_isp_dma[mode], channel) |
    810        1.1    bouyer 		    PIIX_SIDETIM_RTC_SET(piix_rtc_dma[mode], channel);
    811       1.19     perry 	else
    812        1.1    bouyer 		return PIIX_SIDETIM_ISP_SET(piix_isp_pio[mode], channel) |
    813        1.1    bouyer 		    PIIX_SIDETIM_RTC_SET(piix_rtc_pio[mode], channel);
    814        1.5    bouyer }
    815        1.5    bouyer 
    816        1.5    bouyer static void
    817        1.5    bouyer piixsata_chip_map(struct pciide_softc *sc, struct pci_attach_args *pa)
    818        1.5    bouyer {
    819        1.5    bouyer 	struct pciide_channel *cp;
    820        1.5    bouyer 	bus_size_t cmdsize, ctlsize;
    821       1.22    briggs 	pcireg_t interface, cmdsts;
    822       1.35      cube 	int channel;
    823        1.5    bouyer 
    824        1.5    bouyer 	if (pciide_chipen(sc, pa) == 0)
    825        1.5    bouyer 		return;
    826        1.5    bouyer 
    827       1.36        ad 	aprint_verbose("%s: bus-master DMA support present",
    828       1.14   thorpej 	    sc->sc_wdcdev.sc_atac.atac_dev.dv_xname);
    829        1.5    bouyer 	pciide_mapreg_dma(sc, pa);
    830       1.36        ad 	aprint_verbose("\n");
    831        1.1    bouyer 
    832       1.14   thorpej 	sc->sc_wdcdev.sc_atac.atac_cap |= ATAC_CAP_DATA16 | ATAC_CAP_DATA32;
    833       1.14   thorpej 	sc->sc_wdcdev.sc_atac.atac_pio_cap = 4;
    834        1.1    bouyer 	if (sc->sc_dma_ok) {
    835       1.14   thorpej 		sc->sc_wdcdev.sc_atac.atac_cap |= ATAC_CAP_DMA | ATAC_CAP_UDMA;
    836        1.1    bouyer 		sc->sc_wdcdev.irqack = pciide_irqack;
    837       1.37     itohy 		/* Do all revisions require DMA alignment workaround? */
    838       1.37     itohy 		sc->sc_wdcdev.dma_init = piix_dma_init;
    839       1.14   thorpej 		sc->sc_wdcdev.sc_atac.atac_dma_cap = 2;
    840       1.14   thorpej 		sc->sc_wdcdev.sc_atac.atac_udma_cap = 6;
    841        1.1    bouyer 	}
    842       1.14   thorpej 	sc->sc_wdcdev.sc_atac.atac_set_modes = sata_setup_channel;
    843        1.1    bouyer 
    844       1.14   thorpej 	sc->sc_wdcdev.sc_atac.atac_channels = sc->wdc_chanarray;
    845       1.14   thorpej 	sc->sc_wdcdev.sc_atac.atac_nchannels = PCIIDE_NUM_CHANNELS;
    846        1.1    bouyer 
    847       1.22    briggs 	cmdsts = pci_conf_read(sc->sc_pc, sc->sc_tag, PCI_COMMAND_STATUS_REG);
    848       1.32  drochner 	cmdsts &= ~PCI_COMMAND_INTERRUPT_DISABLE;
    849       1.22    briggs 	pci_conf_write(sc->sc_pc, sc->sc_tag, PCI_COMMAND_STATUS_REG, cmdsts);
    850       1.22    briggs 
    851       1.22    briggs 	if (PCI_CLASS(pa->pa_class) == PCI_CLASS_MASS_STORAGE &&
    852       1.22    briggs 	    PCI_SUBCLASS(pa->pa_class) == PCI_SUBCLASS_MASS_STORAGE_RAID)
    853       1.22    briggs 		sc->sc_wdcdev.sc_atac.atac_cap |= ATAC_CAP_RAID;
    854       1.22    briggs 
    855        1.1    bouyer 	interface = PCI_INTERFACE(pa->pa_class);
    856       1.29   xtraeme 
    857       1.12   thorpej 	wdc_allocate_regs(&sc->sc_wdcdev);
    858       1.12   thorpej 
    859       1.14   thorpej 	for (channel = 0; channel < sc->sc_wdcdev.sc_atac.atac_nchannels;
    860       1.14   thorpej 	     channel++) {
    861        1.1    bouyer 		cp = &sc->pciide_channels[channel];
    862        1.1    bouyer 		if (pciide_chansetup(sc, channel, interface) == 0)
    863        1.1    bouyer 			continue;
    864        1.1    bouyer 		pciide_mapchan(pa, cp, interface, &cmdsize, &ctlsize,
    865        1.1    bouyer 		    pciide_pci_intr);
    866        1.1    bouyer 	}
    867        1.1    bouyer }
    868       1.37     itohy 
    869       1.37     itohy static int
    870       1.37     itohy piix_dma_init(void *v, int channel, int drive, void *databuf,
    871       1.37     itohy     size_t datalen, int flags)
    872       1.37     itohy {
    873       1.37     itohy 
    874       1.37     itohy 	/* use PIO for unaligned transfer */
    875       1.37     itohy 	if (((uintptr_t)databuf) & 0x1)
    876       1.37     itohy 		return EINVAL;
    877       1.37     itohy 
    878       1.37     itohy 	return pciide_dma_init(v, channel, drive, databuf, datalen, flags);
    879       1.37     itohy }
    880