Home | History | Annotate | Line # | Download | only in pci
piixide.c revision 1.44.6.2
      1  1.44.6.1       mjf /*	$NetBSD: piixide.c,v 1.44.6.2 2008/10/05 20:11:30 mjf Exp $	*/
      2       1.1    bouyer 
      3       1.1    bouyer /*
      4       1.1    bouyer  * Copyright (c) 1999, 2000, 2001 Manuel Bouyer.
      5       1.1    bouyer  *
      6       1.1    bouyer  * Redistribution and use in source and binary forms, with or without
      7       1.1    bouyer  * modification, are permitted provided that the following conditions
      8       1.1    bouyer  * are met:
      9       1.1    bouyer  * 1. Redistributions of source code must retain the above copyright
     10       1.1    bouyer  *    notice, this list of conditions and the following disclaimer.
     11       1.1    bouyer  * 2. Redistributions in binary form must reproduce the above copyright
     12       1.1    bouyer  *    notice, this list of conditions and the following disclaimer in the
     13       1.1    bouyer  *    documentation and/or other materials provided with the distribution.
     14       1.1    bouyer  * 3. All advertising materials mentioning features or use of this software
     15       1.1    bouyer  *    must display the following acknowledgement:
     16       1.1    bouyer  *	This product includes software developed by Manuel Bouyer.
     17       1.1    bouyer  * 4. The name of the author may not be used to endorse or promote products
     18       1.1    bouyer  *    derived from this software without specific prior written permission.
     19       1.1    bouyer  *
     20       1.1    bouyer  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
     21       1.1    bouyer  * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
     22       1.1    bouyer  * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
     23      1.19     perry  * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
     24       1.1    bouyer  * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
     25       1.1    bouyer  * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
     26       1.1    bouyer  * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
     27       1.1    bouyer  * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
     28       1.1    bouyer  * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
     29       1.1    bouyer  * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
     30       1.1    bouyer  */
     31       1.1    bouyer 
     32      1.20     lukem #include <sys/cdefs.h>
     33  1.44.6.1       mjf __KERNEL_RCSID(0, "$NetBSD: piixide.c,v 1.44.6.2 2008/10/05 20:11:30 mjf Exp $");
     34      1.20     lukem 
     35       1.1    bouyer #include <sys/param.h>
     36       1.1    bouyer #include <sys/systm.h>
     37       1.1    bouyer 
     38       1.1    bouyer #include <dev/pci/pcivar.h>
     39       1.1    bouyer #include <dev/pci/pcidevs.h>
     40       1.1    bouyer #include <dev/pci/pciidereg.h>
     41       1.1    bouyer #include <dev/pci/pciidevar.h>
     42       1.1    bouyer #include <dev/pci/pciide_piix_reg.h>
     43       1.1    bouyer 
     44       1.2   thorpej static void piix_chip_map(struct pciide_softc*, struct pci_attach_args *);
     45      1.12   thorpej static void piix_setup_channel(struct ata_channel *);
     46      1.12   thorpej static void piix3_4_setup_channel(struct ata_channel *);
     47       1.2   thorpej static u_int32_t piix_setup_idetim_timings(u_int8_t, u_int8_t, u_int8_t);
     48       1.2   thorpej static u_int32_t piix_setup_idetim_drvs(struct ata_drive_datas *);
     49       1.2   thorpej static u_int32_t piix_setup_sidetim_timings(u_int8_t, u_int8_t, u_int8_t);
     50       1.5    bouyer static void piixsata_chip_map(struct pciide_softc*, struct pci_attach_args *);
     51      1.37     itohy static int piix_dma_init(void *, int, int, void *, size_t, int);
     52       1.2   thorpej 
     53  1.44.6.1       mjf static bool piixide_resume(device_t PMF_FN_PROTO);
     54  1.44.6.1       mjf static bool piixide_suspend(device_t PMF_FN_PROTO);
     55  1.44.6.1       mjf static int  piixide_match(device_t, cfdata_t, void *);
     56  1.44.6.1       mjf static void piixide_attach(device_t, device_t, void *);
     57       1.1    bouyer 
     58       1.2   thorpej static const struct pciide_product_desc pciide_intel_products[] =  {
     59       1.1    bouyer 	{ PCI_PRODUCT_INTEL_82092AA,
     60       1.1    bouyer 	  0,
     61       1.1    bouyer 	  "Intel 82092AA IDE controller",
     62       1.1    bouyer 	  default_chip_map,
     63       1.1    bouyer 	},
     64       1.1    bouyer 	{ PCI_PRODUCT_INTEL_82371FB_IDE,
     65       1.1    bouyer 	  0,
     66       1.1    bouyer 	  "Intel 82371FB IDE controller (PIIX)",
     67       1.1    bouyer 	  piix_chip_map,
     68       1.1    bouyer 	},
     69       1.1    bouyer 	{ PCI_PRODUCT_INTEL_82371SB_IDE,
     70       1.1    bouyer 	  0,
     71       1.1    bouyer 	  "Intel 82371SB IDE Interface (PIIX3)",
     72       1.1    bouyer 	  piix_chip_map,
     73       1.1    bouyer 	},
     74       1.1    bouyer 	{ PCI_PRODUCT_INTEL_82371AB_IDE,
     75       1.1    bouyer 	  0,
     76       1.1    bouyer 	  "Intel 82371AB IDE controller (PIIX4)",
     77       1.1    bouyer 	  piix_chip_map,
     78       1.1    bouyer 	},
     79       1.1    bouyer 	{ PCI_PRODUCT_INTEL_82440MX_IDE,
     80       1.1    bouyer 	  0,
     81       1.1    bouyer 	  "Intel 82440MX IDE controller",
     82       1.1    bouyer 	  piix_chip_map
     83       1.1    bouyer 	},
     84       1.1    bouyer 	{ PCI_PRODUCT_INTEL_82801AA_IDE,
     85       1.1    bouyer 	  0,
     86       1.1    bouyer 	  "Intel 82801AA IDE Controller (ICH)",
     87       1.1    bouyer 	  piix_chip_map,
     88       1.1    bouyer 	},
     89       1.1    bouyer 	{ PCI_PRODUCT_INTEL_82801AB_IDE,
     90       1.1    bouyer 	  0,
     91       1.1    bouyer 	  "Intel 82801AB IDE Controller (ICH0)",
     92       1.1    bouyer 	  piix_chip_map,
     93       1.1    bouyer 	},
     94       1.1    bouyer 	{ PCI_PRODUCT_INTEL_82801BA_IDE,
     95       1.1    bouyer 	  0,
     96       1.1    bouyer 	  "Intel 82801BA IDE Controller (ICH2)",
     97       1.1    bouyer 	  piix_chip_map,
     98       1.1    bouyer 	},
     99       1.1    bouyer 	{ PCI_PRODUCT_INTEL_82801BAM_IDE,
    100       1.1    bouyer 	  0,
    101       1.1    bouyer 	  "Intel 82801BAM IDE Controller (ICH2-M)",
    102       1.1    bouyer 	  piix_chip_map,
    103       1.1    bouyer 	},
    104       1.1    bouyer 	{ PCI_PRODUCT_INTEL_82801CA_IDE_1,
    105       1.1    bouyer 	  0,
    106       1.1    bouyer 	  "Intel 82801CA IDE Controller (ICH3)",
    107       1.1    bouyer 	  piix_chip_map,
    108       1.1    bouyer 	},
    109       1.1    bouyer 	{ PCI_PRODUCT_INTEL_82801CA_IDE_2,
    110       1.1    bouyer 	  0,
    111       1.1    bouyer 	  "Intel 82801CA IDE Controller (ICH3)",
    112       1.1    bouyer 	  piix_chip_map,
    113       1.1    bouyer 	},
    114       1.1    bouyer 	{ PCI_PRODUCT_INTEL_82801DB_IDE,
    115       1.1    bouyer 	  0,
    116       1.1    bouyer 	  "Intel 82801DB IDE Controller (ICH4)",
    117       1.1    bouyer 	  piix_chip_map,
    118       1.1    bouyer 	},
    119       1.1    bouyer 	{ PCI_PRODUCT_INTEL_82801DBM_IDE,
    120       1.1    bouyer 	  0,
    121       1.1    bouyer 	  "Intel 82801DBM IDE Controller (ICH4-M)",
    122       1.1    bouyer 	  piix_chip_map,
    123       1.1    bouyer 	},
    124       1.1    bouyer 	{ PCI_PRODUCT_INTEL_82801EB_IDE,
    125       1.1    bouyer 	  0,
    126       1.1    bouyer 	  "Intel 82801EB IDE Controller (ICH5)",
    127       1.1    bouyer 	  piix_chip_map,
    128       1.1    bouyer 	},
    129       1.1    bouyer 	{ PCI_PRODUCT_INTEL_82801EB_SATA,
    130       1.1    bouyer 	  0,
    131       1.1    bouyer 	  "Intel 82801EB Serial ATA Controller",
    132       1.5    bouyer 	  piixsata_chip_map,
    133       1.4    bouyer 	},
    134       1.4    bouyer 	{ PCI_PRODUCT_INTEL_82801ER_SATA,
    135       1.4    bouyer 	  0,
    136       1.4    bouyer 	  "Intel 82801ER Serial ATA/Raid Controller",
    137       1.5    bouyer 	  piixsata_chip_map,
    138       1.1    bouyer 	},
    139       1.9   thorpej 	{ PCI_PRODUCT_INTEL_6300ESB_IDE,
    140       1.9   thorpej 	  0,
    141       1.9   thorpej 	  "Intel 6300ESB IDE Controller (ICH5)",
    142       1.9   thorpej 	  piix_chip_map,
    143       1.9   thorpej 	},
    144       1.9   thorpej 	{ PCI_PRODUCT_INTEL_6300ESB_SATA,
    145       1.9   thorpej 	  0,
    146       1.9   thorpej 	  "Intel 6300ESB Serial ATA Controller",
    147       1.9   thorpej 	  piixsata_chip_map,
    148       1.9   thorpej 	},
    149      1.22    briggs 	{ PCI_PRODUCT_INTEL_6300ESB_RAID,
    150      1.22    briggs 	  0,
    151      1.22    briggs 	  "Intel 6300ESB Serial ATA/RAID Controller",
    152      1.22    briggs 	  piixsata_chip_map,
    153      1.22    briggs 	},
    154      1.17      cube 	{ PCI_PRODUCT_INTEL_82801FB_IDE,
    155      1.17      cube 	  0,
    156      1.17      cube 	  "Intel 82801FB IDE Controller (ICH6)",
    157      1.17      cube 	  piix_chip_map,
    158      1.17      cube 	},
    159      1.16      cube 	{ PCI_PRODUCT_INTEL_82801FB_SATA,
    160      1.16      cube 	  0,
    161      1.16      cube 	  "Intel 82801FB Serial ATA/Raid Controller",
    162      1.16      cube 	  piixsata_chip_map,
    163      1.16      cube 	},
    164      1.16      cube 	{ PCI_PRODUCT_INTEL_82801FR_SATA,
    165      1.16      cube 	  0,
    166      1.16      cube 	  "Intel 82801FR Serial ATA/Raid Controller",
    167      1.16      cube 	  piixsata_chip_map,
    168      1.16      cube 	},
    169      1.21    bouyer 	{ PCI_PRODUCT_INTEL_82801FBM_SATA,
    170      1.21    bouyer 	  0,
    171      1.21    bouyer 	  "Intel 82801FBM Serial ATA Controller (ICH6)",
    172      1.21    bouyer 	  piixsata_chip_map,
    173      1.21    bouyer 	},
    174      1.23      tron 	{ PCI_PRODUCT_INTEL_82801G_IDE,
    175      1.23      tron 	  0,
    176      1.23      tron 	  "Intel 82801GB/GR IDE Controller (ICH7)",
    177      1.23      tron 	  piix_chip_map,
    178      1.23      tron 	},
    179      1.23      tron 	{ PCI_PRODUCT_INTEL_82801G_SATA,
    180      1.23      tron 	  0,
    181      1.23      tron 	  "Intel 82801GB/GR Serial ATA/Raid Controller (ICH7)",
    182      1.23      tron 	  piixsata_chip_map,
    183      1.23      tron 	},
    184      1.26     markd 	{ PCI_PRODUCT_INTEL_82801GBM_SATA,
    185      1.26     markd 	  0,
    186      1.26     markd 	  "Intel 82801GBM/GHM Serial ATA Controller (ICH7)",
    187      1.26     markd 	  piixsata_chip_map,
    188      1.26     markd 	},
    189      1.29   xtraeme 	{ PCI_PRODUCT_INTEL_82801H_SATA_1,
    190      1.29   xtraeme 	  0,
    191      1.29   xtraeme 	  "Intel 82801H Serial ATA Controller (ICH8)",
    192      1.29   xtraeme 	  piixsata_chip_map,
    193      1.29   xtraeme 	},
    194      1.29   xtraeme 	{ PCI_PRODUCT_INTEL_82801H_SATA_RAID,
    195      1.29   xtraeme 	  0,
    196      1.29   xtraeme 	  "Intel 82801H Serial ATA RAID Controller (ICH8)",
    197      1.29   xtraeme 	  piixsata_chip_map,
    198      1.29   xtraeme 	},
    199      1.29   xtraeme 	{ PCI_PRODUCT_INTEL_82801H_SATA_2,
    200      1.29   xtraeme 	  0,
    201      1.29   xtraeme 	  "Intel 82801H Serial ATA Controller (ICH8)",
    202      1.29   xtraeme 	  piixsata_chip_map,
    203      1.29   xtraeme 	},
    204      1.39   xtraeme 	{ PCI_PRODUCT_INTEL_82801HBM_IDE,
    205      1.39   xtraeme 	  0,
    206      1.39   xtraeme 	  "Intel 82801HBM IDE Controller (ICH8M)",
    207      1.39   xtraeme 	  piix_chip_map,
    208      1.39   xtraeme 	},
    209      1.29   xtraeme 	{ PCI_PRODUCT_INTEL_82801HBM_SATA_1,
    210      1.29   xtraeme 	  0,
    211      1.29   xtraeme 	  "Intel 82801HBM Serial ATA Controller (ICH8M)",
    212      1.29   xtraeme 	  piixsata_chip_map,
    213      1.29   xtraeme 	},
    214      1.29   xtraeme 	{ PCI_PRODUCT_INTEL_82801HBM_SATA_2,
    215      1.29   xtraeme 	  0,
    216      1.29   xtraeme 	  "Intel 82801HBM Serial ATA Controller (ICH8M)",
    217      1.29   xtraeme 	  piixsata_chip_map,
    218      1.29   xtraeme 	},
    219      1.41   xtraeme 	{ PCI_PRODUCT_INTEL_82801HEM_SATA,
    220      1.41   xtraeme 	  0,
    221      1.41   xtraeme 	  "Intel 82801HEM Serial ATA Controller (ICH8M)",
    222      1.41   xtraeme 	  piixsata_chip_map,
    223      1.41   xtraeme 	},
    224      1.28      cube 	{ PCI_PRODUCT_INTEL_63XXESB_IDE,
    225      1.28      cube 	  0,
    226      1.28      cube 	  "Intel 631xESB/632xESB IDE Controller",
    227      1.28      cube 	  piix_chip_map,
    228      1.28      cube 	},
    229      1.38   xtraeme 	{ PCI_PRODUCT_INTEL_82801I_SATA_1,
    230      1.38   xtraeme 	  0,
    231      1.38   xtraeme 	  "Intel 82801I Serial ATA Controller (ICH9)",
    232      1.38   xtraeme 	  piixsata_chip_map,
    233      1.38   xtraeme 	},
    234      1.38   xtraeme 	{ PCI_PRODUCT_INTEL_82801I_SATA_2,
    235      1.38   xtraeme 	  0,
    236      1.38   xtraeme 	  "Intel 82801I Serial ATA Controller (ICH9)",
    237      1.38   xtraeme 	  piixsata_chip_map,
    238      1.38   xtraeme 	},
    239      1.38   xtraeme 	{ PCI_PRODUCT_INTEL_82801I_SATA_3,
    240      1.38   xtraeme 	  0,
    241      1.38   xtraeme 	  "Intel 82801I Serial ATA Controller (ICH9)",
    242      1.38   xtraeme 	  piixsata_chip_map,
    243      1.38   xtraeme 	},
    244      1.28      cube 	{ PCI_PRODUCT_INTEL_63XXESB_SATA,
    245      1.28      cube 	  0,
    246      1.28      cube 	  "Intel 631xESB/632xESB Serial ATA Controller",
    247      1.28      cube 	  piixsata_chip_map,
    248      1.28      cube 	},
    249  1.44.6.2       mjf 	{ PCI_PRODUCT_INTEL_ICH10_SATA2_2x1,
    250  1.44.6.2       mjf 	  0,
    251  1.44.6.2       mjf 	  "Intel ICH10 Serial ATA 2 Controller 2x1",
    252  1.44.6.2       mjf 	  piixsata_chip_map,
    253  1.44.6.2       mjf 	},
    254  1.44.6.2       mjf 	{ PCI_PRODUCT_INTEL_ICH10_SATA2_2x2,
    255  1.44.6.2       mjf 	  0,
    256  1.44.6.2       mjf 	  "Intel ICH10 Serial ATA 2 Controller 2x2",
    257  1.44.6.2       mjf 	  piixsata_chip_map,
    258  1.44.6.2       mjf 	},
    259  1.44.6.2       mjf 	{ PCI_PRODUCT_INTEL_ICH10_SATA2_4x1,
    260  1.44.6.2       mjf 	  0,
    261  1.44.6.2       mjf 	  "Intel ICH10 Serial ATA 2 Controller 4x1",
    262  1.44.6.2       mjf 	  piixsata_chip_map,
    263  1.44.6.2       mjf 	},
    264  1.44.6.2       mjf 	{ PCI_PRODUCT_INTEL_ICH10_SATA2_4x2,
    265  1.44.6.2       mjf 	  0,
    266  1.44.6.2       mjf 	  "Intel ICH10 Serial ATA 2 Controller 4x2",
    267  1.44.6.2       mjf 	  piixsata_chip_map,
    268  1.44.6.2       mjf 	},
    269       1.1    bouyer 	{ 0,
    270       1.1    bouyer 	  0,
    271       1.1    bouyer 	  NULL,
    272       1.1    bouyer 	  NULL
    273       1.1    bouyer 	}
    274       1.1    bouyer };
    275       1.1    bouyer 
    276  1.44.6.1       mjf CFATTACH_DECL_NEW(piixide, sizeof(struct pciide_softc),
    277       1.1    bouyer     piixide_match, piixide_attach, NULL, NULL);
    278       1.1    bouyer 
    279       1.2   thorpej static int
    280  1.44.6.1       mjf piixide_match(device_t parent, cfdata_t match, void *aux)
    281       1.1    bouyer {
    282       1.1    bouyer 	struct pci_attach_args *pa = aux;
    283       1.1    bouyer 
    284       1.1    bouyer 	if (PCI_VENDOR(pa->pa_id) == PCI_VENDOR_INTEL) {
    285       1.1    bouyer 		if (pciide_lookup_product(pa->pa_id, pciide_intel_products))
    286       1.1    bouyer 			return (2);
    287       1.1    bouyer 	}
    288       1.1    bouyer 	return (0);
    289       1.1    bouyer }
    290       1.1    bouyer 
    291       1.2   thorpej static void
    292  1.44.6.1       mjf piixide_attach(device_t parent, device_t self, void *aux)
    293       1.1    bouyer {
    294       1.1    bouyer 	struct pci_attach_args *pa = aux;
    295  1.44.6.1       mjf 	struct pciide_softc *sc = device_private(self);
    296  1.44.6.1       mjf 
    297  1.44.6.1       mjf 	sc->sc_wdcdev.sc_atac.atac_dev = self;
    298       1.1    bouyer 
    299       1.1    bouyer 	pciide_common_attach(sc, pa,
    300       1.1    bouyer 	    pciide_lookup_product(pa->pa_id, pciide_intel_products));
    301       1.1    bouyer 
    302      1.42  jmcneill 	if (!pmf_device_register(self, piixide_suspend, piixide_resume))
    303      1.42  jmcneill 		aprint_error_dev(self, "couldn't establish power handler\n");
    304      1.18  jmcneill }
    305      1.18  jmcneill 
    306      1.42  jmcneill static bool
    307  1.44.6.1       mjf piixide_resume(device_t dv PMF_FN_ARGS)
    308      1.42  jmcneill {
    309      1.42  jmcneill 	struct pciide_softc *sc = device_private(dv);
    310      1.42  jmcneill 
    311      1.42  jmcneill 	pci_conf_write(sc->sc_pc, sc->sc_tag, PIIX_IDETIM,
    312      1.43     joerg 	    sc->sc_pm_reg[0]);
    313      1.44  drochner 	pci_conf_write(sc->sc_pc, sc->sc_tag, PIIX_UDMAREG,
    314      1.43     joerg 	    sc->sc_pm_reg[1]);
    315      1.42  jmcneill 
    316      1.42  jmcneill 	return true;
    317      1.42  jmcneill }
    318      1.42  jmcneill 
    319      1.42  jmcneill static bool
    320  1.44.6.1       mjf piixide_suspend(device_t dv PMF_FN_ARGS)
    321      1.18  jmcneill {
    322      1.42  jmcneill 	struct pciide_softc *sc = device_private(dv);
    323      1.18  jmcneill 
    324      1.43     joerg 	sc->sc_pm_reg[0] = pci_conf_read(sc->sc_pc, sc->sc_tag,
    325      1.42  jmcneill 	    PIIX_IDETIM);
    326      1.43     joerg 	sc->sc_pm_reg[1] = pci_conf_read(sc->sc_pc, sc->sc_tag,
    327      1.44  drochner 	    PIIX_UDMAREG);
    328      1.18  jmcneill 
    329      1.42  jmcneill 	return true;
    330       1.1    bouyer }
    331       1.1    bouyer 
    332       1.2   thorpej static void
    333       1.2   thorpej piix_chip_map(struct pciide_softc *sc, struct pci_attach_args *pa)
    334       1.1    bouyer {
    335       1.1    bouyer 	struct pciide_channel *cp;
    336       1.1    bouyer 	int channel;
    337       1.1    bouyer 	u_int32_t idetim;
    338       1.1    bouyer 	bus_size_t cmdsize, ctlsize;
    339      1.24    bouyer 	pcireg_t interface = PCI_INTERFACE(pa->pa_class);
    340       1.1    bouyer 
    341       1.1    bouyer 	if (pciide_chipen(sc, pa) == 0)
    342       1.1    bouyer 		return;
    343       1.1    bouyer 
    344  1.44.6.1       mjf 	aprint_verbose_dev(sc->sc_wdcdev.sc_atac.atac_dev,
    345  1.44.6.1       mjf 	    "bus-master DMA support present");
    346       1.1    bouyer 	pciide_mapreg_dma(sc, pa);
    347      1.36        ad 	aprint_verbose("\n");
    348      1.14   thorpej 	sc->sc_wdcdev.sc_atac.atac_cap |= ATAC_CAP_DATA16 | ATAC_CAP_DATA32;
    349       1.1    bouyer 	if (sc->sc_dma_ok) {
    350      1.14   thorpej 		sc->sc_wdcdev.sc_atac.atac_cap |= ATAC_CAP_DMA;
    351       1.1    bouyer 		sc->sc_wdcdev.irqack = pciide_irqack;
    352      1.37     itohy 		/* Do all revisions require DMA alignment workaround? */
    353      1.37     itohy 		sc->sc_wdcdev.dma_init = piix_dma_init;
    354       1.1    bouyer 		switch(sc->sc_pp->ide_product) {
    355       1.1    bouyer 		case PCI_PRODUCT_INTEL_82371AB_IDE:
    356       1.1    bouyer 		case PCI_PRODUCT_INTEL_82440MX_IDE:
    357       1.1    bouyer 		case PCI_PRODUCT_INTEL_82801AA_IDE:
    358       1.1    bouyer 		case PCI_PRODUCT_INTEL_82801AB_IDE:
    359       1.1    bouyer 		case PCI_PRODUCT_INTEL_82801BA_IDE:
    360       1.1    bouyer 		case PCI_PRODUCT_INTEL_82801BAM_IDE:
    361       1.1    bouyer 		case PCI_PRODUCT_INTEL_82801CA_IDE_1:
    362       1.1    bouyer 		case PCI_PRODUCT_INTEL_82801CA_IDE_2:
    363       1.1    bouyer 		case PCI_PRODUCT_INTEL_82801DB_IDE:
    364       1.1    bouyer 		case PCI_PRODUCT_INTEL_82801DBM_IDE:
    365       1.1    bouyer 		case PCI_PRODUCT_INTEL_82801EB_IDE:
    366       1.9   thorpej 		case PCI_PRODUCT_INTEL_6300ESB_IDE:
    367      1.17      cube 		case PCI_PRODUCT_INTEL_82801FB_IDE:
    368      1.23      tron 		case PCI_PRODUCT_INTEL_82801G_IDE:
    369      1.40   xtraeme 		case PCI_PRODUCT_INTEL_82801HBM_IDE:
    370      1.14   thorpej 			sc->sc_wdcdev.sc_atac.atac_cap |= ATAC_CAP_UDMA;
    371       1.1    bouyer 		}
    372       1.1    bouyer 	}
    373      1.14   thorpej 	sc->sc_wdcdev.sc_atac.atac_pio_cap = 4;
    374      1.14   thorpej 	sc->sc_wdcdev.sc_atac.atac_dma_cap = 2;
    375       1.1    bouyer 	switch(sc->sc_pp->ide_product) {
    376       1.1    bouyer 	case PCI_PRODUCT_INTEL_82801AA_IDE:
    377      1.14   thorpej 		sc->sc_wdcdev.sc_atac.atac_udma_cap = 4;
    378       1.1    bouyer 		break;
    379       1.1    bouyer 	case PCI_PRODUCT_INTEL_82801BA_IDE:
    380       1.1    bouyer 	case PCI_PRODUCT_INTEL_82801BAM_IDE:
    381       1.1    bouyer 	case PCI_PRODUCT_INTEL_82801CA_IDE_1:
    382       1.1    bouyer 	case PCI_PRODUCT_INTEL_82801CA_IDE_2:
    383       1.1    bouyer 	case PCI_PRODUCT_INTEL_82801DB_IDE:
    384       1.1    bouyer 	case PCI_PRODUCT_INTEL_82801DBM_IDE:
    385       1.1    bouyer 	case PCI_PRODUCT_INTEL_82801EB_IDE:
    386       1.9   thorpej 	case PCI_PRODUCT_INTEL_6300ESB_IDE:
    387      1.17      cube 	case PCI_PRODUCT_INTEL_82801FB_IDE:
    388      1.23      tron 	case PCI_PRODUCT_INTEL_82801G_IDE:
    389      1.40   xtraeme 	case PCI_PRODUCT_INTEL_82801HBM_IDE:
    390      1.14   thorpej 		sc->sc_wdcdev.sc_atac.atac_udma_cap = 5;
    391       1.1    bouyer 		break;
    392       1.1    bouyer 	default:
    393      1.14   thorpej 		sc->sc_wdcdev.sc_atac.atac_udma_cap = 2;
    394       1.1    bouyer 	}
    395       1.1    bouyer 	if (sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82371FB_IDE)
    396      1.14   thorpej 		sc->sc_wdcdev.sc_atac.atac_set_modes = piix_setup_channel;
    397       1.1    bouyer 	else
    398      1.14   thorpej 		sc->sc_wdcdev.sc_atac.atac_set_modes = piix3_4_setup_channel;
    399      1.14   thorpej 	sc->sc_wdcdev.sc_atac.atac_channels = sc->wdc_chanarray;
    400      1.14   thorpej 	sc->sc_wdcdev.sc_atac.atac_nchannels = PCIIDE_NUM_CHANNELS;
    401       1.1    bouyer 
    402      1.11   thorpej 	ATADEBUG_PRINT(("piix_setup_chip: old idetim=0x%x",
    403       1.1    bouyer 	    pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_IDETIM)),
    404       1.1    bouyer 	    DEBUG_PROBE);
    405       1.1    bouyer 	if (sc->sc_pp->ide_product != PCI_PRODUCT_INTEL_82371FB_IDE) {
    406      1.11   thorpej 		ATADEBUG_PRINT((", sidetim=0x%x",
    407       1.1    bouyer 		    pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_SIDETIM)),
    408       1.1    bouyer 		    DEBUG_PROBE);
    409      1.14   thorpej 		if (sc->sc_wdcdev.sc_atac.atac_cap & ATAC_CAP_UDMA) {
    410      1.11   thorpej 			ATADEBUG_PRINT((", udamreg 0x%x",
    411       1.1    bouyer 			    pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_UDMAREG)),
    412       1.1    bouyer 			    DEBUG_PROBE);
    413       1.1    bouyer 		}
    414       1.1    bouyer 		if (sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801AA_IDE ||
    415       1.1    bouyer 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801AB_IDE ||
    416       1.1    bouyer 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801BA_IDE ||
    417       1.1    bouyer 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801BAM_IDE ||
    418       1.1    bouyer 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801CA_IDE_1 ||
    419       1.1    bouyer 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801CA_IDE_2 ||
    420       1.1    bouyer 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801DB_IDE ||
    421       1.1    bouyer 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801DBM_IDE ||
    422       1.9   thorpej 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801EB_IDE ||
    423      1.17      cube 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801FB_IDE ||
    424      1.23      tron 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_6300ESB_IDE ||
    425      1.40   xtraeme 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801G_IDE ||
    426      1.40   xtraeme 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801HBM_IDE) {
    427      1.11   thorpej 			ATADEBUG_PRINT((", IDE_CONTROL 0x%x",
    428       1.1    bouyer 			    pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_CONFIG)),
    429       1.1    bouyer 			    DEBUG_PROBE);
    430       1.1    bouyer 		}
    431       1.1    bouyer 
    432       1.1    bouyer 	}
    433      1.11   thorpej 	ATADEBUG_PRINT(("\n"), DEBUG_PROBE);
    434       1.1    bouyer 
    435      1.12   thorpej 	wdc_allocate_regs(&sc->sc_wdcdev);
    436      1.12   thorpej 
    437      1.14   thorpej 	for (channel = 0; channel < sc->sc_wdcdev.sc_atac.atac_nchannels;
    438      1.14   thorpej 	     channel++) {
    439       1.1    bouyer 		cp = &sc->pciide_channels[channel];
    440      1.24    bouyer 		if (pciide_chansetup(sc, channel, interface) == 0)
    441       1.1    bouyer 			continue;
    442       1.1    bouyer 		idetim = pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_IDETIM);
    443       1.1    bouyer 		if ((PIIX_IDETIM_READ(idetim, channel) &
    444       1.1    bouyer 		    PIIX_IDETIM_IDE) == 0) {
    445       1.1    bouyer #if 1
    446  1.44.6.1       mjf 			aprint_normal_dev(sc->sc_wdcdev.sc_atac.atac_dev,
    447  1.44.6.1       mjf 			    "%s channel ignored (disabled)\n", cp->name);
    448      1.12   thorpej 			cp->ata_channel.ch_flags |= ATACH_DISABLED;
    449       1.1    bouyer 			continue;
    450       1.1    bouyer #else
    451       1.1    bouyer 			pcireg_t interface;
    452       1.1    bouyer 
    453       1.1    bouyer 			idetim = PIIX_IDETIM_SET(idetim, PIIX_IDETIM_IDE,
    454       1.1    bouyer 			    channel);
    455       1.1    bouyer 			pci_conf_write(sc->sc_pc, sc->sc_tag, PIIX_IDETIM,
    456       1.1    bouyer 			    idetim);
    457       1.1    bouyer 			interface = PCI_INTERFACE(pci_conf_read(sc->sc_pc,
    458       1.1    bouyer 			    sc->sc_tag, PCI_CLASS_REG));
    459       1.1    bouyer 			aprint_normal("channel %d idetim=%08x interface=%02x\n",
    460       1.1    bouyer 			    channel, idetim, interface);
    461       1.1    bouyer #endif
    462       1.1    bouyer 		}
    463      1.24    bouyer 		pciide_mapchan(pa, cp, interface,
    464      1.24    bouyer 		    &cmdsize, &ctlsize, pciide_pci_intr);
    465       1.1    bouyer 	}
    466       1.1    bouyer 
    467      1.11   thorpej 	ATADEBUG_PRINT(("piix_setup_chip: idetim=0x%x",
    468       1.1    bouyer 	    pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_IDETIM)),
    469       1.1    bouyer 	    DEBUG_PROBE);
    470       1.1    bouyer 	if (sc->sc_pp->ide_product != PCI_PRODUCT_INTEL_82371FB_IDE) {
    471      1.11   thorpej 		ATADEBUG_PRINT((", sidetim=0x%x",
    472       1.1    bouyer 		    pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_SIDETIM)),
    473       1.1    bouyer 		    DEBUG_PROBE);
    474      1.14   thorpej 		if (sc->sc_wdcdev.sc_atac.atac_cap & ATAC_CAP_UDMA) {
    475      1.11   thorpej 			ATADEBUG_PRINT((", udamreg 0x%x",
    476       1.1    bouyer 			    pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_UDMAREG)),
    477       1.1    bouyer 			    DEBUG_PROBE);
    478       1.1    bouyer 		}
    479       1.1    bouyer 		if (sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801AA_IDE ||
    480       1.1    bouyer 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801AB_IDE ||
    481       1.1    bouyer 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801BA_IDE ||
    482       1.1    bouyer 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801BAM_IDE ||
    483       1.1    bouyer 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801CA_IDE_1 ||
    484       1.1    bouyer 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801CA_IDE_2 ||
    485       1.1    bouyer 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801DB_IDE ||
    486       1.9   thorpej 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801DBM_IDE ||
    487       1.9   thorpej 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801EB_IDE ||
    488      1.17      cube 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801FB_IDE ||
    489      1.23      tron 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_6300ESB_IDE ||
    490      1.40   xtraeme 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801G_IDE ||
    491      1.40   xtraeme 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801HBM_IDE) {
    492      1.11   thorpej 			ATADEBUG_PRINT((", IDE_CONTROL 0x%x",
    493       1.1    bouyer 			    pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_CONFIG)),
    494       1.1    bouyer 			    DEBUG_PROBE);
    495       1.1    bouyer 		}
    496       1.1    bouyer 	}
    497      1.11   thorpej 	ATADEBUG_PRINT(("\n"), DEBUG_PROBE);
    498       1.1    bouyer }
    499       1.1    bouyer 
    500       1.2   thorpej static void
    501      1.12   thorpej piix_setup_channel(struct ata_channel *chp)
    502       1.1    bouyer {
    503       1.1    bouyer 	u_int8_t mode[2], drive;
    504       1.1    bouyer 	u_int32_t oidetim, idetim, idedma_ctl;
    505      1.13   thorpej 	struct pciide_channel *cp = CHAN_TO_PCHAN(chp);
    506      1.13   thorpej 	struct pciide_softc *sc = CHAN_TO_PCIIDE(chp);
    507      1.12   thorpej 	struct ata_drive_datas *drvp = cp->ata_channel.ch_drive;
    508       1.1    bouyer 
    509       1.1    bouyer 	oidetim = pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_IDETIM);
    510       1.8   thorpej 	idetim = PIIX_IDETIM_CLEAR(oidetim, 0xffff, chp->ch_channel);
    511       1.1    bouyer 	idedma_ctl = 0;
    512       1.1    bouyer 
    513       1.1    bouyer 	/* set up new idetim: Enable IDE registers decode */
    514       1.1    bouyer 	idetim = PIIX_IDETIM_SET(idetim, PIIX_IDETIM_IDE,
    515       1.8   thorpej 	    chp->ch_channel);
    516       1.1    bouyer 
    517       1.1    bouyer 	/* setup DMA */
    518       1.1    bouyer 	pciide_channel_dma_setup(cp);
    519       1.1    bouyer 
    520       1.1    bouyer 	/*
    521       1.1    bouyer 	 * Here we have to mess up with drives mode: PIIX can't have
    522       1.1    bouyer 	 * different timings for master and slave drives.
    523       1.1    bouyer 	 * We need to find the best combination.
    524       1.1    bouyer 	 */
    525       1.1    bouyer 
    526       1.1    bouyer 	/* If both drives supports DMA, take the lower mode */
    527       1.1    bouyer 	if ((drvp[0].drive_flags & DRIVE_DMA) &&
    528       1.1    bouyer 	    (drvp[1].drive_flags & DRIVE_DMA)) {
    529       1.1    bouyer 		mode[0] = mode[1] =
    530       1.1    bouyer 		    min(drvp[0].DMA_mode, drvp[1].DMA_mode);
    531       1.1    bouyer 		    drvp[0].DMA_mode = mode[0];
    532       1.1    bouyer 		    drvp[1].DMA_mode = mode[1];
    533       1.1    bouyer 		goto ok;
    534       1.1    bouyer 	}
    535       1.1    bouyer 	/*
    536       1.1    bouyer 	 * If only one drive supports DMA, use its mode, and
    537       1.1    bouyer 	 * put the other one in PIO mode 0 if mode not compatible
    538       1.1    bouyer 	 */
    539       1.1    bouyer 	if (drvp[0].drive_flags & DRIVE_DMA) {
    540       1.1    bouyer 		mode[0] = drvp[0].DMA_mode;
    541       1.1    bouyer 		mode[1] = drvp[1].PIO_mode;
    542       1.1    bouyer 		if (piix_isp_pio[mode[1]] != piix_isp_dma[mode[0]] ||
    543       1.1    bouyer 		    piix_rtc_pio[mode[1]] != piix_rtc_dma[mode[0]])
    544       1.1    bouyer 			mode[1] = drvp[1].PIO_mode = 0;
    545       1.1    bouyer 		goto ok;
    546       1.1    bouyer 	}
    547       1.1    bouyer 	if (drvp[1].drive_flags & DRIVE_DMA) {
    548       1.1    bouyer 		mode[1] = drvp[1].DMA_mode;
    549       1.1    bouyer 		mode[0] = drvp[0].PIO_mode;
    550       1.1    bouyer 		if (piix_isp_pio[mode[0]] != piix_isp_dma[mode[1]] ||
    551       1.1    bouyer 		    piix_rtc_pio[mode[0]] != piix_rtc_dma[mode[1]])
    552       1.1    bouyer 			mode[0] = drvp[0].PIO_mode = 0;
    553       1.1    bouyer 		goto ok;
    554       1.1    bouyer 	}
    555       1.1    bouyer 	/*
    556       1.1    bouyer 	 * If both drives are not DMA, takes the lower mode, unless
    557       1.1    bouyer 	 * one of them is PIO mode < 2
    558       1.1    bouyer 	 */
    559       1.1    bouyer 	if (drvp[0].PIO_mode < 2) {
    560       1.1    bouyer 		mode[0] = drvp[0].PIO_mode = 0;
    561       1.1    bouyer 		mode[1] = drvp[1].PIO_mode;
    562       1.1    bouyer 	} else if (drvp[1].PIO_mode < 2) {
    563       1.1    bouyer 		mode[1] = drvp[1].PIO_mode = 0;
    564       1.1    bouyer 		mode[0] = drvp[0].PIO_mode;
    565       1.1    bouyer 	} else {
    566       1.1    bouyer 		mode[0] = mode[1] =
    567       1.1    bouyer 		    min(drvp[1].PIO_mode, drvp[0].PIO_mode);
    568       1.1    bouyer 		drvp[0].PIO_mode = mode[0];
    569       1.1    bouyer 		drvp[1].PIO_mode = mode[1];
    570       1.1    bouyer 	}
    571       1.1    bouyer ok:	/* The modes are setup */
    572       1.1    bouyer 	for (drive = 0; drive < 2; drive++) {
    573       1.1    bouyer 		if (drvp[drive].drive_flags & DRIVE_DMA) {
    574       1.1    bouyer 			idetim |= piix_setup_idetim_timings(
    575       1.8   thorpej 			    mode[drive], 1, chp->ch_channel);
    576       1.1    bouyer 			goto end;
    577       1.1    bouyer 		}
    578       1.1    bouyer 	}
    579       1.1    bouyer 	/* If we are there, none of the drives are DMA */
    580       1.1    bouyer 	if (mode[0] >= 2)
    581       1.1    bouyer 		idetim |= piix_setup_idetim_timings(
    582       1.8   thorpej 		    mode[0], 0, chp->ch_channel);
    583      1.19     perry 	else
    584       1.1    bouyer 		idetim |= piix_setup_idetim_timings(
    585       1.8   thorpej 		    mode[1], 0, chp->ch_channel);
    586       1.1    bouyer end:	/*
    587       1.1    bouyer 	 * timing mode is now set up in the controller. Enable
    588       1.1    bouyer 	 * it per-drive
    589       1.1    bouyer 	 */
    590       1.1    bouyer 	for (drive = 0; drive < 2; drive++) {
    591       1.1    bouyer 		/* If no drive, skip */
    592       1.1    bouyer 		if ((drvp[drive].drive_flags & DRIVE) == 0)
    593       1.1    bouyer 			continue;
    594       1.1    bouyer 		idetim |= piix_setup_idetim_drvs(&drvp[drive]);
    595       1.1    bouyer 		if (drvp[drive].drive_flags & DRIVE_DMA)
    596       1.1    bouyer 			idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
    597       1.1    bouyer 	}
    598       1.1    bouyer 	if (idedma_ctl != 0) {
    599       1.1    bouyer 		/* Add software bits in status register */
    600       1.3      fvdl 		bus_space_write_1(sc->sc_dma_iot, cp->dma_iohs[IDEDMA_CTL], 0,
    601       1.1    bouyer 		    idedma_ctl);
    602       1.1    bouyer 	}
    603       1.1    bouyer 	pci_conf_write(sc->sc_pc, sc->sc_tag, PIIX_IDETIM, idetim);
    604       1.1    bouyer }
    605       1.1    bouyer 
    606       1.2   thorpej static void
    607      1.12   thorpej piix3_4_setup_channel(struct ata_channel *chp)
    608       1.1    bouyer {
    609       1.1    bouyer 	struct ata_drive_datas *drvp;
    610       1.1    bouyer 	u_int32_t oidetim, idetim, sidetim, udmareg, ideconf, idedma_ctl;
    611      1.13   thorpej 	struct pciide_channel *cp = CHAN_TO_PCHAN(chp);
    612      1.13   thorpej 	struct pciide_softc *sc = CHAN_TO_PCIIDE(chp);
    613       1.8   thorpej 	struct wdc_softc *wdc = &sc->sc_wdcdev;
    614      1.15   thorpej 	int drive, s;
    615       1.8   thorpej 	int channel = chp->ch_channel;
    616       1.1    bouyer 
    617       1.1    bouyer 	oidetim = pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_IDETIM);
    618       1.1    bouyer 	sidetim = pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_SIDETIM);
    619       1.1    bouyer 	udmareg = pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_UDMAREG);
    620       1.1    bouyer 	ideconf = pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_CONFIG);
    621       1.1    bouyer 	idetim = PIIX_IDETIM_CLEAR(oidetim, 0xffff, channel);
    622       1.1    bouyer 	sidetim &= ~(PIIX_SIDETIM_ISP_MASK(channel) |
    623       1.1    bouyer 	    PIIX_SIDETIM_RTC_MASK(channel));
    624       1.1    bouyer 	idedma_ctl = 0;
    625       1.1    bouyer 
    626       1.1    bouyer 	/* set up new idetim: Enable IDE registers decode */
    627       1.1    bouyer 	idetim = PIIX_IDETIM_SET(idetim, PIIX_IDETIM_IDE, channel);
    628       1.1    bouyer 
    629       1.1    bouyer 	/* setup DMA if needed */
    630       1.1    bouyer 	pciide_channel_dma_setup(cp);
    631       1.1    bouyer 
    632       1.1    bouyer 	for (drive = 0; drive < 2; drive++) {
    633       1.1    bouyer 		udmareg &= ~(PIIX_UDMACTL_DRV_EN(channel, drive) |
    634       1.1    bouyer 		    PIIX_UDMATIM_SET(0x3, channel, drive));
    635       1.1    bouyer 		drvp = &chp->ch_drive[drive];
    636       1.1    bouyer 		/* If no drive, skip */
    637       1.1    bouyer 		if ((drvp->drive_flags & DRIVE) == 0)
    638       1.1    bouyer 			continue;
    639       1.1    bouyer 		if (((drvp->drive_flags & DRIVE_DMA) == 0 &&
    640       1.1    bouyer 		    (drvp->drive_flags & DRIVE_UDMA) == 0))
    641       1.1    bouyer 			goto pio;
    642       1.1    bouyer 
    643       1.1    bouyer 		if (sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801AA_IDE ||
    644       1.1    bouyer 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801AB_IDE ||
    645       1.1    bouyer 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801BA_IDE ||
    646       1.1    bouyer 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801BAM_IDE ||
    647       1.1    bouyer 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801CA_IDE_1 ||
    648       1.1    bouyer 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801CA_IDE_2 ||
    649       1.1    bouyer 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801DB_IDE ||
    650       1.1    bouyer 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801DBM_IDE ||
    651       1.9   thorpej 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801EB_IDE ||
    652      1.17      cube 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801FB_IDE ||
    653      1.23      tron 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_6300ESB_IDE ||
    654      1.40   xtraeme 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801G_IDE ||
    655      1.40   xtraeme 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801HBM_IDE) {
    656       1.1    bouyer 			ideconf |= PIIX_CONFIG_PINGPONG;
    657       1.1    bouyer 		}
    658       1.1    bouyer 		if (sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801BA_IDE ||
    659       1.1    bouyer 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801BAM_IDE ||
    660       1.1    bouyer 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801CA_IDE_1 ||
    661       1.1    bouyer 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801CA_IDE_2 ||
    662       1.1    bouyer 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801DB_IDE ||
    663       1.1    bouyer 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801DBM_IDE ||
    664       1.9   thorpej 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801EB_IDE ||
    665      1.17      cube 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801FB_IDE ||
    666      1.23      tron 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_6300ESB_IDE ||
    667      1.40   xtraeme 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801G_IDE ||
    668      1.40   xtraeme 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801HBM_IDE) {
    669       1.1    bouyer 			/* setup Ultra/100 */
    670       1.1    bouyer 			if (drvp->UDMA_mode > 2 &&
    671       1.1    bouyer 			    (ideconf & PIIX_CONFIG_CR(channel, drive)) == 0)
    672       1.1    bouyer 				drvp->UDMA_mode = 2;
    673       1.1    bouyer 			if (drvp->UDMA_mode > 4) {
    674       1.1    bouyer 				ideconf |= PIIX_CONFIG_UDMA100(channel, drive);
    675       1.1    bouyer 			} else {
    676       1.1    bouyer 				ideconf &= ~PIIX_CONFIG_UDMA100(channel, drive);
    677       1.1    bouyer 				if (drvp->UDMA_mode > 2) {
    678       1.1    bouyer 					ideconf |= PIIX_CONFIG_UDMA66(channel,
    679       1.1    bouyer 					    drive);
    680       1.1    bouyer 				} else {
    681       1.1    bouyer 					ideconf &= ~PIIX_CONFIG_UDMA66(channel,
    682       1.1    bouyer 					    drive);
    683       1.1    bouyer 				}
    684       1.1    bouyer 			}
    685       1.1    bouyer 		}
    686       1.1    bouyer 		if (sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801AA_IDE) {
    687       1.1    bouyer 			/* setup Ultra/66 */
    688       1.1    bouyer 			if (drvp->UDMA_mode > 2 &&
    689       1.1    bouyer 			    (ideconf & PIIX_CONFIG_CR(channel, drive)) == 0)
    690       1.1    bouyer 				drvp->UDMA_mode = 2;
    691       1.1    bouyer 			if (drvp->UDMA_mode > 2)
    692       1.1    bouyer 				ideconf |= PIIX_CONFIG_UDMA66(channel, drive);
    693       1.1    bouyer 			else
    694       1.1    bouyer 				ideconf &= ~PIIX_CONFIG_UDMA66(channel, drive);
    695       1.1    bouyer 		}
    696      1.14   thorpej 		if ((wdc->sc_atac.atac_cap & ATAC_CAP_UDMA) &&
    697       1.1    bouyer 		    (drvp->drive_flags & DRIVE_UDMA)) {
    698       1.1    bouyer 			/* use Ultra/DMA */
    699      1.15   thorpej 			s = splbio();
    700       1.1    bouyer 			drvp->drive_flags &= ~DRIVE_DMA;
    701      1.15   thorpej 			splx(s);
    702       1.1    bouyer 			udmareg |= PIIX_UDMACTL_DRV_EN( channel, drive);
    703       1.1    bouyer 			udmareg |= PIIX_UDMATIM_SET(
    704       1.1    bouyer 			    piix4_sct_udma[drvp->UDMA_mode], channel, drive);
    705       1.1    bouyer 		} else {
    706       1.1    bouyer 			/* use Multiword DMA */
    707      1.15   thorpej 			s = splbio();
    708       1.1    bouyer 			drvp->drive_flags &= ~DRIVE_UDMA;
    709      1.15   thorpej 			splx(s);
    710       1.1    bouyer 			if (drive == 0) {
    711       1.1    bouyer 				idetim |= piix_setup_idetim_timings(
    712       1.1    bouyer 				    drvp->DMA_mode, 1, channel);
    713       1.1    bouyer 			} else {
    714       1.1    bouyer 				sidetim |= piix_setup_sidetim_timings(
    715       1.1    bouyer 					drvp->DMA_mode, 1, channel);
    716       1.1    bouyer 				idetim =PIIX_IDETIM_SET(idetim,
    717       1.1    bouyer 				    PIIX_IDETIM_SITRE, channel);
    718       1.1    bouyer 			}
    719       1.1    bouyer 		}
    720       1.1    bouyer 		idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
    721      1.19     perry 
    722       1.1    bouyer pio:		/* use PIO mode */
    723       1.1    bouyer 		idetim |= piix_setup_idetim_drvs(drvp);
    724       1.1    bouyer 		if (drive == 0) {
    725       1.1    bouyer 			idetim |= piix_setup_idetim_timings(
    726       1.1    bouyer 			    drvp->PIO_mode, 0, channel);
    727       1.1    bouyer 		} else {
    728       1.1    bouyer 			sidetim |= piix_setup_sidetim_timings(
    729       1.1    bouyer 				drvp->PIO_mode, 0, channel);
    730       1.1    bouyer 			idetim =PIIX_IDETIM_SET(idetim,
    731       1.1    bouyer 			    PIIX_IDETIM_SITRE, channel);
    732       1.1    bouyer 		}
    733       1.1    bouyer 	}
    734       1.1    bouyer 	if (idedma_ctl != 0) {
    735       1.1    bouyer 		/* Add software bits in status register */
    736       1.3      fvdl 		bus_space_write_1(sc->sc_dma_iot, cp->dma_iohs[IDEDMA_CTL], 0,
    737       1.1    bouyer 		    idedma_ctl);
    738       1.1    bouyer 	}
    739       1.1    bouyer 	pci_conf_write(sc->sc_pc, sc->sc_tag, PIIX_IDETIM, idetim);
    740       1.1    bouyer 	pci_conf_write(sc->sc_pc, sc->sc_tag, PIIX_SIDETIM, sidetim);
    741       1.1    bouyer 	pci_conf_write(sc->sc_pc, sc->sc_tag, PIIX_UDMAREG, udmareg);
    742       1.1    bouyer 	pci_conf_write(sc->sc_pc, sc->sc_tag, PIIX_CONFIG, ideconf);
    743       1.1    bouyer }
    744       1.1    bouyer 
    745       1.1    bouyer 
    746       1.1    bouyer /* setup ISP and RTC fields, based on mode */
    747       1.1    bouyer static u_int32_t
    748       1.1    bouyer piix_setup_idetim_timings(mode, dma, channel)
    749       1.1    bouyer 	u_int8_t mode;
    750       1.1    bouyer 	u_int8_t dma;
    751       1.1    bouyer 	u_int8_t channel;
    752       1.1    bouyer {
    753      1.19     perry 
    754       1.1    bouyer 	if (dma)
    755       1.1    bouyer 		return PIIX_IDETIM_SET(0,
    756      1.19     perry 		    PIIX_IDETIM_ISP_SET(piix_isp_dma[mode]) |
    757       1.1    bouyer 		    PIIX_IDETIM_RTC_SET(piix_rtc_dma[mode]),
    758       1.1    bouyer 		    channel);
    759      1.19     perry 	else
    760       1.1    bouyer 		return PIIX_IDETIM_SET(0,
    761      1.19     perry 		    PIIX_IDETIM_ISP_SET(piix_isp_pio[mode]) |
    762       1.1    bouyer 		    PIIX_IDETIM_RTC_SET(piix_rtc_pio[mode]),
    763       1.1    bouyer 		    channel);
    764       1.1    bouyer }
    765       1.1    bouyer 
    766       1.1    bouyer /* setup DTE, PPE, IE and TIME field based on PIO mode */
    767       1.1    bouyer static u_int32_t
    768       1.1    bouyer piix_setup_idetim_drvs(drvp)
    769       1.1    bouyer 	struct ata_drive_datas *drvp;
    770       1.1    bouyer {
    771       1.1    bouyer 	u_int32_t ret = 0;
    772      1.12   thorpej 	struct ata_channel *chp = drvp->chnl_softc;
    773       1.8   thorpej 	u_int8_t channel = chp->ch_channel;
    774       1.1    bouyer 	u_int8_t drive = drvp->drive;
    775       1.1    bouyer 
    776       1.1    bouyer 	/*
    777      1.34       wiz 	 * If drive is using UDMA, timings setups are independent
    778       1.1    bouyer 	 * So just check DMA and PIO here.
    779       1.1    bouyer 	 */
    780       1.1    bouyer 	if (drvp->drive_flags & DRIVE_DMA) {
    781       1.1    bouyer 		/* if mode = DMA mode 0, use compatible timings */
    782       1.1    bouyer 		if ((drvp->drive_flags & DRIVE_DMA) &&
    783       1.1    bouyer 		    drvp->DMA_mode == 0) {
    784       1.1    bouyer 			drvp->PIO_mode = 0;
    785       1.1    bouyer 			return ret;
    786       1.1    bouyer 		}
    787       1.1    bouyer 		ret = PIIX_IDETIM_SET(ret, PIIX_IDETIM_TIME(drive), channel);
    788       1.1    bouyer 		/*
    789       1.1    bouyer 		 * PIO and DMA timings are the same, use fast timings for PIO
    790       1.1    bouyer 		 * too, else use compat timings.
    791       1.1    bouyer 		 */
    792       1.1    bouyer 		if ((piix_isp_pio[drvp->PIO_mode] !=
    793       1.1    bouyer 		    piix_isp_dma[drvp->DMA_mode]) ||
    794       1.1    bouyer 		    (piix_rtc_pio[drvp->PIO_mode] !=
    795       1.1    bouyer 		    piix_rtc_dma[drvp->DMA_mode]))
    796       1.1    bouyer 			drvp->PIO_mode = 0;
    797       1.1    bouyer 		/* if PIO mode <= 2, use compat timings for PIO */
    798       1.1    bouyer 		if (drvp->PIO_mode <= 2) {
    799       1.1    bouyer 			ret = PIIX_IDETIM_SET(ret, PIIX_IDETIM_DTE(drive),
    800       1.1    bouyer 			    channel);
    801       1.1    bouyer 			return ret;
    802       1.1    bouyer 		}
    803       1.1    bouyer 	}
    804       1.1    bouyer 
    805       1.1    bouyer 	/*
    806       1.1    bouyer 	 * Now setup PIO modes. If mode < 2, use compat timings.
    807       1.1    bouyer 	 * Else enable fast timings. Enable IORDY and prefetch/post
    808       1.1    bouyer 	 * if PIO mode >= 3.
    809       1.1    bouyer 	 */
    810       1.1    bouyer 
    811       1.1    bouyer 	if (drvp->PIO_mode < 2)
    812       1.1    bouyer 		return ret;
    813       1.1    bouyer 
    814       1.1    bouyer 	ret = PIIX_IDETIM_SET(ret, PIIX_IDETIM_TIME(drive), channel);
    815       1.1    bouyer 	if (drvp->PIO_mode >= 3) {
    816       1.1    bouyer 		ret = PIIX_IDETIM_SET(ret, PIIX_IDETIM_IE(drive), channel);
    817       1.1    bouyer 		ret = PIIX_IDETIM_SET(ret, PIIX_IDETIM_PPE(drive), channel);
    818       1.1    bouyer 	}
    819       1.1    bouyer 	return ret;
    820       1.1    bouyer }
    821       1.1    bouyer 
    822       1.1    bouyer /* setup values in SIDETIM registers, based on mode */
    823       1.1    bouyer static u_int32_t
    824       1.1    bouyer piix_setup_sidetim_timings(mode, dma, channel)
    825       1.1    bouyer 	u_int8_t mode;
    826       1.1    bouyer 	u_int8_t dma;
    827       1.1    bouyer 	u_int8_t channel;
    828       1.1    bouyer {
    829       1.1    bouyer 	if (dma)
    830       1.1    bouyer 		return PIIX_SIDETIM_ISP_SET(piix_isp_dma[mode], channel) |
    831       1.1    bouyer 		    PIIX_SIDETIM_RTC_SET(piix_rtc_dma[mode], channel);
    832      1.19     perry 	else
    833       1.1    bouyer 		return PIIX_SIDETIM_ISP_SET(piix_isp_pio[mode], channel) |
    834       1.1    bouyer 		    PIIX_SIDETIM_RTC_SET(piix_rtc_pio[mode], channel);
    835       1.5    bouyer }
    836       1.5    bouyer 
    837       1.5    bouyer static void
    838       1.5    bouyer piixsata_chip_map(struct pciide_softc *sc, struct pci_attach_args *pa)
    839       1.5    bouyer {
    840       1.5    bouyer 	struct pciide_channel *cp;
    841       1.5    bouyer 	bus_size_t cmdsize, ctlsize;
    842      1.22    briggs 	pcireg_t interface, cmdsts;
    843      1.35      cube 	int channel;
    844       1.5    bouyer 
    845       1.5    bouyer 	if (pciide_chipen(sc, pa) == 0)
    846       1.5    bouyer 		return;
    847       1.5    bouyer 
    848  1.44.6.1       mjf 	aprint_verbose_dev(sc->sc_wdcdev.sc_atac.atac_dev,
    849  1.44.6.1       mjf 	    "bus-master DMA support present");
    850       1.5    bouyer 	pciide_mapreg_dma(sc, pa);
    851      1.36        ad 	aprint_verbose("\n");
    852       1.1    bouyer 
    853      1.14   thorpej 	sc->sc_wdcdev.sc_atac.atac_cap |= ATAC_CAP_DATA16 | ATAC_CAP_DATA32;
    854      1.14   thorpej 	sc->sc_wdcdev.sc_atac.atac_pio_cap = 4;
    855       1.1    bouyer 	if (sc->sc_dma_ok) {
    856      1.14   thorpej 		sc->sc_wdcdev.sc_atac.atac_cap |= ATAC_CAP_DMA | ATAC_CAP_UDMA;
    857       1.1    bouyer 		sc->sc_wdcdev.irqack = pciide_irqack;
    858      1.37     itohy 		/* Do all revisions require DMA alignment workaround? */
    859      1.37     itohy 		sc->sc_wdcdev.dma_init = piix_dma_init;
    860      1.14   thorpej 		sc->sc_wdcdev.sc_atac.atac_dma_cap = 2;
    861      1.14   thorpej 		sc->sc_wdcdev.sc_atac.atac_udma_cap = 6;
    862       1.1    bouyer 	}
    863      1.14   thorpej 	sc->sc_wdcdev.sc_atac.atac_set_modes = sata_setup_channel;
    864       1.1    bouyer 
    865      1.14   thorpej 	sc->sc_wdcdev.sc_atac.atac_channels = sc->wdc_chanarray;
    866      1.14   thorpej 	sc->sc_wdcdev.sc_atac.atac_nchannels = PCIIDE_NUM_CHANNELS;
    867       1.1    bouyer 
    868      1.22    briggs 	cmdsts = pci_conf_read(sc->sc_pc, sc->sc_tag, PCI_COMMAND_STATUS_REG);
    869      1.32  drochner 	cmdsts &= ~PCI_COMMAND_INTERRUPT_DISABLE;
    870      1.22    briggs 	pci_conf_write(sc->sc_pc, sc->sc_tag, PCI_COMMAND_STATUS_REG, cmdsts);
    871      1.22    briggs 
    872      1.22    briggs 	if (PCI_CLASS(pa->pa_class) == PCI_CLASS_MASS_STORAGE &&
    873      1.22    briggs 	    PCI_SUBCLASS(pa->pa_class) == PCI_SUBCLASS_MASS_STORAGE_RAID)
    874      1.22    briggs 		sc->sc_wdcdev.sc_atac.atac_cap |= ATAC_CAP_RAID;
    875      1.22    briggs 
    876       1.1    bouyer 	interface = PCI_INTERFACE(pa->pa_class);
    877      1.29   xtraeme 
    878      1.12   thorpej 	wdc_allocate_regs(&sc->sc_wdcdev);
    879      1.12   thorpej 
    880      1.14   thorpej 	for (channel = 0; channel < sc->sc_wdcdev.sc_atac.atac_nchannels;
    881      1.14   thorpej 	     channel++) {
    882       1.1    bouyer 		cp = &sc->pciide_channels[channel];
    883       1.1    bouyer 		if (pciide_chansetup(sc, channel, interface) == 0)
    884       1.1    bouyer 			continue;
    885       1.1    bouyer 		pciide_mapchan(pa, cp, interface, &cmdsize, &ctlsize,
    886       1.1    bouyer 		    pciide_pci_intr);
    887       1.1    bouyer 	}
    888       1.1    bouyer }
    889      1.37     itohy 
    890      1.37     itohy static int
    891      1.37     itohy piix_dma_init(void *v, int channel, int drive, void *databuf,
    892      1.37     itohy     size_t datalen, int flags)
    893      1.37     itohy {
    894      1.37     itohy 
    895      1.37     itohy 	/* use PIO for unaligned transfer */
    896      1.37     itohy 	if (((uintptr_t)databuf) & 0x1)
    897      1.37     itohy 		return EINVAL;
    898      1.37     itohy 
    899      1.37     itohy 	return pciide_dma_init(v, channel, drive, databuf, datalen, flags);
    900      1.37     itohy }
    901