piixide.c revision 1.48 1 1.48 markd /* $NetBSD: piixide.c,v 1.48 2009/02/11 06:39:43 markd Exp $ */
2 1.1 bouyer
3 1.1 bouyer /*
4 1.1 bouyer * Copyright (c) 1999, 2000, 2001 Manuel Bouyer.
5 1.1 bouyer *
6 1.1 bouyer * Redistribution and use in source and binary forms, with or without
7 1.1 bouyer * modification, are permitted provided that the following conditions
8 1.1 bouyer * are met:
9 1.1 bouyer * 1. Redistributions of source code must retain the above copyright
10 1.1 bouyer * notice, this list of conditions and the following disclaimer.
11 1.1 bouyer * 2. Redistributions in binary form must reproduce the above copyright
12 1.1 bouyer * notice, this list of conditions and the following disclaimer in the
13 1.1 bouyer * documentation and/or other materials provided with the distribution.
14 1.1 bouyer * 3. All advertising materials mentioning features or use of this software
15 1.1 bouyer * must display the following acknowledgement:
16 1.1 bouyer * This product includes software developed by Manuel Bouyer.
17 1.1 bouyer * 4. The name of the author may not be used to endorse or promote products
18 1.1 bouyer * derived from this software without specific prior written permission.
19 1.1 bouyer *
20 1.1 bouyer * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
21 1.1 bouyer * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
22 1.1 bouyer * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
23 1.19 perry * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
24 1.1 bouyer * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
25 1.1 bouyer * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
26 1.1 bouyer * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
27 1.1 bouyer * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
28 1.1 bouyer * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
29 1.1 bouyer * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
30 1.1 bouyer */
31 1.1 bouyer
32 1.20 lukem #include <sys/cdefs.h>
33 1.48 markd __KERNEL_RCSID(0, "$NetBSD: piixide.c,v 1.48 2009/02/11 06:39:43 markd Exp $");
34 1.20 lukem
35 1.1 bouyer #include <sys/param.h>
36 1.1 bouyer #include <sys/systm.h>
37 1.1 bouyer
38 1.1 bouyer #include <dev/pci/pcivar.h>
39 1.1 bouyer #include <dev/pci/pcidevs.h>
40 1.1 bouyer #include <dev/pci/pciidereg.h>
41 1.1 bouyer #include <dev/pci/pciidevar.h>
42 1.1 bouyer #include <dev/pci/pciide_piix_reg.h>
43 1.1 bouyer
44 1.2 thorpej static void piix_chip_map(struct pciide_softc*, struct pci_attach_args *);
45 1.12 thorpej static void piix_setup_channel(struct ata_channel *);
46 1.12 thorpej static void piix3_4_setup_channel(struct ata_channel *);
47 1.2 thorpej static u_int32_t piix_setup_idetim_timings(u_int8_t, u_int8_t, u_int8_t);
48 1.2 thorpej static u_int32_t piix_setup_idetim_drvs(struct ata_drive_datas *);
49 1.2 thorpej static u_int32_t piix_setup_sidetim_timings(u_int8_t, u_int8_t, u_int8_t);
50 1.5 bouyer static void piixsata_chip_map(struct pciide_softc*, struct pci_attach_args *);
51 1.37 itohy static int piix_dma_init(void *, int, int, void *, size_t, int);
52 1.2 thorpej
53 1.45 dyoung static bool piixide_resume(device_t PMF_FN_PROTO);
54 1.45 dyoung static bool piixide_suspend(device_t PMF_FN_PROTO);
55 1.46 cube static int piixide_match(device_t, cfdata_t, void *);
56 1.46 cube static void piixide_attach(device_t, device_t, void *);
57 1.1 bouyer
58 1.2 thorpej static const struct pciide_product_desc pciide_intel_products[] = {
59 1.1 bouyer { PCI_PRODUCT_INTEL_82092AA,
60 1.1 bouyer 0,
61 1.1 bouyer "Intel 82092AA IDE controller",
62 1.1 bouyer default_chip_map,
63 1.1 bouyer },
64 1.1 bouyer { PCI_PRODUCT_INTEL_82371FB_IDE,
65 1.1 bouyer 0,
66 1.1 bouyer "Intel 82371FB IDE controller (PIIX)",
67 1.1 bouyer piix_chip_map,
68 1.1 bouyer },
69 1.1 bouyer { PCI_PRODUCT_INTEL_82371SB_IDE,
70 1.1 bouyer 0,
71 1.1 bouyer "Intel 82371SB IDE Interface (PIIX3)",
72 1.1 bouyer piix_chip_map,
73 1.1 bouyer },
74 1.1 bouyer { PCI_PRODUCT_INTEL_82371AB_IDE,
75 1.1 bouyer 0,
76 1.1 bouyer "Intel 82371AB IDE controller (PIIX4)",
77 1.1 bouyer piix_chip_map,
78 1.1 bouyer },
79 1.1 bouyer { PCI_PRODUCT_INTEL_82440MX_IDE,
80 1.1 bouyer 0,
81 1.1 bouyer "Intel 82440MX IDE controller",
82 1.1 bouyer piix_chip_map
83 1.1 bouyer },
84 1.1 bouyer { PCI_PRODUCT_INTEL_82801AA_IDE,
85 1.1 bouyer 0,
86 1.1 bouyer "Intel 82801AA IDE Controller (ICH)",
87 1.1 bouyer piix_chip_map,
88 1.1 bouyer },
89 1.1 bouyer { PCI_PRODUCT_INTEL_82801AB_IDE,
90 1.1 bouyer 0,
91 1.1 bouyer "Intel 82801AB IDE Controller (ICH0)",
92 1.1 bouyer piix_chip_map,
93 1.1 bouyer },
94 1.1 bouyer { PCI_PRODUCT_INTEL_82801BA_IDE,
95 1.1 bouyer 0,
96 1.1 bouyer "Intel 82801BA IDE Controller (ICH2)",
97 1.1 bouyer piix_chip_map,
98 1.1 bouyer },
99 1.1 bouyer { PCI_PRODUCT_INTEL_82801BAM_IDE,
100 1.1 bouyer 0,
101 1.1 bouyer "Intel 82801BAM IDE Controller (ICH2-M)",
102 1.1 bouyer piix_chip_map,
103 1.1 bouyer },
104 1.1 bouyer { PCI_PRODUCT_INTEL_82801CA_IDE_1,
105 1.1 bouyer 0,
106 1.1 bouyer "Intel 82801CA IDE Controller (ICH3)",
107 1.1 bouyer piix_chip_map,
108 1.1 bouyer },
109 1.1 bouyer { PCI_PRODUCT_INTEL_82801CA_IDE_2,
110 1.1 bouyer 0,
111 1.1 bouyer "Intel 82801CA IDE Controller (ICH3)",
112 1.1 bouyer piix_chip_map,
113 1.1 bouyer },
114 1.1 bouyer { PCI_PRODUCT_INTEL_82801DB_IDE,
115 1.1 bouyer 0,
116 1.1 bouyer "Intel 82801DB IDE Controller (ICH4)",
117 1.1 bouyer piix_chip_map,
118 1.1 bouyer },
119 1.1 bouyer { PCI_PRODUCT_INTEL_82801DBM_IDE,
120 1.1 bouyer 0,
121 1.1 bouyer "Intel 82801DBM IDE Controller (ICH4-M)",
122 1.1 bouyer piix_chip_map,
123 1.1 bouyer },
124 1.1 bouyer { PCI_PRODUCT_INTEL_82801EB_IDE,
125 1.1 bouyer 0,
126 1.1 bouyer "Intel 82801EB IDE Controller (ICH5)",
127 1.1 bouyer piix_chip_map,
128 1.1 bouyer },
129 1.1 bouyer { PCI_PRODUCT_INTEL_82801EB_SATA,
130 1.1 bouyer 0,
131 1.1 bouyer "Intel 82801EB Serial ATA Controller",
132 1.5 bouyer piixsata_chip_map,
133 1.4 bouyer },
134 1.4 bouyer { PCI_PRODUCT_INTEL_82801ER_SATA,
135 1.4 bouyer 0,
136 1.4 bouyer "Intel 82801ER Serial ATA/Raid Controller",
137 1.5 bouyer piixsata_chip_map,
138 1.1 bouyer },
139 1.9 thorpej { PCI_PRODUCT_INTEL_6300ESB_IDE,
140 1.9 thorpej 0,
141 1.9 thorpej "Intel 6300ESB IDE Controller (ICH5)",
142 1.9 thorpej piix_chip_map,
143 1.9 thorpej },
144 1.9 thorpej { PCI_PRODUCT_INTEL_6300ESB_SATA,
145 1.9 thorpej 0,
146 1.9 thorpej "Intel 6300ESB Serial ATA Controller",
147 1.9 thorpej piixsata_chip_map,
148 1.9 thorpej },
149 1.22 briggs { PCI_PRODUCT_INTEL_6300ESB_RAID,
150 1.22 briggs 0,
151 1.22 briggs "Intel 6300ESB Serial ATA/RAID Controller",
152 1.22 briggs piixsata_chip_map,
153 1.22 briggs },
154 1.17 cube { PCI_PRODUCT_INTEL_82801FB_IDE,
155 1.17 cube 0,
156 1.17 cube "Intel 82801FB IDE Controller (ICH6)",
157 1.17 cube piix_chip_map,
158 1.17 cube },
159 1.16 cube { PCI_PRODUCT_INTEL_82801FB_SATA,
160 1.16 cube 0,
161 1.16 cube "Intel 82801FB Serial ATA/Raid Controller",
162 1.16 cube piixsata_chip_map,
163 1.16 cube },
164 1.16 cube { PCI_PRODUCT_INTEL_82801FR_SATA,
165 1.16 cube 0,
166 1.16 cube "Intel 82801FR Serial ATA/Raid Controller",
167 1.16 cube piixsata_chip_map,
168 1.16 cube },
169 1.21 bouyer { PCI_PRODUCT_INTEL_82801FBM_SATA,
170 1.21 bouyer 0,
171 1.21 bouyer "Intel 82801FBM Serial ATA Controller (ICH6)",
172 1.21 bouyer piixsata_chip_map,
173 1.21 bouyer },
174 1.23 tron { PCI_PRODUCT_INTEL_82801G_IDE,
175 1.23 tron 0,
176 1.23 tron "Intel 82801GB/GR IDE Controller (ICH7)",
177 1.23 tron piix_chip_map,
178 1.23 tron },
179 1.23 tron { PCI_PRODUCT_INTEL_82801G_SATA,
180 1.23 tron 0,
181 1.23 tron "Intel 82801GB/GR Serial ATA/Raid Controller (ICH7)",
182 1.23 tron piixsata_chip_map,
183 1.23 tron },
184 1.26 markd { PCI_PRODUCT_INTEL_82801GBM_SATA,
185 1.26 markd 0,
186 1.26 markd "Intel 82801GBM/GHM Serial ATA Controller (ICH7)",
187 1.26 markd piixsata_chip_map,
188 1.26 markd },
189 1.29 xtraeme { PCI_PRODUCT_INTEL_82801H_SATA_1,
190 1.29 xtraeme 0,
191 1.29 xtraeme "Intel 82801H Serial ATA Controller (ICH8)",
192 1.29 xtraeme piixsata_chip_map,
193 1.29 xtraeme },
194 1.29 xtraeme { PCI_PRODUCT_INTEL_82801H_SATA_RAID,
195 1.29 xtraeme 0,
196 1.29 xtraeme "Intel 82801H Serial ATA RAID Controller (ICH8)",
197 1.29 xtraeme piixsata_chip_map,
198 1.29 xtraeme },
199 1.29 xtraeme { PCI_PRODUCT_INTEL_82801H_SATA_2,
200 1.29 xtraeme 0,
201 1.29 xtraeme "Intel 82801H Serial ATA Controller (ICH8)",
202 1.29 xtraeme piixsata_chip_map,
203 1.29 xtraeme },
204 1.39 xtraeme { PCI_PRODUCT_INTEL_82801HBM_IDE,
205 1.39 xtraeme 0,
206 1.39 xtraeme "Intel 82801HBM IDE Controller (ICH8M)",
207 1.39 xtraeme piix_chip_map,
208 1.39 xtraeme },
209 1.29 xtraeme { PCI_PRODUCT_INTEL_82801HBM_SATA_1,
210 1.29 xtraeme 0,
211 1.29 xtraeme "Intel 82801HBM Serial ATA Controller (ICH8M)",
212 1.29 xtraeme piixsata_chip_map,
213 1.29 xtraeme },
214 1.29 xtraeme { PCI_PRODUCT_INTEL_82801HBM_SATA_2,
215 1.29 xtraeme 0,
216 1.29 xtraeme "Intel 82801HBM Serial ATA Controller (ICH8M)",
217 1.29 xtraeme piixsata_chip_map,
218 1.29 xtraeme },
219 1.41 xtraeme { PCI_PRODUCT_INTEL_82801HEM_SATA,
220 1.41 xtraeme 0,
221 1.41 xtraeme "Intel 82801HEM Serial ATA Controller (ICH8M)",
222 1.41 xtraeme piixsata_chip_map,
223 1.41 xtraeme },
224 1.28 cube { PCI_PRODUCT_INTEL_63XXESB_IDE,
225 1.28 cube 0,
226 1.28 cube "Intel 631xESB/632xESB IDE Controller",
227 1.28 cube piix_chip_map,
228 1.28 cube },
229 1.38 xtraeme { PCI_PRODUCT_INTEL_82801I_SATA_1,
230 1.38 xtraeme 0,
231 1.38 xtraeme "Intel 82801I Serial ATA Controller (ICH9)",
232 1.38 xtraeme piixsata_chip_map,
233 1.38 xtraeme },
234 1.38 xtraeme { PCI_PRODUCT_INTEL_82801I_SATA_2,
235 1.38 xtraeme 0,
236 1.38 xtraeme "Intel 82801I Serial ATA Controller (ICH9)",
237 1.38 xtraeme piixsata_chip_map,
238 1.38 xtraeme },
239 1.38 xtraeme { PCI_PRODUCT_INTEL_82801I_SATA_3,
240 1.38 xtraeme 0,
241 1.38 xtraeme "Intel 82801I Serial ATA Controller (ICH9)",
242 1.38 xtraeme piixsata_chip_map,
243 1.38 xtraeme },
244 1.48 markd { PCI_PRODUCT_INTEL_82801I_SATA_4,
245 1.48 markd 0,
246 1.48 markd "Intel 82801I Mobile Serial ATA Controller (ICH9)",
247 1.48 markd piixsata_chip_map,
248 1.48 markd },
249 1.48 markd { PCI_PRODUCT_INTEL_82801I_SATA_5,
250 1.48 markd 0,
251 1.48 markd "Intel 82801I Mobile Serial ATA Controller (ICH9)",
252 1.48 markd piixsata_chip_map,
253 1.48 markd },
254 1.48 markd { PCI_PRODUCT_INTEL_82801I_SATA_6,
255 1.48 markd 0,
256 1.48 markd "Intel 82801I Mobile Serial ATA Controller (ICH9)",
257 1.48 markd piixsata_chip_map,
258 1.48 markd },
259 1.48 markd { PCI_PRODUCT_INTEL_82801I_SATA_7,
260 1.48 markd 0,
261 1.48 markd "Intel 82801I Mobile Serial ATA Controller (ICH9)",
262 1.48 markd piixsata_chip_map,
263 1.48 markd },
264 1.28 cube { PCI_PRODUCT_INTEL_63XXESB_SATA,
265 1.28 cube 0,
266 1.28 cube "Intel 631xESB/632xESB Serial ATA Controller",
267 1.28 cube piixsata_chip_map,
268 1.28 cube },
269 1.47 christos { PCI_PRODUCT_INTEL_ICH10_SATA2_2x1,
270 1.47 christos 0,
271 1.47 christos "Intel ICH10 Serial ATA 2 Controller 2x1",
272 1.47 christos piixsata_chip_map,
273 1.47 christos },
274 1.47 christos { PCI_PRODUCT_INTEL_ICH10_SATA2_2x2,
275 1.47 christos 0,
276 1.47 christos "Intel ICH10 Serial ATA 2 Controller 2x2",
277 1.47 christos piixsata_chip_map,
278 1.47 christos },
279 1.47 christos { PCI_PRODUCT_INTEL_ICH10_SATA2_4x1,
280 1.47 christos 0,
281 1.47 christos "Intel ICH10 Serial ATA 2 Controller 4x1",
282 1.47 christos piixsata_chip_map,
283 1.47 christos },
284 1.47 christos { PCI_PRODUCT_INTEL_ICH10_SATA2_4x2,
285 1.47 christos 0,
286 1.47 christos "Intel ICH10 Serial ATA 2 Controller 4x2",
287 1.47 christos piixsata_chip_map,
288 1.47 christos },
289 1.1 bouyer { 0,
290 1.1 bouyer 0,
291 1.1 bouyer NULL,
292 1.1 bouyer NULL
293 1.1 bouyer }
294 1.1 bouyer };
295 1.1 bouyer
296 1.46 cube CFATTACH_DECL_NEW(piixide, sizeof(struct pciide_softc),
297 1.1 bouyer piixide_match, piixide_attach, NULL, NULL);
298 1.1 bouyer
299 1.2 thorpej static int
300 1.46 cube piixide_match(device_t parent, cfdata_t match, void *aux)
301 1.1 bouyer {
302 1.1 bouyer struct pci_attach_args *pa = aux;
303 1.1 bouyer
304 1.1 bouyer if (PCI_VENDOR(pa->pa_id) == PCI_VENDOR_INTEL) {
305 1.1 bouyer if (pciide_lookup_product(pa->pa_id, pciide_intel_products))
306 1.1 bouyer return (2);
307 1.1 bouyer }
308 1.1 bouyer return (0);
309 1.1 bouyer }
310 1.1 bouyer
311 1.2 thorpej static void
312 1.46 cube piixide_attach(device_t parent, device_t self, void *aux)
313 1.1 bouyer {
314 1.1 bouyer struct pci_attach_args *pa = aux;
315 1.46 cube struct pciide_softc *sc = device_private(self);
316 1.46 cube
317 1.46 cube sc->sc_wdcdev.sc_atac.atac_dev = self;
318 1.1 bouyer
319 1.1 bouyer pciide_common_attach(sc, pa,
320 1.1 bouyer pciide_lookup_product(pa->pa_id, pciide_intel_products));
321 1.1 bouyer
322 1.42 jmcneill if (!pmf_device_register(self, piixide_suspend, piixide_resume))
323 1.42 jmcneill aprint_error_dev(self, "couldn't establish power handler\n");
324 1.18 jmcneill }
325 1.18 jmcneill
326 1.42 jmcneill static bool
327 1.45 dyoung piixide_resume(device_t dv PMF_FN_ARGS)
328 1.42 jmcneill {
329 1.42 jmcneill struct pciide_softc *sc = device_private(dv);
330 1.42 jmcneill
331 1.42 jmcneill pci_conf_write(sc->sc_pc, sc->sc_tag, PIIX_IDETIM,
332 1.43 joerg sc->sc_pm_reg[0]);
333 1.44 drochner pci_conf_write(sc->sc_pc, sc->sc_tag, PIIX_UDMAREG,
334 1.43 joerg sc->sc_pm_reg[1]);
335 1.42 jmcneill
336 1.42 jmcneill return true;
337 1.42 jmcneill }
338 1.42 jmcneill
339 1.42 jmcneill static bool
340 1.45 dyoung piixide_suspend(device_t dv PMF_FN_ARGS)
341 1.18 jmcneill {
342 1.42 jmcneill struct pciide_softc *sc = device_private(dv);
343 1.18 jmcneill
344 1.43 joerg sc->sc_pm_reg[0] = pci_conf_read(sc->sc_pc, sc->sc_tag,
345 1.42 jmcneill PIIX_IDETIM);
346 1.43 joerg sc->sc_pm_reg[1] = pci_conf_read(sc->sc_pc, sc->sc_tag,
347 1.44 drochner PIIX_UDMAREG);
348 1.18 jmcneill
349 1.42 jmcneill return true;
350 1.1 bouyer }
351 1.1 bouyer
352 1.2 thorpej static void
353 1.2 thorpej piix_chip_map(struct pciide_softc *sc, struct pci_attach_args *pa)
354 1.1 bouyer {
355 1.1 bouyer struct pciide_channel *cp;
356 1.1 bouyer int channel;
357 1.1 bouyer u_int32_t idetim;
358 1.1 bouyer bus_size_t cmdsize, ctlsize;
359 1.24 bouyer pcireg_t interface = PCI_INTERFACE(pa->pa_class);
360 1.1 bouyer
361 1.1 bouyer if (pciide_chipen(sc, pa) == 0)
362 1.1 bouyer return;
363 1.1 bouyer
364 1.46 cube aprint_verbose_dev(sc->sc_wdcdev.sc_atac.atac_dev,
365 1.46 cube "bus-master DMA support present");
366 1.1 bouyer pciide_mapreg_dma(sc, pa);
367 1.36 ad aprint_verbose("\n");
368 1.14 thorpej sc->sc_wdcdev.sc_atac.atac_cap |= ATAC_CAP_DATA16 | ATAC_CAP_DATA32;
369 1.1 bouyer if (sc->sc_dma_ok) {
370 1.14 thorpej sc->sc_wdcdev.sc_atac.atac_cap |= ATAC_CAP_DMA;
371 1.1 bouyer sc->sc_wdcdev.irqack = pciide_irqack;
372 1.37 itohy /* Do all revisions require DMA alignment workaround? */
373 1.37 itohy sc->sc_wdcdev.dma_init = piix_dma_init;
374 1.1 bouyer switch(sc->sc_pp->ide_product) {
375 1.1 bouyer case PCI_PRODUCT_INTEL_82371AB_IDE:
376 1.1 bouyer case PCI_PRODUCT_INTEL_82440MX_IDE:
377 1.1 bouyer case PCI_PRODUCT_INTEL_82801AA_IDE:
378 1.1 bouyer case PCI_PRODUCT_INTEL_82801AB_IDE:
379 1.1 bouyer case PCI_PRODUCT_INTEL_82801BA_IDE:
380 1.1 bouyer case PCI_PRODUCT_INTEL_82801BAM_IDE:
381 1.1 bouyer case PCI_PRODUCT_INTEL_82801CA_IDE_1:
382 1.1 bouyer case PCI_PRODUCT_INTEL_82801CA_IDE_2:
383 1.1 bouyer case PCI_PRODUCT_INTEL_82801DB_IDE:
384 1.1 bouyer case PCI_PRODUCT_INTEL_82801DBM_IDE:
385 1.1 bouyer case PCI_PRODUCT_INTEL_82801EB_IDE:
386 1.9 thorpej case PCI_PRODUCT_INTEL_6300ESB_IDE:
387 1.17 cube case PCI_PRODUCT_INTEL_82801FB_IDE:
388 1.23 tron case PCI_PRODUCT_INTEL_82801G_IDE:
389 1.40 xtraeme case PCI_PRODUCT_INTEL_82801HBM_IDE:
390 1.14 thorpej sc->sc_wdcdev.sc_atac.atac_cap |= ATAC_CAP_UDMA;
391 1.1 bouyer }
392 1.1 bouyer }
393 1.14 thorpej sc->sc_wdcdev.sc_atac.atac_pio_cap = 4;
394 1.14 thorpej sc->sc_wdcdev.sc_atac.atac_dma_cap = 2;
395 1.1 bouyer switch(sc->sc_pp->ide_product) {
396 1.1 bouyer case PCI_PRODUCT_INTEL_82801AA_IDE:
397 1.14 thorpej sc->sc_wdcdev.sc_atac.atac_udma_cap = 4;
398 1.1 bouyer break;
399 1.1 bouyer case PCI_PRODUCT_INTEL_82801BA_IDE:
400 1.1 bouyer case PCI_PRODUCT_INTEL_82801BAM_IDE:
401 1.1 bouyer case PCI_PRODUCT_INTEL_82801CA_IDE_1:
402 1.1 bouyer case PCI_PRODUCT_INTEL_82801CA_IDE_2:
403 1.1 bouyer case PCI_PRODUCT_INTEL_82801DB_IDE:
404 1.1 bouyer case PCI_PRODUCT_INTEL_82801DBM_IDE:
405 1.1 bouyer case PCI_PRODUCT_INTEL_82801EB_IDE:
406 1.9 thorpej case PCI_PRODUCT_INTEL_6300ESB_IDE:
407 1.17 cube case PCI_PRODUCT_INTEL_82801FB_IDE:
408 1.23 tron case PCI_PRODUCT_INTEL_82801G_IDE:
409 1.40 xtraeme case PCI_PRODUCT_INTEL_82801HBM_IDE:
410 1.14 thorpej sc->sc_wdcdev.sc_atac.atac_udma_cap = 5;
411 1.1 bouyer break;
412 1.1 bouyer default:
413 1.14 thorpej sc->sc_wdcdev.sc_atac.atac_udma_cap = 2;
414 1.1 bouyer }
415 1.1 bouyer if (sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82371FB_IDE)
416 1.14 thorpej sc->sc_wdcdev.sc_atac.atac_set_modes = piix_setup_channel;
417 1.1 bouyer else
418 1.14 thorpej sc->sc_wdcdev.sc_atac.atac_set_modes = piix3_4_setup_channel;
419 1.14 thorpej sc->sc_wdcdev.sc_atac.atac_channels = sc->wdc_chanarray;
420 1.14 thorpej sc->sc_wdcdev.sc_atac.atac_nchannels = PCIIDE_NUM_CHANNELS;
421 1.1 bouyer
422 1.11 thorpej ATADEBUG_PRINT(("piix_setup_chip: old idetim=0x%x",
423 1.1 bouyer pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_IDETIM)),
424 1.1 bouyer DEBUG_PROBE);
425 1.1 bouyer if (sc->sc_pp->ide_product != PCI_PRODUCT_INTEL_82371FB_IDE) {
426 1.11 thorpej ATADEBUG_PRINT((", sidetim=0x%x",
427 1.1 bouyer pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_SIDETIM)),
428 1.1 bouyer DEBUG_PROBE);
429 1.14 thorpej if (sc->sc_wdcdev.sc_atac.atac_cap & ATAC_CAP_UDMA) {
430 1.11 thorpej ATADEBUG_PRINT((", udamreg 0x%x",
431 1.1 bouyer pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_UDMAREG)),
432 1.1 bouyer DEBUG_PROBE);
433 1.1 bouyer }
434 1.1 bouyer if (sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801AA_IDE ||
435 1.1 bouyer sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801AB_IDE ||
436 1.1 bouyer sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801BA_IDE ||
437 1.1 bouyer sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801BAM_IDE ||
438 1.1 bouyer sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801CA_IDE_1 ||
439 1.1 bouyer sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801CA_IDE_2 ||
440 1.1 bouyer sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801DB_IDE ||
441 1.1 bouyer sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801DBM_IDE ||
442 1.9 thorpej sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801EB_IDE ||
443 1.17 cube sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801FB_IDE ||
444 1.23 tron sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_6300ESB_IDE ||
445 1.40 xtraeme sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801G_IDE ||
446 1.40 xtraeme sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801HBM_IDE) {
447 1.11 thorpej ATADEBUG_PRINT((", IDE_CONTROL 0x%x",
448 1.1 bouyer pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_CONFIG)),
449 1.1 bouyer DEBUG_PROBE);
450 1.1 bouyer }
451 1.1 bouyer
452 1.1 bouyer }
453 1.11 thorpej ATADEBUG_PRINT(("\n"), DEBUG_PROBE);
454 1.1 bouyer
455 1.12 thorpej wdc_allocate_regs(&sc->sc_wdcdev);
456 1.12 thorpej
457 1.14 thorpej for (channel = 0; channel < sc->sc_wdcdev.sc_atac.atac_nchannels;
458 1.14 thorpej channel++) {
459 1.1 bouyer cp = &sc->pciide_channels[channel];
460 1.24 bouyer if (pciide_chansetup(sc, channel, interface) == 0)
461 1.1 bouyer continue;
462 1.1 bouyer idetim = pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_IDETIM);
463 1.1 bouyer if ((PIIX_IDETIM_READ(idetim, channel) &
464 1.1 bouyer PIIX_IDETIM_IDE) == 0) {
465 1.1 bouyer #if 1
466 1.46 cube aprint_normal_dev(sc->sc_wdcdev.sc_atac.atac_dev,
467 1.46 cube "%s channel ignored (disabled)\n", cp->name);
468 1.12 thorpej cp->ata_channel.ch_flags |= ATACH_DISABLED;
469 1.1 bouyer continue;
470 1.1 bouyer #else
471 1.1 bouyer pcireg_t interface;
472 1.1 bouyer
473 1.1 bouyer idetim = PIIX_IDETIM_SET(idetim, PIIX_IDETIM_IDE,
474 1.1 bouyer channel);
475 1.1 bouyer pci_conf_write(sc->sc_pc, sc->sc_tag, PIIX_IDETIM,
476 1.1 bouyer idetim);
477 1.1 bouyer interface = PCI_INTERFACE(pci_conf_read(sc->sc_pc,
478 1.1 bouyer sc->sc_tag, PCI_CLASS_REG));
479 1.1 bouyer aprint_normal("channel %d idetim=%08x interface=%02x\n",
480 1.1 bouyer channel, idetim, interface);
481 1.1 bouyer #endif
482 1.1 bouyer }
483 1.24 bouyer pciide_mapchan(pa, cp, interface,
484 1.24 bouyer &cmdsize, &ctlsize, pciide_pci_intr);
485 1.1 bouyer }
486 1.1 bouyer
487 1.11 thorpej ATADEBUG_PRINT(("piix_setup_chip: idetim=0x%x",
488 1.1 bouyer pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_IDETIM)),
489 1.1 bouyer DEBUG_PROBE);
490 1.1 bouyer if (sc->sc_pp->ide_product != PCI_PRODUCT_INTEL_82371FB_IDE) {
491 1.11 thorpej ATADEBUG_PRINT((", sidetim=0x%x",
492 1.1 bouyer pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_SIDETIM)),
493 1.1 bouyer DEBUG_PROBE);
494 1.14 thorpej if (sc->sc_wdcdev.sc_atac.atac_cap & ATAC_CAP_UDMA) {
495 1.11 thorpej ATADEBUG_PRINT((", udamreg 0x%x",
496 1.1 bouyer pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_UDMAREG)),
497 1.1 bouyer DEBUG_PROBE);
498 1.1 bouyer }
499 1.1 bouyer if (sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801AA_IDE ||
500 1.1 bouyer sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801AB_IDE ||
501 1.1 bouyer sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801BA_IDE ||
502 1.1 bouyer sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801BAM_IDE ||
503 1.1 bouyer sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801CA_IDE_1 ||
504 1.1 bouyer sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801CA_IDE_2 ||
505 1.1 bouyer sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801DB_IDE ||
506 1.9 thorpej sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801DBM_IDE ||
507 1.9 thorpej sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801EB_IDE ||
508 1.17 cube sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801FB_IDE ||
509 1.23 tron sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_6300ESB_IDE ||
510 1.40 xtraeme sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801G_IDE ||
511 1.40 xtraeme sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801HBM_IDE) {
512 1.11 thorpej ATADEBUG_PRINT((", IDE_CONTROL 0x%x",
513 1.1 bouyer pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_CONFIG)),
514 1.1 bouyer DEBUG_PROBE);
515 1.1 bouyer }
516 1.1 bouyer }
517 1.11 thorpej ATADEBUG_PRINT(("\n"), DEBUG_PROBE);
518 1.1 bouyer }
519 1.1 bouyer
520 1.2 thorpej static void
521 1.12 thorpej piix_setup_channel(struct ata_channel *chp)
522 1.1 bouyer {
523 1.1 bouyer u_int8_t mode[2], drive;
524 1.1 bouyer u_int32_t oidetim, idetim, idedma_ctl;
525 1.13 thorpej struct pciide_channel *cp = CHAN_TO_PCHAN(chp);
526 1.13 thorpej struct pciide_softc *sc = CHAN_TO_PCIIDE(chp);
527 1.12 thorpej struct ata_drive_datas *drvp = cp->ata_channel.ch_drive;
528 1.1 bouyer
529 1.1 bouyer oidetim = pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_IDETIM);
530 1.8 thorpej idetim = PIIX_IDETIM_CLEAR(oidetim, 0xffff, chp->ch_channel);
531 1.1 bouyer idedma_ctl = 0;
532 1.1 bouyer
533 1.1 bouyer /* set up new idetim: Enable IDE registers decode */
534 1.1 bouyer idetim = PIIX_IDETIM_SET(idetim, PIIX_IDETIM_IDE,
535 1.8 thorpej chp->ch_channel);
536 1.1 bouyer
537 1.1 bouyer /* setup DMA */
538 1.1 bouyer pciide_channel_dma_setup(cp);
539 1.1 bouyer
540 1.1 bouyer /*
541 1.1 bouyer * Here we have to mess up with drives mode: PIIX can't have
542 1.1 bouyer * different timings for master and slave drives.
543 1.1 bouyer * We need to find the best combination.
544 1.1 bouyer */
545 1.1 bouyer
546 1.1 bouyer /* If both drives supports DMA, take the lower mode */
547 1.1 bouyer if ((drvp[0].drive_flags & DRIVE_DMA) &&
548 1.1 bouyer (drvp[1].drive_flags & DRIVE_DMA)) {
549 1.1 bouyer mode[0] = mode[1] =
550 1.1 bouyer min(drvp[0].DMA_mode, drvp[1].DMA_mode);
551 1.1 bouyer drvp[0].DMA_mode = mode[0];
552 1.1 bouyer drvp[1].DMA_mode = mode[1];
553 1.1 bouyer goto ok;
554 1.1 bouyer }
555 1.1 bouyer /*
556 1.1 bouyer * If only one drive supports DMA, use its mode, and
557 1.1 bouyer * put the other one in PIO mode 0 if mode not compatible
558 1.1 bouyer */
559 1.1 bouyer if (drvp[0].drive_flags & DRIVE_DMA) {
560 1.1 bouyer mode[0] = drvp[0].DMA_mode;
561 1.1 bouyer mode[1] = drvp[1].PIO_mode;
562 1.1 bouyer if (piix_isp_pio[mode[1]] != piix_isp_dma[mode[0]] ||
563 1.1 bouyer piix_rtc_pio[mode[1]] != piix_rtc_dma[mode[0]])
564 1.1 bouyer mode[1] = drvp[1].PIO_mode = 0;
565 1.1 bouyer goto ok;
566 1.1 bouyer }
567 1.1 bouyer if (drvp[1].drive_flags & DRIVE_DMA) {
568 1.1 bouyer mode[1] = drvp[1].DMA_mode;
569 1.1 bouyer mode[0] = drvp[0].PIO_mode;
570 1.1 bouyer if (piix_isp_pio[mode[0]] != piix_isp_dma[mode[1]] ||
571 1.1 bouyer piix_rtc_pio[mode[0]] != piix_rtc_dma[mode[1]])
572 1.1 bouyer mode[0] = drvp[0].PIO_mode = 0;
573 1.1 bouyer goto ok;
574 1.1 bouyer }
575 1.1 bouyer /*
576 1.1 bouyer * If both drives are not DMA, takes the lower mode, unless
577 1.1 bouyer * one of them is PIO mode < 2
578 1.1 bouyer */
579 1.1 bouyer if (drvp[0].PIO_mode < 2) {
580 1.1 bouyer mode[0] = drvp[0].PIO_mode = 0;
581 1.1 bouyer mode[1] = drvp[1].PIO_mode;
582 1.1 bouyer } else if (drvp[1].PIO_mode < 2) {
583 1.1 bouyer mode[1] = drvp[1].PIO_mode = 0;
584 1.1 bouyer mode[0] = drvp[0].PIO_mode;
585 1.1 bouyer } else {
586 1.1 bouyer mode[0] = mode[1] =
587 1.1 bouyer min(drvp[1].PIO_mode, drvp[0].PIO_mode);
588 1.1 bouyer drvp[0].PIO_mode = mode[0];
589 1.1 bouyer drvp[1].PIO_mode = mode[1];
590 1.1 bouyer }
591 1.1 bouyer ok: /* The modes are setup */
592 1.1 bouyer for (drive = 0; drive < 2; drive++) {
593 1.1 bouyer if (drvp[drive].drive_flags & DRIVE_DMA) {
594 1.1 bouyer idetim |= piix_setup_idetim_timings(
595 1.8 thorpej mode[drive], 1, chp->ch_channel);
596 1.1 bouyer goto end;
597 1.1 bouyer }
598 1.1 bouyer }
599 1.1 bouyer /* If we are there, none of the drives are DMA */
600 1.1 bouyer if (mode[0] >= 2)
601 1.1 bouyer idetim |= piix_setup_idetim_timings(
602 1.8 thorpej mode[0], 0, chp->ch_channel);
603 1.19 perry else
604 1.1 bouyer idetim |= piix_setup_idetim_timings(
605 1.8 thorpej mode[1], 0, chp->ch_channel);
606 1.1 bouyer end: /*
607 1.1 bouyer * timing mode is now set up in the controller. Enable
608 1.1 bouyer * it per-drive
609 1.1 bouyer */
610 1.1 bouyer for (drive = 0; drive < 2; drive++) {
611 1.1 bouyer /* If no drive, skip */
612 1.1 bouyer if ((drvp[drive].drive_flags & DRIVE) == 0)
613 1.1 bouyer continue;
614 1.1 bouyer idetim |= piix_setup_idetim_drvs(&drvp[drive]);
615 1.1 bouyer if (drvp[drive].drive_flags & DRIVE_DMA)
616 1.1 bouyer idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
617 1.1 bouyer }
618 1.1 bouyer if (idedma_ctl != 0) {
619 1.1 bouyer /* Add software bits in status register */
620 1.3 fvdl bus_space_write_1(sc->sc_dma_iot, cp->dma_iohs[IDEDMA_CTL], 0,
621 1.1 bouyer idedma_ctl);
622 1.1 bouyer }
623 1.1 bouyer pci_conf_write(sc->sc_pc, sc->sc_tag, PIIX_IDETIM, idetim);
624 1.1 bouyer }
625 1.1 bouyer
626 1.2 thorpej static void
627 1.12 thorpej piix3_4_setup_channel(struct ata_channel *chp)
628 1.1 bouyer {
629 1.1 bouyer struct ata_drive_datas *drvp;
630 1.1 bouyer u_int32_t oidetim, idetim, sidetim, udmareg, ideconf, idedma_ctl;
631 1.13 thorpej struct pciide_channel *cp = CHAN_TO_PCHAN(chp);
632 1.13 thorpej struct pciide_softc *sc = CHAN_TO_PCIIDE(chp);
633 1.8 thorpej struct wdc_softc *wdc = &sc->sc_wdcdev;
634 1.15 thorpej int drive, s;
635 1.8 thorpej int channel = chp->ch_channel;
636 1.1 bouyer
637 1.1 bouyer oidetim = pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_IDETIM);
638 1.1 bouyer sidetim = pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_SIDETIM);
639 1.1 bouyer udmareg = pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_UDMAREG);
640 1.1 bouyer ideconf = pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_CONFIG);
641 1.1 bouyer idetim = PIIX_IDETIM_CLEAR(oidetim, 0xffff, channel);
642 1.1 bouyer sidetim &= ~(PIIX_SIDETIM_ISP_MASK(channel) |
643 1.1 bouyer PIIX_SIDETIM_RTC_MASK(channel));
644 1.1 bouyer idedma_ctl = 0;
645 1.1 bouyer
646 1.1 bouyer /* set up new idetim: Enable IDE registers decode */
647 1.1 bouyer idetim = PIIX_IDETIM_SET(idetim, PIIX_IDETIM_IDE, channel);
648 1.1 bouyer
649 1.1 bouyer /* setup DMA if needed */
650 1.1 bouyer pciide_channel_dma_setup(cp);
651 1.1 bouyer
652 1.1 bouyer for (drive = 0; drive < 2; drive++) {
653 1.1 bouyer udmareg &= ~(PIIX_UDMACTL_DRV_EN(channel, drive) |
654 1.1 bouyer PIIX_UDMATIM_SET(0x3, channel, drive));
655 1.1 bouyer drvp = &chp->ch_drive[drive];
656 1.1 bouyer /* If no drive, skip */
657 1.1 bouyer if ((drvp->drive_flags & DRIVE) == 0)
658 1.1 bouyer continue;
659 1.1 bouyer if (((drvp->drive_flags & DRIVE_DMA) == 0 &&
660 1.1 bouyer (drvp->drive_flags & DRIVE_UDMA) == 0))
661 1.1 bouyer goto pio;
662 1.1 bouyer
663 1.1 bouyer if (sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801AA_IDE ||
664 1.1 bouyer sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801AB_IDE ||
665 1.1 bouyer sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801BA_IDE ||
666 1.1 bouyer sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801BAM_IDE ||
667 1.1 bouyer sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801CA_IDE_1 ||
668 1.1 bouyer sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801CA_IDE_2 ||
669 1.1 bouyer sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801DB_IDE ||
670 1.1 bouyer sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801DBM_IDE ||
671 1.9 thorpej sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801EB_IDE ||
672 1.17 cube sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801FB_IDE ||
673 1.23 tron sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_6300ESB_IDE ||
674 1.40 xtraeme sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801G_IDE ||
675 1.40 xtraeme sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801HBM_IDE) {
676 1.1 bouyer ideconf |= PIIX_CONFIG_PINGPONG;
677 1.1 bouyer }
678 1.1 bouyer if (sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801BA_IDE ||
679 1.1 bouyer sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801BAM_IDE ||
680 1.1 bouyer sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801CA_IDE_1 ||
681 1.1 bouyer sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801CA_IDE_2 ||
682 1.1 bouyer sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801DB_IDE ||
683 1.1 bouyer sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801DBM_IDE ||
684 1.9 thorpej sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801EB_IDE ||
685 1.17 cube sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801FB_IDE ||
686 1.23 tron sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_6300ESB_IDE ||
687 1.40 xtraeme sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801G_IDE ||
688 1.40 xtraeme sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801HBM_IDE) {
689 1.1 bouyer /* setup Ultra/100 */
690 1.1 bouyer if (drvp->UDMA_mode > 2 &&
691 1.1 bouyer (ideconf & PIIX_CONFIG_CR(channel, drive)) == 0)
692 1.1 bouyer drvp->UDMA_mode = 2;
693 1.1 bouyer if (drvp->UDMA_mode > 4) {
694 1.1 bouyer ideconf |= PIIX_CONFIG_UDMA100(channel, drive);
695 1.1 bouyer } else {
696 1.1 bouyer ideconf &= ~PIIX_CONFIG_UDMA100(channel, drive);
697 1.1 bouyer if (drvp->UDMA_mode > 2) {
698 1.1 bouyer ideconf |= PIIX_CONFIG_UDMA66(channel,
699 1.1 bouyer drive);
700 1.1 bouyer } else {
701 1.1 bouyer ideconf &= ~PIIX_CONFIG_UDMA66(channel,
702 1.1 bouyer drive);
703 1.1 bouyer }
704 1.1 bouyer }
705 1.1 bouyer }
706 1.1 bouyer if (sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801AA_IDE) {
707 1.1 bouyer /* setup Ultra/66 */
708 1.1 bouyer if (drvp->UDMA_mode > 2 &&
709 1.1 bouyer (ideconf & PIIX_CONFIG_CR(channel, drive)) == 0)
710 1.1 bouyer drvp->UDMA_mode = 2;
711 1.1 bouyer if (drvp->UDMA_mode > 2)
712 1.1 bouyer ideconf |= PIIX_CONFIG_UDMA66(channel, drive);
713 1.1 bouyer else
714 1.1 bouyer ideconf &= ~PIIX_CONFIG_UDMA66(channel, drive);
715 1.1 bouyer }
716 1.14 thorpej if ((wdc->sc_atac.atac_cap & ATAC_CAP_UDMA) &&
717 1.1 bouyer (drvp->drive_flags & DRIVE_UDMA)) {
718 1.1 bouyer /* use Ultra/DMA */
719 1.15 thorpej s = splbio();
720 1.1 bouyer drvp->drive_flags &= ~DRIVE_DMA;
721 1.15 thorpej splx(s);
722 1.1 bouyer udmareg |= PIIX_UDMACTL_DRV_EN( channel, drive);
723 1.1 bouyer udmareg |= PIIX_UDMATIM_SET(
724 1.1 bouyer piix4_sct_udma[drvp->UDMA_mode], channel, drive);
725 1.1 bouyer } else {
726 1.1 bouyer /* use Multiword DMA */
727 1.15 thorpej s = splbio();
728 1.1 bouyer drvp->drive_flags &= ~DRIVE_UDMA;
729 1.15 thorpej splx(s);
730 1.1 bouyer if (drive == 0) {
731 1.1 bouyer idetim |= piix_setup_idetim_timings(
732 1.1 bouyer drvp->DMA_mode, 1, channel);
733 1.1 bouyer } else {
734 1.1 bouyer sidetim |= piix_setup_sidetim_timings(
735 1.1 bouyer drvp->DMA_mode, 1, channel);
736 1.1 bouyer idetim =PIIX_IDETIM_SET(idetim,
737 1.1 bouyer PIIX_IDETIM_SITRE, channel);
738 1.1 bouyer }
739 1.1 bouyer }
740 1.1 bouyer idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
741 1.19 perry
742 1.1 bouyer pio: /* use PIO mode */
743 1.1 bouyer idetim |= piix_setup_idetim_drvs(drvp);
744 1.1 bouyer if (drive == 0) {
745 1.1 bouyer idetim |= piix_setup_idetim_timings(
746 1.1 bouyer drvp->PIO_mode, 0, channel);
747 1.1 bouyer } else {
748 1.1 bouyer sidetim |= piix_setup_sidetim_timings(
749 1.1 bouyer drvp->PIO_mode, 0, channel);
750 1.1 bouyer idetim =PIIX_IDETIM_SET(idetim,
751 1.1 bouyer PIIX_IDETIM_SITRE, channel);
752 1.1 bouyer }
753 1.1 bouyer }
754 1.1 bouyer if (idedma_ctl != 0) {
755 1.1 bouyer /* Add software bits in status register */
756 1.3 fvdl bus_space_write_1(sc->sc_dma_iot, cp->dma_iohs[IDEDMA_CTL], 0,
757 1.1 bouyer idedma_ctl);
758 1.1 bouyer }
759 1.1 bouyer pci_conf_write(sc->sc_pc, sc->sc_tag, PIIX_IDETIM, idetim);
760 1.1 bouyer pci_conf_write(sc->sc_pc, sc->sc_tag, PIIX_SIDETIM, sidetim);
761 1.1 bouyer pci_conf_write(sc->sc_pc, sc->sc_tag, PIIX_UDMAREG, udmareg);
762 1.1 bouyer pci_conf_write(sc->sc_pc, sc->sc_tag, PIIX_CONFIG, ideconf);
763 1.1 bouyer }
764 1.1 bouyer
765 1.1 bouyer
766 1.1 bouyer /* setup ISP and RTC fields, based on mode */
767 1.1 bouyer static u_int32_t
768 1.1 bouyer piix_setup_idetim_timings(mode, dma, channel)
769 1.1 bouyer u_int8_t mode;
770 1.1 bouyer u_int8_t dma;
771 1.1 bouyer u_int8_t channel;
772 1.1 bouyer {
773 1.19 perry
774 1.1 bouyer if (dma)
775 1.1 bouyer return PIIX_IDETIM_SET(0,
776 1.19 perry PIIX_IDETIM_ISP_SET(piix_isp_dma[mode]) |
777 1.1 bouyer PIIX_IDETIM_RTC_SET(piix_rtc_dma[mode]),
778 1.1 bouyer channel);
779 1.19 perry else
780 1.1 bouyer return PIIX_IDETIM_SET(0,
781 1.19 perry PIIX_IDETIM_ISP_SET(piix_isp_pio[mode]) |
782 1.1 bouyer PIIX_IDETIM_RTC_SET(piix_rtc_pio[mode]),
783 1.1 bouyer channel);
784 1.1 bouyer }
785 1.1 bouyer
786 1.1 bouyer /* setup DTE, PPE, IE and TIME field based on PIO mode */
787 1.1 bouyer static u_int32_t
788 1.1 bouyer piix_setup_idetim_drvs(drvp)
789 1.1 bouyer struct ata_drive_datas *drvp;
790 1.1 bouyer {
791 1.1 bouyer u_int32_t ret = 0;
792 1.12 thorpej struct ata_channel *chp = drvp->chnl_softc;
793 1.8 thorpej u_int8_t channel = chp->ch_channel;
794 1.1 bouyer u_int8_t drive = drvp->drive;
795 1.1 bouyer
796 1.1 bouyer /*
797 1.34 wiz * If drive is using UDMA, timings setups are independent
798 1.1 bouyer * So just check DMA and PIO here.
799 1.1 bouyer */
800 1.1 bouyer if (drvp->drive_flags & DRIVE_DMA) {
801 1.1 bouyer /* if mode = DMA mode 0, use compatible timings */
802 1.1 bouyer if ((drvp->drive_flags & DRIVE_DMA) &&
803 1.1 bouyer drvp->DMA_mode == 0) {
804 1.1 bouyer drvp->PIO_mode = 0;
805 1.1 bouyer return ret;
806 1.1 bouyer }
807 1.1 bouyer ret = PIIX_IDETIM_SET(ret, PIIX_IDETIM_TIME(drive), channel);
808 1.1 bouyer /*
809 1.1 bouyer * PIO and DMA timings are the same, use fast timings for PIO
810 1.1 bouyer * too, else use compat timings.
811 1.1 bouyer */
812 1.1 bouyer if ((piix_isp_pio[drvp->PIO_mode] !=
813 1.1 bouyer piix_isp_dma[drvp->DMA_mode]) ||
814 1.1 bouyer (piix_rtc_pio[drvp->PIO_mode] !=
815 1.1 bouyer piix_rtc_dma[drvp->DMA_mode]))
816 1.1 bouyer drvp->PIO_mode = 0;
817 1.1 bouyer /* if PIO mode <= 2, use compat timings for PIO */
818 1.1 bouyer if (drvp->PIO_mode <= 2) {
819 1.1 bouyer ret = PIIX_IDETIM_SET(ret, PIIX_IDETIM_DTE(drive),
820 1.1 bouyer channel);
821 1.1 bouyer return ret;
822 1.1 bouyer }
823 1.1 bouyer }
824 1.1 bouyer
825 1.1 bouyer /*
826 1.1 bouyer * Now setup PIO modes. If mode < 2, use compat timings.
827 1.1 bouyer * Else enable fast timings. Enable IORDY and prefetch/post
828 1.1 bouyer * if PIO mode >= 3.
829 1.1 bouyer */
830 1.1 bouyer
831 1.1 bouyer if (drvp->PIO_mode < 2)
832 1.1 bouyer return ret;
833 1.1 bouyer
834 1.1 bouyer ret = PIIX_IDETIM_SET(ret, PIIX_IDETIM_TIME(drive), channel);
835 1.1 bouyer if (drvp->PIO_mode >= 3) {
836 1.1 bouyer ret = PIIX_IDETIM_SET(ret, PIIX_IDETIM_IE(drive), channel);
837 1.1 bouyer ret = PIIX_IDETIM_SET(ret, PIIX_IDETIM_PPE(drive), channel);
838 1.1 bouyer }
839 1.1 bouyer return ret;
840 1.1 bouyer }
841 1.1 bouyer
842 1.1 bouyer /* setup values in SIDETIM registers, based on mode */
843 1.1 bouyer static u_int32_t
844 1.1 bouyer piix_setup_sidetim_timings(mode, dma, channel)
845 1.1 bouyer u_int8_t mode;
846 1.1 bouyer u_int8_t dma;
847 1.1 bouyer u_int8_t channel;
848 1.1 bouyer {
849 1.1 bouyer if (dma)
850 1.1 bouyer return PIIX_SIDETIM_ISP_SET(piix_isp_dma[mode], channel) |
851 1.1 bouyer PIIX_SIDETIM_RTC_SET(piix_rtc_dma[mode], channel);
852 1.19 perry else
853 1.1 bouyer return PIIX_SIDETIM_ISP_SET(piix_isp_pio[mode], channel) |
854 1.1 bouyer PIIX_SIDETIM_RTC_SET(piix_rtc_pio[mode], channel);
855 1.5 bouyer }
856 1.5 bouyer
857 1.5 bouyer static void
858 1.5 bouyer piixsata_chip_map(struct pciide_softc *sc, struct pci_attach_args *pa)
859 1.5 bouyer {
860 1.5 bouyer struct pciide_channel *cp;
861 1.5 bouyer bus_size_t cmdsize, ctlsize;
862 1.22 briggs pcireg_t interface, cmdsts;
863 1.35 cube int channel;
864 1.5 bouyer
865 1.5 bouyer if (pciide_chipen(sc, pa) == 0)
866 1.5 bouyer return;
867 1.5 bouyer
868 1.46 cube aprint_verbose_dev(sc->sc_wdcdev.sc_atac.atac_dev,
869 1.46 cube "bus-master DMA support present");
870 1.5 bouyer pciide_mapreg_dma(sc, pa);
871 1.36 ad aprint_verbose("\n");
872 1.1 bouyer
873 1.14 thorpej sc->sc_wdcdev.sc_atac.atac_cap |= ATAC_CAP_DATA16 | ATAC_CAP_DATA32;
874 1.14 thorpej sc->sc_wdcdev.sc_atac.atac_pio_cap = 4;
875 1.1 bouyer if (sc->sc_dma_ok) {
876 1.14 thorpej sc->sc_wdcdev.sc_atac.atac_cap |= ATAC_CAP_DMA | ATAC_CAP_UDMA;
877 1.1 bouyer sc->sc_wdcdev.irqack = pciide_irqack;
878 1.37 itohy /* Do all revisions require DMA alignment workaround? */
879 1.37 itohy sc->sc_wdcdev.dma_init = piix_dma_init;
880 1.14 thorpej sc->sc_wdcdev.sc_atac.atac_dma_cap = 2;
881 1.14 thorpej sc->sc_wdcdev.sc_atac.atac_udma_cap = 6;
882 1.1 bouyer }
883 1.14 thorpej sc->sc_wdcdev.sc_atac.atac_set_modes = sata_setup_channel;
884 1.1 bouyer
885 1.14 thorpej sc->sc_wdcdev.sc_atac.atac_channels = sc->wdc_chanarray;
886 1.14 thorpej sc->sc_wdcdev.sc_atac.atac_nchannels = PCIIDE_NUM_CHANNELS;
887 1.1 bouyer
888 1.22 briggs cmdsts = pci_conf_read(sc->sc_pc, sc->sc_tag, PCI_COMMAND_STATUS_REG);
889 1.32 drochner cmdsts &= ~PCI_COMMAND_INTERRUPT_DISABLE;
890 1.22 briggs pci_conf_write(sc->sc_pc, sc->sc_tag, PCI_COMMAND_STATUS_REG, cmdsts);
891 1.22 briggs
892 1.22 briggs if (PCI_CLASS(pa->pa_class) == PCI_CLASS_MASS_STORAGE &&
893 1.22 briggs PCI_SUBCLASS(pa->pa_class) == PCI_SUBCLASS_MASS_STORAGE_RAID)
894 1.22 briggs sc->sc_wdcdev.sc_atac.atac_cap |= ATAC_CAP_RAID;
895 1.22 briggs
896 1.1 bouyer interface = PCI_INTERFACE(pa->pa_class);
897 1.29 xtraeme
898 1.12 thorpej wdc_allocate_regs(&sc->sc_wdcdev);
899 1.12 thorpej
900 1.14 thorpej for (channel = 0; channel < sc->sc_wdcdev.sc_atac.atac_nchannels;
901 1.14 thorpej channel++) {
902 1.1 bouyer cp = &sc->pciide_channels[channel];
903 1.1 bouyer if (pciide_chansetup(sc, channel, interface) == 0)
904 1.1 bouyer continue;
905 1.1 bouyer pciide_mapchan(pa, cp, interface, &cmdsize, &ctlsize,
906 1.1 bouyer pciide_pci_intr);
907 1.1 bouyer }
908 1.1 bouyer }
909 1.37 itohy
910 1.37 itohy static int
911 1.37 itohy piix_dma_init(void *v, int channel, int drive, void *databuf,
912 1.37 itohy size_t datalen, int flags)
913 1.37 itohy {
914 1.37 itohy
915 1.37 itohy /* use PIO for unaligned transfer */
916 1.37 itohy if (((uintptr_t)databuf) & 0x1)
917 1.37 itohy return EINVAL;
918 1.37 itohy
919 1.37 itohy return pciide_dma_init(v, channel, drive, databuf, datalen, flags);
920 1.37 itohy }
921