piixide.c revision 1.5 1 1.5 bouyer /* $NetBSD: piixide.c,v 1.5 2003/12/06 22:40:03 bouyer Exp $ */
2 1.1 bouyer
3 1.1 bouyer /*
4 1.1 bouyer * Copyright (c) 1999, 2000, 2001 Manuel Bouyer.
5 1.1 bouyer *
6 1.1 bouyer * Redistribution and use in source and binary forms, with or without
7 1.1 bouyer * modification, are permitted provided that the following conditions
8 1.1 bouyer * are met:
9 1.1 bouyer * 1. Redistributions of source code must retain the above copyright
10 1.1 bouyer * notice, this list of conditions and the following disclaimer.
11 1.1 bouyer * 2. Redistributions in binary form must reproduce the above copyright
12 1.1 bouyer * notice, this list of conditions and the following disclaimer in the
13 1.1 bouyer * documentation and/or other materials provided with the distribution.
14 1.1 bouyer * 3. All advertising materials mentioning features or use of this software
15 1.1 bouyer * must display the following acknowledgement:
16 1.1 bouyer * This product includes software developed by Manuel Bouyer.
17 1.1 bouyer * 4. The name of the author may not be used to endorse or promote products
18 1.1 bouyer * derived from this software without specific prior written permission.
19 1.1 bouyer *
20 1.1 bouyer * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
21 1.1 bouyer * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
22 1.1 bouyer * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
23 1.1 bouyer * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
24 1.1 bouyer * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
25 1.1 bouyer * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
26 1.1 bouyer * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
27 1.1 bouyer * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
28 1.1 bouyer * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
29 1.1 bouyer * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
30 1.1 bouyer */
31 1.1 bouyer
32 1.1 bouyer #include <sys/param.h>
33 1.1 bouyer #include <sys/systm.h>
34 1.1 bouyer
35 1.1 bouyer #include <dev/pci/pcivar.h>
36 1.1 bouyer #include <dev/pci/pcidevs.h>
37 1.1 bouyer #include <dev/pci/pciidereg.h>
38 1.1 bouyer #include <dev/pci/pciidevar.h>
39 1.1 bouyer #include <dev/pci/pciide_piix_reg.h>
40 1.1 bouyer
41 1.2 thorpej static void piix_chip_map(struct pciide_softc*, struct pci_attach_args *);
42 1.2 thorpej static void piix_setup_channel(struct channel_softc *);
43 1.2 thorpej static void piix3_4_setup_channel(struct channel_softc *);
44 1.2 thorpej static u_int32_t piix_setup_idetim_timings(u_int8_t, u_int8_t, u_int8_t);
45 1.2 thorpej static u_int32_t piix_setup_idetim_drvs(struct ata_drive_datas *);
46 1.2 thorpej static u_int32_t piix_setup_sidetim_timings(u_int8_t, u_int8_t, u_int8_t);
47 1.2 thorpej static void artisea_chip_map(struct pciide_softc*, struct pci_attach_args *);
48 1.5 bouyer static void piixsata_chip_map(struct pciide_softc*, struct pci_attach_args *);
49 1.2 thorpej
50 1.2 thorpej static int piixide_match(struct device *, struct cfdata *, void *);
51 1.2 thorpej static void piixide_attach(struct device *, struct device *, void *);
52 1.1 bouyer
53 1.2 thorpej static const struct pciide_product_desc pciide_intel_products[] = {
54 1.1 bouyer { PCI_PRODUCT_INTEL_82092AA,
55 1.1 bouyer 0,
56 1.1 bouyer "Intel 82092AA IDE controller",
57 1.1 bouyer default_chip_map,
58 1.1 bouyer },
59 1.1 bouyer { PCI_PRODUCT_INTEL_82371FB_IDE,
60 1.1 bouyer 0,
61 1.1 bouyer "Intel 82371FB IDE controller (PIIX)",
62 1.1 bouyer piix_chip_map,
63 1.1 bouyer },
64 1.1 bouyer { PCI_PRODUCT_INTEL_82371SB_IDE,
65 1.1 bouyer 0,
66 1.1 bouyer "Intel 82371SB IDE Interface (PIIX3)",
67 1.1 bouyer piix_chip_map,
68 1.1 bouyer },
69 1.1 bouyer { PCI_PRODUCT_INTEL_82371AB_IDE,
70 1.1 bouyer 0,
71 1.1 bouyer "Intel 82371AB IDE controller (PIIX4)",
72 1.1 bouyer piix_chip_map,
73 1.1 bouyer },
74 1.1 bouyer { PCI_PRODUCT_INTEL_82440MX_IDE,
75 1.1 bouyer 0,
76 1.1 bouyer "Intel 82440MX IDE controller",
77 1.1 bouyer piix_chip_map
78 1.1 bouyer },
79 1.1 bouyer { PCI_PRODUCT_INTEL_82801AA_IDE,
80 1.1 bouyer 0,
81 1.1 bouyer "Intel 82801AA IDE Controller (ICH)",
82 1.1 bouyer piix_chip_map,
83 1.1 bouyer },
84 1.1 bouyer { PCI_PRODUCT_INTEL_82801AB_IDE,
85 1.1 bouyer 0,
86 1.1 bouyer "Intel 82801AB IDE Controller (ICH0)",
87 1.1 bouyer piix_chip_map,
88 1.1 bouyer },
89 1.1 bouyer { PCI_PRODUCT_INTEL_82801BA_IDE,
90 1.1 bouyer 0,
91 1.1 bouyer "Intel 82801BA IDE Controller (ICH2)",
92 1.1 bouyer piix_chip_map,
93 1.1 bouyer },
94 1.1 bouyer { PCI_PRODUCT_INTEL_82801BAM_IDE,
95 1.1 bouyer 0,
96 1.1 bouyer "Intel 82801BAM IDE Controller (ICH2-M)",
97 1.1 bouyer piix_chip_map,
98 1.1 bouyer },
99 1.1 bouyer { PCI_PRODUCT_INTEL_82801CA_IDE_1,
100 1.1 bouyer 0,
101 1.1 bouyer "Intel 82801CA IDE Controller (ICH3)",
102 1.1 bouyer piix_chip_map,
103 1.1 bouyer },
104 1.1 bouyer { PCI_PRODUCT_INTEL_82801CA_IDE_2,
105 1.1 bouyer 0,
106 1.1 bouyer "Intel 82801CA IDE Controller (ICH3)",
107 1.1 bouyer piix_chip_map,
108 1.1 bouyer },
109 1.1 bouyer { PCI_PRODUCT_INTEL_82801DB_IDE,
110 1.1 bouyer 0,
111 1.1 bouyer "Intel 82801DB IDE Controller (ICH4)",
112 1.1 bouyer piix_chip_map,
113 1.1 bouyer },
114 1.1 bouyer { PCI_PRODUCT_INTEL_82801DBM_IDE,
115 1.1 bouyer 0,
116 1.1 bouyer "Intel 82801DBM IDE Controller (ICH4-M)",
117 1.1 bouyer piix_chip_map,
118 1.1 bouyer },
119 1.1 bouyer { PCI_PRODUCT_INTEL_82801EB_IDE,
120 1.1 bouyer 0,
121 1.1 bouyer "Intel 82801EB IDE Controller (ICH5)",
122 1.1 bouyer piix_chip_map,
123 1.1 bouyer },
124 1.1 bouyer { PCI_PRODUCT_INTEL_31244,
125 1.1 bouyer 0,
126 1.1 bouyer "Intel 31244 Serial ATA Controller",
127 1.1 bouyer artisea_chip_map,
128 1.1 bouyer },
129 1.1 bouyer { PCI_PRODUCT_INTEL_82801EB_SATA,
130 1.1 bouyer 0,
131 1.1 bouyer "Intel 82801EB Serial ATA Controller",
132 1.5 bouyer piixsata_chip_map,
133 1.4 bouyer },
134 1.4 bouyer { PCI_PRODUCT_INTEL_82801ER_SATA,
135 1.4 bouyer 0,
136 1.4 bouyer "Intel 82801ER Serial ATA/Raid Controller",
137 1.5 bouyer piixsata_chip_map,
138 1.1 bouyer },
139 1.1 bouyer { 0,
140 1.1 bouyer 0,
141 1.1 bouyer NULL,
142 1.1 bouyer NULL
143 1.1 bouyer }
144 1.1 bouyer };
145 1.1 bouyer
146 1.1 bouyer CFATTACH_DECL(piixide, sizeof(struct pciide_softc),
147 1.1 bouyer piixide_match, piixide_attach, NULL, NULL);
148 1.1 bouyer
149 1.2 thorpej static int
150 1.2 thorpej piixide_match(struct device *parent, struct cfdata *match, void *aux)
151 1.1 bouyer {
152 1.1 bouyer struct pci_attach_args *pa = aux;
153 1.1 bouyer
154 1.1 bouyer if (PCI_VENDOR(pa->pa_id) == PCI_VENDOR_INTEL) {
155 1.1 bouyer if (pciide_lookup_product(pa->pa_id, pciide_intel_products))
156 1.1 bouyer return (2);
157 1.1 bouyer }
158 1.1 bouyer return (0);
159 1.1 bouyer }
160 1.1 bouyer
161 1.2 thorpej static void
162 1.2 thorpej piixide_attach(struct device *parent, struct device *self, void *aux)
163 1.1 bouyer {
164 1.1 bouyer struct pci_attach_args *pa = aux;
165 1.1 bouyer struct pciide_softc *sc = (struct pciide_softc *)self;
166 1.1 bouyer
167 1.1 bouyer pciide_common_attach(sc, pa,
168 1.1 bouyer pciide_lookup_product(pa->pa_id, pciide_intel_products));
169 1.1 bouyer
170 1.1 bouyer }
171 1.1 bouyer
172 1.2 thorpej static void
173 1.2 thorpej piix_chip_map(struct pciide_softc *sc, struct pci_attach_args *pa)
174 1.1 bouyer {
175 1.1 bouyer struct pciide_channel *cp;
176 1.1 bouyer int channel;
177 1.1 bouyer u_int32_t idetim;
178 1.1 bouyer bus_size_t cmdsize, ctlsize;
179 1.1 bouyer
180 1.1 bouyer if (pciide_chipen(sc, pa) == 0)
181 1.1 bouyer return;
182 1.1 bouyer
183 1.1 bouyer aprint_normal("%s: bus-master DMA support present",
184 1.1 bouyer sc->sc_wdcdev.sc_dev.dv_xname);
185 1.1 bouyer pciide_mapreg_dma(sc, pa);
186 1.1 bouyer aprint_normal("\n");
187 1.1 bouyer sc->sc_wdcdev.cap |= WDC_CAPABILITY_DATA16 | WDC_CAPABILITY_DATA32 |
188 1.1 bouyer WDC_CAPABILITY_MODE;
189 1.1 bouyer if (sc->sc_dma_ok) {
190 1.1 bouyer sc->sc_wdcdev.cap |= WDC_CAPABILITY_DMA | WDC_CAPABILITY_IRQACK;
191 1.1 bouyer sc->sc_wdcdev.irqack = pciide_irqack;
192 1.1 bouyer switch(sc->sc_pp->ide_product) {
193 1.1 bouyer case PCI_PRODUCT_INTEL_82371AB_IDE:
194 1.1 bouyer case PCI_PRODUCT_INTEL_82440MX_IDE:
195 1.1 bouyer case PCI_PRODUCT_INTEL_82801AA_IDE:
196 1.1 bouyer case PCI_PRODUCT_INTEL_82801AB_IDE:
197 1.1 bouyer case PCI_PRODUCT_INTEL_82801BA_IDE:
198 1.1 bouyer case PCI_PRODUCT_INTEL_82801BAM_IDE:
199 1.1 bouyer case PCI_PRODUCT_INTEL_82801CA_IDE_1:
200 1.1 bouyer case PCI_PRODUCT_INTEL_82801CA_IDE_2:
201 1.1 bouyer case PCI_PRODUCT_INTEL_82801DB_IDE:
202 1.1 bouyer case PCI_PRODUCT_INTEL_82801DBM_IDE:
203 1.1 bouyer case PCI_PRODUCT_INTEL_82801EB_IDE:
204 1.1 bouyer sc->sc_wdcdev.cap |= WDC_CAPABILITY_UDMA;
205 1.1 bouyer }
206 1.1 bouyer }
207 1.1 bouyer sc->sc_wdcdev.PIO_cap = 4;
208 1.1 bouyer sc->sc_wdcdev.DMA_cap = 2;
209 1.1 bouyer switch(sc->sc_pp->ide_product) {
210 1.1 bouyer case PCI_PRODUCT_INTEL_82801AA_IDE:
211 1.1 bouyer sc->sc_wdcdev.UDMA_cap = 4;
212 1.1 bouyer break;
213 1.1 bouyer case PCI_PRODUCT_INTEL_82801BA_IDE:
214 1.1 bouyer case PCI_PRODUCT_INTEL_82801BAM_IDE:
215 1.1 bouyer case PCI_PRODUCT_INTEL_82801CA_IDE_1:
216 1.1 bouyer case PCI_PRODUCT_INTEL_82801CA_IDE_2:
217 1.1 bouyer case PCI_PRODUCT_INTEL_82801DB_IDE:
218 1.1 bouyer case PCI_PRODUCT_INTEL_82801DBM_IDE:
219 1.1 bouyer case PCI_PRODUCT_INTEL_82801EB_IDE:
220 1.1 bouyer sc->sc_wdcdev.UDMA_cap = 5;
221 1.1 bouyer break;
222 1.1 bouyer default:
223 1.1 bouyer sc->sc_wdcdev.UDMA_cap = 2;
224 1.1 bouyer }
225 1.1 bouyer if (sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82371FB_IDE)
226 1.1 bouyer sc->sc_wdcdev.set_modes = piix_setup_channel;
227 1.1 bouyer else
228 1.1 bouyer sc->sc_wdcdev.set_modes = piix3_4_setup_channel;
229 1.1 bouyer sc->sc_wdcdev.channels = sc->wdc_chanarray;
230 1.1 bouyer sc->sc_wdcdev.nchannels = PCIIDE_NUM_CHANNELS;
231 1.1 bouyer
232 1.1 bouyer WDCDEBUG_PRINT(("piix_setup_chip: old idetim=0x%x",
233 1.1 bouyer pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_IDETIM)),
234 1.1 bouyer DEBUG_PROBE);
235 1.1 bouyer if (sc->sc_pp->ide_product != PCI_PRODUCT_INTEL_82371FB_IDE) {
236 1.1 bouyer WDCDEBUG_PRINT((", sidetim=0x%x",
237 1.1 bouyer pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_SIDETIM)),
238 1.1 bouyer DEBUG_PROBE);
239 1.1 bouyer if (sc->sc_wdcdev.cap & WDC_CAPABILITY_UDMA) {
240 1.1 bouyer WDCDEBUG_PRINT((", udamreg 0x%x",
241 1.1 bouyer pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_UDMAREG)),
242 1.1 bouyer DEBUG_PROBE);
243 1.1 bouyer }
244 1.1 bouyer if (sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801AA_IDE ||
245 1.1 bouyer sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801AB_IDE ||
246 1.1 bouyer sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801BA_IDE ||
247 1.1 bouyer sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801BAM_IDE ||
248 1.1 bouyer sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801CA_IDE_1 ||
249 1.1 bouyer sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801CA_IDE_2 ||
250 1.1 bouyer sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801DB_IDE ||
251 1.1 bouyer sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801DBM_IDE ||
252 1.1 bouyer sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801EB_IDE ) {
253 1.1 bouyer WDCDEBUG_PRINT((", IDE_CONTROL 0x%x",
254 1.1 bouyer pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_CONFIG)),
255 1.1 bouyer DEBUG_PROBE);
256 1.1 bouyer }
257 1.1 bouyer
258 1.1 bouyer }
259 1.1 bouyer WDCDEBUG_PRINT(("\n"), DEBUG_PROBE);
260 1.1 bouyer
261 1.1 bouyer for (channel = 0; channel < sc->sc_wdcdev.nchannels; channel++) {
262 1.1 bouyer cp = &sc->pciide_channels[channel];
263 1.1 bouyer /* PIIX is compat-only */
264 1.1 bouyer if (pciide_chansetup(sc, channel, 0) == 0)
265 1.1 bouyer continue;
266 1.1 bouyer idetim = pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_IDETIM);
267 1.1 bouyer if ((PIIX_IDETIM_READ(idetim, channel) &
268 1.1 bouyer PIIX_IDETIM_IDE) == 0) {
269 1.1 bouyer #if 1
270 1.1 bouyer aprint_normal("%s: %s channel ignored (disabled)\n",
271 1.1 bouyer sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
272 1.1 bouyer cp->wdc_channel.ch_flags |= WDCF_DISABLED;
273 1.1 bouyer continue;
274 1.1 bouyer #else
275 1.1 bouyer pcireg_t interface;
276 1.1 bouyer
277 1.1 bouyer idetim = PIIX_IDETIM_SET(idetim, PIIX_IDETIM_IDE,
278 1.1 bouyer channel);
279 1.1 bouyer pci_conf_write(sc->sc_pc, sc->sc_tag, PIIX_IDETIM,
280 1.1 bouyer idetim);
281 1.1 bouyer interface = PCI_INTERFACE(pci_conf_read(sc->sc_pc,
282 1.1 bouyer sc->sc_tag, PCI_CLASS_REG));
283 1.1 bouyer aprint_normal("channel %d idetim=%08x interface=%02x\n",
284 1.1 bouyer channel, idetim, interface);
285 1.1 bouyer #endif
286 1.1 bouyer }
287 1.1 bouyer /* PIIX are compat-only pciide devices */
288 1.1 bouyer pciide_mapchan(pa, cp, 0, &cmdsize, &ctlsize, pciide_pci_intr);
289 1.1 bouyer }
290 1.1 bouyer
291 1.1 bouyer WDCDEBUG_PRINT(("piix_setup_chip: idetim=0x%x",
292 1.1 bouyer pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_IDETIM)),
293 1.1 bouyer DEBUG_PROBE);
294 1.1 bouyer if (sc->sc_pp->ide_product != PCI_PRODUCT_INTEL_82371FB_IDE) {
295 1.1 bouyer WDCDEBUG_PRINT((", sidetim=0x%x",
296 1.1 bouyer pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_SIDETIM)),
297 1.1 bouyer DEBUG_PROBE);
298 1.1 bouyer if (sc->sc_wdcdev.cap & WDC_CAPABILITY_UDMA) {
299 1.1 bouyer WDCDEBUG_PRINT((", udamreg 0x%x",
300 1.1 bouyer pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_UDMAREG)),
301 1.1 bouyer DEBUG_PROBE);
302 1.1 bouyer }
303 1.1 bouyer if (sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801AA_IDE ||
304 1.1 bouyer sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801AB_IDE ||
305 1.1 bouyer sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801BA_IDE ||
306 1.1 bouyer sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801BAM_IDE ||
307 1.1 bouyer sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801CA_IDE_1 ||
308 1.1 bouyer sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801CA_IDE_2 ||
309 1.1 bouyer sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801DB_IDE ||
310 1.1 bouyer sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801DBM_IDE) {
311 1.1 bouyer WDCDEBUG_PRINT((", IDE_CONTROL 0x%x",
312 1.1 bouyer pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_CONFIG)),
313 1.1 bouyer DEBUG_PROBE);
314 1.1 bouyer }
315 1.1 bouyer }
316 1.1 bouyer WDCDEBUG_PRINT(("\n"), DEBUG_PROBE);
317 1.1 bouyer }
318 1.1 bouyer
319 1.2 thorpej static void
320 1.2 thorpej piix_setup_channel(struct channel_softc *chp)
321 1.1 bouyer {
322 1.1 bouyer u_int8_t mode[2], drive;
323 1.1 bouyer u_int32_t oidetim, idetim, idedma_ctl;
324 1.1 bouyer struct pciide_channel *cp = (struct pciide_channel*)chp;
325 1.1 bouyer struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
326 1.1 bouyer struct ata_drive_datas *drvp = cp->wdc_channel.ch_drive;
327 1.1 bouyer
328 1.1 bouyer oidetim = pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_IDETIM);
329 1.1 bouyer idetim = PIIX_IDETIM_CLEAR(oidetim, 0xffff, chp->channel);
330 1.1 bouyer idedma_ctl = 0;
331 1.1 bouyer
332 1.1 bouyer /* set up new idetim: Enable IDE registers decode */
333 1.1 bouyer idetim = PIIX_IDETIM_SET(idetim, PIIX_IDETIM_IDE,
334 1.1 bouyer chp->channel);
335 1.1 bouyer
336 1.1 bouyer /* setup DMA */
337 1.1 bouyer pciide_channel_dma_setup(cp);
338 1.1 bouyer
339 1.1 bouyer /*
340 1.1 bouyer * Here we have to mess up with drives mode: PIIX can't have
341 1.1 bouyer * different timings for master and slave drives.
342 1.1 bouyer * We need to find the best combination.
343 1.1 bouyer */
344 1.1 bouyer
345 1.1 bouyer /* If both drives supports DMA, take the lower mode */
346 1.1 bouyer if ((drvp[0].drive_flags & DRIVE_DMA) &&
347 1.1 bouyer (drvp[1].drive_flags & DRIVE_DMA)) {
348 1.1 bouyer mode[0] = mode[1] =
349 1.1 bouyer min(drvp[0].DMA_mode, drvp[1].DMA_mode);
350 1.1 bouyer drvp[0].DMA_mode = mode[0];
351 1.1 bouyer drvp[1].DMA_mode = mode[1];
352 1.1 bouyer goto ok;
353 1.1 bouyer }
354 1.1 bouyer /*
355 1.1 bouyer * If only one drive supports DMA, use its mode, and
356 1.1 bouyer * put the other one in PIO mode 0 if mode not compatible
357 1.1 bouyer */
358 1.1 bouyer if (drvp[0].drive_flags & DRIVE_DMA) {
359 1.1 bouyer mode[0] = drvp[0].DMA_mode;
360 1.1 bouyer mode[1] = drvp[1].PIO_mode;
361 1.1 bouyer if (piix_isp_pio[mode[1]] != piix_isp_dma[mode[0]] ||
362 1.1 bouyer piix_rtc_pio[mode[1]] != piix_rtc_dma[mode[0]])
363 1.1 bouyer mode[1] = drvp[1].PIO_mode = 0;
364 1.1 bouyer goto ok;
365 1.1 bouyer }
366 1.1 bouyer if (drvp[1].drive_flags & DRIVE_DMA) {
367 1.1 bouyer mode[1] = drvp[1].DMA_mode;
368 1.1 bouyer mode[0] = drvp[0].PIO_mode;
369 1.1 bouyer if (piix_isp_pio[mode[0]] != piix_isp_dma[mode[1]] ||
370 1.1 bouyer piix_rtc_pio[mode[0]] != piix_rtc_dma[mode[1]])
371 1.1 bouyer mode[0] = drvp[0].PIO_mode = 0;
372 1.1 bouyer goto ok;
373 1.1 bouyer }
374 1.1 bouyer /*
375 1.1 bouyer * If both drives are not DMA, takes the lower mode, unless
376 1.1 bouyer * one of them is PIO mode < 2
377 1.1 bouyer */
378 1.1 bouyer if (drvp[0].PIO_mode < 2) {
379 1.1 bouyer mode[0] = drvp[0].PIO_mode = 0;
380 1.1 bouyer mode[1] = drvp[1].PIO_mode;
381 1.1 bouyer } else if (drvp[1].PIO_mode < 2) {
382 1.1 bouyer mode[1] = drvp[1].PIO_mode = 0;
383 1.1 bouyer mode[0] = drvp[0].PIO_mode;
384 1.1 bouyer } else {
385 1.1 bouyer mode[0] = mode[1] =
386 1.1 bouyer min(drvp[1].PIO_mode, drvp[0].PIO_mode);
387 1.1 bouyer drvp[0].PIO_mode = mode[0];
388 1.1 bouyer drvp[1].PIO_mode = mode[1];
389 1.1 bouyer }
390 1.1 bouyer ok: /* The modes are setup */
391 1.1 bouyer for (drive = 0; drive < 2; drive++) {
392 1.1 bouyer if (drvp[drive].drive_flags & DRIVE_DMA) {
393 1.1 bouyer idetim |= piix_setup_idetim_timings(
394 1.1 bouyer mode[drive], 1, chp->channel);
395 1.1 bouyer goto end;
396 1.1 bouyer }
397 1.1 bouyer }
398 1.1 bouyer /* If we are there, none of the drives are DMA */
399 1.1 bouyer if (mode[0] >= 2)
400 1.1 bouyer idetim |= piix_setup_idetim_timings(
401 1.1 bouyer mode[0], 0, chp->channel);
402 1.1 bouyer else
403 1.1 bouyer idetim |= piix_setup_idetim_timings(
404 1.1 bouyer mode[1], 0, chp->channel);
405 1.1 bouyer end: /*
406 1.1 bouyer * timing mode is now set up in the controller. Enable
407 1.1 bouyer * it per-drive
408 1.1 bouyer */
409 1.1 bouyer for (drive = 0; drive < 2; drive++) {
410 1.1 bouyer /* If no drive, skip */
411 1.1 bouyer if ((drvp[drive].drive_flags & DRIVE) == 0)
412 1.1 bouyer continue;
413 1.1 bouyer idetim |= piix_setup_idetim_drvs(&drvp[drive]);
414 1.1 bouyer if (drvp[drive].drive_flags & DRIVE_DMA)
415 1.1 bouyer idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
416 1.1 bouyer }
417 1.1 bouyer if (idedma_ctl != 0) {
418 1.1 bouyer /* Add software bits in status register */
419 1.3 fvdl bus_space_write_1(sc->sc_dma_iot, cp->dma_iohs[IDEDMA_CTL], 0,
420 1.1 bouyer idedma_ctl);
421 1.1 bouyer }
422 1.1 bouyer pci_conf_write(sc->sc_pc, sc->sc_tag, PIIX_IDETIM, idetim);
423 1.1 bouyer }
424 1.1 bouyer
425 1.2 thorpej static void
426 1.2 thorpej piix3_4_setup_channel(struct channel_softc *chp)
427 1.1 bouyer {
428 1.1 bouyer struct ata_drive_datas *drvp;
429 1.1 bouyer u_int32_t oidetim, idetim, sidetim, udmareg, ideconf, idedma_ctl;
430 1.1 bouyer struct pciide_channel *cp = (struct pciide_channel*)chp;
431 1.1 bouyer struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
432 1.1 bouyer int drive;
433 1.1 bouyer int channel = chp->channel;
434 1.1 bouyer
435 1.1 bouyer oidetim = pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_IDETIM);
436 1.1 bouyer sidetim = pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_SIDETIM);
437 1.1 bouyer udmareg = pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_UDMAREG);
438 1.1 bouyer ideconf = pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_CONFIG);
439 1.1 bouyer idetim = PIIX_IDETIM_CLEAR(oidetim, 0xffff, channel);
440 1.1 bouyer sidetim &= ~(PIIX_SIDETIM_ISP_MASK(channel) |
441 1.1 bouyer PIIX_SIDETIM_RTC_MASK(channel));
442 1.1 bouyer idedma_ctl = 0;
443 1.1 bouyer
444 1.1 bouyer /* set up new idetim: Enable IDE registers decode */
445 1.1 bouyer idetim = PIIX_IDETIM_SET(idetim, PIIX_IDETIM_IDE, channel);
446 1.1 bouyer
447 1.1 bouyer /* setup DMA if needed */
448 1.1 bouyer pciide_channel_dma_setup(cp);
449 1.1 bouyer
450 1.1 bouyer for (drive = 0; drive < 2; drive++) {
451 1.1 bouyer udmareg &= ~(PIIX_UDMACTL_DRV_EN(channel, drive) |
452 1.1 bouyer PIIX_UDMATIM_SET(0x3, channel, drive));
453 1.1 bouyer drvp = &chp->ch_drive[drive];
454 1.1 bouyer /* If no drive, skip */
455 1.1 bouyer if ((drvp->drive_flags & DRIVE) == 0)
456 1.1 bouyer continue;
457 1.1 bouyer if (((drvp->drive_flags & DRIVE_DMA) == 0 &&
458 1.1 bouyer (drvp->drive_flags & DRIVE_UDMA) == 0))
459 1.1 bouyer goto pio;
460 1.1 bouyer
461 1.1 bouyer if (sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801AA_IDE ||
462 1.1 bouyer sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801AB_IDE ||
463 1.1 bouyer sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801BA_IDE ||
464 1.1 bouyer sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801BAM_IDE ||
465 1.1 bouyer sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801CA_IDE_1 ||
466 1.1 bouyer sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801CA_IDE_2 ||
467 1.1 bouyer sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801DB_IDE ||
468 1.1 bouyer sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801DBM_IDE ||
469 1.1 bouyer sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801EB_IDE) {
470 1.1 bouyer ideconf |= PIIX_CONFIG_PINGPONG;
471 1.1 bouyer }
472 1.1 bouyer if (sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801BA_IDE ||
473 1.1 bouyer sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801BAM_IDE ||
474 1.1 bouyer sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801CA_IDE_1 ||
475 1.1 bouyer sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801CA_IDE_2 ||
476 1.1 bouyer sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801DB_IDE ||
477 1.1 bouyer sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801DBM_IDE ||
478 1.1 bouyer sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801EB_IDE) {
479 1.1 bouyer /* setup Ultra/100 */
480 1.1 bouyer if (drvp->UDMA_mode > 2 &&
481 1.1 bouyer (ideconf & PIIX_CONFIG_CR(channel, drive)) == 0)
482 1.1 bouyer drvp->UDMA_mode = 2;
483 1.1 bouyer if (drvp->UDMA_mode > 4) {
484 1.1 bouyer ideconf |= PIIX_CONFIG_UDMA100(channel, drive);
485 1.1 bouyer } else {
486 1.1 bouyer ideconf &= ~PIIX_CONFIG_UDMA100(channel, drive);
487 1.1 bouyer if (drvp->UDMA_mode > 2) {
488 1.1 bouyer ideconf |= PIIX_CONFIG_UDMA66(channel,
489 1.1 bouyer drive);
490 1.1 bouyer } else {
491 1.1 bouyer ideconf &= ~PIIX_CONFIG_UDMA66(channel,
492 1.1 bouyer drive);
493 1.1 bouyer }
494 1.1 bouyer }
495 1.1 bouyer }
496 1.1 bouyer if (sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801AA_IDE) {
497 1.1 bouyer /* setup Ultra/66 */
498 1.1 bouyer if (drvp->UDMA_mode > 2 &&
499 1.1 bouyer (ideconf & PIIX_CONFIG_CR(channel, drive)) == 0)
500 1.1 bouyer drvp->UDMA_mode = 2;
501 1.1 bouyer if (drvp->UDMA_mode > 2)
502 1.1 bouyer ideconf |= PIIX_CONFIG_UDMA66(channel, drive);
503 1.1 bouyer else
504 1.1 bouyer ideconf &= ~PIIX_CONFIG_UDMA66(channel, drive);
505 1.1 bouyer }
506 1.1 bouyer if ((chp->wdc->cap & WDC_CAPABILITY_UDMA) &&
507 1.1 bouyer (drvp->drive_flags & DRIVE_UDMA)) {
508 1.1 bouyer /* use Ultra/DMA */
509 1.1 bouyer drvp->drive_flags &= ~DRIVE_DMA;
510 1.1 bouyer udmareg |= PIIX_UDMACTL_DRV_EN( channel, drive);
511 1.1 bouyer udmareg |= PIIX_UDMATIM_SET(
512 1.1 bouyer piix4_sct_udma[drvp->UDMA_mode], channel, drive);
513 1.1 bouyer } else {
514 1.1 bouyer /* use Multiword DMA */
515 1.1 bouyer drvp->drive_flags &= ~DRIVE_UDMA;
516 1.1 bouyer if (drive == 0) {
517 1.1 bouyer idetim |= piix_setup_idetim_timings(
518 1.1 bouyer drvp->DMA_mode, 1, channel);
519 1.1 bouyer } else {
520 1.1 bouyer sidetim |= piix_setup_sidetim_timings(
521 1.1 bouyer drvp->DMA_mode, 1, channel);
522 1.1 bouyer idetim =PIIX_IDETIM_SET(idetim,
523 1.1 bouyer PIIX_IDETIM_SITRE, channel);
524 1.1 bouyer }
525 1.1 bouyer }
526 1.1 bouyer idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
527 1.1 bouyer
528 1.1 bouyer pio: /* use PIO mode */
529 1.1 bouyer idetim |= piix_setup_idetim_drvs(drvp);
530 1.1 bouyer if (drive == 0) {
531 1.1 bouyer idetim |= piix_setup_idetim_timings(
532 1.1 bouyer drvp->PIO_mode, 0, channel);
533 1.1 bouyer } else {
534 1.1 bouyer sidetim |= piix_setup_sidetim_timings(
535 1.1 bouyer drvp->PIO_mode, 0, channel);
536 1.1 bouyer idetim =PIIX_IDETIM_SET(idetim,
537 1.1 bouyer PIIX_IDETIM_SITRE, channel);
538 1.1 bouyer }
539 1.1 bouyer }
540 1.1 bouyer if (idedma_ctl != 0) {
541 1.1 bouyer /* Add software bits in status register */
542 1.3 fvdl bus_space_write_1(sc->sc_dma_iot, cp->dma_iohs[IDEDMA_CTL], 0,
543 1.1 bouyer idedma_ctl);
544 1.1 bouyer }
545 1.1 bouyer pci_conf_write(sc->sc_pc, sc->sc_tag, PIIX_IDETIM, idetim);
546 1.1 bouyer pci_conf_write(sc->sc_pc, sc->sc_tag, PIIX_SIDETIM, sidetim);
547 1.1 bouyer pci_conf_write(sc->sc_pc, sc->sc_tag, PIIX_UDMAREG, udmareg);
548 1.1 bouyer pci_conf_write(sc->sc_pc, sc->sc_tag, PIIX_CONFIG, ideconf);
549 1.1 bouyer }
550 1.1 bouyer
551 1.1 bouyer
552 1.1 bouyer /* setup ISP and RTC fields, based on mode */
553 1.1 bouyer static u_int32_t
554 1.1 bouyer piix_setup_idetim_timings(mode, dma, channel)
555 1.1 bouyer u_int8_t mode;
556 1.1 bouyer u_int8_t dma;
557 1.1 bouyer u_int8_t channel;
558 1.1 bouyer {
559 1.1 bouyer
560 1.1 bouyer if (dma)
561 1.1 bouyer return PIIX_IDETIM_SET(0,
562 1.1 bouyer PIIX_IDETIM_ISP_SET(piix_isp_dma[mode]) |
563 1.1 bouyer PIIX_IDETIM_RTC_SET(piix_rtc_dma[mode]),
564 1.1 bouyer channel);
565 1.1 bouyer else
566 1.1 bouyer return PIIX_IDETIM_SET(0,
567 1.1 bouyer PIIX_IDETIM_ISP_SET(piix_isp_pio[mode]) |
568 1.1 bouyer PIIX_IDETIM_RTC_SET(piix_rtc_pio[mode]),
569 1.1 bouyer channel);
570 1.1 bouyer }
571 1.1 bouyer
572 1.1 bouyer /* setup DTE, PPE, IE and TIME field based on PIO mode */
573 1.1 bouyer static u_int32_t
574 1.1 bouyer piix_setup_idetim_drvs(drvp)
575 1.1 bouyer struct ata_drive_datas *drvp;
576 1.1 bouyer {
577 1.1 bouyer u_int32_t ret = 0;
578 1.1 bouyer struct channel_softc *chp = drvp->chnl_softc;
579 1.1 bouyer u_int8_t channel = chp->channel;
580 1.1 bouyer u_int8_t drive = drvp->drive;
581 1.1 bouyer
582 1.1 bouyer /*
583 1.1 bouyer * If drive is using UDMA, timings setups are independant
584 1.1 bouyer * So just check DMA and PIO here.
585 1.1 bouyer */
586 1.1 bouyer if (drvp->drive_flags & DRIVE_DMA) {
587 1.1 bouyer /* if mode = DMA mode 0, use compatible timings */
588 1.1 bouyer if ((drvp->drive_flags & DRIVE_DMA) &&
589 1.1 bouyer drvp->DMA_mode == 0) {
590 1.1 bouyer drvp->PIO_mode = 0;
591 1.1 bouyer return ret;
592 1.1 bouyer }
593 1.1 bouyer ret = PIIX_IDETIM_SET(ret, PIIX_IDETIM_TIME(drive), channel);
594 1.1 bouyer /*
595 1.1 bouyer * PIO and DMA timings are the same, use fast timings for PIO
596 1.1 bouyer * too, else use compat timings.
597 1.1 bouyer */
598 1.1 bouyer if ((piix_isp_pio[drvp->PIO_mode] !=
599 1.1 bouyer piix_isp_dma[drvp->DMA_mode]) ||
600 1.1 bouyer (piix_rtc_pio[drvp->PIO_mode] !=
601 1.1 bouyer piix_rtc_dma[drvp->DMA_mode]))
602 1.1 bouyer drvp->PIO_mode = 0;
603 1.1 bouyer /* if PIO mode <= 2, use compat timings for PIO */
604 1.1 bouyer if (drvp->PIO_mode <= 2) {
605 1.1 bouyer ret = PIIX_IDETIM_SET(ret, PIIX_IDETIM_DTE(drive),
606 1.1 bouyer channel);
607 1.1 bouyer return ret;
608 1.1 bouyer }
609 1.1 bouyer }
610 1.1 bouyer
611 1.1 bouyer /*
612 1.1 bouyer * Now setup PIO modes. If mode < 2, use compat timings.
613 1.1 bouyer * Else enable fast timings. Enable IORDY and prefetch/post
614 1.1 bouyer * if PIO mode >= 3.
615 1.1 bouyer */
616 1.1 bouyer
617 1.1 bouyer if (drvp->PIO_mode < 2)
618 1.1 bouyer return ret;
619 1.1 bouyer
620 1.1 bouyer ret = PIIX_IDETIM_SET(ret, PIIX_IDETIM_TIME(drive), channel);
621 1.1 bouyer if (drvp->PIO_mode >= 3) {
622 1.1 bouyer ret = PIIX_IDETIM_SET(ret, PIIX_IDETIM_IE(drive), channel);
623 1.1 bouyer ret = PIIX_IDETIM_SET(ret, PIIX_IDETIM_PPE(drive), channel);
624 1.1 bouyer }
625 1.1 bouyer return ret;
626 1.1 bouyer }
627 1.1 bouyer
628 1.1 bouyer /* setup values in SIDETIM registers, based on mode */
629 1.1 bouyer static u_int32_t
630 1.1 bouyer piix_setup_sidetim_timings(mode, dma, channel)
631 1.1 bouyer u_int8_t mode;
632 1.1 bouyer u_int8_t dma;
633 1.1 bouyer u_int8_t channel;
634 1.1 bouyer {
635 1.1 bouyer if (dma)
636 1.1 bouyer return PIIX_SIDETIM_ISP_SET(piix_isp_dma[mode], channel) |
637 1.1 bouyer PIIX_SIDETIM_RTC_SET(piix_rtc_dma[mode], channel);
638 1.1 bouyer else
639 1.1 bouyer return PIIX_SIDETIM_ISP_SET(piix_isp_pio[mode], channel) |
640 1.1 bouyer PIIX_SIDETIM_RTC_SET(piix_rtc_pio[mode], channel);
641 1.1 bouyer }
642 1.1 bouyer
643 1.2 thorpej static void
644 1.2 thorpej artisea_chip_map(struct pciide_softc *sc, struct pci_attach_args *pa)
645 1.1 bouyer {
646 1.1 bouyer struct pciide_channel *cp;
647 1.1 bouyer bus_size_t cmdsize, ctlsize;
648 1.1 bouyer pcireg_t interface;
649 1.1 bouyer int channel;
650 1.1 bouyer
651 1.1 bouyer if (pciide_chipen(sc, pa) == 0)
652 1.1 bouyer return;
653 1.1 bouyer
654 1.1 bouyer aprint_normal("%s: bus-master DMA support present",
655 1.1 bouyer sc->sc_wdcdev.sc_dev.dv_xname);
656 1.1 bouyer #ifndef PCIIDE_I31244_ENABLEDMA
657 1.1 bouyer if (sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_31244 &&
658 1.1 bouyer PCI_REVISION(pa->pa_class) == 0) {
659 1.1 bouyer aprint_normal(" but disabled due to rev. 0");
660 1.1 bouyer sc->sc_dma_ok = 0;
661 1.1 bouyer } else
662 1.1 bouyer #endif
663 1.1 bouyer pciide_mapreg_dma(sc, pa);
664 1.1 bouyer aprint_normal("\n");
665 1.1 bouyer
666 1.1 bouyer /*
667 1.1 bouyer * XXX Configure LEDs to show activity.
668 1.1 bouyer */
669 1.5 bouyer
670 1.5 bouyer sc->sc_wdcdev.cap |= WDC_CAPABILITY_DATA16 | WDC_CAPABILITY_DATA32 |
671 1.5 bouyer WDC_CAPABILITY_MODE;
672 1.5 bouyer sc->sc_wdcdev.PIO_cap = 4;
673 1.5 bouyer if (sc->sc_dma_ok) {
674 1.5 bouyer sc->sc_wdcdev.cap |= WDC_CAPABILITY_DMA | WDC_CAPABILITY_UDMA;
675 1.5 bouyer sc->sc_wdcdev.cap |= WDC_CAPABILITY_IRQACK;
676 1.5 bouyer sc->sc_wdcdev.irqack = pciide_irqack;
677 1.5 bouyer sc->sc_wdcdev.DMA_cap = 2;
678 1.5 bouyer sc->sc_wdcdev.UDMA_cap = 6;
679 1.5 bouyer }
680 1.5 bouyer sc->sc_wdcdev.set_modes = sata_setup_channel;
681 1.5 bouyer
682 1.5 bouyer sc->sc_wdcdev.channels = sc->wdc_chanarray;
683 1.5 bouyer sc->sc_wdcdev.nchannels = PCIIDE_NUM_CHANNELS;
684 1.5 bouyer
685 1.5 bouyer interface = PCI_INTERFACE(pa->pa_class);
686 1.5 bouyer
687 1.5 bouyer for (channel = 0; channel < sc->sc_wdcdev.nchannels; channel++) {
688 1.5 bouyer cp = &sc->pciide_channels[channel];
689 1.5 bouyer if (pciide_chansetup(sc, channel, interface) == 0)
690 1.5 bouyer continue;
691 1.5 bouyer pciide_mapchan(pa, cp, interface, &cmdsize, &ctlsize,
692 1.5 bouyer pciide_pci_intr);
693 1.5 bouyer }
694 1.5 bouyer }
695 1.5 bouyer
696 1.5 bouyer static void
697 1.5 bouyer piixsata_chip_map(struct pciide_softc *sc, struct pci_attach_args *pa)
698 1.5 bouyer {
699 1.5 bouyer struct pciide_channel *cp;
700 1.5 bouyer bus_size_t cmdsize, ctlsize;
701 1.5 bouyer pcireg_t interface;
702 1.5 bouyer int channel;
703 1.5 bouyer
704 1.5 bouyer if (pciide_chipen(sc, pa) == 0)
705 1.5 bouyer return;
706 1.5 bouyer
707 1.5 bouyer aprint_normal("%s: bus-master DMA support present",
708 1.5 bouyer sc->sc_wdcdev.sc_dev.dv_xname);
709 1.5 bouyer pciide_mapreg_dma(sc, pa);
710 1.5 bouyer aprint_normal("\n");
711 1.1 bouyer
712 1.1 bouyer sc->sc_wdcdev.cap |= WDC_CAPABILITY_DATA16 | WDC_CAPABILITY_DATA32 |
713 1.1 bouyer WDC_CAPABILITY_MODE;
714 1.1 bouyer sc->sc_wdcdev.PIO_cap = 4;
715 1.1 bouyer if (sc->sc_dma_ok) {
716 1.1 bouyer sc->sc_wdcdev.cap |= WDC_CAPABILITY_DMA | WDC_CAPABILITY_UDMA;
717 1.1 bouyer sc->sc_wdcdev.cap |= WDC_CAPABILITY_IRQACK;
718 1.1 bouyer sc->sc_wdcdev.irqack = pciide_irqack;
719 1.1 bouyer sc->sc_wdcdev.DMA_cap = 2;
720 1.1 bouyer sc->sc_wdcdev.UDMA_cap = 6;
721 1.1 bouyer }
722 1.1 bouyer sc->sc_wdcdev.set_modes = sata_setup_channel;
723 1.1 bouyer
724 1.1 bouyer sc->sc_wdcdev.channels = sc->wdc_chanarray;
725 1.1 bouyer sc->sc_wdcdev.nchannels = PCIIDE_NUM_CHANNELS;
726 1.1 bouyer
727 1.1 bouyer interface = PCI_INTERFACE(pa->pa_class);
728 1.1 bouyer
729 1.1 bouyer for (channel = 0; channel < sc->sc_wdcdev.nchannels; channel++) {
730 1.1 bouyer cp = &sc->pciide_channels[channel];
731 1.1 bouyer if (pciide_chansetup(sc, channel, interface) == 0)
732 1.1 bouyer continue;
733 1.1 bouyer pciide_mapchan(pa, cp, interface, &cmdsize, &ctlsize,
734 1.1 bouyer pciide_pci_intr);
735 1.1 bouyer }
736 1.1 bouyer }
737