Home | History | Annotate | Line # | Download | only in pci
piixide.c revision 1.53.2.1
      1  1.53.2.1  uebayasi /*	$NetBSD: piixide.c,v 1.53.2.1 2010/04/30 14:43:43 uebayasi Exp $	*/
      2       1.1    bouyer 
      3       1.1    bouyer /*
      4       1.1    bouyer  * Copyright (c) 1999, 2000, 2001 Manuel Bouyer.
      5       1.1    bouyer  *
      6       1.1    bouyer  * Redistribution and use in source and binary forms, with or without
      7       1.1    bouyer  * modification, are permitted provided that the following conditions
      8       1.1    bouyer  * are met:
      9       1.1    bouyer  * 1. Redistributions of source code must retain the above copyright
     10       1.1    bouyer  *    notice, this list of conditions and the following disclaimer.
     11       1.1    bouyer  * 2. Redistributions in binary form must reproduce the above copyright
     12       1.1    bouyer  *    notice, this list of conditions and the following disclaimer in the
     13       1.1    bouyer  *    documentation and/or other materials provided with the distribution.
     14       1.1    bouyer  *
     15       1.1    bouyer  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
     16       1.1    bouyer  * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
     17       1.1    bouyer  * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
     18      1.19     perry  * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
     19       1.1    bouyer  * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
     20       1.1    bouyer  * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
     21       1.1    bouyer  * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
     22       1.1    bouyer  * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
     23       1.1    bouyer  * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
     24       1.1    bouyer  * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
     25       1.1    bouyer  */
     26       1.1    bouyer 
     27      1.20     lukem #include <sys/cdefs.h>
     28  1.53.2.1  uebayasi __KERNEL_RCSID(0, "$NetBSD: piixide.c,v 1.53.2.1 2010/04/30 14:43:43 uebayasi Exp $");
     29      1.20     lukem 
     30       1.1    bouyer #include <sys/param.h>
     31       1.1    bouyer #include <sys/systm.h>
     32       1.1    bouyer 
     33       1.1    bouyer #include <dev/pci/pcivar.h>
     34       1.1    bouyer #include <dev/pci/pcidevs.h>
     35       1.1    bouyer #include <dev/pci/pciidereg.h>
     36       1.1    bouyer #include <dev/pci/pciidevar.h>
     37       1.1    bouyer #include <dev/pci/pciide_piix_reg.h>
     38       1.1    bouyer 
     39       1.2   thorpej static void piix_chip_map(struct pciide_softc*, struct pci_attach_args *);
     40      1.12   thorpej static void piix_setup_channel(struct ata_channel *);
     41      1.12   thorpej static void piix3_4_setup_channel(struct ata_channel *);
     42       1.2   thorpej static u_int32_t piix_setup_idetim_timings(u_int8_t, u_int8_t, u_int8_t);
     43       1.2   thorpej static u_int32_t piix_setup_idetim_drvs(struct ata_drive_datas *);
     44       1.2   thorpej static u_int32_t piix_setup_sidetim_timings(u_int8_t, u_int8_t, u_int8_t);
     45       1.5    bouyer static void piixsata_chip_map(struct pciide_softc*, struct pci_attach_args *);
     46      1.37     itohy static int piix_dma_init(void *, int, int, void *, size_t, int);
     47       1.2   thorpej 
     48  1.53.2.1  uebayasi static bool piixide_resume(device_t, const pmf_qual_t *);
     49  1.53.2.1  uebayasi static bool piixide_suspend(device_t, const pmf_qual_t *);
     50      1.46      cube static int  piixide_match(device_t, cfdata_t, void *);
     51      1.46      cube static void piixide_attach(device_t, device_t, void *);
     52       1.1    bouyer 
     53       1.2   thorpej static const struct pciide_product_desc pciide_intel_products[] =  {
     54       1.1    bouyer 	{ PCI_PRODUCT_INTEL_82092AA,
     55       1.1    bouyer 	  0,
     56       1.1    bouyer 	  "Intel 82092AA IDE controller",
     57       1.1    bouyer 	  default_chip_map,
     58       1.1    bouyer 	},
     59       1.1    bouyer 	{ PCI_PRODUCT_INTEL_82371FB_IDE,
     60       1.1    bouyer 	  0,
     61       1.1    bouyer 	  "Intel 82371FB IDE controller (PIIX)",
     62       1.1    bouyer 	  piix_chip_map,
     63       1.1    bouyer 	},
     64       1.1    bouyer 	{ PCI_PRODUCT_INTEL_82371SB_IDE,
     65       1.1    bouyer 	  0,
     66       1.1    bouyer 	  "Intel 82371SB IDE Interface (PIIX3)",
     67       1.1    bouyer 	  piix_chip_map,
     68       1.1    bouyer 	},
     69       1.1    bouyer 	{ PCI_PRODUCT_INTEL_82371AB_IDE,
     70       1.1    bouyer 	  0,
     71       1.1    bouyer 	  "Intel 82371AB IDE controller (PIIX4)",
     72       1.1    bouyer 	  piix_chip_map,
     73       1.1    bouyer 	},
     74       1.1    bouyer 	{ PCI_PRODUCT_INTEL_82440MX_IDE,
     75       1.1    bouyer 	  0,
     76       1.1    bouyer 	  "Intel 82440MX IDE controller",
     77       1.1    bouyer 	  piix_chip_map
     78       1.1    bouyer 	},
     79       1.1    bouyer 	{ PCI_PRODUCT_INTEL_82801AA_IDE,
     80       1.1    bouyer 	  0,
     81       1.1    bouyer 	  "Intel 82801AA IDE Controller (ICH)",
     82       1.1    bouyer 	  piix_chip_map,
     83       1.1    bouyer 	},
     84       1.1    bouyer 	{ PCI_PRODUCT_INTEL_82801AB_IDE,
     85       1.1    bouyer 	  0,
     86       1.1    bouyer 	  "Intel 82801AB IDE Controller (ICH0)",
     87       1.1    bouyer 	  piix_chip_map,
     88       1.1    bouyer 	},
     89       1.1    bouyer 	{ PCI_PRODUCT_INTEL_82801BA_IDE,
     90       1.1    bouyer 	  0,
     91       1.1    bouyer 	  "Intel 82801BA IDE Controller (ICH2)",
     92       1.1    bouyer 	  piix_chip_map,
     93       1.1    bouyer 	},
     94       1.1    bouyer 	{ PCI_PRODUCT_INTEL_82801BAM_IDE,
     95       1.1    bouyer 	  0,
     96       1.1    bouyer 	  "Intel 82801BAM IDE Controller (ICH2-M)",
     97       1.1    bouyer 	  piix_chip_map,
     98       1.1    bouyer 	},
     99       1.1    bouyer 	{ PCI_PRODUCT_INTEL_82801CA_IDE_1,
    100       1.1    bouyer 	  0,
    101       1.1    bouyer 	  "Intel 82801CA IDE Controller (ICH3)",
    102       1.1    bouyer 	  piix_chip_map,
    103       1.1    bouyer 	},
    104       1.1    bouyer 	{ PCI_PRODUCT_INTEL_82801CA_IDE_2,
    105       1.1    bouyer 	  0,
    106       1.1    bouyer 	  "Intel 82801CA IDE Controller (ICH3)",
    107       1.1    bouyer 	  piix_chip_map,
    108       1.1    bouyer 	},
    109       1.1    bouyer 	{ PCI_PRODUCT_INTEL_82801DB_IDE,
    110       1.1    bouyer 	  0,
    111       1.1    bouyer 	  "Intel 82801DB IDE Controller (ICH4)",
    112       1.1    bouyer 	  piix_chip_map,
    113       1.1    bouyer 	},
    114       1.1    bouyer 	{ PCI_PRODUCT_INTEL_82801DBM_IDE,
    115       1.1    bouyer 	  0,
    116       1.1    bouyer 	  "Intel 82801DBM IDE Controller (ICH4-M)",
    117       1.1    bouyer 	  piix_chip_map,
    118       1.1    bouyer 	},
    119       1.1    bouyer 	{ PCI_PRODUCT_INTEL_82801EB_IDE,
    120       1.1    bouyer 	  0,
    121       1.1    bouyer 	  "Intel 82801EB IDE Controller (ICH5)",
    122       1.1    bouyer 	  piix_chip_map,
    123       1.1    bouyer 	},
    124       1.1    bouyer 	{ PCI_PRODUCT_INTEL_82801EB_SATA,
    125       1.1    bouyer 	  0,
    126       1.1    bouyer 	  "Intel 82801EB Serial ATA Controller",
    127       1.5    bouyer 	  piixsata_chip_map,
    128       1.4    bouyer 	},
    129       1.4    bouyer 	{ PCI_PRODUCT_INTEL_82801ER_SATA,
    130       1.4    bouyer 	  0,
    131       1.4    bouyer 	  "Intel 82801ER Serial ATA/Raid Controller",
    132       1.5    bouyer 	  piixsata_chip_map,
    133       1.1    bouyer 	},
    134       1.9   thorpej 	{ PCI_PRODUCT_INTEL_6300ESB_IDE,
    135       1.9   thorpej 	  0,
    136       1.9   thorpej 	  "Intel 6300ESB IDE Controller (ICH5)",
    137       1.9   thorpej 	  piix_chip_map,
    138       1.9   thorpej 	},
    139       1.9   thorpej 	{ PCI_PRODUCT_INTEL_6300ESB_SATA,
    140       1.9   thorpej 	  0,
    141       1.9   thorpej 	  "Intel 6300ESB Serial ATA Controller",
    142       1.9   thorpej 	  piixsata_chip_map,
    143       1.9   thorpej 	},
    144      1.22    briggs 	{ PCI_PRODUCT_INTEL_6300ESB_RAID,
    145      1.22    briggs 	  0,
    146      1.22    briggs 	  "Intel 6300ESB Serial ATA/RAID Controller",
    147      1.22    briggs 	  piixsata_chip_map,
    148      1.22    briggs 	},
    149      1.17      cube 	{ PCI_PRODUCT_INTEL_82801FB_IDE,
    150      1.17      cube 	  0,
    151      1.17      cube 	  "Intel 82801FB IDE Controller (ICH6)",
    152      1.17      cube 	  piix_chip_map,
    153      1.17      cube 	},
    154      1.16      cube 	{ PCI_PRODUCT_INTEL_82801FB_SATA,
    155      1.16      cube 	  0,
    156      1.16      cube 	  "Intel 82801FB Serial ATA/Raid Controller",
    157      1.16      cube 	  piixsata_chip_map,
    158      1.16      cube 	},
    159      1.16      cube 	{ PCI_PRODUCT_INTEL_82801FR_SATA,
    160      1.16      cube 	  0,
    161      1.16      cube 	  "Intel 82801FR Serial ATA/Raid Controller",
    162      1.16      cube 	  piixsata_chip_map,
    163      1.16      cube 	},
    164      1.21    bouyer 	{ PCI_PRODUCT_INTEL_82801FBM_SATA,
    165      1.21    bouyer 	  0,
    166      1.21    bouyer 	  "Intel 82801FBM Serial ATA Controller (ICH6)",
    167      1.21    bouyer 	  piixsata_chip_map,
    168      1.21    bouyer 	},
    169      1.23      tron 	{ PCI_PRODUCT_INTEL_82801G_IDE,
    170      1.23      tron 	  0,
    171      1.23      tron 	  "Intel 82801GB/GR IDE Controller (ICH7)",
    172      1.23      tron 	  piix_chip_map,
    173      1.23      tron 	},
    174      1.23      tron 	{ PCI_PRODUCT_INTEL_82801G_SATA,
    175      1.23      tron 	  0,
    176      1.23      tron 	  "Intel 82801GB/GR Serial ATA/Raid Controller (ICH7)",
    177      1.23      tron 	  piixsata_chip_map,
    178      1.23      tron 	},
    179      1.26     markd 	{ PCI_PRODUCT_INTEL_82801GBM_SATA,
    180      1.26     markd 	  0,
    181      1.26     markd 	  "Intel 82801GBM/GHM Serial ATA Controller (ICH7)",
    182      1.26     markd 	  piixsata_chip_map,
    183      1.26     markd 	},
    184      1.29   xtraeme 	{ PCI_PRODUCT_INTEL_82801H_SATA_1,
    185      1.29   xtraeme 	  0,
    186      1.29   xtraeme 	  "Intel 82801H Serial ATA Controller (ICH8)",
    187      1.29   xtraeme 	  piixsata_chip_map,
    188      1.29   xtraeme 	},
    189      1.29   xtraeme 	{ PCI_PRODUCT_INTEL_82801H_SATA_RAID,
    190      1.29   xtraeme 	  0,
    191      1.29   xtraeme 	  "Intel 82801H Serial ATA RAID Controller (ICH8)",
    192      1.29   xtraeme 	  piixsata_chip_map,
    193      1.29   xtraeme 	},
    194      1.29   xtraeme 	{ PCI_PRODUCT_INTEL_82801H_SATA_2,
    195      1.29   xtraeme 	  0,
    196      1.29   xtraeme 	  "Intel 82801H Serial ATA Controller (ICH8)",
    197      1.29   xtraeme 	  piixsata_chip_map,
    198      1.29   xtraeme 	},
    199      1.39   xtraeme 	{ PCI_PRODUCT_INTEL_82801HBM_IDE,
    200      1.39   xtraeme 	  0,
    201      1.39   xtraeme 	  "Intel 82801HBM IDE Controller (ICH8M)",
    202      1.39   xtraeme 	  piix_chip_map,
    203      1.39   xtraeme 	},
    204      1.29   xtraeme 	{ PCI_PRODUCT_INTEL_82801HBM_SATA_1,
    205      1.29   xtraeme 	  0,
    206      1.29   xtraeme 	  "Intel 82801HBM Serial ATA Controller (ICH8M)",
    207      1.29   xtraeme 	  piixsata_chip_map,
    208      1.29   xtraeme 	},
    209      1.29   xtraeme 	{ PCI_PRODUCT_INTEL_82801HBM_SATA_2,
    210      1.29   xtraeme 	  0,
    211      1.29   xtraeme 	  "Intel 82801HBM Serial ATA Controller (ICH8M)",
    212      1.29   xtraeme 	  piixsata_chip_map,
    213      1.29   xtraeme 	},
    214      1.41   xtraeme 	{ PCI_PRODUCT_INTEL_82801HEM_SATA,
    215      1.41   xtraeme 	  0,
    216      1.41   xtraeme 	  "Intel 82801HEM Serial ATA Controller (ICH8M)",
    217      1.41   xtraeme 	  piixsata_chip_map,
    218      1.41   xtraeme 	},
    219      1.28      cube 	{ PCI_PRODUCT_INTEL_63XXESB_IDE,
    220      1.28      cube 	  0,
    221      1.28      cube 	  "Intel 631xESB/632xESB IDE Controller",
    222      1.28      cube 	  piix_chip_map,
    223      1.28      cube 	},
    224      1.38   xtraeme 	{ PCI_PRODUCT_INTEL_82801I_SATA_1,
    225      1.38   xtraeme 	  0,
    226      1.38   xtraeme 	  "Intel 82801I Serial ATA Controller (ICH9)",
    227      1.38   xtraeme 	  piixsata_chip_map,
    228      1.38   xtraeme 	},
    229      1.38   xtraeme 	{ PCI_PRODUCT_INTEL_82801I_SATA_2,
    230      1.38   xtraeme 	  0,
    231      1.38   xtraeme 	  "Intel 82801I Serial ATA Controller (ICH9)",
    232      1.38   xtraeme 	  piixsata_chip_map,
    233      1.38   xtraeme 	},
    234      1.38   xtraeme 	{ PCI_PRODUCT_INTEL_82801I_SATA_3,
    235      1.38   xtraeme 	  0,
    236      1.38   xtraeme 	  "Intel 82801I Serial ATA Controller (ICH9)",
    237      1.38   xtraeme 	  piixsata_chip_map,
    238      1.38   xtraeme 	},
    239      1.48     markd 	{ PCI_PRODUCT_INTEL_82801I_SATA_4,
    240      1.48     markd 	  0,
    241      1.48     markd 	  "Intel 82801I Mobile Serial ATA Controller (ICH9)",
    242      1.48     markd 	  piixsata_chip_map,
    243      1.48     markd 	},
    244      1.48     markd 	{ PCI_PRODUCT_INTEL_82801I_SATA_5,
    245      1.48     markd 	  0,
    246      1.48     markd 	  "Intel 82801I Mobile Serial ATA Controller (ICH9)",
    247      1.48     markd 	  piixsata_chip_map,
    248      1.48     markd 	},
    249      1.48     markd 	{ PCI_PRODUCT_INTEL_82801I_SATA_6,
    250      1.48     markd 	  0,
    251      1.48     markd 	  "Intel 82801I Mobile Serial ATA Controller (ICH9)",
    252      1.48     markd 	  piixsata_chip_map,
    253      1.48     markd 	},
    254      1.48     markd 	{ PCI_PRODUCT_INTEL_82801I_SATA_7,
    255      1.48     markd 	  0,
    256      1.48     markd 	  "Intel 82801I Mobile Serial ATA Controller (ICH9)",
    257      1.48     markd 	  piixsata_chip_map,
    258      1.48     markd 	},
    259      1.28      cube 	{ PCI_PRODUCT_INTEL_63XXESB_SATA,
    260      1.28      cube 	  0,
    261      1.28      cube 	  "Intel 631xESB/632xESB Serial ATA Controller",
    262      1.28      cube 	  piixsata_chip_map,
    263      1.28      cube 	},
    264      1.47  christos 	{ PCI_PRODUCT_INTEL_ICH10_SATA2_2x1,
    265      1.47  christos 	  0,
    266      1.47  christos 	  "Intel ICH10 Serial ATA 2 Controller 2x1",
    267      1.47  christos 	  piixsata_chip_map,
    268      1.47  christos 	},
    269      1.47  christos 	{ PCI_PRODUCT_INTEL_ICH10_SATA2_2x2,
    270      1.47  christos 	  0,
    271      1.47  christos 	  "Intel ICH10 Serial ATA 2 Controller 2x2",
    272      1.47  christos 	  piixsata_chip_map,
    273      1.47  christos 	},
    274      1.47  christos 	{ PCI_PRODUCT_INTEL_ICH10_SATA2_4x1,
    275      1.47  christos 	  0,
    276      1.47  christos 	  "Intel ICH10 Serial ATA 2 Controller 4x1",
    277      1.47  christos 	  piixsata_chip_map,
    278      1.47  christos 	},
    279      1.47  christos 	{ PCI_PRODUCT_INTEL_ICH10_SATA2_4x2,
    280      1.47  christos 	  0,
    281      1.47  christos 	  "Intel ICH10 Serial ATA 2 Controller 4x2",
    282      1.47  christos 	  piixsata_chip_map,
    283      1.47  christos 	},
    284      1.49  christos 	{
    285      1.49  christos 	  PCI_PRODUCT_INTEL_82965PM_IDE,
    286      1.49  christos 	  0,
    287      1.49  christos 	  "Intel 82965PM IDE controller",
    288      1.49  christos 	  piixsata_chip_map,
    289      1.49  christos 	},
    290      1.52  sborrill 	{
    291      1.52  sborrill 	  PCI_PRODUCT_INTEL_3400_SATA_1,
    292      1.52  sborrill 	  0,
    293      1.52  sborrill 	  "Intel 3400 Serial ATA Controller",
    294      1.52  sborrill 	  piixsata_chip_map,
    295      1.52  sborrill 	},
    296      1.52  sborrill 	{
    297      1.52  sborrill 	  PCI_PRODUCT_INTEL_3400_SATA_1,
    298      1.52  sborrill 	  0,
    299      1.52  sborrill 	  "Intel 3400 Serial ATA Controller",
    300      1.52  sborrill 	  piixsata_chip_map,
    301      1.52  sborrill 	},
    302      1.52  sborrill 	{
    303      1.52  sborrill 	  PCI_PRODUCT_INTEL_3400_SATA_2,
    304      1.52  sborrill 	  0,
    305      1.52  sborrill 	  "Intel 3400 Serial ATA Controller",
    306      1.52  sborrill 	  piixsata_chip_map,
    307      1.52  sborrill 	},
    308      1.52  sborrill 	{
    309      1.52  sborrill 	  PCI_PRODUCT_INTEL_3400_SATA_3,
    310      1.52  sborrill 	  0,
    311      1.52  sborrill 	  "Intel 3400 Serial ATA Controller",
    312      1.52  sborrill 	  piixsata_chip_map,
    313      1.52  sborrill 	},
    314      1.52  sborrill 	{
    315      1.52  sborrill 	  PCI_PRODUCT_INTEL_3400_SATA_4,
    316      1.52  sborrill 	  0,
    317      1.52  sborrill 	  "Intel 3400 Serial ATA Controller",
    318      1.52  sborrill 	  piixsata_chip_map,
    319      1.52  sborrill 	},
    320      1.52  sborrill 	{
    321      1.52  sborrill 	  PCI_PRODUCT_INTEL_3400_SATA_5,
    322      1.52  sborrill 	  0,
    323      1.52  sborrill 	  "Intel 3400 Serial ATA Controller",
    324      1.52  sborrill 	  piixsata_chip_map,
    325      1.52  sborrill 	},
    326      1.52  sborrill 	{
    327      1.52  sborrill 	  PCI_PRODUCT_INTEL_3400_SATA_6,
    328      1.52  sborrill 	  0,
    329      1.52  sborrill 	  "Intel 3400 Serial ATA Controller",
    330      1.52  sborrill 	  piixsata_chip_map,
    331      1.52  sborrill 	},
    332       1.1    bouyer 	{ 0,
    333       1.1    bouyer 	  0,
    334       1.1    bouyer 	  NULL,
    335       1.1    bouyer 	  NULL
    336       1.1    bouyer 	}
    337       1.1    bouyer };
    338       1.1    bouyer 
    339      1.46      cube CFATTACH_DECL_NEW(piixide, sizeof(struct pciide_softc),
    340       1.1    bouyer     piixide_match, piixide_attach, NULL, NULL);
    341       1.1    bouyer 
    342       1.2   thorpej static int
    343      1.46      cube piixide_match(device_t parent, cfdata_t match, void *aux)
    344       1.1    bouyer {
    345       1.1    bouyer 	struct pci_attach_args *pa = aux;
    346       1.1    bouyer 
    347       1.1    bouyer 	if (PCI_VENDOR(pa->pa_id) == PCI_VENDOR_INTEL) {
    348       1.1    bouyer 		if (pciide_lookup_product(pa->pa_id, pciide_intel_products))
    349       1.1    bouyer 			return (2);
    350       1.1    bouyer 	}
    351       1.1    bouyer 	return (0);
    352       1.1    bouyer }
    353       1.1    bouyer 
    354       1.2   thorpej static void
    355      1.46      cube piixide_attach(device_t parent, device_t self, void *aux)
    356       1.1    bouyer {
    357       1.1    bouyer 	struct pci_attach_args *pa = aux;
    358      1.46      cube 	struct pciide_softc *sc = device_private(self);
    359      1.46      cube 
    360      1.46      cube 	sc->sc_wdcdev.sc_atac.atac_dev = self;
    361       1.1    bouyer 
    362       1.1    bouyer 	pciide_common_attach(sc, pa,
    363       1.1    bouyer 	    pciide_lookup_product(pa->pa_id, pciide_intel_products));
    364       1.1    bouyer 
    365      1.42  jmcneill 	if (!pmf_device_register(self, piixide_suspend, piixide_resume))
    366      1.42  jmcneill 		aprint_error_dev(self, "couldn't establish power handler\n");
    367      1.18  jmcneill }
    368      1.18  jmcneill 
    369      1.42  jmcneill static bool
    370  1.53.2.1  uebayasi piixide_resume(device_t dv, const pmf_qual_t *qual)
    371      1.42  jmcneill {
    372      1.42  jmcneill 	struct pciide_softc *sc = device_private(dv);
    373      1.42  jmcneill 
    374      1.42  jmcneill 	pci_conf_write(sc->sc_pc, sc->sc_tag, PIIX_IDETIM,
    375      1.43     joerg 	    sc->sc_pm_reg[0]);
    376      1.44  drochner 	pci_conf_write(sc->sc_pc, sc->sc_tag, PIIX_UDMAREG,
    377      1.43     joerg 	    sc->sc_pm_reg[1]);
    378      1.42  jmcneill 
    379      1.42  jmcneill 	return true;
    380      1.42  jmcneill }
    381      1.42  jmcneill 
    382      1.42  jmcneill static bool
    383  1.53.2.1  uebayasi piixide_suspend(device_t dv, const pmf_qual_t *qual)
    384      1.18  jmcneill {
    385      1.42  jmcneill 	struct pciide_softc *sc = device_private(dv);
    386      1.18  jmcneill 
    387      1.43     joerg 	sc->sc_pm_reg[0] = pci_conf_read(sc->sc_pc, sc->sc_tag,
    388      1.42  jmcneill 	    PIIX_IDETIM);
    389      1.43     joerg 	sc->sc_pm_reg[1] = pci_conf_read(sc->sc_pc, sc->sc_tag,
    390      1.44  drochner 	    PIIX_UDMAREG);
    391      1.18  jmcneill 
    392      1.42  jmcneill 	return true;
    393       1.1    bouyer }
    394       1.1    bouyer 
    395       1.2   thorpej static void
    396       1.2   thorpej piix_chip_map(struct pciide_softc *sc, struct pci_attach_args *pa)
    397       1.1    bouyer {
    398       1.1    bouyer 	struct pciide_channel *cp;
    399       1.1    bouyer 	int channel;
    400       1.1    bouyer 	u_int32_t idetim;
    401       1.1    bouyer 	bus_size_t cmdsize, ctlsize;
    402      1.24    bouyer 	pcireg_t interface = PCI_INTERFACE(pa->pa_class);
    403       1.1    bouyer 
    404       1.1    bouyer 	if (pciide_chipen(sc, pa) == 0)
    405       1.1    bouyer 		return;
    406       1.1    bouyer 
    407      1.46      cube 	aprint_verbose_dev(sc->sc_wdcdev.sc_atac.atac_dev,
    408      1.46      cube 	    "bus-master DMA support present");
    409       1.1    bouyer 	pciide_mapreg_dma(sc, pa);
    410      1.36        ad 	aprint_verbose("\n");
    411      1.14   thorpej 	sc->sc_wdcdev.sc_atac.atac_cap |= ATAC_CAP_DATA16 | ATAC_CAP_DATA32;
    412       1.1    bouyer 	if (sc->sc_dma_ok) {
    413      1.14   thorpej 		sc->sc_wdcdev.sc_atac.atac_cap |= ATAC_CAP_DMA;
    414       1.1    bouyer 		sc->sc_wdcdev.irqack = pciide_irqack;
    415      1.37     itohy 		/* Do all revisions require DMA alignment workaround? */
    416      1.37     itohy 		sc->sc_wdcdev.dma_init = piix_dma_init;
    417       1.1    bouyer 		switch(sc->sc_pp->ide_product) {
    418       1.1    bouyer 		case PCI_PRODUCT_INTEL_82371AB_IDE:
    419       1.1    bouyer 		case PCI_PRODUCT_INTEL_82440MX_IDE:
    420       1.1    bouyer 		case PCI_PRODUCT_INTEL_82801AA_IDE:
    421       1.1    bouyer 		case PCI_PRODUCT_INTEL_82801AB_IDE:
    422       1.1    bouyer 		case PCI_PRODUCT_INTEL_82801BA_IDE:
    423       1.1    bouyer 		case PCI_PRODUCT_INTEL_82801BAM_IDE:
    424       1.1    bouyer 		case PCI_PRODUCT_INTEL_82801CA_IDE_1:
    425       1.1    bouyer 		case PCI_PRODUCT_INTEL_82801CA_IDE_2:
    426       1.1    bouyer 		case PCI_PRODUCT_INTEL_82801DB_IDE:
    427       1.1    bouyer 		case PCI_PRODUCT_INTEL_82801DBM_IDE:
    428       1.1    bouyer 		case PCI_PRODUCT_INTEL_82801EB_IDE:
    429       1.9   thorpej 		case PCI_PRODUCT_INTEL_6300ESB_IDE:
    430      1.17      cube 		case PCI_PRODUCT_INTEL_82801FB_IDE:
    431      1.23      tron 		case PCI_PRODUCT_INTEL_82801G_IDE:
    432      1.40   xtraeme 		case PCI_PRODUCT_INTEL_82801HBM_IDE:
    433      1.14   thorpej 			sc->sc_wdcdev.sc_atac.atac_cap |= ATAC_CAP_UDMA;
    434       1.1    bouyer 		}
    435       1.1    bouyer 	}
    436      1.14   thorpej 	sc->sc_wdcdev.sc_atac.atac_pio_cap = 4;
    437      1.14   thorpej 	sc->sc_wdcdev.sc_atac.atac_dma_cap = 2;
    438       1.1    bouyer 	switch(sc->sc_pp->ide_product) {
    439       1.1    bouyer 	case PCI_PRODUCT_INTEL_82801AA_IDE:
    440      1.14   thorpej 		sc->sc_wdcdev.sc_atac.atac_udma_cap = 4;
    441       1.1    bouyer 		break;
    442       1.1    bouyer 	case PCI_PRODUCT_INTEL_82801BA_IDE:
    443       1.1    bouyer 	case PCI_PRODUCT_INTEL_82801BAM_IDE:
    444       1.1    bouyer 	case PCI_PRODUCT_INTEL_82801CA_IDE_1:
    445       1.1    bouyer 	case PCI_PRODUCT_INTEL_82801CA_IDE_2:
    446       1.1    bouyer 	case PCI_PRODUCT_INTEL_82801DB_IDE:
    447       1.1    bouyer 	case PCI_PRODUCT_INTEL_82801DBM_IDE:
    448       1.1    bouyer 	case PCI_PRODUCT_INTEL_82801EB_IDE:
    449       1.9   thorpej 	case PCI_PRODUCT_INTEL_6300ESB_IDE:
    450      1.17      cube 	case PCI_PRODUCT_INTEL_82801FB_IDE:
    451      1.23      tron 	case PCI_PRODUCT_INTEL_82801G_IDE:
    452      1.40   xtraeme 	case PCI_PRODUCT_INTEL_82801HBM_IDE:
    453      1.14   thorpej 		sc->sc_wdcdev.sc_atac.atac_udma_cap = 5;
    454       1.1    bouyer 		break;
    455       1.1    bouyer 	default:
    456      1.14   thorpej 		sc->sc_wdcdev.sc_atac.atac_udma_cap = 2;
    457       1.1    bouyer 	}
    458       1.1    bouyer 	if (sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82371FB_IDE)
    459      1.14   thorpej 		sc->sc_wdcdev.sc_atac.atac_set_modes = piix_setup_channel;
    460       1.1    bouyer 	else
    461      1.14   thorpej 		sc->sc_wdcdev.sc_atac.atac_set_modes = piix3_4_setup_channel;
    462      1.14   thorpej 	sc->sc_wdcdev.sc_atac.atac_channels = sc->wdc_chanarray;
    463      1.14   thorpej 	sc->sc_wdcdev.sc_atac.atac_nchannels = PCIIDE_NUM_CHANNELS;
    464       1.1    bouyer 
    465      1.11   thorpej 	ATADEBUG_PRINT(("piix_setup_chip: old idetim=0x%x",
    466       1.1    bouyer 	    pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_IDETIM)),
    467       1.1    bouyer 	    DEBUG_PROBE);
    468       1.1    bouyer 	if (sc->sc_pp->ide_product != PCI_PRODUCT_INTEL_82371FB_IDE) {
    469      1.11   thorpej 		ATADEBUG_PRINT((", sidetim=0x%x",
    470       1.1    bouyer 		    pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_SIDETIM)),
    471       1.1    bouyer 		    DEBUG_PROBE);
    472      1.14   thorpej 		if (sc->sc_wdcdev.sc_atac.atac_cap & ATAC_CAP_UDMA) {
    473      1.11   thorpej 			ATADEBUG_PRINT((", udamreg 0x%x",
    474       1.1    bouyer 			    pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_UDMAREG)),
    475       1.1    bouyer 			    DEBUG_PROBE);
    476       1.1    bouyer 		}
    477       1.1    bouyer 		if (sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801AA_IDE ||
    478       1.1    bouyer 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801AB_IDE ||
    479       1.1    bouyer 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801BA_IDE ||
    480       1.1    bouyer 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801BAM_IDE ||
    481       1.1    bouyer 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801CA_IDE_1 ||
    482       1.1    bouyer 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801CA_IDE_2 ||
    483       1.1    bouyer 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801DB_IDE ||
    484       1.1    bouyer 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801DBM_IDE ||
    485       1.9   thorpej 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801EB_IDE ||
    486      1.17      cube 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801FB_IDE ||
    487      1.23      tron 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_6300ESB_IDE ||
    488      1.40   xtraeme 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801G_IDE ||
    489      1.40   xtraeme 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801HBM_IDE) {
    490      1.11   thorpej 			ATADEBUG_PRINT((", IDE_CONTROL 0x%x",
    491       1.1    bouyer 			    pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_CONFIG)),
    492       1.1    bouyer 			    DEBUG_PROBE);
    493       1.1    bouyer 		}
    494       1.1    bouyer 
    495       1.1    bouyer 	}
    496      1.11   thorpej 	ATADEBUG_PRINT(("\n"), DEBUG_PROBE);
    497       1.1    bouyer 
    498      1.12   thorpej 	wdc_allocate_regs(&sc->sc_wdcdev);
    499      1.12   thorpej 
    500      1.14   thorpej 	for (channel = 0; channel < sc->sc_wdcdev.sc_atac.atac_nchannels;
    501      1.14   thorpej 	     channel++) {
    502       1.1    bouyer 		cp = &sc->pciide_channels[channel];
    503      1.24    bouyer 		if (pciide_chansetup(sc, channel, interface) == 0)
    504       1.1    bouyer 			continue;
    505       1.1    bouyer 		idetim = pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_IDETIM);
    506       1.1    bouyer 		if ((PIIX_IDETIM_READ(idetim, channel) &
    507       1.1    bouyer 		    PIIX_IDETIM_IDE) == 0) {
    508       1.1    bouyer #if 1
    509      1.46      cube 			aprint_normal_dev(sc->sc_wdcdev.sc_atac.atac_dev,
    510      1.46      cube 			    "%s channel ignored (disabled)\n", cp->name);
    511      1.12   thorpej 			cp->ata_channel.ch_flags |= ATACH_DISABLED;
    512       1.1    bouyer 			continue;
    513       1.1    bouyer #else
    514       1.1    bouyer 			pcireg_t interface;
    515       1.1    bouyer 
    516       1.1    bouyer 			idetim = PIIX_IDETIM_SET(idetim, PIIX_IDETIM_IDE,
    517       1.1    bouyer 			    channel);
    518       1.1    bouyer 			pci_conf_write(sc->sc_pc, sc->sc_tag, PIIX_IDETIM,
    519       1.1    bouyer 			    idetim);
    520       1.1    bouyer 			interface = PCI_INTERFACE(pci_conf_read(sc->sc_pc,
    521       1.1    bouyer 			    sc->sc_tag, PCI_CLASS_REG));
    522       1.1    bouyer 			aprint_normal("channel %d idetim=%08x interface=%02x\n",
    523       1.1    bouyer 			    channel, idetim, interface);
    524       1.1    bouyer #endif
    525       1.1    bouyer 		}
    526      1.24    bouyer 		pciide_mapchan(pa, cp, interface,
    527      1.24    bouyer 		    &cmdsize, &ctlsize, pciide_pci_intr);
    528       1.1    bouyer 	}
    529       1.1    bouyer 
    530      1.11   thorpej 	ATADEBUG_PRINT(("piix_setup_chip: idetim=0x%x",
    531       1.1    bouyer 	    pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_IDETIM)),
    532       1.1    bouyer 	    DEBUG_PROBE);
    533       1.1    bouyer 	if (sc->sc_pp->ide_product != PCI_PRODUCT_INTEL_82371FB_IDE) {
    534      1.11   thorpej 		ATADEBUG_PRINT((", sidetim=0x%x",
    535       1.1    bouyer 		    pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_SIDETIM)),
    536       1.1    bouyer 		    DEBUG_PROBE);
    537      1.14   thorpej 		if (sc->sc_wdcdev.sc_atac.atac_cap & ATAC_CAP_UDMA) {
    538      1.11   thorpej 			ATADEBUG_PRINT((", udamreg 0x%x",
    539       1.1    bouyer 			    pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_UDMAREG)),
    540       1.1    bouyer 			    DEBUG_PROBE);
    541       1.1    bouyer 		}
    542       1.1    bouyer 		if (sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801AA_IDE ||
    543       1.1    bouyer 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801AB_IDE ||
    544       1.1    bouyer 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801BA_IDE ||
    545       1.1    bouyer 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801BAM_IDE ||
    546       1.1    bouyer 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801CA_IDE_1 ||
    547       1.1    bouyer 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801CA_IDE_2 ||
    548       1.1    bouyer 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801DB_IDE ||
    549       1.9   thorpej 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801DBM_IDE ||
    550       1.9   thorpej 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801EB_IDE ||
    551      1.17      cube 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801FB_IDE ||
    552      1.23      tron 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_6300ESB_IDE ||
    553      1.40   xtraeme 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801G_IDE ||
    554      1.40   xtraeme 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801HBM_IDE) {
    555      1.11   thorpej 			ATADEBUG_PRINT((", IDE_CONTROL 0x%x",
    556       1.1    bouyer 			    pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_CONFIG)),
    557       1.1    bouyer 			    DEBUG_PROBE);
    558       1.1    bouyer 		}
    559       1.1    bouyer 	}
    560      1.11   thorpej 	ATADEBUG_PRINT(("\n"), DEBUG_PROBE);
    561       1.1    bouyer }
    562       1.1    bouyer 
    563       1.2   thorpej static void
    564      1.12   thorpej piix_setup_channel(struct ata_channel *chp)
    565       1.1    bouyer {
    566       1.1    bouyer 	u_int8_t mode[2], drive;
    567       1.1    bouyer 	u_int32_t oidetim, idetim, idedma_ctl;
    568      1.13   thorpej 	struct pciide_channel *cp = CHAN_TO_PCHAN(chp);
    569      1.13   thorpej 	struct pciide_softc *sc = CHAN_TO_PCIIDE(chp);
    570      1.12   thorpej 	struct ata_drive_datas *drvp = cp->ata_channel.ch_drive;
    571       1.1    bouyer 
    572       1.1    bouyer 	oidetim = pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_IDETIM);
    573       1.8   thorpej 	idetim = PIIX_IDETIM_CLEAR(oidetim, 0xffff, chp->ch_channel);
    574       1.1    bouyer 	idedma_ctl = 0;
    575       1.1    bouyer 
    576       1.1    bouyer 	/* set up new idetim: Enable IDE registers decode */
    577       1.1    bouyer 	idetim = PIIX_IDETIM_SET(idetim, PIIX_IDETIM_IDE,
    578       1.8   thorpej 	    chp->ch_channel);
    579       1.1    bouyer 
    580       1.1    bouyer 	/* setup DMA */
    581       1.1    bouyer 	pciide_channel_dma_setup(cp);
    582       1.1    bouyer 
    583       1.1    bouyer 	/*
    584       1.1    bouyer 	 * Here we have to mess up with drives mode: PIIX can't have
    585       1.1    bouyer 	 * different timings for master and slave drives.
    586       1.1    bouyer 	 * We need to find the best combination.
    587       1.1    bouyer 	 */
    588       1.1    bouyer 
    589       1.1    bouyer 	/* If both drives supports DMA, take the lower mode */
    590       1.1    bouyer 	if ((drvp[0].drive_flags & DRIVE_DMA) &&
    591       1.1    bouyer 	    (drvp[1].drive_flags & DRIVE_DMA)) {
    592       1.1    bouyer 		mode[0] = mode[1] =
    593       1.1    bouyer 		    min(drvp[0].DMA_mode, drvp[1].DMA_mode);
    594       1.1    bouyer 		    drvp[0].DMA_mode = mode[0];
    595       1.1    bouyer 		    drvp[1].DMA_mode = mode[1];
    596       1.1    bouyer 		goto ok;
    597       1.1    bouyer 	}
    598       1.1    bouyer 	/*
    599       1.1    bouyer 	 * If only one drive supports DMA, use its mode, and
    600       1.1    bouyer 	 * put the other one in PIO mode 0 if mode not compatible
    601       1.1    bouyer 	 */
    602       1.1    bouyer 	if (drvp[0].drive_flags & DRIVE_DMA) {
    603       1.1    bouyer 		mode[0] = drvp[0].DMA_mode;
    604       1.1    bouyer 		mode[1] = drvp[1].PIO_mode;
    605       1.1    bouyer 		if (piix_isp_pio[mode[1]] != piix_isp_dma[mode[0]] ||
    606       1.1    bouyer 		    piix_rtc_pio[mode[1]] != piix_rtc_dma[mode[0]])
    607       1.1    bouyer 			mode[1] = drvp[1].PIO_mode = 0;
    608       1.1    bouyer 		goto ok;
    609       1.1    bouyer 	}
    610       1.1    bouyer 	if (drvp[1].drive_flags & DRIVE_DMA) {
    611       1.1    bouyer 		mode[1] = drvp[1].DMA_mode;
    612       1.1    bouyer 		mode[0] = drvp[0].PIO_mode;
    613       1.1    bouyer 		if (piix_isp_pio[mode[0]] != piix_isp_dma[mode[1]] ||
    614       1.1    bouyer 		    piix_rtc_pio[mode[0]] != piix_rtc_dma[mode[1]])
    615       1.1    bouyer 			mode[0] = drvp[0].PIO_mode = 0;
    616       1.1    bouyer 		goto ok;
    617       1.1    bouyer 	}
    618       1.1    bouyer 	/*
    619       1.1    bouyer 	 * If both drives are not DMA, takes the lower mode, unless
    620       1.1    bouyer 	 * one of them is PIO mode < 2
    621       1.1    bouyer 	 */
    622       1.1    bouyer 	if (drvp[0].PIO_mode < 2) {
    623       1.1    bouyer 		mode[0] = drvp[0].PIO_mode = 0;
    624       1.1    bouyer 		mode[1] = drvp[1].PIO_mode;
    625       1.1    bouyer 	} else if (drvp[1].PIO_mode < 2) {
    626       1.1    bouyer 		mode[1] = drvp[1].PIO_mode = 0;
    627       1.1    bouyer 		mode[0] = drvp[0].PIO_mode;
    628       1.1    bouyer 	} else {
    629       1.1    bouyer 		mode[0] = mode[1] =
    630       1.1    bouyer 		    min(drvp[1].PIO_mode, drvp[0].PIO_mode);
    631       1.1    bouyer 		drvp[0].PIO_mode = mode[0];
    632       1.1    bouyer 		drvp[1].PIO_mode = mode[1];
    633       1.1    bouyer 	}
    634       1.1    bouyer ok:	/* The modes are setup */
    635       1.1    bouyer 	for (drive = 0; drive < 2; drive++) {
    636       1.1    bouyer 		if (drvp[drive].drive_flags & DRIVE_DMA) {
    637       1.1    bouyer 			idetim |= piix_setup_idetim_timings(
    638       1.8   thorpej 			    mode[drive], 1, chp->ch_channel);
    639       1.1    bouyer 			goto end;
    640       1.1    bouyer 		}
    641       1.1    bouyer 	}
    642       1.1    bouyer 	/* If we are there, none of the drives are DMA */
    643       1.1    bouyer 	if (mode[0] >= 2)
    644       1.1    bouyer 		idetim |= piix_setup_idetim_timings(
    645       1.8   thorpej 		    mode[0], 0, chp->ch_channel);
    646      1.19     perry 	else
    647       1.1    bouyer 		idetim |= piix_setup_idetim_timings(
    648       1.8   thorpej 		    mode[1], 0, chp->ch_channel);
    649       1.1    bouyer end:	/*
    650       1.1    bouyer 	 * timing mode is now set up in the controller. Enable
    651       1.1    bouyer 	 * it per-drive
    652       1.1    bouyer 	 */
    653       1.1    bouyer 	for (drive = 0; drive < 2; drive++) {
    654       1.1    bouyer 		/* If no drive, skip */
    655       1.1    bouyer 		if ((drvp[drive].drive_flags & DRIVE) == 0)
    656       1.1    bouyer 			continue;
    657       1.1    bouyer 		idetim |= piix_setup_idetim_drvs(&drvp[drive]);
    658       1.1    bouyer 		if (drvp[drive].drive_flags & DRIVE_DMA)
    659       1.1    bouyer 			idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
    660       1.1    bouyer 	}
    661       1.1    bouyer 	if (idedma_ctl != 0) {
    662       1.1    bouyer 		/* Add software bits in status register */
    663       1.3      fvdl 		bus_space_write_1(sc->sc_dma_iot, cp->dma_iohs[IDEDMA_CTL], 0,
    664       1.1    bouyer 		    idedma_ctl);
    665       1.1    bouyer 	}
    666       1.1    bouyer 	pci_conf_write(sc->sc_pc, sc->sc_tag, PIIX_IDETIM, idetim);
    667       1.1    bouyer }
    668       1.1    bouyer 
    669       1.2   thorpej static void
    670      1.12   thorpej piix3_4_setup_channel(struct ata_channel *chp)
    671       1.1    bouyer {
    672       1.1    bouyer 	struct ata_drive_datas *drvp;
    673       1.1    bouyer 	u_int32_t oidetim, idetim, sidetim, udmareg, ideconf, idedma_ctl;
    674      1.13   thorpej 	struct pciide_channel *cp = CHAN_TO_PCHAN(chp);
    675      1.13   thorpej 	struct pciide_softc *sc = CHAN_TO_PCIIDE(chp);
    676       1.8   thorpej 	struct wdc_softc *wdc = &sc->sc_wdcdev;
    677      1.15   thorpej 	int drive, s;
    678       1.8   thorpej 	int channel = chp->ch_channel;
    679       1.1    bouyer 
    680       1.1    bouyer 	oidetim = pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_IDETIM);
    681       1.1    bouyer 	sidetim = pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_SIDETIM);
    682       1.1    bouyer 	udmareg = pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_UDMAREG);
    683       1.1    bouyer 	ideconf = pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_CONFIG);
    684       1.1    bouyer 	idetim = PIIX_IDETIM_CLEAR(oidetim, 0xffff, channel);
    685       1.1    bouyer 	sidetim &= ~(PIIX_SIDETIM_ISP_MASK(channel) |
    686       1.1    bouyer 	    PIIX_SIDETIM_RTC_MASK(channel));
    687       1.1    bouyer 	idedma_ctl = 0;
    688       1.1    bouyer 
    689       1.1    bouyer 	/* set up new idetim: Enable IDE registers decode */
    690       1.1    bouyer 	idetim = PIIX_IDETIM_SET(idetim, PIIX_IDETIM_IDE, channel);
    691       1.1    bouyer 
    692       1.1    bouyer 	/* setup DMA if needed */
    693       1.1    bouyer 	pciide_channel_dma_setup(cp);
    694       1.1    bouyer 
    695       1.1    bouyer 	for (drive = 0; drive < 2; drive++) {
    696       1.1    bouyer 		udmareg &= ~(PIIX_UDMACTL_DRV_EN(channel, drive) |
    697       1.1    bouyer 		    PIIX_UDMATIM_SET(0x3, channel, drive));
    698       1.1    bouyer 		drvp = &chp->ch_drive[drive];
    699       1.1    bouyer 		/* If no drive, skip */
    700       1.1    bouyer 		if ((drvp->drive_flags & DRIVE) == 0)
    701       1.1    bouyer 			continue;
    702       1.1    bouyer 		if (((drvp->drive_flags & DRIVE_DMA) == 0 &&
    703       1.1    bouyer 		    (drvp->drive_flags & DRIVE_UDMA) == 0))
    704       1.1    bouyer 			goto pio;
    705       1.1    bouyer 
    706       1.1    bouyer 		if (sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801AA_IDE ||
    707       1.1    bouyer 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801AB_IDE ||
    708       1.1    bouyer 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801BA_IDE ||
    709       1.1    bouyer 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801BAM_IDE ||
    710       1.1    bouyer 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801CA_IDE_1 ||
    711       1.1    bouyer 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801CA_IDE_2 ||
    712       1.1    bouyer 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801DB_IDE ||
    713       1.1    bouyer 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801DBM_IDE ||
    714       1.9   thorpej 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801EB_IDE ||
    715      1.17      cube 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801FB_IDE ||
    716      1.23      tron 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_6300ESB_IDE ||
    717      1.40   xtraeme 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801G_IDE ||
    718      1.40   xtraeme 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801HBM_IDE) {
    719       1.1    bouyer 			ideconf |= PIIX_CONFIG_PINGPONG;
    720       1.1    bouyer 		}
    721       1.1    bouyer 		if (sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801BA_IDE ||
    722       1.1    bouyer 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801BAM_IDE ||
    723       1.1    bouyer 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801CA_IDE_1 ||
    724       1.1    bouyer 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801CA_IDE_2 ||
    725       1.1    bouyer 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801DB_IDE ||
    726       1.1    bouyer 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801DBM_IDE ||
    727       1.9   thorpej 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801EB_IDE ||
    728      1.17      cube 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801FB_IDE ||
    729      1.23      tron 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_6300ESB_IDE ||
    730      1.40   xtraeme 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801G_IDE ||
    731      1.40   xtraeme 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801HBM_IDE) {
    732       1.1    bouyer 			/* setup Ultra/100 */
    733       1.1    bouyer 			if (drvp->UDMA_mode > 2 &&
    734       1.1    bouyer 			    (ideconf & PIIX_CONFIG_CR(channel, drive)) == 0)
    735       1.1    bouyer 				drvp->UDMA_mode = 2;
    736       1.1    bouyer 			if (drvp->UDMA_mode > 4) {
    737       1.1    bouyer 				ideconf |= PIIX_CONFIG_UDMA100(channel, drive);
    738       1.1    bouyer 			} else {
    739       1.1    bouyer 				ideconf &= ~PIIX_CONFIG_UDMA100(channel, drive);
    740       1.1    bouyer 				if (drvp->UDMA_mode > 2) {
    741       1.1    bouyer 					ideconf |= PIIX_CONFIG_UDMA66(channel,
    742       1.1    bouyer 					    drive);
    743       1.1    bouyer 				} else {
    744       1.1    bouyer 					ideconf &= ~PIIX_CONFIG_UDMA66(channel,
    745       1.1    bouyer 					    drive);
    746       1.1    bouyer 				}
    747       1.1    bouyer 			}
    748       1.1    bouyer 		}
    749       1.1    bouyer 		if (sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801AA_IDE) {
    750       1.1    bouyer 			/* setup Ultra/66 */
    751       1.1    bouyer 			if (drvp->UDMA_mode > 2 &&
    752       1.1    bouyer 			    (ideconf & PIIX_CONFIG_CR(channel, drive)) == 0)
    753       1.1    bouyer 				drvp->UDMA_mode = 2;
    754       1.1    bouyer 			if (drvp->UDMA_mode > 2)
    755       1.1    bouyer 				ideconf |= PIIX_CONFIG_UDMA66(channel, drive);
    756       1.1    bouyer 			else
    757       1.1    bouyer 				ideconf &= ~PIIX_CONFIG_UDMA66(channel, drive);
    758       1.1    bouyer 		}
    759      1.14   thorpej 		if ((wdc->sc_atac.atac_cap & ATAC_CAP_UDMA) &&
    760       1.1    bouyer 		    (drvp->drive_flags & DRIVE_UDMA)) {
    761       1.1    bouyer 			/* use Ultra/DMA */
    762      1.15   thorpej 			s = splbio();
    763       1.1    bouyer 			drvp->drive_flags &= ~DRIVE_DMA;
    764      1.15   thorpej 			splx(s);
    765       1.1    bouyer 			udmareg |= PIIX_UDMACTL_DRV_EN( channel, drive);
    766       1.1    bouyer 			udmareg |= PIIX_UDMATIM_SET(
    767       1.1    bouyer 			    piix4_sct_udma[drvp->UDMA_mode], channel, drive);
    768       1.1    bouyer 		} else {
    769       1.1    bouyer 			/* use Multiword DMA */
    770      1.15   thorpej 			s = splbio();
    771       1.1    bouyer 			drvp->drive_flags &= ~DRIVE_UDMA;
    772      1.15   thorpej 			splx(s);
    773       1.1    bouyer 			if (drive == 0) {
    774       1.1    bouyer 				idetim |= piix_setup_idetim_timings(
    775       1.1    bouyer 				    drvp->DMA_mode, 1, channel);
    776       1.1    bouyer 			} else {
    777       1.1    bouyer 				sidetim |= piix_setup_sidetim_timings(
    778       1.1    bouyer 					drvp->DMA_mode, 1, channel);
    779       1.1    bouyer 				idetim =PIIX_IDETIM_SET(idetim,
    780       1.1    bouyer 				    PIIX_IDETIM_SITRE, channel);
    781       1.1    bouyer 			}
    782       1.1    bouyer 		}
    783       1.1    bouyer 		idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
    784      1.19     perry 
    785       1.1    bouyer pio:		/* use PIO mode */
    786       1.1    bouyer 		idetim |= piix_setup_idetim_drvs(drvp);
    787       1.1    bouyer 		if (drive == 0) {
    788       1.1    bouyer 			idetim |= piix_setup_idetim_timings(
    789       1.1    bouyer 			    drvp->PIO_mode, 0, channel);
    790       1.1    bouyer 		} else {
    791       1.1    bouyer 			sidetim |= piix_setup_sidetim_timings(
    792       1.1    bouyer 				drvp->PIO_mode, 0, channel);
    793       1.1    bouyer 			idetim =PIIX_IDETIM_SET(idetim,
    794       1.1    bouyer 			    PIIX_IDETIM_SITRE, channel);
    795       1.1    bouyer 		}
    796       1.1    bouyer 	}
    797       1.1    bouyer 	if (idedma_ctl != 0) {
    798       1.1    bouyer 		/* Add software bits in status register */
    799       1.3      fvdl 		bus_space_write_1(sc->sc_dma_iot, cp->dma_iohs[IDEDMA_CTL], 0,
    800       1.1    bouyer 		    idedma_ctl);
    801       1.1    bouyer 	}
    802       1.1    bouyer 	pci_conf_write(sc->sc_pc, sc->sc_tag, PIIX_IDETIM, idetim);
    803       1.1    bouyer 	pci_conf_write(sc->sc_pc, sc->sc_tag, PIIX_SIDETIM, sidetim);
    804       1.1    bouyer 	pci_conf_write(sc->sc_pc, sc->sc_tag, PIIX_UDMAREG, udmareg);
    805       1.1    bouyer 	pci_conf_write(sc->sc_pc, sc->sc_tag, PIIX_CONFIG, ideconf);
    806       1.1    bouyer }
    807       1.1    bouyer 
    808       1.1    bouyer 
    809       1.1    bouyer /* setup ISP and RTC fields, based on mode */
    810       1.1    bouyer static u_int32_t
    811      1.50       dsl piix_setup_idetim_timings(u_int8_t mode, u_int8_t dma, u_int8_t channel)
    812       1.1    bouyer {
    813      1.19     perry 
    814       1.1    bouyer 	if (dma)
    815       1.1    bouyer 		return PIIX_IDETIM_SET(0,
    816      1.19     perry 		    PIIX_IDETIM_ISP_SET(piix_isp_dma[mode]) |
    817       1.1    bouyer 		    PIIX_IDETIM_RTC_SET(piix_rtc_dma[mode]),
    818       1.1    bouyer 		    channel);
    819      1.19     perry 	else
    820       1.1    bouyer 		return PIIX_IDETIM_SET(0,
    821      1.19     perry 		    PIIX_IDETIM_ISP_SET(piix_isp_pio[mode]) |
    822       1.1    bouyer 		    PIIX_IDETIM_RTC_SET(piix_rtc_pio[mode]),
    823       1.1    bouyer 		    channel);
    824       1.1    bouyer }
    825       1.1    bouyer 
    826       1.1    bouyer /* setup DTE, PPE, IE and TIME field based on PIO mode */
    827       1.1    bouyer static u_int32_t
    828      1.50       dsl piix_setup_idetim_drvs(struct ata_drive_datas *drvp)
    829       1.1    bouyer {
    830       1.1    bouyer 	u_int32_t ret = 0;
    831      1.12   thorpej 	struct ata_channel *chp = drvp->chnl_softc;
    832       1.8   thorpej 	u_int8_t channel = chp->ch_channel;
    833       1.1    bouyer 	u_int8_t drive = drvp->drive;
    834       1.1    bouyer 
    835       1.1    bouyer 	/*
    836      1.34       wiz 	 * If drive is using UDMA, timings setups are independent
    837       1.1    bouyer 	 * So just check DMA and PIO here.
    838       1.1    bouyer 	 */
    839       1.1    bouyer 	if (drvp->drive_flags & DRIVE_DMA) {
    840       1.1    bouyer 		/* if mode = DMA mode 0, use compatible timings */
    841       1.1    bouyer 		if ((drvp->drive_flags & DRIVE_DMA) &&
    842       1.1    bouyer 		    drvp->DMA_mode == 0) {
    843       1.1    bouyer 			drvp->PIO_mode = 0;
    844       1.1    bouyer 			return ret;
    845       1.1    bouyer 		}
    846       1.1    bouyer 		ret = PIIX_IDETIM_SET(ret, PIIX_IDETIM_TIME(drive), channel);
    847       1.1    bouyer 		/*
    848       1.1    bouyer 		 * PIO and DMA timings are the same, use fast timings for PIO
    849       1.1    bouyer 		 * too, else use compat timings.
    850       1.1    bouyer 		 */
    851       1.1    bouyer 		if ((piix_isp_pio[drvp->PIO_mode] !=
    852       1.1    bouyer 		    piix_isp_dma[drvp->DMA_mode]) ||
    853       1.1    bouyer 		    (piix_rtc_pio[drvp->PIO_mode] !=
    854       1.1    bouyer 		    piix_rtc_dma[drvp->DMA_mode]))
    855       1.1    bouyer 			drvp->PIO_mode = 0;
    856       1.1    bouyer 		/* if PIO mode <= 2, use compat timings for PIO */
    857       1.1    bouyer 		if (drvp->PIO_mode <= 2) {
    858       1.1    bouyer 			ret = PIIX_IDETIM_SET(ret, PIIX_IDETIM_DTE(drive),
    859       1.1    bouyer 			    channel);
    860       1.1    bouyer 			return ret;
    861       1.1    bouyer 		}
    862       1.1    bouyer 	}
    863       1.1    bouyer 
    864       1.1    bouyer 	/*
    865       1.1    bouyer 	 * Now setup PIO modes. If mode < 2, use compat timings.
    866       1.1    bouyer 	 * Else enable fast timings. Enable IORDY and prefetch/post
    867       1.1    bouyer 	 * if PIO mode >= 3.
    868       1.1    bouyer 	 */
    869       1.1    bouyer 
    870       1.1    bouyer 	if (drvp->PIO_mode < 2)
    871       1.1    bouyer 		return ret;
    872       1.1    bouyer 
    873       1.1    bouyer 	ret = PIIX_IDETIM_SET(ret, PIIX_IDETIM_TIME(drive), channel);
    874       1.1    bouyer 	if (drvp->PIO_mode >= 3) {
    875       1.1    bouyer 		ret = PIIX_IDETIM_SET(ret, PIIX_IDETIM_IE(drive), channel);
    876       1.1    bouyer 		ret = PIIX_IDETIM_SET(ret, PIIX_IDETIM_PPE(drive), channel);
    877       1.1    bouyer 	}
    878       1.1    bouyer 	return ret;
    879       1.1    bouyer }
    880       1.1    bouyer 
    881       1.1    bouyer /* setup values in SIDETIM registers, based on mode */
    882       1.1    bouyer static u_int32_t
    883      1.50       dsl piix_setup_sidetim_timings(u_int8_t mode, u_int8_t dma, u_int8_t channel)
    884       1.1    bouyer {
    885       1.1    bouyer 	if (dma)
    886       1.1    bouyer 		return PIIX_SIDETIM_ISP_SET(piix_isp_dma[mode], channel) |
    887       1.1    bouyer 		    PIIX_SIDETIM_RTC_SET(piix_rtc_dma[mode], channel);
    888      1.19     perry 	else
    889       1.1    bouyer 		return PIIX_SIDETIM_ISP_SET(piix_isp_pio[mode], channel) |
    890       1.1    bouyer 		    PIIX_SIDETIM_RTC_SET(piix_rtc_pio[mode], channel);
    891       1.5    bouyer }
    892       1.5    bouyer 
    893       1.5    bouyer static void
    894       1.5    bouyer piixsata_chip_map(struct pciide_softc *sc, struct pci_attach_args *pa)
    895       1.5    bouyer {
    896       1.5    bouyer 	struct pciide_channel *cp;
    897       1.5    bouyer 	bus_size_t cmdsize, ctlsize;
    898      1.22    briggs 	pcireg_t interface, cmdsts;
    899      1.35      cube 	int channel;
    900       1.5    bouyer 
    901       1.5    bouyer 	if (pciide_chipen(sc, pa) == 0)
    902       1.5    bouyer 		return;
    903       1.5    bouyer 
    904      1.46      cube 	aprint_verbose_dev(sc->sc_wdcdev.sc_atac.atac_dev,
    905      1.46      cube 	    "bus-master DMA support present");
    906       1.5    bouyer 	pciide_mapreg_dma(sc, pa);
    907      1.36        ad 	aprint_verbose("\n");
    908       1.1    bouyer 
    909      1.14   thorpej 	sc->sc_wdcdev.sc_atac.atac_cap |= ATAC_CAP_DATA16 | ATAC_CAP_DATA32;
    910      1.14   thorpej 	sc->sc_wdcdev.sc_atac.atac_pio_cap = 4;
    911       1.1    bouyer 	if (sc->sc_dma_ok) {
    912      1.14   thorpej 		sc->sc_wdcdev.sc_atac.atac_cap |= ATAC_CAP_DMA | ATAC_CAP_UDMA;
    913       1.1    bouyer 		sc->sc_wdcdev.irqack = pciide_irqack;
    914      1.37     itohy 		/* Do all revisions require DMA alignment workaround? */
    915      1.37     itohy 		sc->sc_wdcdev.dma_init = piix_dma_init;
    916      1.14   thorpej 		sc->sc_wdcdev.sc_atac.atac_dma_cap = 2;
    917      1.14   thorpej 		sc->sc_wdcdev.sc_atac.atac_udma_cap = 6;
    918       1.1    bouyer 	}
    919      1.14   thorpej 	sc->sc_wdcdev.sc_atac.atac_set_modes = sata_setup_channel;
    920       1.1    bouyer 
    921      1.14   thorpej 	sc->sc_wdcdev.sc_atac.atac_channels = sc->wdc_chanarray;
    922      1.14   thorpej 	sc->sc_wdcdev.sc_atac.atac_nchannels = PCIIDE_NUM_CHANNELS;
    923       1.1    bouyer 
    924      1.22    briggs 	cmdsts = pci_conf_read(sc->sc_pc, sc->sc_tag, PCI_COMMAND_STATUS_REG);
    925      1.32  drochner 	cmdsts &= ~PCI_COMMAND_INTERRUPT_DISABLE;
    926      1.22    briggs 	pci_conf_write(sc->sc_pc, sc->sc_tag, PCI_COMMAND_STATUS_REG, cmdsts);
    927      1.22    briggs 
    928      1.22    briggs 	if (PCI_CLASS(pa->pa_class) == PCI_CLASS_MASS_STORAGE &&
    929      1.22    briggs 	    PCI_SUBCLASS(pa->pa_class) == PCI_SUBCLASS_MASS_STORAGE_RAID)
    930      1.22    briggs 		sc->sc_wdcdev.sc_atac.atac_cap |= ATAC_CAP_RAID;
    931      1.22    briggs 
    932       1.1    bouyer 	interface = PCI_INTERFACE(pa->pa_class);
    933      1.29   xtraeme 
    934      1.12   thorpej 	wdc_allocate_regs(&sc->sc_wdcdev);
    935      1.12   thorpej 
    936      1.14   thorpej 	for (channel = 0; channel < sc->sc_wdcdev.sc_atac.atac_nchannels;
    937      1.14   thorpej 	     channel++) {
    938       1.1    bouyer 		cp = &sc->pciide_channels[channel];
    939       1.1    bouyer 		if (pciide_chansetup(sc, channel, interface) == 0)
    940       1.1    bouyer 			continue;
    941       1.1    bouyer 		pciide_mapchan(pa, cp, interface, &cmdsize, &ctlsize,
    942       1.1    bouyer 		    pciide_pci_intr);
    943       1.1    bouyer 	}
    944       1.1    bouyer }
    945      1.37     itohy 
    946      1.37     itohy static int
    947      1.37     itohy piix_dma_init(void *v, int channel, int drive, void *databuf,
    948      1.37     itohy     size_t datalen, int flags)
    949      1.37     itohy {
    950      1.37     itohy 
    951      1.37     itohy 	/* use PIO for unaligned transfer */
    952      1.37     itohy 	if (((uintptr_t)databuf) & 0x1)
    953      1.37     itohy 		return EINVAL;
    954      1.37     itohy 
    955      1.37     itohy 	return pciide_dma_init(v, channel, drive, databuf, datalen, flags);
    956      1.37     itohy }
    957