Home | History | Annotate | Line # | Download | only in pci
piixide.c revision 1.53.2.3
      1  1.53.2.3  uebayasi /*	$NetBSD: piixide.c,v 1.53.2.3 2010/11/06 08:08:31 uebayasi Exp $	*/
      2       1.1    bouyer 
      3       1.1    bouyer /*
      4       1.1    bouyer  * Copyright (c) 1999, 2000, 2001 Manuel Bouyer.
      5       1.1    bouyer  *
      6       1.1    bouyer  * Redistribution and use in source and binary forms, with or without
      7       1.1    bouyer  * modification, are permitted provided that the following conditions
      8       1.1    bouyer  * are met:
      9       1.1    bouyer  * 1. Redistributions of source code must retain the above copyright
     10       1.1    bouyer  *    notice, this list of conditions and the following disclaimer.
     11       1.1    bouyer  * 2. Redistributions in binary form must reproduce the above copyright
     12       1.1    bouyer  *    notice, this list of conditions and the following disclaimer in the
     13       1.1    bouyer  *    documentation and/or other materials provided with the distribution.
     14       1.1    bouyer  *
     15       1.1    bouyer  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
     16       1.1    bouyer  * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
     17       1.1    bouyer  * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
     18      1.19     perry  * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
     19       1.1    bouyer  * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
     20       1.1    bouyer  * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
     21       1.1    bouyer  * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
     22       1.1    bouyer  * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
     23       1.1    bouyer  * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
     24       1.1    bouyer  * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
     25       1.1    bouyer  */
     26       1.1    bouyer 
     27      1.20     lukem #include <sys/cdefs.h>
     28  1.53.2.3  uebayasi __KERNEL_RCSID(0, "$NetBSD: piixide.c,v 1.53.2.3 2010/11/06 08:08:31 uebayasi Exp $");
     29      1.20     lukem 
     30       1.1    bouyer #include <sys/param.h>
     31       1.1    bouyer #include <sys/systm.h>
     32       1.1    bouyer 
     33       1.1    bouyer #include <dev/pci/pcivar.h>
     34       1.1    bouyer #include <dev/pci/pcidevs.h>
     35       1.1    bouyer #include <dev/pci/pciidereg.h>
     36       1.1    bouyer #include <dev/pci/pciidevar.h>
     37       1.1    bouyer #include <dev/pci/pciide_piix_reg.h>
     38       1.1    bouyer 
     39       1.2   thorpej static void piix_chip_map(struct pciide_softc*, struct pci_attach_args *);
     40      1.12   thorpej static void piix_setup_channel(struct ata_channel *);
     41      1.12   thorpej static void piix3_4_setup_channel(struct ata_channel *);
     42       1.2   thorpej static u_int32_t piix_setup_idetim_timings(u_int8_t, u_int8_t, u_int8_t);
     43       1.2   thorpej static u_int32_t piix_setup_idetim_drvs(struct ata_drive_datas *);
     44       1.2   thorpej static u_int32_t piix_setup_sidetim_timings(u_int8_t, u_int8_t, u_int8_t);
     45       1.5    bouyer static void piixsata_chip_map(struct pciide_softc*, struct pci_attach_args *);
     46      1.37     itohy static int piix_dma_init(void *, int, int, void *, size_t, int);
     47       1.2   thorpej 
     48  1.53.2.1  uebayasi static bool piixide_resume(device_t, const pmf_qual_t *);
     49  1.53.2.1  uebayasi static bool piixide_suspend(device_t, const pmf_qual_t *);
     50      1.46      cube static int  piixide_match(device_t, cfdata_t, void *);
     51      1.46      cube static void piixide_attach(device_t, device_t, void *);
     52       1.1    bouyer 
     53       1.2   thorpej static const struct pciide_product_desc pciide_intel_products[] =  {
     54       1.1    bouyer 	{ PCI_PRODUCT_INTEL_82092AA,
     55       1.1    bouyer 	  0,
     56       1.1    bouyer 	  "Intel 82092AA IDE controller",
     57       1.1    bouyer 	  default_chip_map,
     58       1.1    bouyer 	},
     59       1.1    bouyer 	{ PCI_PRODUCT_INTEL_82371FB_IDE,
     60       1.1    bouyer 	  0,
     61       1.1    bouyer 	  "Intel 82371FB IDE controller (PIIX)",
     62       1.1    bouyer 	  piix_chip_map,
     63       1.1    bouyer 	},
     64       1.1    bouyer 	{ PCI_PRODUCT_INTEL_82371SB_IDE,
     65       1.1    bouyer 	  0,
     66       1.1    bouyer 	  "Intel 82371SB IDE Interface (PIIX3)",
     67       1.1    bouyer 	  piix_chip_map,
     68       1.1    bouyer 	},
     69       1.1    bouyer 	{ PCI_PRODUCT_INTEL_82371AB_IDE,
     70       1.1    bouyer 	  0,
     71       1.1    bouyer 	  "Intel 82371AB IDE controller (PIIX4)",
     72       1.1    bouyer 	  piix_chip_map,
     73       1.1    bouyer 	},
     74       1.1    bouyer 	{ PCI_PRODUCT_INTEL_82440MX_IDE,
     75       1.1    bouyer 	  0,
     76       1.1    bouyer 	  "Intel 82440MX IDE controller",
     77       1.1    bouyer 	  piix_chip_map
     78       1.1    bouyer 	},
     79       1.1    bouyer 	{ PCI_PRODUCT_INTEL_82801AA_IDE,
     80       1.1    bouyer 	  0,
     81       1.1    bouyer 	  "Intel 82801AA IDE Controller (ICH)",
     82       1.1    bouyer 	  piix_chip_map,
     83       1.1    bouyer 	},
     84       1.1    bouyer 	{ PCI_PRODUCT_INTEL_82801AB_IDE,
     85       1.1    bouyer 	  0,
     86       1.1    bouyer 	  "Intel 82801AB IDE Controller (ICH0)",
     87       1.1    bouyer 	  piix_chip_map,
     88       1.1    bouyer 	},
     89       1.1    bouyer 	{ PCI_PRODUCT_INTEL_82801BA_IDE,
     90       1.1    bouyer 	  0,
     91       1.1    bouyer 	  "Intel 82801BA IDE Controller (ICH2)",
     92       1.1    bouyer 	  piix_chip_map,
     93       1.1    bouyer 	},
     94       1.1    bouyer 	{ PCI_PRODUCT_INTEL_82801BAM_IDE,
     95       1.1    bouyer 	  0,
     96       1.1    bouyer 	  "Intel 82801BAM IDE Controller (ICH2-M)",
     97       1.1    bouyer 	  piix_chip_map,
     98       1.1    bouyer 	},
     99       1.1    bouyer 	{ PCI_PRODUCT_INTEL_82801CA_IDE_1,
    100       1.1    bouyer 	  0,
    101       1.1    bouyer 	  "Intel 82801CA IDE Controller (ICH3)",
    102       1.1    bouyer 	  piix_chip_map,
    103       1.1    bouyer 	},
    104       1.1    bouyer 	{ PCI_PRODUCT_INTEL_82801CA_IDE_2,
    105       1.1    bouyer 	  0,
    106       1.1    bouyer 	  "Intel 82801CA IDE Controller (ICH3)",
    107       1.1    bouyer 	  piix_chip_map,
    108       1.1    bouyer 	},
    109       1.1    bouyer 	{ PCI_PRODUCT_INTEL_82801DB_IDE,
    110       1.1    bouyer 	  0,
    111       1.1    bouyer 	  "Intel 82801DB IDE Controller (ICH4)",
    112       1.1    bouyer 	  piix_chip_map,
    113       1.1    bouyer 	},
    114       1.1    bouyer 	{ PCI_PRODUCT_INTEL_82801DBM_IDE,
    115       1.1    bouyer 	  0,
    116       1.1    bouyer 	  "Intel 82801DBM IDE Controller (ICH4-M)",
    117       1.1    bouyer 	  piix_chip_map,
    118       1.1    bouyer 	},
    119       1.1    bouyer 	{ PCI_PRODUCT_INTEL_82801EB_IDE,
    120       1.1    bouyer 	  0,
    121       1.1    bouyer 	  "Intel 82801EB IDE Controller (ICH5)",
    122       1.1    bouyer 	  piix_chip_map,
    123       1.1    bouyer 	},
    124       1.1    bouyer 	{ PCI_PRODUCT_INTEL_82801EB_SATA,
    125       1.1    bouyer 	  0,
    126       1.1    bouyer 	  "Intel 82801EB Serial ATA Controller",
    127       1.5    bouyer 	  piixsata_chip_map,
    128       1.4    bouyer 	},
    129       1.4    bouyer 	{ PCI_PRODUCT_INTEL_82801ER_SATA,
    130       1.4    bouyer 	  0,
    131       1.4    bouyer 	  "Intel 82801ER Serial ATA/Raid Controller",
    132       1.5    bouyer 	  piixsata_chip_map,
    133       1.1    bouyer 	},
    134       1.9   thorpej 	{ PCI_PRODUCT_INTEL_6300ESB_IDE,
    135       1.9   thorpej 	  0,
    136       1.9   thorpej 	  "Intel 6300ESB IDE Controller (ICH5)",
    137       1.9   thorpej 	  piix_chip_map,
    138       1.9   thorpej 	},
    139       1.9   thorpej 	{ PCI_PRODUCT_INTEL_6300ESB_SATA,
    140       1.9   thorpej 	  0,
    141       1.9   thorpej 	  "Intel 6300ESB Serial ATA Controller",
    142       1.9   thorpej 	  piixsata_chip_map,
    143       1.9   thorpej 	},
    144      1.22    briggs 	{ PCI_PRODUCT_INTEL_6300ESB_RAID,
    145      1.22    briggs 	  0,
    146      1.22    briggs 	  "Intel 6300ESB Serial ATA/RAID Controller",
    147      1.22    briggs 	  piixsata_chip_map,
    148      1.22    briggs 	},
    149      1.17      cube 	{ PCI_PRODUCT_INTEL_82801FB_IDE,
    150      1.17      cube 	  0,
    151      1.17      cube 	  "Intel 82801FB IDE Controller (ICH6)",
    152      1.17      cube 	  piix_chip_map,
    153      1.17      cube 	},
    154      1.16      cube 	{ PCI_PRODUCT_INTEL_82801FB_SATA,
    155      1.16      cube 	  0,
    156      1.16      cube 	  "Intel 82801FB Serial ATA/Raid Controller",
    157      1.16      cube 	  piixsata_chip_map,
    158      1.16      cube 	},
    159      1.16      cube 	{ PCI_PRODUCT_INTEL_82801FR_SATA,
    160      1.16      cube 	  0,
    161      1.16      cube 	  "Intel 82801FR Serial ATA/Raid Controller",
    162      1.16      cube 	  piixsata_chip_map,
    163      1.16      cube 	},
    164      1.21    bouyer 	{ PCI_PRODUCT_INTEL_82801FBM_SATA,
    165      1.21    bouyer 	  0,
    166      1.21    bouyer 	  "Intel 82801FBM Serial ATA Controller (ICH6)",
    167      1.21    bouyer 	  piixsata_chip_map,
    168      1.21    bouyer 	},
    169      1.23      tron 	{ PCI_PRODUCT_INTEL_82801G_IDE,
    170      1.23      tron 	  0,
    171      1.23      tron 	  "Intel 82801GB/GR IDE Controller (ICH7)",
    172      1.23      tron 	  piix_chip_map,
    173      1.23      tron 	},
    174      1.23      tron 	{ PCI_PRODUCT_INTEL_82801G_SATA,
    175      1.23      tron 	  0,
    176      1.23      tron 	  "Intel 82801GB/GR Serial ATA/Raid Controller (ICH7)",
    177      1.23      tron 	  piixsata_chip_map,
    178      1.23      tron 	},
    179      1.26     markd 	{ PCI_PRODUCT_INTEL_82801GBM_SATA,
    180      1.26     markd 	  0,
    181      1.26     markd 	  "Intel 82801GBM/GHM Serial ATA Controller (ICH7)",
    182      1.26     markd 	  piixsata_chip_map,
    183      1.26     markd 	},
    184      1.29   xtraeme 	{ PCI_PRODUCT_INTEL_82801H_SATA_1,
    185      1.29   xtraeme 	  0,
    186      1.29   xtraeme 	  "Intel 82801H Serial ATA Controller (ICH8)",
    187      1.29   xtraeme 	  piixsata_chip_map,
    188      1.29   xtraeme 	},
    189      1.29   xtraeme 	{ PCI_PRODUCT_INTEL_82801H_SATA_RAID,
    190      1.29   xtraeme 	  0,
    191      1.29   xtraeme 	  "Intel 82801H Serial ATA RAID Controller (ICH8)",
    192      1.29   xtraeme 	  piixsata_chip_map,
    193      1.29   xtraeme 	},
    194      1.29   xtraeme 	{ PCI_PRODUCT_INTEL_82801H_SATA_2,
    195      1.29   xtraeme 	  0,
    196      1.29   xtraeme 	  "Intel 82801H Serial ATA Controller (ICH8)",
    197      1.29   xtraeme 	  piixsata_chip_map,
    198      1.29   xtraeme 	},
    199      1.39   xtraeme 	{ PCI_PRODUCT_INTEL_82801HBM_IDE,
    200      1.39   xtraeme 	  0,
    201      1.39   xtraeme 	  "Intel 82801HBM IDE Controller (ICH8M)",
    202      1.39   xtraeme 	  piix_chip_map,
    203      1.39   xtraeme 	},
    204      1.29   xtraeme 	{ PCI_PRODUCT_INTEL_82801HBM_SATA_1,
    205      1.29   xtraeme 	  0,
    206      1.29   xtraeme 	  "Intel 82801HBM Serial ATA Controller (ICH8M)",
    207      1.29   xtraeme 	  piixsata_chip_map,
    208      1.29   xtraeme 	},
    209      1.29   xtraeme 	{ PCI_PRODUCT_INTEL_82801HBM_SATA_2,
    210      1.29   xtraeme 	  0,
    211      1.29   xtraeme 	  "Intel 82801HBM Serial ATA Controller (ICH8M)",
    212      1.29   xtraeme 	  piixsata_chip_map,
    213      1.29   xtraeme 	},
    214      1.41   xtraeme 	{ PCI_PRODUCT_INTEL_82801HEM_SATA,
    215      1.41   xtraeme 	  0,
    216      1.41   xtraeme 	  "Intel 82801HEM Serial ATA Controller (ICH8M)",
    217      1.41   xtraeme 	  piixsata_chip_map,
    218      1.41   xtraeme 	},
    219      1.28      cube 	{ PCI_PRODUCT_INTEL_63XXESB_IDE,
    220      1.28      cube 	  0,
    221      1.28      cube 	  "Intel 631xESB/632xESB IDE Controller",
    222      1.28      cube 	  piix_chip_map,
    223      1.28      cube 	},
    224      1.38   xtraeme 	{ PCI_PRODUCT_INTEL_82801I_SATA_1,
    225      1.38   xtraeme 	  0,
    226      1.38   xtraeme 	  "Intel 82801I Serial ATA Controller (ICH9)",
    227      1.38   xtraeme 	  piixsata_chip_map,
    228      1.38   xtraeme 	},
    229      1.38   xtraeme 	{ PCI_PRODUCT_INTEL_82801I_SATA_2,
    230      1.38   xtraeme 	  0,
    231      1.38   xtraeme 	  "Intel 82801I Serial ATA Controller (ICH9)",
    232      1.38   xtraeme 	  piixsata_chip_map,
    233      1.38   xtraeme 	},
    234      1.38   xtraeme 	{ PCI_PRODUCT_INTEL_82801I_SATA_3,
    235      1.38   xtraeme 	  0,
    236      1.38   xtraeme 	  "Intel 82801I Serial ATA Controller (ICH9)",
    237      1.38   xtraeme 	  piixsata_chip_map,
    238      1.38   xtraeme 	},
    239      1.48     markd 	{ PCI_PRODUCT_INTEL_82801I_SATA_4,
    240      1.48     markd 	  0,
    241      1.48     markd 	  "Intel 82801I Mobile Serial ATA Controller (ICH9)",
    242      1.48     markd 	  piixsata_chip_map,
    243      1.48     markd 	},
    244      1.48     markd 	{ PCI_PRODUCT_INTEL_82801I_SATA_5,
    245      1.48     markd 	  0,
    246      1.48     markd 	  "Intel 82801I Mobile Serial ATA Controller (ICH9)",
    247      1.48     markd 	  piixsata_chip_map,
    248      1.48     markd 	},
    249      1.48     markd 	{ PCI_PRODUCT_INTEL_82801I_SATA_6,
    250      1.48     markd 	  0,
    251      1.48     markd 	  "Intel 82801I Mobile Serial ATA Controller (ICH9)",
    252      1.48     markd 	  piixsata_chip_map,
    253      1.48     markd 	},
    254      1.48     markd 	{ PCI_PRODUCT_INTEL_82801I_SATA_7,
    255      1.48     markd 	  0,
    256      1.48     markd 	  "Intel 82801I Mobile Serial ATA Controller (ICH9)",
    257      1.48     markd 	  piixsata_chip_map,
    258      1.48     markd 	},
    259      1.28      cube 	{ PCI_PRODUCT_INTEL_63XXESB_SATA,
    260      1.28      cube 	  0,
    261      1.28      cube 	  "Intel 631xESB/632xESB Serial ATA Controller",
    262      1.28      cube 	  piixsata_chip_map,
    263      1.28      cube 	},
    264  1.53.2.2  uebayasi 	{ PCI_PRODUCT_INTEL_82801JD_SATA_IDE2,
    265      1.47  christos 	  0,
    266  1.53.2.2  uebayasi 	  "Intel 82801JD Serial ATA Controller (ICH10)",
    267      1.47  christos 	  piixsata_chip_map,
    268      1.47  christos 	},
    269  1.53.2.2  uebayasi 	{ PCI_PRODUCT_INTEL_82801JI_SATA_IDE2,
    270      1.47  christos 	  0,
    271  1.53.2.2  uebayasi 	  "Intel 82801JI Serial ATA Controller (ICH10)",
    272      1.47  christos 	  piixsata_chip_map,
    273      1.47  christos 	},
    274  1.53.2.2  uebayasi 	{ PCI_PRODUCT_INTEL_82801JD_SATA_IDE,
    275      1.47  christos 	  0,
    276  1.53.2.2  uebayasi 	  "Intel 82801JD Serial ATA Controller (ICH10)",
    277      1.47  christos 	  piixsata_chip_map,
    278      1.47  christos 	},
    279  1.53.2.2  uebayasi 	{ PCI_PRODUCT_INTEL_82801JI_SATA_IDE,
    280      1.47  christos 	  0,
    281  1.53.2.2  uebayasi 	  "Intel 82801JI Serial ATA Controller (ICH10)",
    282      1.47  christos 	  piixsata_chip_map,
    283      1.47  christos 	},
    284      1.49  christos 	{
    285      1.49  christos 	  PCI_PRODUCT_INTEL_82965PM_IDE,
    286      1.49  christos 	  0,
    287      1.49  christos 	  "Intel 82965PM IDE controller",
    288      1.49  christos 	  piixsata_chip_map,
    289      1.49  christos 	},
    290      1.52  sborrill 	{
    291      1.52  sborrill 	  PCI_PRODUCT_INTEL_3400_SATA_1,
    292      1.52  sborrill 	  0,
    293      1.52  sborrill 	  "Intel 3400 Serial ATA Controller",
    294      1.52  sborrill 	  piixsata_chip_map,
    295      1.52  sborrill 	},
    296      1.52  sborrill 	{
    297      1.52  sborrill 	  PCI_PRODUCT_INTEL_3400_SATA_1,
    298      1.52  sborrill 	  0,
    299      1.52  sborrill 	  "Intel 3400 Serial ATA Controller",
    300      1.52  sborrill 	  piixsata_chip_map,
    301      1.52  sborrill 	},
    302      1.52  sborrill 	{
    303      1.52  sborrill 	  PCI_PRODUCT_INTEL_3400_SATA_2,
    304      1.52  sborrill 	  0,
    305      1.52  sborrill 	  "Intel 3400 Serial ATA Controller",
    306      1.52  sborrill 	  piixsata_chip_map,
    307      1.52  sborrill 	},
    308      1.52  sborrill 	{
    309      1.52  sborrill 	  PCI_PRODUCT_INTEL_3400_SATA_3,
    310      1.52  sborrill 	  0,
    311      1.52  sborrill 	  "Intel 3400 Serial ATA Controller",
    312      1.52  sborrill 	  piixsata_chip_map,
    313      1.52  sborrill 	},
    314      1.52  sborrill 	{
    315      1.52  sborrill 	  PCI_PRODUCT_INTEL_3400_SATA_4,
    316      1.52  sborrill 	  0,
    317      1.52  sborrill 	  "Intel 3400 Serial ATA Controller",
    318      1.52  sborrill 	  piixsata_chip_map,
    319      1.52  sborrill 	},
    320      1.52  sborrill 	{
    321      1.52  sborrill 	  PCI_PRODUCT_INTEL_3400_SATA_5,
    322      1.52  sborrill 	  0,
    323      1.52  sborrill 	  "Intel 3400 Serial ATA Controller",
    324      1.52  sborrill 	  piixsata_chip_map,
    325      1.52  sborrill 	},
    326      1.52  sborrill 	{
    327      1.52  sborrill 	  PCI_PRODUCT_INTEL_3400_SATA_6,
    328      1.52  sborrill 	  0,
    329      1.52  sborrill 	  "Intel 3400 Serial ATA Controller",
    330      1.52  sborrill 	  piixsata_chip_map,
    331      1.52  sborrill 	},
    332       1.1    bouyer 	{ 0,
    333       1.1    bouyer 	  0,
    334       1.1    bouyer 	  NULL,
    335       1.1    bouyer 	  NULL
    336       1.1    bouyer 	}
    337       1.1    bouyer };
    338       1.1    bouyer 
    339      1.46      cube CFATTACH_DECL_NEW(piixide, sizeof(struct pciide_softc),
    340       1.1    bouyer     piixide_match, piixide_attach, NULL, NULL);
    341       1.1    bouyer 
    342       1.2   thorpej static int
    343      1.46      cube piixide_match(device_t parent, cfdata_t match, void *aux)
    344       1.1    bouyer {
    345       1.1    bouyer 	struct pci_attach_args *pa = aux;
    346       1.1    bouyer 
    347       1.1    bouyer 	if (PCI_VENDOR(pa->pa_id) == PCI_VENDOR_INTEL) {
    348       1.1    bouyer 		if (pciide_lookup_product(pa->pa_id, pciide_intel_products))
    349       1.1    bouyer 			return (2);
    350       1.1    bouyer 	}
    351       1.1    bouyer 	return (0);
    352       1.1    bouyer }
    353       1.1    bouyer 
    354       1.2   thorpej static void
    355      1.46      cube piixide_attach(device_t parent, device_t self, void *aux)
    356       1.1    bouyer {
    357       1.1    bouyer 	struct pci_attach_args *pa = aux;
    358      1.46      cube 	struct pciide_softc *sc = device_private(self);
    359      1.46      cube 
    360      1.46      cube 	sc->sc_wdcdev.sc_atac.atac_dev = self;
    361       1.1    bouyer 
    362       1.1    bouyer 	pciide_common_attach(sc, pa,
    363       1.1    bouyer 	    pciide_lookup_product(pa->pa_id, pciide_intel_products));
    364       1.1    bouyer 
    365      1.42  jmcneill 	if (!pmf_device_register(self, piixide_suspend, piixide_resume))
    366      1.42  jmcneill 		aprint_error_dev(self, "couldn't establish power handler\n");
    367      1.18  jmcneill }
    368      1.18  jmcneill 
    369      1.42  jmcneill static bool
    370  1.53.2.1  uebayasi piixide_resume(device_t dv, const pmf_qual_t *qual)
    371      1.42  jmcneill {
    372      1.42  jmcneill 	struct pciide_softc *sc = device_private(dv);
    373      1.42  jmcneill 
    374      1.42  jmcneill 	pci_conf_write(sc->sc_pc, sc->sc_tag, PIIX_IDETIM,
    375      1.43     joerg 	    sc->sc_pm_reg[0]);
    376      1.44  drochner 	pci_conf_write(sc->sc_pc, sc->sc_tag, PIIX_UDMAREG,
    377      1.43     joerg 	    sc->sc_pm_reg[1]);
    378      1.42  jmcneill 
    379      1.42  jmcneill 	return true;
    380      1.42  jmcneill }
    381      1.42  jmcneill 
    382      1.42  jmcneill static bool
    383  1.53.2.1  uebayasi piixide_suspend(device_t dv, const pmf_qual_t *qual)
    384      1.18  jmcneill {
    385      1.42  jmcneill 	struct pciide_softc *sc = device_private(dv);
    386      1.18  jmcneill 
    387      1.43     joerg 	sc->sc_pm_reg[0] = pci_conf_read(sc->sc_pc, sc->sc_tag,
    388      1.42  jmcneill 	    PIIX_IDETIM);
    389      1.43     joerg 	sc->sc_pm_reg[1] = pci_conf_read(sc->sc_pc, sc->sc_tag,
    390      1.44  drochner 	    PIIX_UDMAREG);
    391      1.18  jmcneill 
    392      1.42  jmcneill 	return true;
    393       1.1    bouyer }
    394       1.1    bouyer 
    395       1.2   thorpej static void
    396       1.2   thorpej piix_chip_map(struct pciide_softc *sc, struct pci_attach_args *pa)
    397       1.1    bouyer {
    398       1.1    bouyer 	struct pciide_channel *cp;
    399       1.1    bouyer 	int channel;
    400       1.1    bouyer 	u_int32_t idetim;
    401      1.24    bouyer 	pcireg_t interface = PCI_INTERFACE(pa->pa_class);
    402       1.1    bouyer 
    403       1.1    bouyer 	if (pciide_chipen(sc, pa) == 0)
    404       1.1    bouyer 		return;
    405       1.1    bouyer 
    406      1.46      cube 	aprint_verbose_dev(sc->sc_wdcdev.sc_atac.atac_dev,
    407      1.46      cube 	    "bus-master DMA support present");
    408       1.1    bouyer 	pciide_mapreg_dma(sc, pa);
    409      1.36        ad 	aprint_verbose("\n");
    410      1.14   thorpej 	sc->sc_wdcdev.sc_atac.atac_cap |= ATAC_CAP_DATA16 | ATAC_CAP_DATA32;
    411       1.1    bouyer 	if (sc->sc_dma_ok) {
    412      1.14   thorpej 		sc->sc_wdcdev.sc_atac.atac_cap |= ATAC_CAP_DMA;
    413       1.1    bouyer 		sc->sc_wdcdev.irqack = pciide_irqack;
    414      1.37     itohy 		/* Do all revisions require DMA alignment workaround? */
    415      1.37     itohy 		sc->sc_wdcdev.dma_init = piix_dma_init;
    416       1.1    bouyer 		switch(sc->sc_pp->ide_product) {
    417       1.1    bouyer 		case PCI_PRODUCT_INTEL_82371AB_IDE:
    418       1.1    bouyer 		case PCI_PRODUCT_INTEL_82440MX_IDE:
    419       1.1    bouyer 		case PCI_PRODUCT_INTEL_82801AA_IDE:
    420       1.1    bouyer 		case PCI_PRODUCT_INTEL_82801AB_IDE:
    421       1.1    bouyer 		case PCI_PRODUCT_INTEL_82801BA_IDE:
    422       1.1    bouyer 		case PCI_PRODUCT_INTEL_82801BAM_IDE:
    423       1.1    bouyer 		case PCI_PRODUCT_INTEL_82801CA_IDE_1:
    424       1.1    bouyer 		case PCI_PRODUCT_INTEL_82801CA_IDE_2:
    425       1.1    bouyer 		case PCI_PRODUCT_INTEL_82801DB_IDE:
    426       1.1    bouyer 		case PCI_PRODUCT_INTEL_82801DBM_IDE:
    427       1.1    bouyer 		case PCI_PRODUCT_INTEL_82801EB_IDE:
    428       1.9   thorpej 		case PCI_PRODUCT_INTEL_6300ESB_IDE:
    429      1.17      cube 		case PCI_PRODUCT_INTEL_82801FB_IDE:
    430      1.23      tron 		case PCI_PRODUCT_INTEL_82801G_IDE:
    431      1.40   xtraeme 		case PCI_PRODUCT_INTEL_82801HBM_IDE:
    432      1.14   thorpej 			sc->sc_wdcdev.sc_atac.atac_cap |= ATAC_CAP_UDMA;
    433       1.1    bouyer 		}
    434       1.1    bouyer 	}
    435      1.14   thorpej 	sc->sc_wdcdev.sc_atac.atac_pio_cap = 4;
    436      1.14   thorpej 	sc->sc_wdcdev.sc_atac.atac_dma_cap = 2;
    437       1.1    bouyer 	switch(sc->sc_pp->ide_product) {
    438       1.1    bouyer 	case PCI_PRODUCT_INTEL_82801AA_IDE:
    439      1.14   thorpej 		sc->sc_wdcdev.sc_atac.atac_udma_cap = 4;
    440       1.1    bouyer 		break;
    441       1.1    bouyer 	case PCI_PRODUCT_INTEL_82801BA_IDE:
    442       1.1    bouyer 	case PCI_PRODUCT_INTEL_82801BAM_IDE:
    443       1.1    bouyer 	case PCI_PRODUCT_INTEL_82801CA_IDE_1:
    444       1.1    bouyer 	case PCI_PRODUCT_INTEL_82801CA_IDE_2:
    445       1.1    bouyer 	case PCI_PRODUCT_INTEL_82801DB_IDE:
    446       1.1    bouyer 	case PCI_PRODUCT_INTEL_82801DBM_IDE:
    447       1.1    bouyer 	case PCI_PRODUCT_INTEL_82801EB_IDE:
    448       1.9   thorpej 	case PCI_PRODUCT_INTEL_6300ESB_IDE:
    449      1.17      cube 	case PCI_PRODUCT_INTEL_82801FB_IDE:
    450      1.23      tron 	case PCI_PRODUCT_INTEL_82801G_IDE:
    451      1.40   xtraeme 	case PCI_PRODUCT_INTEL_82801HBM_IDE:
    452      1.14   thorpej 		sc->sc_wdcdev.sc_atac.atac_udma_cap = 5;
    453       1.1    bouyer 		break;
    454       1.1    bouyer 	default:
    455      1.14   thorpej 		sc->sc_wdcdev.sc_atac.atac_udma_cap = 2;
    456       1.1    bouyer 	}
    457       1.1    bouyer 	if (sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82371FB_IDE)
    458      1.14   thorpej 		sc->sc_wdcdev.sc_atac.atac_set_modes = piix_setup_channel;
    459       1.1    bouyer 	else
    460      1.14   thorpej 		sc->sc_wdcdev.sc_atac.atac_set_modes = piix3_4_setup_channel;
    461      1.14   thorpej 	sc->sc_wdcdev.sc_atac.atac_channels = sc->wdc_chanarray;
    462      1.14   thorpej 	sc->sc_wdcdev.sc_atac.atac_nchannels = PCIIDE_NUM_CHANNELS;
    463       1.1    bouyer 
    464      1.11   thorpej 	ATADEBUG_PRINT(("piix_setup_chip: old idetim=0x%x",
    465       1.1    bouyer 	    pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_IDETIM)),
    466       1.1    bouyer 	    DEBUG_PROBE);
    467       1.1    bouyer 	if (sc->sc_pp->ide_product != PCI_PRODUCT_INTEL_82371FB_IDE) {
    468      1.11   thorpej 		ATADEBUG_PRINT((", sidetim=0x%x",
    469       1.1    bouyer 		    pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_SIDETIM)),
    470       1.1    bouyer 		    DEBUG_PROBE);
    471      1.14   thorpej 		if (sc->sc_wdcdev.sc_atac.atac_cap & ATAC_CAP_UDMA) {
    472      1.11   thorpej 			ATADEBUG_PRINT((", udamreg 0x%x",
    473       1.1    bouyer 			    pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_UDMAREG)),
    474       1.1    bouyer 			    DEBUG_PROBE);
    475       1.1    bouyer 		}
    476       1.1    bouyer 		if (sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801AA_IDE ||
    477       1.1    bouyer 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801AB_IDE ||
    478       1.1    bouyer 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801BA_IDE ||
    479       1.1    bouyer 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801BAM_IDE ||
    480       1.1    bouyer 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801CA_IDE_1 ||
    481       1.1    bouyer 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801CA_IDE_2 ||
    482       1.1    bouyer 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801DB_IDE ||
    483       1.1    bouyer 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801DBM_IDE ||
    484       1.9   thorpej 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801EB_IDE ||
    485      1.17      cube 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801FB_IDE ||
    486      1.23      tron 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_6300ESB_IDE ||
    487      1.40   xtraeme 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801G_IDE ||
    488      1.40   xtraeme 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801HBM_IDE) {
    489      1.11   thorpej 			ATADEBUG_PRINT((", IDE_CONTROL 0x%x",
    490       1.1    bouyer 			    pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_CONFIG)),
    491       1.1    bouyer 			    DEBUG_PROBE);
    492       1.1    bouyer 		}
    493       1.1    bouyer 
    494       1.1    bouyer 	}
    495      1.11   thorpej 	ATADEBUG_PRINT(("\n"), DEBUG_PROBE);
    496       1.1    bouyer 
    497      1.12   thorpej 	wdc_allocate_regs(&sc->sc_wdcdev);
    498      1.12   thorpej 
    499      1.14   thorpej 	for (channel = 0; channel < sc->sc_wdcdev.sc_atac.atac_nchannels;
    500      1.14   thorpej 	     channel++) {
    501       1.1    bouyer 		cp = &sc->pciide_channels[channel];
    502      1.24    bouyer 		if (pciide_chansetup(sc, channel, interface) == 0)
    503       1.1    bouyer 			continue;
    504       1.1    bouyer 		idetim = pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_IDETIM);
    505       1.1    bouyer 		if ((PIIX_IDETIM_READ(idetim, channel) &
    506       1.1    bouyer 		    PIIX_IDETIM_IDE) == 0) {
    507       1.1    bouyer #if 1
    508      1.46      cube 			aprint_normal_dev(sc->sc_wdcdev.sc_atac.atac_dev,
    509      1.46      cube 			    "%s channel ignored (disabled)\n", cp->name);
    510      1.12   thorpej 			cp->ata_channel.ch_flags |= ATACH_DISABLED;
    511       1.1    bouyer 			continue;
    512       1.1    bouyer #else
    513       1.1    bouyer 			pcireg_t interface;
    514       1.1    bouyer 
    515       1.1    bouyer 			idetim = PIIX_IDETIM_SET(idetim, PIIX_IDETIM_IDE,
    516       1.1    bouyer 			    channel);
    517       1.1    bouyer 			pci_conf_write(sc->sc_pc, sc->sc_tag, PIIX_IDETIM,
    518       1.1    bouyer 			    idetim);
    519       1.1    bouyer 			interface = PCI_INTERFACE(pci_conf_read(sc->sc_pc,
    520       1.1    bouyer 			    sc->sc_tag, PCI_CLASS_REG));
    521       1.1    bouyer 			aprint_normal("channel %d idetim=%08x interface=%02x\n",
    522       1.1    bouyer 			    channel, idetim, interface);
    523       1.1    bouyer #endif
    524       1.1    bouyer 		}
    525  1.53.2.3  uebayasi 		pciide_mapchan(pa, cp, interface, pciide_pci_intr);
    526       1.1    bouyer 	}
    527       1.1    bouyer 
    528      1.11   thorpej 	ATADEBUG_PRINT(("piix_setup_chip: idetim=0x%x",
    529       1.1    bouyer 	    pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_IDETIM)),
    530       1.1    bouyer 	    DEBUG_PROBE);
    531       1.1    bouyer 	if (sc->sc_pp->ide_product != PCI_PRODUCT_INTEL_82371FB_IDE) {
    532      1.11   thorpej 		ATADEBUG_PRINT((", sidetim=0x%x",
    533       1.1    bouyer 		    pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_SIDETIM)),
    534       1.1    bouyer 		    DEBUG_PROBE);
    535      1.14   thorpej 		if (sc->sc_wdcdev.sc_atac.atac_cap & ATAC_CAP_UDMA) {
    536      1.11   thorpej 			ATADEBUG_PRINT((", udamreg 0x%x",
    537       1.1    bouyer 			    pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_UDMAREG)),
    538       1.1    bouyer 			    DEBUG_PROBE);
    539       1.1    bouyer 		}
    540       1.1    bouyer 		if (sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801AA_IDE ||
    541       1.1    bouyer 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801AB_IDE ||
    542       1.1    bouyer 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801BA_IDE ||
    543       1.1    bouyer 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801BAM_IDE ||
    544       1.1    bouyer 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801CA_IDE_1 ||
    545       1.1    bouyer 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801CA_IDE_2 ||
    546       1.1    bouyer 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801DB_IDE ||
    547       1.9   thorpej 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801DBM_IDE ||
    548       1.9   thorpej 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801EB_IDE ||
    549      1.17      cube 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801FB_IDE ||
    550      1.23      tron 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_6300ESB_IDE ||
    551      1.40   xtraeme 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801G_IDE ||
    552      1.40   xtraeme 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801HBM_IDE) {
    553      1.11   thorpej 			ATADEBUG_PRINT((", IDE_CONTROL 0x%x",
    554       1.1    bouyer 			    pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_CONFIG)),
    555       1.1    bouyer 			    DEBUG_PROBE);
    556       1.1    bouyer 		}
    557       1.1    bouyer 	}
    558      1.11   thorpej 	ATADEBUG_PRINT(("\n"), DEBUG_PROBE);
    559       1.1    bouyer }
    560       1.1    bouyer 
    561       1.2   thorpej static void
    562      1.12   thorpej piix_setup_channel(struct ata_channel *chp)
    563       1.1    bouyer {
    564       1.1    bouyer 	u_int8_t mode[2], drive;
    565       1.1    bouyer 	u_int32_t oidetim, idetim, idedma_ctl;
    566      1.13   thorpej 	struct pciide_channel *cp = CHAN_TO_PCHAN(chp);
    567      1.13   thorpej 	struct pciide_softc *sc = CHAN_TO_PCIIDE(chp);
    568      1.12   thorpej 	struct ata_drive_datas *drvp = cp->ata_channel.ch_drive;
    569       1.1    bouyer 
    570       1.1    bouyer 	oidetim = pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_IDETIM);
    571       1.8   thorpej 	idetim = PIIX_IDETIM_CLEAR(oidetim, 0xffff, chp->ch_channel);
    572       1.1    bouyer 	idedma_ctl = 0;
    573       1.1    bouyer 
    574       1.1    bouyer 	/* set up new idetim: Enable IDE registers decode */
    575       1.1    bouyer 	idetim = PIIX_IDETIM_SET(idetim, PIIX_IDETIM_IDE,
    576       1.8   thorpej 	    chp->ch_channel);
    577       1.1    bouyer 
    578       1.1    bouyer 	/* setup DMA */
    579       1.1    bouyer 	pciide_channel_dma_setup(cp);
    580       1.1    bouyer 
    581       1.1    bouyer 	/*
    582       1.1    bouyer 	 * Here we have to mess up with drives mode: PIIX can't have
    583       1.1    bouyer 	 * different timings for master and slave drives.
    584       1.1    bouyer 	 * We need to find the best combination.
    585       1.1    bouyer 	 */
    586       1.1    bouyer 
    587       1.1    bouyer 	/* If both drives supports DMA, take the lower mode */
    588       1.1    bouyer 	if ((drvp[0].drive_flags & DRIVE_DMA) &&
    589       1.1    bouyer 	    (drvp[1].drive_flags & DRIVE_DMA)) {
    590       1.1    bouyer 		mode[0] = mode[1] =
    591       1.1    bouyer 		    min(drvp[0].DMA_mode, drvp[1].DMA_mode);
    592       1.1    bouyer 		    drvp[0].DMA_mode = mode[0];
    593       1.1    bouyer 		    drvp[1].DMA_mode = mode[1];
    594       1.1    bouyer 		goto ok;
    595       1.1    bouyer 	}
    596       1.1    bouyer 	/*
    597       1.1    bouyer 	 * If only one drive supports DMA, use its mode, and
    598       1.1    bouyer 	 * put the other one in PIO mode 0 if mode not compatible
    599       1.1    bouyer 	 */
    600       1.1    bouyer 	if (drvp[0].drive_flags & DRIVE_DMA) {
    601       1.1    bouyer 		mode[0] = drvp[0].DMA_mode;
    602       1.1    bouyer 		mode[1] = drvp[1].PIO_mode;
    603       1.1    bouyer 		if (piix_isp_pio[mode[1]] != piix_isp_dma[mode[0]] ||
    604       1.1    bouyer 		    piix_rtc_pio[mode[1]] != piix_rtc_dma[mode[0]])
    605       1.1    bouyer 			mode[1] = drvp[1].PIO_mode = 0;
    606       1.1    bouyer 		goto ok;
    607       1.1    bouyer 	}
    608       1.1    bouyer 	if (drvp[1].drive_flags & DRIVE_DMA) {
    609       1.1    bouyer 		mode[1] = drvp[1].DMA_mode;
    610       1.1    bouyer 		mode[0] = drvp[0].PIO_mode;
    611       1.1    bouyer 		if (piix_isp_pio[mode[0]] != piix_isp_dma[mode[1]] ||
    612       1.1    bouyer 		    piix_rtc_pio[mode[0]] != piix_rtc_dma[mode[1]])
    613       1.1    bouyer 			mode[0] = drvp[0].PIO_mode = 0;
    614       1.1    bouyer 		goto ok;
    615       1.1    bouyer 	}
    616       1.1    bouyer 	/*
    617       1.1    bouyer 	 * If both drives are not DMA, takes the lower mode, unless
    618       1.1    bouyer 	 * one of them is PIO mode < 2
    619       1.1    bouyer 	 */
    620       1.1    bouyer 	if (drvp[0].PIO_mode < 2) {
    621       1.1    bouyer 		mode[0] = drvp[0].PIO_mode = 0;
    622       1.1    bouyer 		mode[1] = drvp[1].PIO_mode;
    623       1.1    bouyer 	} else if (drvp[1].PIO_mode < 2) {
    624       1.1    bouyer 		mode[1] = drvp[1].PIO_mode = 0;
    625       1.1    bouyer 		mode[0] = drvp[0].PIO_mode;
    626       1.1    bouyer 	} else {
    627       1.1    bouyer 		mode[0] = mode[1] =
    628       1.1    bouyer 		    min(drvp[1].PIO_mode, drvp[0].PIO_mode);
    629       1.1    bouyer 		drvp[0].PIO_mode = mode[0];
    630       1.1    bouyer 		drvp[1].PIO_mode = mode[1];
    631       1.1    bouyer 	}
    632       1.1    bouyer ok:	/* The modes are setup */
    633       1.1    bouyer 	for (drive = 0; drive < 2; drive++) {
    634       1.1    bouyer 		if (drvp[drive].drive_flags & DRIVE_DMA) {
    635       1.1    bouyer 			idetim |= piix_setup_idetim_timings(
    636       1.8   thorpej 			    mode[drive], 1, chp->ch_channel);
    637       1.1    bouyer 			goto end;
    638       1.1    bouyer 		}
    639       1.1    bouyer 	}
    640       1.1    bouyer 	/* If we are there, none of the drives are DMA */
    641       1.1    bouyer 	if (mode[0] >= 2)
    642       1.1    bouyer 		idetim |= piix_setup_idetim_timings(
    643       1.8   thorpej 		    mode[0], 0, chp->ch_channel);
    644      1.19     perry 	else
    645       1.1    bouyer 		idetim |= piix_setup_idetim_timings(
    646       1.8   thorpej 		    mode[1], 0, chp->ch_channel);
    647       1.1    bouyer end:	/*
    648       1.1    bouyer 	 * timing mode is now set up in the controller. Enable
    649       1.1    bouyer 	 * it per-drive
    650       1.1    bouyer 	 */
    651       1.1    bouyer 	for (drive = 0; drive < 2; drive++) {
    652       1.1    bouyer 		/* If no drive, skip */
    653       1.1    bouyer 		if ((drvp[drive].drive_flags & DRIVE) == 0)
    654       1.1    bouyer 			continue;
    655       1.1    bouyer 		idetim |= piix_setup_idetim_drvs(&drvp[drive]);
    656       1.1    bouyer 		if (drvp[drive].drive_flags & DRIVE_DMA)
    657       1.1    bouyer 			idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
    658       1.1    bouyer 	}
    659       1.1    bouyer 	if (idedma_ctl != 0) {
    660       1.1    bouyer 		/* Add software bits in status register */
    661       1.3      fvdl 		bus_space_write_1(sc->sc_dma_iot, cp->dma_iohs[IDEDMA_CTL], 0,
    662       1.1    bouyer 		    idedma_ctl);
    663       1.1    bouyer 	}
    664       1.1    bouyer 	pci_conf_write(sc->sc_pc, sc->sc_tag, PIIX_IDETIM, idetim);
    665       1.1    bouyer }
    666       1.1    bouyer 
    667       1.2   thorpej static void
    668      1.12   thorpej piix3_4_setup_channel(struct ata_channel *chp)
    669       1.1    bouyer {
    670       1.1    bouyer 	struct ata_drive_datas *drvp;
    671       1.1    bouyer 	u_int32_t oidetim, idetim, sidetim, udmareg, ideconf, idedma_ctl;
    672      1.13   thorpej 	struct pciide_channel *cp = CHAN_TO_PCHAN(chp);
    673      1.13   thorpej 	struct pciide_softc *sc = CHAN_TO_PCIIDE(chp);
    674       1.8   thorpej 	struct wdc_softc *wdc = &sc->sc_wdcdev;
    675      1.15   thorpej 	int drive, s;
    676       1.8   thorpej 	int channel = chp->ch_channel;
    677       1.1    bouyer 
    678       1.1    bouyer 	oidetim = pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_IDETIM);
    679       1.1    bouyer 	sidetim = pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_SIDETIM);
    680       1.1    bouyer 	udmareg = pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_UDMAREG);
    681       1.1    bouyer 	ideconf = pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_CONFIG);
    682       1.1    bouyer 	idetim = PIIX_IDETIM_CLEAR(oidetim, 0xffff, channel);
    683       1.1    bouyer 	sidetim &= ~(PIIX_SIDETIM_ISP_MASK(channel) |
    684       1.1    bouyer 	    PIIX_SIDETIM_RTC_MASK(channel));
    685       1.1    bouyer 	idedma_ctl = 0;
    686       1.1    bouyer 
    687       1.1    bouyer 	/* set up new idetim: Enable IDE registers decode */
    688       1.1    bouyer 	idetim = PIIX_IDETIM_SET(idetim, PIIX_IDETIM_IDE, channel);
    689       1.1    bouyer 
    690       1.1    bouyer 	/* setup DMA if needed */
    691       1.1    bouyer 	pciide_channel_dma_setup(cp);
    692       1.1    bouyer 
    693       1.1    bouyer 	for (drive = 0; drive < 2; drive++) {
    694       1.1    bouyer 		udmareg &= ~(PIIX_UDMACTL_DRV_EN(channel, drive) |
    695       1.1    bouyer 		    PIIX_UDMATIM_SET(0x3, channel, drive));
    696       1.1    bouyer 		drvp = &chp->ch_drive[drive];
    697       1.1    bouyer 		/* If no drive, skip */
    698       1.1    bouyer 		if ((drvp->drive_flags & DRIVE) == 0)
    699       1.1    bouyer 			continue;
    700       1.1    bouyer 		if (((drvp->drive_flags & DRIVE_DMA) == 0 &&
    701       1.1    bouyer 		    (drvp->drive_flags & DRIVE_UDMA) == 0))
    702       1.1    bouyer 			goto pio;
    703       1.1    bouyer 
    704       1.1    bouyer 		if (sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801AA_IDE ||
    705       1.1    bouyer 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801AB_IDE ||
    706       1.1    bouyer 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801BA_IDE ||
    707       1.1    bouyer 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801BAM_IDE ||
    708       1.1    bouyer 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801CA_IDE_1 ||
    709       1.1    bouyer 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801CA_IDE_2 ||
    710       1.1    bouyer 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801DB_IDE ||
    711       1.1    bouyer 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801DBM_IDE ||
    712       1.9   thorpej 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801EB_IDE ||
    713      1.17      cube 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801FB_IDE ||
    714      1.23      tron 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_6300ESB_IDE ||
    715      1.40   xtraeme 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801G_IDE ||
    716      1.40   xtraeme 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801HBM_IDE) {
    717       1.1    bouyer 			ideconf |= PIIX_CONFIG_PINGPONG;
    718       1.1    bouyer 		}
    719       1.1    bouyer 		if (sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801BA_IDE ||
    720       1.1    bouyer 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801BAM_IDE ||
    721       1.1    bouyer 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801CA_IDE_1 ||
    722       1.1    bouyer 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801CA_IDE_2 ||
    723       1.1    bouyer 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801DB_IDE ||
    724       1.1    bouyer 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801DBM_IDE ||
    725       1.9   thorpej 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801EB_IDE ||
    726      1.17      cube 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801FB_IDE ||
    727      1.23      tron 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_6300ESB_IDE ||
    728      1.40   xtraeme 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801G_IDE ||
    729      1.40   xtraeme 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801HBM_IDE) {
    730       1.1    bouyer 			/* setup Ultra/100 */
    731       1.1    bouyer 			if (drvp->UDMA_mode > 2 &&
    732       1.1    bouyer 			    (ideconf & PIIX_CONFIG_CR(channel, drive)) == 0)
    733       1.1    bouyer 				drvp->UDMA_mode = 2;
    734       1.1    bouyer 			if (drvp->UDMA_mode > 4) {
    735       1.1    bouyer 				ideconf |= PIIX_CONFIG_UDMA100(channel, drive);
    736       1.1    bouyer 			} else {
    737       1.1    bouyer 				ideconf &= ~PIIX_CONFIG_UDMA100(channel, drive);
    738       1.1    bouyer 				if (drvp->UDMA_mode > 2) {
    739       1.1    bouyer 					ideconf |= PIIX_CONFIG_UDMA66(channel,
    740       1.1    bouyer 					    drive);
    741       1.1    bouyer 				} else {
    742       1.1    bouyer 					ideconf &= ~PIIX_CONFIG_UDMA66(channel,
    743       1.1    bouyer 					    drive);
    744       1.1    bouyer 				}
    745       1.1    bouyer 			}
    746       1.1    bouyer 		}
    747       1.1    bouyer 		if (sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801AA_IDE) {
    748       1.1    bouyer 			/* setup Ultra/66 */
    749       1.1    bouyer 			if (drvp->UDMA_mode > 2 &&
    750       1.1    bouyer 			    (ideconf & PIIX_CONFIG_CR(channel, drive)) == 0)
    751       1.1    bouyer 				drvp->UDMA_mode = 2;
    752       1.1    bouyer 			if (drvp->UDMA_mode > 2)
    753       1.1    bouyer 				ideconf |= PIIX_CONFIG_UDMA66(channel, drive);
    754       1.1    bouyer 			else
    755       1.1    bouyer 				ideconf &= ~PIIX_CONFIG_UDMA66(channel, drive);
    756       1.1    bouyer 		}
    757      1.14   thorpej 		if ((wdc->sc_atac.atac_cap & ATAC_CAP_UDMA) &&
    758       1.1    bouyer 		    (drvp->drive_flags & DRIVE_UDMA)) {
    759       1.1    bouyer 			/* use Ultra/DMA */
    760      1.15   thorpej 			s = splbio();
    761       1.1    bouyer 			drvp->drive_flags &= ~DRIVE_DMA;
    762      1.15   thorpej 			splx(s);
    763       1.1    bouyer 			udmareg |= PIIX_UDMACTL_DRV_EN( channel, drive);
    764       1.1    bouyer 			udmareg |= PIIX_UDMATIM_SET(
    765       1.1    bouyer 			    piix4_sct_udma[drvp->UDMA_mode], channel, drive);
    766       1.1    bouyer 		} else {
    767       1.1    bouyer 			/* use Multiword DMA */
    768      1.15   thorpej 			s = splbio();
    769       1.1    bouyer 			drvp->drive_flags &= ~DRIVE_UDMA;
    770      1.15   thorpej 			splx(s);
    771       1.1    bouyer 			if (drive == 0) {
    772       1.1    bouyer 				idetim |= piix_setup_idetim_timings(
    773       1.1    bouyer 				    drvp->DMA_mode, 1, channel);
    774       1.1    bouyer 			} else {
    775       1.1    bouyer 				sidetim |= piix_setup_sidetim_timings(
    776       1.1    bouyer 					drvp->DMA_mode, 1, channel);
    777       1.1    bouyer 				idetim =PIIX_IDETIM_SET(idetim,
    778       1.1    bouyer 				    PIIX_IDETIM_SITRE, channel);
    779       1.1    bouyer 			}
    780       1.1    bouyer 		}
    781       1.1    bouyer 		idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
    782      1.19     perry 
    783       1.1    bouyer pio:		/* use PIO mode */
    784       1.1    bouyer 		idetim |= piix_setup_idetim_drvs(drvp);
    785       1.1    bouyer 		if (drive == 0) {
    786       1.1    bouyer 			idetim |= piix_setup_idetim_timings(
    787       1.1    bouyer 			    drvp->PIO_mode, 0, channel);
    788       1.1    bouyer 		} else {
    789       1.1    bouyer 			sidetim |= piix_setup_sidetim_timings(
    790       1.1    bouyer 				drvp->PIO_mode, 0, channel);
    791       1.1    bouyer 			idetim =PIIX_IDETIM_SET(idetim,
    792       1.1    bouyer 			    PIIX_IDETIM_SITRE, channel);
    793       1.1    bouyer 		}
    794       1.1    bouyer 	}
    795       1.1    bouyer 	if (idedma_ctl != 0) {
    796       1.1    bouyer 		/* Add software bits in status register */
    797       1.3      fvdl 		bus_space_write_1(sc->sc_dma_iot, cp->dma_iohs[IDEDMA_CTL], 0,
    798       1.1    bouyer 		    idedma_ctl);
    799       1.1    bouyer 	}
    800       1.1    bouyer 	pci_conf_write(sc->sc_pc, sc->sc_tag, PIIX_IDETIM, idetim);
    801       1.1    bouyer 	pci_conf_write(sc->sc_pc, sc->sc_tag, PIIX_SIDETIM, sidetim);
    802       1.1    bouyer 	pci_conf_write(sc->sc_pc, sc->sc_tag, PIIX_UDMAREG, udmareg);
    803       1.1    bouyer 	pci_conf_write(sc->sc_pc, sc->sc_tag, PIIX_CONFIG, ideconf);
    804       1.1    bouyer }
    805       1.1    bouyer 
    806       1.1    bouyer 
    807       1.1    bouyer /* setup ISP and RTC fields, based on mode */
    808       1.1    bouyer static u_int32_t
    809      1.50       dsl piix_setup_idetim_timings(u_int8_t mode, u_int8_t dma, u_int8_t channel)
    810       1.1    bouyer {
    811      1.19     perry 
    812       1.1    bouyer 	if (dma)
    813       1.1    bouyer 		return PIIX_IDETIM_SET(0,
    814      1.19     perry 		    PIIX_IDETIM_ISP_SET(piix_isp_dma[mode]) |
    815       1.1    bouyer 		    PIIX_IDETIM_RTC_SET(piix_rtc_dma[mode]),
    816       1.1    bouyer 		    channel);
    817      1.19     perry 	else
    818       1.1    bouyer 		return PIIX_IDETIM_SET(0,
    819      1.19     perry 		    PIIX_IDETIM_ISP_SET(piix_isp_pio[mode]) |
    820       1.1    bouyer 		    PIIX_IDETIM_RTC_SET(piix_rtc_pio[mode]),
    821       1.1    bouyer 		    channel);
    822       1.1    bouyer }
    823       1.1    bouyer 
    824       1.1    bouyer /* setup DTE, PPE, IE and TIME field based on PIO mode */
    825       1.1    bouyer static u_int32_t
    826      1.50       dsl piix_setup_idetim_drvs(struct ata_drive_datas *drvp)
    827       1.1    bouyer {
    828       1.1    bouyer 	u_int32_t ret = 0;
    829      1.12   thorpej 	struct ata_channel *chp = drvp->chnl_softc;
    830       1.8   thorpej 	u_int8_t channel = chp->ch_channel;
    831       1.1    bouyer 	u_int8_t drive = drvp->drive;
    832       1.1    bouyer 
    833       1.1    bouyer 	/*
    834      1.34       wiz 	 * If drive is using UDMA, timings setups are independent
    835       1.1    bouyer 	 * So just check DMA and PIO here.
    836       1.1    bouyer 	 */
    837       1.1    bouyer 	if (drvp->drive_flags & DRIVE_DMA) {
    838       1.1    bouyer 		/* if mode = DMA mode 0, use compatible timings */
    839       1.1    bouyer 		if ((drvp->drive_flags & DRIVE_DMA) &&
    840       1.1    bouyer 		    drvp->DMA_mode == 0) {
    841       1.1    bouyer 			drvp->PIO_mode = 0;
    842       1.1    bouyer 			return ret;
    843       1.1    bouyer 		}
    844       1.1    bouyer 		ret = PIIX_IDETIM_SET(ret, PIIX_IDETIM_TIME(drive), channel);
    845       1.1    bouyer 		/*
    846       1.1    bouyer 		 * PIO and DMA timings are the same, use fast timings for PIO
    847       1.1    bouyer 		 * too, else use compat timings.
    848       1.1    bouyer 		 */
    849       1.1    bouyer 		if ((piix_isp_pio[drvp->PIO_mode] !=
    850       1.1    bouyer 		    piix_isp_dma[drvp->DMA_mode]) ||
    851       1.1    bouyer 		    (piix_rtc_pio[drvp->PIO_mode] !=
    852       1.1    bouyer 		    piix_rtc_dma[drvp->DMA_mode]))
    853       1.1    bouyer 			drvp->PIO_mode = 0;
    854       1.1    bouyer 		/* if PIO mode <= 2, use compat timings for PIO */
    855       1.1    bouyer 		if (drvp->PIO_mode <= 2) {
    856       1.1    bouyer 			ret = PIIX_IDETIM_SET(ret, PIIX_IDETIM_DTE(drive),
    857       1.1    bouyer 			    channel);
    858       1.1    bouyer 			return ret;
    859       1.1    bouyer 		}
    860       1.1    bouyer 	}
    861       1.1    bouyer 
    862       1.1    bouyer 	/*
    863       1.1    bouyer 	 * Now setup PIO modes. If mode < 2, use compat timings.
    864       1.1    bouyer 	 * Else enable fast timings. Enable IORDY and prefetch/post
    865       1.1    bouyer 	 * if PIO mode >= 3.
    866       1.1    bouyer 	 */
    867       1.1    bouyer 
    868       1.1    bouyer 	if (drvp->PIO_mode < 2)
    869       1.1    bouyer 		return ret;
    870       1.1    bouyer 
    871       1.1    bouyer 	ret = PIIX_IDETIM_SET(ret, PIIX_IDETIM_TIME(drive), channel);
    872       1.1    bouyer 	if (drvp->PIO_mode >= 3) {
    873       1.1    bouyer 		ret = PIIX_IDETIM_SET(ret, PIIX_IDETIM_IE(drive), channel);
    874       1.1    bouyer 		ret = PIIX_IDETIM_SET(ret, PIIX_IDETIM_PPE(drive), channel);
    875       1.1    bouyer 	}
    876       1.1    bouyer 	return ret;
    877       1.1    bouyer }
    878       1.1    bouyer 
    879       1.1    bouyer /* setup values in SIDETIM registers, based on mode */
    880       1.1    bouyer static u_int32_t
    881      1.50       dsl piix_setup_sidetim_timings(u_int8_t mode, u_int8_t dma, u_int8_t channel)
    882       1.1    bouyer {
    883       1.1    bouyer 	if (dma)
    884       1.1    bouyer 		return PIIX_SIDETIM_ISP_SET(piix_isp_dma[mode], channel) |
    885       1.1    bouyer 		    PIIX_SIDETIM_RTC_SET(piix_rtc_dma[mode], channel);
    886      1.19     perry 	else
    887       1.1    bouyer 		return PIIX_SIDETIM_ISP_SET(piix_isp_pio[mode], channel) |
    888       1.1    bouyer 		    PIIX_SIDETIM_RTC_SET(piix_rtc_pio[mode], channel);
    889       1.5    bouyer }
    890       1.5    bouyer 
    891       1.5    bouyer static void
    892       1.5    bouyer piixsata_chip_map(struct pciide_softc *sc, struct pci_attach_args *pa)
    893       1.5    bouyer {
    894       1.5    bouyer 	struct pciide_channel *cp;
    895      1.22    briggs 	pcireg_t interface, cmdsts;
    896      1.35      cube 	int channel;
    897       1.5    bouyer 
    898       1.5    bouyer 	if (pciide_chipen(sc, pa) == 0)
    899       1.5    bouyer 		return;
    900       1.5    bouyer 
    901      1.46      cube 	aprint_verbose_dev(sc->sc_wdcdev.sc_atac.atac_dev,
    902      1.46      cube 	    "bus-master DMA support present");
    903       1.5    bouyer 	pciide_mapreg_dma(sc, pa);
    904      1.36        ad 	aprint_verbose("\n");
    905       1.1    bouyer 
    906      1.14   thorpej 	sc->sc_wdcdev.sc_atac.atac_cap |= ATAC_CAP_DATA16 | ATAC_CAP_DATA32;
    907      1.14   thorpej 	sc->sc_wdcdev.sc_atac.atac_pio_cap = 4;
    908       1.1    bouyer 	if (sc->sc_dma_ok) {
    909      1.14   thorpej 		sc->sc_wdcdev.sc_atac.atac_cap |= ATAC_CAP_DMA | ATAC_CAP_UDMA;
    910       1.1    bouyer 		sc->sc_wdcdev.irqack = pciide_irqack;
    911      1.37     itohy 		/* Do all revisions require DMA alignment workaround? */
    912      1.37     itohy 		sc->sc_wdcdev.dma_init = piix_dma_init;
    913      1.14   thorpej 		sc->sc_wdcdev.sc_atac.atac_dma_cap = 2;
    914      1.14   thorpej 		sc->sc_wdcdev.sc_atac.atac_udma_cap = 6;
    915       1.1    bouyer 	}
    916      1.14   thorpej 	sc->sc_wdcdev.sc_atac.atac_set_modes = sata_setup_channel;
    917       1.1    bouyer 
    918      1.14   thorpej 	sc->sc_wdcdev.sc_atac.atac_channels = sc->wdc_chanarray;
    919      1.14   thorpej 	sc->sc_wdcdev.sc_atac.atac_nchannels = PCIIDE_NUM_CHANNELS;
    920       1.1    bouyer 
    921      1.22    briggs 	cmdsts = pci_conf_read(sc->sc_pc, sc->sc_tag, PCI_COMMAND_STATUS_REG);
    922      1.32  drochner 	cmdsts &= ~PCI_COMMAND_INTERRUPT_DISABLE;
    923      1.22    briggs 	pci_conf_write(sc->sc_pc, sc->sc_tag, PCI_COMMAND_STATUS_REG, cmdsts);
    924      1.22    briggs 
    925      1.22    briggs 	if (PCI_CLASS(pa->pa_class) == PCI_CLASS_MASS_STORAGE &&
    926      1.22    briggs 	    PCI_SUBCLASS(pa->pa_class) == PCI_SUBCLASS_MASS_STORAGE_RAID)
    927      1.22    briggs 		sc->sc_wdcdev.sc_atac.atac_cap |= ATAC_CAP_RAID;
    928      1.22    briggs 
    929       1.1    bouyer 	interface = PCI_INTERFACE(pa->pa_class);
    930      1.29   xtraeme 
    931      1.12   thorpej 	wdc_allocate_regs(&sc->sc_wdcdev);
    932      1.12   thorpej 
    933      1.14   thorpej 	for (channel = 0; channel < sc->sc_wdcdev.sc_atac.atac_nchannels;
    934      1.14   thorpej 	     channel++) {
    935       1.1    bouyer 		cp = &sc->pciide_channels[channel];
    936       1.1    bouyer 		if (pciide_chansetup(sc, channel, interface) == 0)
    937       1.1    bouyer 			continue;
    938  1.53.2.3  uebayasi 		pciide_mapchan(pa, cp, interface, pciide_pci_intr);
    939       1.1    bouyer 	}
    940       1.1    bouyer }
    941      1.37     itohy 
    942      1.37     itohy static int
    943      1.37     itohy piix_dma_init(void *v, int channel, int drive, void *databuf,
    944      1.37     itohy     size_t datalen, int flags)
    945      1.37     itohy {
    946      1.37     itohy 
    947      1.37     itohy 	/* use PIO for unaligned transfer */
    948      1.37     itohy 	if (((uintptr_t)databuf) & 0x1)
    949      1.37     itohy 		return EINVAL;
    950      1.37     itohy 
    951      1.37     itohy 	return pciide_dma_init(v, channel, drive, databuf, datalen, flags);
    952      1.37     itohy }
    953