piixide.c revision 1.65 1 1.65 msaitoh /* $NetBSD: piixide.c,v 1.65 2016/02/01 08:28:48 msaitoh Exp $ */
2 1.1 bouyer
3 1.1 bouyer /*
4 1.1 bouyer * Copyright (c) 1999, 2000, 2001 Manuel Bouyer.
5 1.1 bouyer *
6 1.1 bouyer * Redistribution and use in source and binary forms, with or without
7 1.1 bouyer * modification, are permitted provided that the following conditions
8 1.1 bouyer * are met:
9 1.1 bouyer * 1. Redistributions of source code must retain the above copyright
10 1.1 bouyer * notice, this list of conditions and the following disclaimer.
11 1.1 bouyer * 2. Redistributions in binary form must reproduce the above copyright
12 1.1 bouyer * notice, this list of conditions and the following disclaimer in the
13 1.1 bouyer * documentation and/or other materials provided with the distribution.
14 1.1 bouyer *
15 1.1 bouyer * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
16 1.1 bouyer * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
17 1.1 bouyer * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
18 1.19 perry * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
19 1.1 bouyer * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
20 1.1 bouyer * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
21 1.1 bouyer * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
22 1.1 bouyer * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
23 1.1 bouyer * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
24 1.1 bouyer * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
25 1.1 bouyer */
26 1.1 bouyer
27 1.20 lukem #include <sys/cdefs.h>
28 1.65 msaitoh __KERNEL_RCSID(0, "$NetBSD: piixide.c,v 1.65 2016/02/01 08:28:48 msaitoh Exp $");
29 1.20 lukem
30 1.1 bouyer #include <sys/param.h>
31 1.1 bouyer #include <sys/systm.h>
32 1.1 bouyer
33 1.1 bouyer #include <dev/pci/pcivar.h>
34 1.1 bouyer #include <dev/pci/pcidevs.h>
35 1.1 bouyer #include <dev/pci/pciidereg.h>
36 1.1 bouyer #include <dev/pci/pciidevar.h>
37 1.1 bouyer #include <dev/pci/pciide_piix_reg.h>
38 1.1 bouyer
39 1.57 dyoung static void piix_chip_map(struct pciide_softc*,
40 1.57 dyoung const struct pci_attach_args *);
41 1.12 thorpej static void piix_setup_channel(struct ata_channel *);
42 1.12 thorpej static void piix3_4_setup_channel(struct ata_channel *);
43 1.2 thorpej static u_int32_t piix_setup_idetim_timings(u_int8_t, u_int8_t, u_int8_t);
44 1.2 thorpej static u_int32_t piix_setup_idetim_drvs(struct ata_drive_datas *);
45 1.2 thorpej static u_int32_t piix_setup_sidetim_timings(u_int8_t, u_int8_t, u_int8_t);
46 1.57 dyoung static void piixsata_chip_map(struct pciide_softc*,
47 1.57 dyoung const struct pci_attach_args *);
48 1.37 itohy static int piix_dma_init(void *, int, int, void *, size_t, int);
49 1.2 thorpej
50 1.54 dyoung static bool piixide_resume(device_t, const pmf_qual_t *);
51 1.54 dyoung static bool piixide_suspend(device_t, const pmf_qual_t *);
52 1.46 cube static int piixide_match(device_t, cfdata_t, void *);
53 1.46 cube static void piixide_attach(device_t, device_t, void *);
54 1.1 bouyer
55 1.2 thorpej static const struct pciide_product_desc pciide_intel_products[] = {
56 1.1 bouyer { PCI_PRODUCT_INTEL_82092AA,
57 1.1 bouyer 0,
58 1.1 bouyer "Intel 82092AA IDE controller",
59 1.1 bouyer default_chip_map,
60 1.1 bouyer },
61 1.1 bouyer { PCI_PRODUCT_INTEL_82371FB_IDE,
62 1.1 bouyer 0,
63 1.1 bouyer "Intel 82371FB IDE controller (PIIX)",
64 1.1 bouyer piix_chip_map,
65 1.1 bouyer },
66 1.1 bouyer { PCI_PRODUCT_INTEL_82371SB_IDE,
67 1.1 bouyer 0,
68 1.1 bouyer "Intel 82371SB IDE Interface (PIIX3)",
69 1.1 bouyer piix_chip_map,
70 1.1 bouyer },
71 1.1 bouyer { PCI_PRODUCT_INTEL_82371AB_IDE,
72 1.1 bouyer 0,
73 1.1 bouyer "Intel 82371AB IDE controller (PIIX4)",
74 1.1 bouyer piix_chip_map,
75 1.1 bouyer },
76 1.1 bouyer { PCI_PRODUCT_INTEL_82440MX_IDE,
77 1.1 bouyer 0,
78 1.1 bouyer "Intel 82440MX IDE controller",
79 1.1 bouyer piix_chip_map
80 1.1 bouyer },
81 1.1 bouyer { PCI_PRODUCT_INTEL_82801AA_IDE,
82 1.1 bouyer 0,
83 1.1 bouyer "Intel 82801AA IDE Controller (ICH)",
84 1.1 bouyer piix_chip_map,
85 1.1 bouyer },
86 1.1 bouyer { PCI_PRODUCT_INTEL_82801AB_IDE,
87 1.1 bouyer 0,
88 1.1 bouyer "Intel 82801AB IDE Controller (ICH0)",
89 1.1 bouyer piix_chip_map,
90 1.1 bouyer },
91 1.1 bouyer { PCI_PRODUCT_INTEL_82801BA_IDE,
92 1.1 bouyer 0,
93 1.1 bouyer "Intel 82801BA IDE Controller (ICH2)",
94 1.1 bouyer piix_chip_map,
95 1.1 bouyer },
96 1.1 bouyer { PCI_PRODUCT_INTEL_82801BAM_IDE,
97 1.1 bouyer 0,
98 1.1 bouyer "Intel 82801BAM IDE Controller (ICH2-M)",
99 1.1 bouyer piix_chip_map,
100 1.1 bouyer },
101 1.1 bouyer { PCI_PRODUCT_INTEL_82801CA_IDE_1,
102 1.1 bouyer 0,
103 1.1 bouyer "Intel 82801CA IDE Controller (ICH3)",
104 1.1 bouyer piix_chip_map,
105 1.1 bouyer },
106 1.1 bouyer { PCI_PRODUCT_INTEL_82801CA_IDE_2,
107 1.1 bouyer 0,
108 1.1 bouyer "Intel 82801CA IDE Controller (ICH3)",
109 1.1 bouyer piix_chip_map,
110 1.1 bouyer },
111 1.1 bouyer { PCI_PRODUCT_INTEL_82801DB_IDE,
112 1.1 bouyer 0,
113 1.1 bouyer "Intel 82801DB IDE Controller (ICH4)",
114 1.1 bouyer piix_chip_map,
115 1.1 bouyer },
116 1.1 bouyer { PCI_PRODUCT_INTEL_82801DBM_IDE,
117 1.1 bouyer 0,
118 1.1 bouyer "Intel 82801DBM IDE Controller (ICH4-M)",
119 1.1 bouyer piix_chip_map,
120 1.1 bouyer },
121 1.1 bouyer { PCI_PRODUCT_INTEL_82801EB_IDE,
122 1.1 bouyer 0,
123 1.1 bouyer "Intel 82801EB IDE Controller (ICH5)",
124 1.1 bouyer piix_chip_map,
125 1.1 bouyer },
126 1.1 bouyer { PCI_PRODUCT_INTEL_82801EB_SATA,
127 1.1 bouyer 0,
128 1.1 bouyer "Intel 82801EB Serial ATA Controller",
129 1.5 bouyer piixsata_chip_map,
130 1.4 bouyer },
131 1.4 bouyer { PCI_PRODUCT_INTEL_82801ER_SATA,
132 1.4 bouyer 0,
133 1.4 bouyer "Intel 82801ER Serial ATA/Raid Controller",
134 1.5 bouyer piixsata_chip_map,
135 1.1 bouyer },
136 1.9 thorpej { PCI_PRODUCT_INTEL_6300ESB_IDE,
137 1.9 thorpej 0,
138 1.9 thorpej "Intel 6300ESB IDE Controller (ICH5)",
139 1.9 thorpej piix_chip_map,
140 1.9 thorpej },
141 1.9 thorpej { PCI_PRODUCT_INTEL_6300ESB_SATA,
142 1.9 thorpej 0,
143 1.9 thorpej "Intel 6300ESB Serial ATA Controller",
144 1.9 thorpej piixsata_chip_map,
145 1.9 thorpej },
146 1.22 briggs { PCI_PRODUCT_INTEL_6300ESB_RAID,
147 1.22 briggs 0,
148 1.22 briggs "Intel 6300ESB Serial ATA/RAID Controller",
149 1.22 briggs piixsata_chip_map,
150 1.22 briggs },
151 1.17 cube { PCI_PRODUCT_INTEL_82801FB_IDE,
152 1.17 cube 0,
153 1.17 cube "Intel 82801FB IDE Controller (ICH6)",
154 1.17 cube piix_chip_map,
155 1.17 cube },
156 1.16 cube { PCI_PRODUCT_INTEL_82801FB_SATA,
157 1.16 cube 0,
158 1.16 cube "Intel 82801FB Serial ATA/Raid Controller",
159 1.16 cube piixsata_chip_map,
160 1.16 cube },
161 1.16 cube { PCI_PRODUCT_INTEL_82801FR_SATA,
162 1.16 cube 0,
163 1.16 cube "Intel 82801FR Serial ATA/Raid Controller",
164 1.16 cube piixsata_chip_map,
165 1.16 cube },
166 1.21 bouyer { PCI_PRODUCT_INTEL_82801FBM_SATA,
167 1.21 bouyer 0,
168 1.21 bouyer "Intel 82801FBM Serial ATA Controller (ICH6)",
169 1.21 bouyer piixsata_chip_map,
170 1.21 bouyer },
171 1.23 tron { PCI_PRODUCT_INTEL_82801G_IDE,
172 1.23 tron 0,
173 1.23 tron "Intel 82801GB/GR IDE Controller (ICH7)",
174 1.23 tron piix_chip_map,
175 1.23 tron },
176 1.23 tron { PCI_PRODUCT_INTEL_82801G_SATA,
177 1.23 tron 0,
178 1.23 tron "Intel 82801GB/GR Serial ATA/Raid Controller (ICH7)",
179 1.23 tron piixsata_chip_map,
180 1.23 tron },
181 1.26 markd { PCI_PRODUCT_INTEL_82801GBM_SATA,
182 1.26 markd 0,
183 1.26 markd "Intel 82801GBM/GHM Serial ATA Controller (ICH7)",
184 1.26 markd piixsata_chip_map,
185 1.26 markd },
186 1.29 xtraeme { PCI_PRODUCT_INTEL_82801H_SATA_1,
187 1.29 xtraeme 0,
188 1.29 xtraeme "Intel 82801H Serial ATA Controller (ICH8)",
189 1.29 xtraeme piixsata_chip_map,
190 1.29 xtraeme },
191 1.29 xtraeme { PCI_PRODUCT_INTEL_82801H_SATA_RAID,
192 1.29 xtraeme 0,
193 1.29 xtraeme "Intel 82801H Serial ATA RAID Controller (ICH8)",
194 1.29 xtraeme piixsata_chip_map,
195 1.29 xtraeme },
196 1.29 xtraeme { PCI_PRODUCT_INTEL_82801H_SATA_2,
197 1.29 xtraeme 0,
198 1.29 xtraeme "Intel 82801H Serial ATA Controller (ICH8)",
199 1.29 xtraeme piixsata_chip_map,
200 1.29 xtraeme },
201 1.39 xtraeme { PCI_PRODUCT_INTEL_82801HBM_IDE,
202 1.39 xtraeme 0,
203 1.39 xtraeme "Intel 82801HBM IDE Controller (ICH8M)",
204 1.39 xtraeme piix_chip_map,
205 1.39 xtraeme },
206 1.65 msaitoh { PCI_PRODUCT_INTEL_82801HBM_SATA_AHCI,
207 1.29 xtraeme 0,
208 1.65 msaitoh "Intel 82801HBM Serial ATA AHCI Controller (ICH8M)",
209 1.29 xtraeme piixsata_chip_map,
210 1.29 xtraeme },
211 1.65 msaitoh { PCI_PRODUCT_INTEL_82801HBM_SATA_RAID,
212 1.29 xtraeme 0,
213 1.65 msaitoh "Intel 82801HBM Serial ATA RAID Controller (ICH8M)",
214 1.29 xtraeme piixsata_chip_map,
215 1.29 xtraeme },
216 1.41 xtraeme { PCI_PRODUCT_INTEL_82801HEM_SATA,
217 1.41 xtraeme 0,
218 1.41 xtraeme "Intel 82801HEM Serial ATA Controller (ICH8M)",
219 1.41 xtraeme piixsata_chip_map,
220 1.41 xtraeme },
221 1.28 cube { PCI_PRODUCT_INTEL_63XXESB_IDE,
222 1.28 cube 0,
223 1.28 cube "Intel 631xESB/632xESB IDE Controller",
224 1.28 cube piix_chip_map,
225 1.28 cube },
226 1.38 xtraeme { PCI_PRODUCT_INTEL_82801I_SATA_1,
227 1.38 xtraeme 0,
228 1.38 xtraeme "Intel 82801I Serial ATA Controller (ICH9)",
229 1.38 xtraeme piixsata_chip_map,
230 1.38 xtraeme },
231 1.38 xtraeme { PCI_PRODUCT_INTEL_82801I_SATA_2,
232 1.38 xtraeme 0,
233 1.38 xtraeme "Intel 82801I Serial ATA Controller (ICH9)",
234 1.38 xtraeme piixsata_chip_map,
235 1.38 xtraeme },
236 1.38 xtraeme { PCI_PRODUCT_INTEL_82801I_SATA_3,
237 1.38 xtraeme 0,
238 1.38 xtraeme "Intel 82801I Serial ATA Controller (ICH9)",
239 1.38 xtraeme piixsata_chip_map,
240 1.38 xtraeme },
241 1.48 markd { PCI_PRODUCT_INTEL_82801I_SATA_4,
242 1.48 markd 0,
243 1.48 markd "Intel 82801I Mobile Serial ATA Controller (ICH9)",
244 1.48 markd piixsata_chip_map,
245 1.48 markd },
246 1.48 markd { PCI_PRODUCT_INTEL_82801I_SATA_5,
247 1.48 markd 0,
248 1.48 markd "Intel 82801I Mobile Serial ATA Controller (ICH9)",
249 1.48 markd piixsata_chip_map,
250 1.48 markd },
251 1.48 markd { PCI_PRODUCT_INTEL_82801I_SATA_6,
252 1.48 markd 0,
253 1.48 markd "Intel 82801I Mobile Serial ATA Controller (ICH9)",
254 1.48 markd piixsata_chip_map,
255 1.48 markd },
256 1.48 markd { PCI_PRODUCT_INTEL_82801I_SATA_7,
257 1.48 markd 0,
258 1.48 markd "Intel 82801I Mobile Serial ATA Controller (ICH9)",
259 1.48 markd piixsata_chip_map,
260 1.48 markd },
261 1.28 cube { PCI_PRODUCT_INTEL_63XXESB_SATA,
262 1.28 cube 0,
263 1.28 cube "Intel 631xESB/632xESB Serial ATA Controller",
264 1.28 cube piixsata_chip_map,
265 1.28 cube },
266 1.55 njoly { PCI_PRODUCT_INTEL_82801JD_SATA_IDE2,
267 1.47 christos 0,
268 1.55 njoly "Intel 82801JD Serial ATA Controller (ICH10)",
269 1.47 christos piixsata_chip_map,
270 1.47 christos },
271 1.55 njoly { PCI_PRODUCT_INTEL_82801JI_SATA_IDE2,
272 1.47 christos 0,
273 1.55 njoly "Intel 82801JI Serial ATA Controller (ICH10)",
274 1.47 christos piixsata_chip_map,
275 1.47 christos },
276 1.55 njoly { PCI_PRODUCT_INTEL_82801JD_SATA_IDE,
277 1.47 christos 0,
278 1.55 njoly "Intel 82801JD Serial ATA Controller (ICH10)",
279 1.47 christos piixsata_chip_map,
280 1.47 christos },
281 1.55 njoly { PCI_PRODUCT_INTEL_82801JI_SATA_IDE,
282 1.47 christos 0,
283 1.55 njoly "Intel 82801JI Serial ATA Controller (ICH10)",
284 1.47 christos piixsata_chip_map,
285 1.47 christos },
286 1.49 christos {
287 1.49 christos PCI_PRODUCT_INTEL_82965PM_IDE,
288 1.49 christos 0,
289 1.49 christos "Intel 82965PM IDE controller",
290 1.49 christos piixsata_chip_map,
291 1.49 christos },
292 1.52 sborrill {
293 1.52 sborrill PCI_PRODUCT_INTEL_3400_SATA_1,
294 1.52 sborrill 0,
295 1.52 sborrill "Intel 3400 Serial ATA Controller",
296 1.52 sborrill piixsata_chip_map,
297 1.52 sborrill },
298 1.52 sborrill {
299 1.52 sborrill PCI_PRODUCT_INTEL_3400_SATA_1,
300 1.52 sborrill 0,
301 1.52 sborrill "Intel 3400 Serial ATA Controller",
302 1.52 sborrill piixsata_chip_map,
303 1.52 sborrill },
304 1.52 sborrill {
305 1.52 sborrill PCI_PRODUCT_INTEL_3400_SATA_2,
306 1.52 sborrill 0,
307 1.52 sborrill "Intel 3400 Serial ATA Controller",
308 1.52 sborrill piixsata_chip_map,
309 1.52 sborrill },
310 1.52 sborrill {
311 1.52 sborrill PCI_PRODUCT_INTEL_3400_SATA_3,
312 1.52 sborrill 0,
313 1.52 sborrill "Intel 3400 Serial ATA Controller",
314 1.52 sborrill piixsata_chip_map,
315 1.52 sborrill },
316 1.52 sborrill {
317 1.52 sborrill PCI_PRODUCT_INTEL_3400_SATA_4,
318 1.52 sborrill 0,
319 1.52 sborrill "Intel 3400 Serial ATA Controller",
320 1.52 sborrill piixsata_chip_map,
321 1.52 sborrill },
322 1.52 sborrill {
323 1.52 sborrill PCI_PRODUCT_INTEL_3400_SATA_5,
324 1.52 sborrill 0,
325 1.52 sborrill "Intel 3400 Serial ATA Controller",
326 1.52 sborrill piixsata_chip_map,
327 1.52 sborrill },
328 1.52 sborrill {
329 1.52 sborrill PCI_PRODUCT_INTEL_3400_SATA_6,
330 1.52 sborrill 0,
331 1.52 sborrill "Intel 3400 Serial ATA Controller",
332 1.52 sborrill piixsata_chip_map,
333 1.52 sborrill },
334 1.58 sborrill {
335 1.58 sborrill PCI_PRODUCT_INTEL_6SERIES_SATA_1,
336 1.58 sborrill 0,
337 1.58 sborrill "Intel 6 Series Serial ATA Controller",
338 1.58 sborrill piixsata_chip_map,
339 1.58 sborrill },
340 1.58 sborrill {
341 1.58 sborrill PCI_PRODUCT_INTEL_6SERIES_SATA_2,
342 1.58 sborrill 0,
343 1.58 sborrill "Intel 6 Series Serial ATA Controller",
344 1.58 sborrill piixsata_chip_map,
345 1.58 sborrill },
346 1.58 sborrill {
347 1.58 sborrill PCI_PRODUCT_INTEL_6SERIES_SATA_3,
348 1.58 sborrill 0,
349 1.58 sborrill "Intel 6 Series Serial ATA Controller",
350 1.58 sborrill piixsata_chip_map,
351 1.58 sborrill },
352 1.58 sborrill {
353 1.58 sborrill PCI_PRODUCT_INTEL_6SERIES_SATA_4,
354 1.58 sborrill 0,
355 1.58 sborrill "Intel 6 Series Serial ATA Controller",
356 1.58 sborrill piixsata_chip_map,
357 1.58 sborrill },
358 1.1 bouyer { 0,
359 1.1 bouyer 0,
360 1.1 bouyer NULL,
361 1.1 bouyer NULL
362 1.1 bouyer }
363 1.1 bouyer };
364 1.1 bouyer
365 1.46 cube CFATTACH_DECL_NEW(piixide, sizeof(struct pciide_softc),
366 1.64 jakllsch piixide_match, piixide_attach, pciide_detach, NULL);
367 1.1 bouyer
368 1.2 thorpej static int
369 1.46 cube piixide_match(device_t parent, cfdata_t match, void *aux)
370 1.1 bouyer {
371 1.1 bouyer struct pci_attach_args *pa = aux;
372 1.1 bouyer
373 1.1 bouyer if (PCI_VENDOR(pa->pa_id) == PCI_VENDOR_INTEL) {
374 1.1 bouyer if (pciide_lookup_product(pa->pa_id, pciide_intel_products))
375 1.1 bouyer return (2);
376 1.1 bouyer }
377 1.1 bouyer return (0);
378 1.1 bouyer }
379 1.1 bouyer
380 1.2 thorpej static void
381 1.46 cube piixide_attach(device_t parent, device_t self, void *aux)
382 1.1 bouyer {
383 1.1 bouyer struct pci_attach_args *pa = aux;
384 1.46 cube struct pciide_softc *sc = device_private(self);
385 1.46 cube
386 1.46 cube sc->sc_wdcdev.sc_atac.atac_dev = self;
387 1.1 bouyer
388 1.1 bouyer pciide_common_attach(sc, pa,
389 1.1 bouyer pciide_lookup_product(pa->pa_id, pciide_intel_products));
390 1.1 bouyer
391 1.42 jmcneill if (!pmf_device_register(self, piixide_suspend, piixide_resume))
392 1.42 jmcneill aprint_error_dev(self, "couldn't establish power handler\n");
393 1.18 jmcneill }
394 1.18 jmcneill
395 1.42 jmcneill static bool
396 1.54 dyoung piixide_resume(device_t dv, const pmf_qual_t *qual)
397 1.42 jmcneill {
398 1.42 jmcneill struct pciide_softc *sc = device_private(dv);
399 1.42 jmcneill
400 1.42 jmcneill pci_conf_write(sc->sc_pc, sc->sc_tag, PIIX_IDETIM,
401 1.43 joerg sc->sc_pm_reg[0]);
402 1.44 drochner pci_conf_write(sc->sc_pc, sc->sc_tag, PIIX_UDMAREG,
403 1.43 joerg sc->sc_pm_reg[1]);
404 1.42 jmcneill
405 1.42 jmcneill return true;
406 1.42 jmcneill }
407 1.42 jmcneill
408 1.42 jmcneill static bool
409 1.54 dyoung piixide_suspend(device_t dv, const pmf_qual_t *qual)
410 1.18 jmcneill {
411 1.42 jmcneill struct pciide_softc *sc = device_private(dv);
412 1.18 jmcneill
413 1.43 joerg sc->sc_pm_reg[0] = pci_conf_read(sc->sc_pc, sc->sc_tag,
414 1.42 jmcneill PIIX_IDETIM);
415 1.43 joerg sc->sc_pm_reg[1] = pci_conf_read(sc->sc_pc, sc->sc_tag,
416 1.44 drochner PIIX_UDMAREG);
417 1.18 jmcneill
418 1.42 jmcneill return true;
419 1.1 bouyer }
420 1.1 bouyer
421 1.2 thorpej static void
422 1.57 dyoung piix_chip_map(struct pciide_softc *sc, const struct pci_attach_args *pa)
423 1.1 bouyer {
424 1.1 bouyer struct pciide_channel *cp;
425 1.1 bouyer int channel;
426 1.1 bouyer u_int32_t idetim;
427 1.24 bouyer pcireg_t interface = PCI_INTERFACE(pa->pa_class);
428 1.1 bouyer
429 1.1 bouyer if (pciide_chipen(sc, pa) == 0)
430 1.1 bouyer return;
431 1.1 bouyer
432 1.46 cube aprint_verbose_dev(sc->sc_wdcdev.sc_atac.atac_dev,
433 1.46 cube "bus-master DMA support present");
434 1.1 bouyer pciide_mapreg_dma(sc, pa);
435 1.36 ad aprint_verbose("\n");
436 1.14 thorpej sc->sc_wdcdev.sc_atac.atac_cap |= ATAC_CAP_DATA16 | ATAC_CAP_DATA32;
437 1.1 bouyer if (sc->sc_dma_ok) {
438 1.14 thorpej sc->sc_wdcdev.sc_atac.atac_cap |= ATAC_CAP_DMA;
439 1.1 bouyer sc->sc_wdcdev.irqack = pciide_irqack;
440 1.37 itohy /* Do all revisions require DMA alignment workaround? */
441 1.37 itohy sc->sc_wdcdev.dma_init = piix_dma_init;
442 1.1 bouyer switch(sc->sc_pp->ide_product) {
443 1.1 bouyer case PCI_PRODUCT_INTEL_82371AB_IDE:
444 1.1 bouyer case PCI_PRODUCT_INTEL_82440MX_IDE:
445 1.1 bouyer case PCI_PRODUCT_INTEL_82801AA_IDE:
446 1.1 bouyer case PCI_PRODUCT_INTEL_82801AB_IDE:
447 1.1 bouyer case PCI_PRODUCT_INTEL_82801BA_IDE:
448 1.1 bouyer case PCI_PRODUCT_INTEL_82801BAM_IDE:
449 1.1 bouyer case PCI_PRODUCT_INTEL_82801CA_IDE_1:
450 1.1 bouyer case PCI_PRODUCT_INTEL_82801CA_IDE_2:
451 1.1 bouyer case PCI_PRODUCT_INTEL_82801DB_IDE:
452 1.1 bouyer case PCI_PRODUCT_INTEL_82801DBM_IDE:
453 1.1 bouyer case PCI_PRODUCT_INTEL_82801EB_IDE:
454 1.9 thorpej case PCI_PRODUCT_INTEL_6300ESB_IDE:
455 1.17 cube case PCI_PRODUCT_INTEL_82801FB_IDE:
456 1.23 tron case PCI_PRODUCT_INTEL_82801G_IDE:
457 1.40 xtraeme case PCI_PRODUCT_INTEL_82801HBM_IDE:
458 1.14 thorpej sc->sc_wdcdev.sc_atac.atac_cap |= ATAC_CAP_UDMA;
459 1.1 bouyer }
460 1.1 bouyer }
461 1.14 thorpej sc->sc_wdcdev.sc_atac.atac_pio_cap = 4;
462 1.14 thorpej sc->sc_wdcdev.sc_atac.atac_dma_cap = 2;
463 1.1 bouyer switch(sc->sc_pp->ide_product) {
464 1.1 bouyer case PCI_PRODUCT_INTEL_82801AA_IDE:
465 1.14 thorpej sc->sc_wdcdev.sc_atac.atac_udma_cap = 4;
466 1.1 bouyer break;
467 1.1 bouyer case PCI_PRODUCT_INTEL_82801BA_IDE:
468 1.1 bouyer case PCI_PRODUCT_INTEL_82801BAM_IDE:
469 1.1 bouyer case PCI_PRODUCT_INTEL_82801CA_IDE_1:
470 1.1 bouyer case PCI_PRODUCT_INTEL_82801CA_IDE_2:
471 1.1 bouyer case PCI_PRODUCT_INTEL_82801DB_IDE:
472 1.1 bouyer case PCI_PRODUCT_INTEL_82801DBM_IDE:
473 1.1 bouyer case PCI_PRODUCT_INTEL_82801EB_IDE:
474 1.9 thorpej case PCI_PRODUCT_INTEL_6300ESB_IDE:
475 1.17 cube case PCI_PRODUCT_INTEL_82801FB_IDE:
476 1.23 tron case PCI_PRODUCT_INTEL_82801G_IDE:
477 1.40 xtraeme case PCI_PRODUCT_INTEL_82801HBM_IDE:
478 1.14 thorpej sc->sc_wdcdev.sc_atac.atac_udma_cap = 5;
479 1.1 bouyer break;
480 1.1 bouyer default:
481 1.14 thorpej sc->sc_wdcdev.sc_atac.atac_udma_cap = 2;
482 1.1 bouyer }
483 1.1 bouyer if (sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82371FB_IDE)
484 1.14 thorpej sc->sc_wdcdev.sc_atac.atac_set_modes = piix_setup_channel;
485 1.1 bouyer else
486 1.14 thorpej sc->sc_wdcdev.sc_atac.atac_set_modes = piix3_4_setup_channel;
487 1.14 thorpej sc->sc_wdcdev.sc_atac.atac_channels = sc->wdc_chanarray;
488 1.14 thorpej sc->sc_wdcdev.sc_atac.atac_nchannels = PCIIDE_NUM_CHANNELS;
489 1.63 bouyer sc->sc_wdcdev.wdc_maxdrives = 2;
490 1.1 bouyer
491 1.11 thorpej ATADEBUG_PRINT(("piix_setup_chip: old idetim=0x%x",
492 1.1 bouyer pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_IDETIM)),
493 1.1 bouyer DEBUG_PROBE);
494 1.1 bouyer if (sc->sc_pp->ide_product != PCI_PRODUCT_INTEL_82371FB_IDE) {
495 1.11 thorpej ATADEBUG_PRINT((", sidetim=0x%x",
496 1.1 bouyer pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_SIDETIM)),
497 1.1 bouyer DEBUG_PROBE);
498 1.14 thorpej if (sc->sc_wdcdev.sc_atac.atac_cap & ATAC_CAP_UDMA) {
499 1.11 thorpej ATADEBUG_PRINT((", udamreg 0x%x",
500 1.1 bouyer pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_UDMAREG)),
501 1.1 bouyer DEBUG_PROBE);
502 1.1 bouyer }
503 1.1 bouyer if (sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801AA_IDE ||
504 1.1 bouyer sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801AB_IDE ||
505 1.1 bouyer sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801BA_IDE ||
506 1.1 bouyer sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801BAM_IDE ||
507 1.1 bouyer sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801CA_IDE_1 ||
508 1.1 bouyer sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801CA_IDE_2 ||
509 1.1 bouyer sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801DB_IDE ||
510 1.1 bouyer sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801DBM_IDE ||
511 1.9 thorpej sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801EB_IDE ||
512 1.17 cube sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801FB_IDE ||
513 1.23 tron sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_6300ESB_IDE ||
514 1.40 xtraeme sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801G_IDE ||
515 1.40 xtraeme sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801HBM_IDE) {
516 1.11 thorpej ATADEBUG_PRINT((", IDE_CONTROL 0x%x",
517 1.1 bouyer pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_CONFIG)),
518 1.1 bouyer DEBUG_PROBE);
519 1.1 bouyer }
520 1.1 bouyer
521 1.1 bouyer }
522 1.11 thorpej ATADEBUG_PRINT(("\n"), DEBUG_PROBE);
523 1.1 bouyer
524 1.12 thorpej wdc_allocate_regs(&sc->sc_wdcdev);
525 1.12 thorpej
526 1.14 thorpej for (channel = 0; channel < sc->sc_wdcdev.sc_atac.atac_nchannels;
527 1.14 thorpej channel++) {
528 1.1 bouyer cp = &sc->pciide_channels[channel];
529 1.24 bouyer if (pciide_chansetup(sc, channel, interface) == 0)
530 1.1 bouyer continue;
531 1.1 bouyer idetim = pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_IDETIM);
532 1.1 bouyer if ((PIIX_IDETIM_READ(idetim, channel) &
533 1.1 bouyer PIIX_IDETIM_IDE) == 0) {
534 1.1 bouyer #if 1
535 1.46 cube aprint_normal_dev(sc->sc_wdcdev.sc_atac.atac_dev,
536 1.46 cube "%s channel ignored (disabled)\n", cp->name);
537 1.12 thorpej cp->ata_channel.ch_flags |= ATACH_DISABLED;
538 1.1 bouyer continue;
539 1.1 bouyer #else
540 1.1 bouyer pcireg_t interface;
541 1.1 bouyer
542 1.1 bouyer idetim = PIIX_IDETIM_SET(idetim, PIIX_IDETIM_IDE,
543 1.1 bouyer channel);
544 1.1 bouyer pci_conf_write(sc->sc_pc, sc->sc_tag, PIIX_IDETIM,
545 1.1 bouyer idetim);
546 1.1 bouyer interface = PCI_INTERFACE(pci_conf_read(sc->sc_pc,
547 1.1 bouyer sc->sc_tag, PCI_CLASS_REG));
548 1.1 bouyer aprint_normal("channel %d idetim=%08x interface=%02x\n",
549 1.1 bouyer channel, idetim, interface);
550 1.1 bouyer #endif
551 1.1 bouyer }
552 1.56 jakllsch pciide_mapchan(pa, cp, interface, pciide_pci_intr);
553 1.1 bouyer }
554 1.1 bouyer
555 1.11 thorpej ATADEBUG_PRINT(("piix_setup_chip: idetim=0x%x",
556 1.1 bouyer pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_IDETIM)),
557 1.1 bouyer DEBUG_PROBE);
558 1.1 bouyer if (sc->sc_pp->ide_product != PCI_PRODUCT_INTEL_82371FB_IDE) {
559 1.11 thorpej ATADEBUG_PRINT((", sidetim=0x%x",
560 1.1 bouyer pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_SIDETIM)),
561 1.1 bouyer DEBUG_PROBE);
562 1.14 thorpej if (sc->sc_wdcdev.sc_atac.atac_cap & ATAC_CAP_UDMA) {
563 1.11 thorpej ATADEBUG_PRINT((", udamreg 0x%x",
564 1.1 bouyer pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_UDMAREG)),
565 1.1 bouyer DEBUG_PROBE);
566 1.1 bouyer }
567 1.1 bouyer if (sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801AA_IDE ||
568 1.1 bouyer sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801AB_IDE ||
569 1.1 bouyer sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801BA_IDE ||
570 1.1 bouyer sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801BAM_IDE ||
571 1.1 bouyer sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801CA_IDE_1 ||
572 1.1 bouyer sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801CA_IDE_2 ||
573 1.1 bouyer sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801DB_IDE ||
574 1.9 thorpej sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801DBM_IDE ||
575 1.9 thorpej sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801EB_IDE ||
576 1.17 cube sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801FB_IDE ||
577 1.23 tron sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_6300ESB_IDE ||
578 1.40 xtraeme sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801G_IDE ||
579 1.40 xtraeme sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801HBM_IDE) {
580 1.11 thorpej ATADEBUG_PRINT((", IDE_CONTROL 0x%x",
581 1.1 bouyer pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_CONFIG)),
582 1.1 bouyer DEBUG_PROBE);
583 1.1 bouyer }
584 1.1 bouyer }
585 1.11 thorpej ATADEBUG_PRINT(("\n"), DEBUG_PROBE);
586 1.1 bouyer }
587 1.1 bouyer
588 1.2 thorpej static void
589 1.12 thorpej piix_setup_channel(struct ata_channel *chp)
590 1.1 bouyer {
591 1.1 bouyer u_int8_t mode[2], drive;
592 1.1 bouyer u_int32_t oidetim, idetim, idedma_ctl;
593 1.13 thorpej struct pciide_channel *cp = CHAN_TO_PCHAN(chp);
594 1.13 thorpej struct pciide_softc *sc = CHAN_TO_PCIIDE(chp);
595 1.12 thorpej struct ata_drive_datas *drvp = cp->ata_channel.ch_drive;
596 1.1 bouyer
597 1.1 bouyer oidetim = pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_IDETIM);
598 1.8 thorpej idetim = PIIX_IDETIM_CLEAR(oidetim, 0xffff, chp->ch_channel);
599 1.1 bouyer idedma_ctl = 0;
600 1.1 bouyer
601 1.1 bouyer /* set up new idetim: Enable IDE registers decode */
602 1.1 bouyer idetim = PIIX_IDETIM_SET(idetim, PIIX_IDETIM_IDE,
603 1.8 thorpej chp->ch_channel);
604 1.1 bouyer
605 1.1 bouyer /* setup DMA */
606 1.1 bouyer pciide_channel_dma_setup(cp);
607 1.1 bouyer
608 1.1 bouyer /*
609 1.1 bouyer * Here we have to mess up with drives mode: PIIX can't have
610 1.1 bouyer * different timings for master and slave drives.
611 1.1 bouyer * We need to find the best combination.
612 1.1 bouyer */
613 1.1 bouyer
614 1.1 bouyer /* If both drives supports DMA, take the lower mode */
615 1.63 bouyer if ((drvp[0].drive_flags & ATA_DRIVE_DMA) &&
616 1.63 bouyer (drvp[1].drive_flags & ATA_DRIVE_DMA)) {
617 1.1 bouyer mode[0] = mode[1] =
618 1.1 bouyer min(drvp[0].DMA_mode, drvp[1].DMA_mode);
619 1.1 bouyer drvp[0].DMA_mode = mode[0];
620 1.1 bouyer drvp[1].DMA_mode = mode[1];
621 1.1 bouyer goto ok;
622 1.1 bouyer }
623 1.1 bouyer /*
624 1.1 bouyer * If only one drive supports DMA, use its mode, and
625 1.1 bouyer * put the other one in PIO mode 0 if mode not compatible
626 1.1 bouyer */
627 1.63 bouyer if (drvp[0].drive_flags & ATA_DRIVE_DMA) {
628 1.1 bouyer mode[0] = drvp[0].DMA_mode;
629 1.1 bouyer mode[1] = drvp[1].PIO_mode;
630 1.1 bouyer if (piix_isp_pio[mode[1]] != piix_isp_dma[mode[0]] ||
631 1.1 bouyer piix_rtc_pio[mode[1]] != piix_rtc_dma[mode[0]])
632 1.1 bouyer mode[1] = drvp[1].PIO_mode = 0;
633 1.1 bouyer goto ok;
634 1.1 bouyer }
635 1.63 bouyer if (drvp[1].drive_flags & ATA_DRIVE_DMA) {
636 1.1 bouyer mode[1] = drvp[1].DMA_mode;
637 1.1 bouyer mode[0] = drvp[0].PIO_mode;
638 1.1 bouyer if (piix_isp_pio[mode[0]] != piix_isp_dma[mode[1]] ||
639 1.1 bouyer piix_rtc_pio[mode[0]] != piix_rtc_dma[mode[1]])
640 1.1 bouyer mode[0] = drvp[0].PIO_mode = 0;
641 1.1 bouyer goto ok;
642 1.1 bouyer }
643 1.1 bouyer /*
644 1.1 bouyer * If both drives are not DMA, takes the lower mode, unless
645 1.1 bouyer * one of them is PIO mode < 2
646 1.1 bouyer */
647 1.1 bouyer if (drvp[0].PIO_mode < 2) {
648 1.1 bouyer mode[0] = drvp[0].PIO_mode = 0;
649 1.1 bouyer mode[1] = drvp[1].PIO_mode;
650 1.1 bouyer } else if (drvp[1].PIO_mode < 2) {
651 1.1 bouyer mode[1] = drvp[1].PIO_mode = 0;
652 1.1 bouyer mode[0] = drvp[0].PIO_mode;
653 1.1 bouyer } else {
654 1.1 bouyer mode[0] = mode[1] =
655 1.1 bouyer min(drvp[1].PIO_mode, drvp[0].PIO_mode);
656 1.1 bouyer drvp[0].PIO_mode = mode[0];
657 1.1 bouyer drvp[1].PIO_mode = mode[1];
658 1.1 bouyer }
659 1.1 bouyer ok: /* The modes are setup */
660 1.1 bouyer for (drive = 0; drive < 2; drive++) {
661 1.63 bouyer if (drvp[drive].drive_flags & ATA_DRIVE_DMA) {
662 1.1 bouyer idetim |= piix_setup_idetim_timings(
663 1.8 thorpej mode[drive], 1, chp->ch_channel);
664 1.1 bouyer goto end;
665 1.1 bouyer }
666 1.1 bouyer }
667 1.1 bouyer /* If we are there, none of the drives are DMA */
668 1.1 bouyer if (mode[0] >= 2)
669 1.1 bouyer idetim |= piix_setup_idetim_timings(
670 1.8 thorpej mode[0], 0, chp->ch_channel);
671 1.19 perry else
672 1.1 bouyer idetim |= piix_setup_idetim_timings(
673 1.8 thorpej mode[1], 0, chp->ch_channel);
674 1.1 bouyer end: /*
675 1.1 bouyer * timing mode is now set up in the controller. Enable
676 1.1 bouyer * it per-drive
677 1.1 bouyer */
678 1.1 bouyer for (drive = 0; drive < 2; drive++) {
679 1.1 bouyer /* If no drive, skip */
680 1.63 bouyer if (drvp[drive].drive_type == ATA_DRIVET_NONE)
681 1.1 bouyer continue;
682 1.1 bouyer idetim |= piix_setup_idetim_drvs(&drvp[drive]);
683 1.63 bouyer if (drvp[drive].drive_flags & ATA_DRIVE_DMA)
684 1.1 bouyer idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
685 1.1 bouyer }
686 1.1 bouyer if (idedma_ctl != 0) {
687 1.1 bouyer /* Add software bits in status register */
688 1.3 fvdl bus_space_write_1(sc->sc_dma_iot, cp->dma_iohs[IDEDMA_CTL], 0,
689 1.1 bouyer idedma_ctl);
690 1.1 bouyer }
691 1.1 bouyer pci_conf_write(sc->sc_pc, sc->sc_tag, PIIX_IDETIM, idetim);
692 1.1 bouyer }
693 1.1 bouyer
694 1.2 thorpej static void
695 1.12 thorpej piix3_4_setup_channel(struct ata_channel *chp)
696 1.1 bouyer {
697 1.1 bouyer struct ata_drive_datas *drvp;
698 1.1 bouyer u_int32_t oidetim, idetim, sidetim, udmareg, ideconf, idedma_ctl;
699 1.13 thorpej struct pciide_channel *cp = CHAN_TO_PCHAN(chp);
700 1.13 thorpej struct pciide_softc *sc = CHAN_TO_PCIIDE(chp);
701 1.8 thorpej struct wdc_softc *wdc = &sc->sc_wdcdev;
702 1.15 thorpej int drive, s;
703 1.8 thorpej int channel = chp->ch_channel;
704 1.1 bouyer
705 1.1 bouyer oidetim = pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_IDETIM);
706 1.1 bouyer sidetim = pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_SIDETIM);
707 1.1 bouyer udmareg = pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_UDMAREG);
708 1.1 bouyer ideconf = pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_CONFIG);
709 1.1 bouyer idetim = PIIX_IDETIM_CLEAR(oidetim, 0xffff, channel);
710 1.1 bouyer sidetim &= ~(PIIX_SIDETIM_ISP_MASK(channel) |
711 1.1 bouyer PIIX_SIDETIM_RTC_MASK(channel));
712 1.1 bouyer idedma_ctl = 0;
713 1.1 bouyer
714 1.1 bouyer /* set up new idetim: Enable IDE registers decode */
715 1.1 bouyer idetim = PIIX_IDETIM_SET(idetim, PIIX_IDETIM_IDE, channel);
716 1.1 bouyer
717 1.1 bouyer /* setup DMA if needed */
718 1.1 bouyer pciide_channel_dma_setup(cp);
719 1.1 bouyer
720 1.1 bouyer for (drive = 0; drive < 2; drive++) {
721 1.1 bouyer udmareg &= ~(PIIX_UDMACTL_DRV_EN(channel, drive) |
722 1.1 bouyer PIIX_UDMATIM_SET(0x3, channel, drive));
723 1.1 bouyer drvp = &chp->ch_drive[drive];
724 1.1 bouyer /* If no drive, skip */
725 1.63 bouyer if (drvp->drive_type == ATA_DRIVET_NONE)
726 1.1 bouyer continue;
727 1.63 bouyer if (((drvp->drive_flags & ATA_DRIVE_DMA) == 0 &&
728 1.63 bouyer (drvp->drive_flags & ATA_DRIVE_UDMA) == 0))
729 1.1 bouyer goto pio;
730 1.1 bouyer
731 1.1 bouyer if (sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801AA_IDE ||
732 1.1 bouyer sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801AB_IDE ||
733 1.1 bouyer sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801BA_IDE ||
734 1.1 bouyer sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801BAM_IDE ||
735 1.1 bouyer sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801CA_IDE_1 ||
736 1.1 bouyer sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801CA_IDE_2 ||
737 1.1 bouyer sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801DB_IDE ||
738 1.1 bouyer sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801DBM_IDE ||
739 1.9 thorpej sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801EB_IDE ||
740 1.17 cube sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801FB_IDE ||
741 1.23 tron sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_6300ESB_IDE ||
742 1.40 xtraeme sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801G_IDE ||
743 1.40 xtraeme sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801HBM_IDE) {
744 1.1 bouyer ideconf |= PIIX_CONFIG_PINGPONG;
745 1.1 bouyer }
746 1.1 bouyer if (sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801BA_IDE ||
747 1.1 bouyer sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801BAM_IDE ||
748 1.1 bouyer sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801CA_IDE_1 ||
749 1.1 bouyer sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801CA_IDE_2 ||
750 1.1 bouyer sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801DB_IDE ||
751 1.1 bouyer sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801DBM_IDE ||
752 1.9 thorpej sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801EB_IDE ||
753 1.17 cube sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801FB_IDE ||
754 1.23 tron sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_6300ESB_IDE ||
755 1.40 xtraeme sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801G_IDE ||
756 1.40 xtraeme sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801HBM_IDE) {
757 1.1 bouyer /* setup Ultra/100 */
758 1.1 bouyer if (drvp->UDMA_mode > 2 &&
759 1.1 bouyer (ideconf & PIIX_CONFIG_CR(channel, drive)) == 0)
760 1.1 bouyer drvp->UDMA_mode = 2;
761 1.1 bouyer if (drvp->UDMA_mode > 4) {
762 1.1 bouyer ideconf |= PIIX_CONFIG_UDMA100(channel, drive);
763 1.1 bouyer } else {
764 1.1 bouyer ideconf &= ~PIIX_CONFIG_UDMA100(channel, drive);
765 1.1 bouyer if (drvp->UDMA_mode > 2) {
766 1.1 bouyer ideconf |= PIIX_CONFIG_UDMA66(channel,
767 1.1 bouyer drive);
768 1.1 bouyer } else {
769 1.1 bouyer ideconf &= ~PIIX_CONFIG_UDMA66(channel,
770 1.1 bouyer drive);
771 1.1 bouyer }
772 1.1 bouyer }
773 1.1 bouyer }
774 1.1 bouyer if (sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801AA_IDE) {
775 1.1 bouyer /* setup Ultra/66 */
776 1.1 bouyer if (drvp->UDMA_mode > 2 &&
777 1.1 bouyer (ideconf & PIIX_CONFIG_CR(channel, drive)) == 0)
778 1.1 bouyer drvp->UDMA_mode = 2;
779 1.1 bouyer if (drvp->UDMA_mode > 2)
780 1.1 bouyer ideconf |= PIIX_CONFIG_UDMA66(channel, drive);
781 1.1 bouyer else
782 1.1 bouyer ideconf &= ~PIIX_CONFIG_UDMA66(channel, drive);
783 1.1 bouyer }
784 1.14 thorpej if ((wdc->sc_atac.atac_cap & ATAC_CAP_UDMA) &&
785 1.63 bouyer (drvp->drive_flags & ATA_DRIVE_UDMA)) {
786 1.1 bouyer /* use Ultra/DMA */
787 1.15 thorpej s = splbio();
788 1.63 bouyer drvp->drive_flags &= ~ATA_DRIVE_DMA;
789 1.15 thorpej splx(s);
790 1.1 bouyer udmareg |= PIIX_UDMACTL_DRV_EN( channel, drive);
791 1.1 bouyer udmareg |= PIIX_UDMATIM_SET(
792 1.1 bouyer piix4_sct_udma[drvp->UDMA_mode], channel, drive);
793 1.1 bouyer } else {
794 1.1 bouyer /* use Multiword DMA */
795 1.15 thorpej s = splbio();
796 1.63 bouyer drvp->drive_flags &= ~ATA_DRIVE_UDMA;
797 1.15 thorpej splx(s);
798 1.1 bouyer if (drive == 0) {
799 1.1 bouyer idetim |= piix_setup_idetim_timings(
800 1.1 bouyer drvp->DMA_mode, 1, channel);
801 1.1 bouyer } else {
802 1.1 bouyer sidetim |= piix_setup_sidetim_timings(
803 1.1 bouyer drvp->DMA_mode, 1, channel);
804 1.1 bouyer idetim =PIIX_IDETIM_SET(idetim,
805 1.1 bouyer PIIX_IDETIM_SITRE, channel);
806 1.1 bouyer }
807 1.1 bouyer }
808 1.1 bouyer idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
809 1.19 perry
810 1.1 bouyer pio: /* use PIO mode */
811 1.1 bouyer idetim |= piix_setup_idetim_drvs(drvp);
812 1.1 bouyer if (drive == 0) {
813 1.1 bouyer idetim |= piix_setup_idetim_timings(
814 1.1 bouyer drvp->PIO_mode, 0, channel);
815 1.1 bouyer } else {
816 1.1 bouyer sidetim |= piix_setup_sidetim_timings(
817 1.1 bouyer drvp->PIO_mode, 0, channel);
818 1.1 bouyer idetim =PIIX_IDETIM_SET(idetim,
819 1.1 bouyer PIIX_IDETIM_SITRE, channel);
820 1.1 bouyer }
821 1.1 bouyer }
822 1.1 bouyer if (idedma_ctl != 0) {
823 1.1 bouyer /* Add software bits in status register */
824 1.3 fvdl bus_space_write_1(sc->sc_dma_iot, cp->dma_iohs[IDEDMA_CTL], 0,
825 1.1 bouyer idedma_ctl);
826 1.1 bouyer }
827 1.1 bouyer pci_conf_write(sc->sc_pc, sc->sc_tag, PIIX_IDETIM, idetim);
828 1.1 bouyer pci_conf_write(sc->sc_pc, sc->sc_tag, PIIX_SIDETIM, sidetim);
829 1.1 bouyer pci_conf_write(sc->sc_pc, sc->sc_tag, PIIX_UDMAREG, udmareg);
830 1.1 bouyer pci_conf_write(sc->sc_pc, sc->sc_tag, PIIX_CONFIG, ideconf);
831 1.1 bouyer }
832 1.1 bouyer
833 1.1 bouyer
834 1.1 bouyer /* setup ISP and RTC fields, based on mode */
835 1.1 bouyer static u_int32_t
836 1.50 dsl piix_setup_idetim_timings(u_int8_t mode, u_int8_t dma, u_int8_t channel)
837 1.1 bouyer {
838 1.19 perry
839 1.1 bouyer if (dma)
840 1.1 bouyer return PIIX_IDETIM_SET(0,
841 1.19 perry PIIX_IDETIM_ISP_SET(piix_isp_dma[mode]) |
842 1.1 bouyer PIIX_IDETIM_RTC_SET(piix_rtc_dma[mode]),
843 1.1 bouyer channel);
844 1.19 perry else
845 1.1 bouyer return PIIX_IDETIM_SET(0,
846 1.19 perry PIIX_IDETIM_ISP_SET(piix_isp_pio[mode]) |
847 1.1 bouyer PIIX_IDETIM_RTC_SET(piix_rtc_pio[mode]),
848 1.1 bouyer channel);
849 1.1 bouyer }
850 1.1 bouyer
851 1.1 bouyer /* setup DTE, PPE, IE and TIME field based on PIO mode */
852 1.1 bouyer static u_int32_t
853 1.50 dsl piix_setup_idetim_drvs(struct ata_drive_datas *drvp)
854 1.1 bouyer {
855 1.1 bouyer u_int32_t ret = 0;
856 1.12 thorpej struct ata_channel *chp = drvp->chnl_softc;
857 1.8 thorpej u_int8_t channel = chp->ch_channel;
858 1.1 bouyer u_int8_t drive = drvp->drive;
859 1.1 bouyer
860 1.1 bouyer /*
861 1.34 wiz * If drive is using UDMA, timings setups are independent
862 1.1 bouyer * So just check DMA and PIO here.
863 1.1 bouyer */
864 1.63 bouyer if (drvp->drive_flags & ATA_DRIVE_DMA) {
865 1.1 bouyer /* if mode = DMA mode 0, use compatible timings */
866 1.63 bouyer if ((drvp->drive_flags & ATA_DRIVE_DMA) &&
867 1.1 bouyer drvp->DMA_mode == 0) {
868 1.1 bouyer drvp->PIO_mode = 0;
869 1.1 bouyer return ret;
870 1.1 bouyer }
871 1.1 bouyer ret = PIIX_IDETIM_SET(ret, PIIX_IDETIM_TIME(drive), channel);
872 1.1 bouyer /*
873 1.1 bouyer * PIO and DMA timings are the same, use fast timings for PIO
874 1.1 bouyer * too, else use compat timings.
875 1.1 bouyer */
876 1.1 bouyer if ((piix_isp_pio[drvp->PIO_mode] !=
877 1.1 bouyer piix_isp_dma[drvp->DMA_mode]) ||
878 1.1 bouyer (piix_rtc_pio[drvp->PIO_mode] !=
879 1.1 bouyer piix_rtc_dma[drvp->DMA_mode]))
880 1.1 bouyer drvp->PIO_mode = 0;
881 1.1 bouyer /* if PIO mode <= 2, use compat timings for PIO */
882 1.1 bouyer if (drvp->PIO_mode <= 2) {
883 1.1 bouyer ret = PIIX_IDETIM_SET(ret, PIIX_IDETIM_DTE(drive),
884 1.1 bouyer channel);
885 1.1 bouyer return ret;
886 1.1 bouyer }
887 1.1 bouyer }
888 1.1 bouyer
889 1.1 bouyer /*
890 1.1 bouyer * Now setup PIO modes. If mode < 2, use compat timings.
891 1.1 bouyer * Else enable fast timings. Enable IORDY and prefetch/post
892 1.1 bouyer * if PIO mode >= 3.
893 1.1 bouyer */
894 1.1 bouyer
895 1.1 bouyer if (drvp->PIO_mode < 2)
896 1.1 bouyer return ret;
897 1.1 bouyer
898 1.1 bouyer ret = PIIX_IDETIM_SET(ret, PIIX_IDETIM_TIME(drive), channel);
899 1.1 bouyer if (drvp->PIO_mode >= 3) {
900 1.1 bouyer ret = PIIX_IDETIM_SET(ret, PIIX_IDETIM_IE(drive), channel);
901 1.1 bouyer ret = PIIX_IDETIM_SET(ret, PIIX_IDETIM_PPE(drive), channel);
902 1.1 bouyer }
903 1.1 bouyer return ret;
904 1.1 bouyer }
905 1.1 bouyer
906 1.1 bouyer /* setup values in SIDETIM registers, based on mode */
907 1.1 bouyer static u_int32_t
908 1.50 dsl piix_setup_sidetim_timings(u_int8_t mode, u_int8_t dma, u_int8_t channel)
909 1.1 bouyer {
910 1.1 bouyer if (dma)
911 1.1 bouyer return PIIX_SIDETIM_ISP_SET(piix_isp_dma[mode], channel) |
912 1.1 bouyer PIIX_SIDETIM_RTC_SET(piix_rtc_dma[mode], channel);
913 1.19 perry else
914 1.1 bouyer return PIIX_SIDETIM_ISP_SET(piix_isp_pio[mode], channel) |
915 1.1 bouyer PIIX_SIDETIM_RTC_SET(piix_rtc_pio[mode], channel);
916 1.5 bouyer }
917 1.5 bouyer
918 1.5 bouyer static void
919 1.57 dyoung piixsata_chip_map(struct pciide_softc *sc, const struct pci_attach_args *pa)
920 1.5 bouyer {
921 1.5 bouyer struct pciide_channel *cp;
922 1.22 briggs pcireg_t interface, cmdsts;
923 1.35 cube int channel;
924 1.5 bouyer
925 1.5 bouyer if (pciide_chipen(sc, pa) == 0)
926 1.5 bouyer return;
927 1.5 bouyer
928 1.46 cube aprint_verbose_dev(sc->sc_wdcdev.sc_atac.atac_dev,
929 1.46 cube "bus-master DMA support present");
930 1.5 bouyer pciide_mapreg_dma(sc, pa);
931 1.36 ad aprint_verbose("\n");
932 1.1 bouyer
933 1.14 thorpej sc->sc_wdcdev.sc_atac.atac_cap |= ATAC_CAP_DATA16 | ATAC_CAP_DATA32;
934 1.14 thorpej sc->sc_wdcdev.sc_atac.atac_pio_cap = 4;
935 1.1 bouyer if (sc->sc_dma_ok) {
936 1.14 thorpej sc->sc_wdcdev.sc_atac.atac_cap |= ATAC_CAP_DMA | ATAC_CAP_UDMA;
937 1.1 bouyer sc->sc_wdcdev.irqack = pciide_irqack;
938 1.37 itohy /* Do all revisions require DMA alignment workaround? */
939 1.37 itohy sc->sc_wdcdev.dma_init = piix_dma_init;
940 1.14 thorpej sc->sc_wdcdev.sc_atac.atac_dma_cap = 2;
941 1.14 thorpej sc->sc_wdcdev.sc_atac.atac_udma_cap = 6;
942 1.1 bouyer }
943 1.14 thorpej sc->sc_wdcdev.sc_atac.atac_set_modes = sata_setup_channel;
944 1.1 bouyer
945 1.14 thorpej sc->sc_wdcdev.sc_atac.atac_channels = sc->wdc_chanarray;
946 1.14 thorpej sc->sc_wdcdev.sc_atac.atac_nchannels = PCIIDE_NUM_CHANNELS;
947 1.63 bouyer sc->sc_wdcdev.wdc_maxdrives = 2;
948 1.1 bouyer
949 1.22 briggs cmdsts = pci_conf_read(sc->sc_pc, sc->sc_tag, PCI_COMMAND_STATUS_REG);
950 1.32 drochner cmdsts &= ~PCI_COMMAND_INTERRUPT_DISABLE;
951 1.22 briggs pci_conf_write(sc->sc_pc, sc->sc_tag, PCI_COMMAND_STATUS_REG, cmdsts);
952 1.22 briggs
953 1.22 briggs if (PCI_CLASS(pa->pa_class) == PCI_CLASS_MASS_STORAGE &&
954 1.22 briggs PCI_SUBCLASS(pa->pa_class) == PCI_SUBCLASS_MASS_STORAGE_RAID)
955 1.22 briggs sc->sc_wdcdev.sc_atac.atac_cap |= ATAC_CAP_RAID;
956 1.22 briggs
957 1.1 bouyer interface = PCI_INTERFACE(pa->pa_class);
958 1.29 xtraeme
959 1.12 thorpej wdc_allocate_regs(&sc->sc_wdcdev);
960 1.12 thorpej
961 1.14 thorpej for (channel = 0; channel < sc->sc_wdcdev.sc_atac.atac_nchannels;
962 1.14 thorpej channel++) {
963 1.1 bouyer cp = &sc->pciide_channels[channel];
964 1.1 bouyer if (pciide_chansetup(sc, channel, interface) == 0)
965 1.1 bouyer continue;
966 1.56 jakllsch pciide_mapchan(pa, cp, interface, pciide_pci_intr);
967 1.1 bouyer }
968 1.1 bouyer }
969 1.37 itohy
970 1.37 itohy static int
971 1.37 itohy piix_dma_init(void *v, int channel, int drive, void *databuf,
972 1.37 itohy size_t datalen, int flags)
973 1.37 itohy {
974 1.37 itohy
975 1.37 itohy /* use PIO for unaligned transfer */
976 1.37 itohy if (((uintptr_t)databuf) & 0x1)
977 1.37 itohy return EINVAL;
978 1.37 itohy
979 1.37 itohy return pciide_dma_init(v, channel, drive, databuf, datalen, flags);
980 1.37 itohy }
981