piixpm.c revision 1.1 1 1.1 jmcneill /* $NetBSD: piixpm.c,v 1.1 2006/05/07 01:32:42 jmcneill Exp $ */
2 1.1 jmcneill /* $OpenBSD: piixpm.c,v 1.20 2006/02/27 08:25:02 grange Exp $ */
3 1.1 jmcneill
4 1.1 jmcneill /*
5 1.1 jmcneill * Copyright (c) 2005, 2006 Alexander Yurchenko <grange (at) openbsd.org>
6 1.1 jmcneill *
7 1.1 jmcneill * Permission to use, copy, modify, and distribute this software for any
8 1.1 jmcneill * purpose with or without fee is hereby granted, provided that the above
9 1.1 jmcneill * copyright notice and this permission notice appear in all copies.
10 1.1 jmcneill *
11 1.1 jmcneill * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
12 1.1 jmcneill * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
13 1.1 jmcneill * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
14 1.1 jmcneill * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
15 1.1 jmcneill * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
16 1.1 jmcneill * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
17 1.1 jmcneill * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
18 1.1 jmcneill */
19 1.1 jmcneill
20 1.1 jmcneill /*
21 1.1 jmcneill * Intel PIIX and compatible Power Management controller driver.
22 1.1 jmcneill */
23 1.1 jmcneill
24 1.1 jmcneill #include <sys/param.h>
25 1.1 jmcneill #include <sys/systm.h>
26 1.1 jmcneill #include <sys/device.h>
27 1.1 jmcneill #include <sys/kernel.h>
28 1.1 jmcneill #include <sys/lock.h>
29 1.1 jmcneill #include <sys/proc.h>
30 1.1 jmcneill
31 1.1 jmcneill #include <machine/bus.h>
32 1.1 jmcneill
33 1.1 jmcneill #include <dev/pci/pcidevs.h>
34 1.1 jmcneill #include <dev/pci/pcireg.h>
35 1.1 jmcneill #include <dev/pci/pcivar.h>
36 1.1 jmcneill
37 1.1 jmcneill #include <dev/pci/piixpmreg.h>
38 1.1 jmcneill
39 1.1 jmcneill #include <dev/i2c/i2cvar.h>
40 1.1 jmcneill
41 1.1 jmcneill #ifdef PIIXPM_DEBUG
42 1.1 jmcneill #define DPRINTF(x) printf x
43 1.1 jmcneill #else
44 1.1 jmcneill #define DPRINTF(x)
45 1.1 jmcneill #endif
46 1.1 jmcneill
47 1.1 jmcneill #define PIIXPM_DELAY 200
48 1.1 jmcneill #define PIIXPM_TIMEOUT 1
49 1.1 jmcneill
50 1.1 jmcneill struct piixpm_softc {
51 1.1 jmcneill struct device sc_dev;
52 1.1 jmcneill
53 1.1 jmcneill bus_space_tag_t sc_iot;
54 1.1 jmcneill bus_space_handle_t sc_ioh;
55 1.1 jmcneill void * sc_ih;
56 1.1 jmcneill int sc_poll;
57 1.1 jmcneill
58 1.1 jmcneill struct i2c_controller sc_i2c_tag;
59 1.1 jmcneill struct lock sc_i2c_lock;
60 1.1 jmcneill struct {
61 1.1 jmcneill i2c_op_t op;
62 1.1 jmcneill void * buf;
63 1.1 jmcneill size_t len;
64 1.1 jmcneill int flags;
65 1.1 jmcneill volatile int error;
66 1.1 jmcneill } sc_i2c_xfer;
67 1.1 jmcneill };
68 1.1 jmcneill
69 1.1 jmcneill int piixpm_match(struct device *, struct cfdata *, void *);
70 1.1 jmcneill void piixpm_attach(struct device *, struct device *, void *);
71 1.1 jmcneill
72 1.1 jmcneill int piixpm_i2c_acquire_bus(void *, int);
73 1.1 jmcneill void piixpm_i2c_release_bus(void *, int);
74 1.1 jmcneill int piixpm_i2c_exec(void *, i2c_op_t, i2c_addr_t, const void *, size_t,
75 1.1 jmcneill void *, size_t, int);
76 1.1 jmcneill
77 1.1 jmcneill int piixpm_intr(void *);
78 1.1 jmcneill
79 1.1 jmcneill CFATTACH_DECL(piixpm, sizeof(struct piixpm_softc),
80 1.1 jmcneill piixpm_match, piixpm_attach, NULL, NULL);
81 1.1 jmcneill
82 1.1 jmcneill int
83 1.1 jmcneill piixpm_match(struct device *parent, struct cfdata *match, void *aux)
84 1.1 jmcneill {
85 1.1 jmcneill struct pci_attach_args *pa;
86 1.1 jmcneill
87 1.1 jmcneill pa = (struct pci_attach_args *)aux;
88 1.1 jmcneill switch (PCI_VENDOR(pa->pa_id)) {
89 1.1 jmcneill case PCI_VENDOR_INTEL:
90 1.1 jmcneill switch (PCI_PRODUCT(pa->pa_id)) {
91 1.1 jmcneill case PCI_PRODUCT_INTEL_82371AB_PMC:
92 1.1 jmcneill case PCI_PRODUCT_INTEL_82440MX_PMC:
93 1.1 jmcneill return 1;
94 1.1 jmcneill }
95 1.1 jmcneill break;
96 1.1 jmcneill case PCI_VENDOR_ATI:
97 1.1 jmcneill switch (PCI_PRODUCT(pa->pa_id)) {
98 1.1 jmcneill case PCI_PRODUCT_ATI_SB200_SMB:
99 1.1 jmcneill return 1;
100 1.1 jmcneill }
101 1.1 jmcneill break;
102 1.1 jmcneill }
103 1.1 jmcneill
104 1.1 jmcneill return 0;
105 1.1 jmcneill }
106 1.1 jmcneill
107 1.1 jmcneill void
108 1.1 jmcneill piixpm_attach(struct device *parent, struct device *self, void *aux)
109 1.1 jmcneill {
110 1.1 jmcneill struct piixpm_softc *sc = (struct piixpm_softc *)self;
111 1.1 jmcneill struct pci_attach_args *pa = aux;
112 1.1 jmcneill struct i2cbus_attach_args iba;
113 1.1 jmcneill pcireg_t base, conf;
114 1.1 jmcneill pci_intr_handle_t ih;
115 1.1 jmcneill const char *intrstr = NULL;
116 1.1 jmcneill
117 1.1 jmcneill /* Read configuration */
118 1.1 jmcneill conf = pci_conf_read(pa->pa_pc, pa->pa_tag, PIIX_SMB_HOSTC);
119 1.1 jmcneill DPRINTF((": conf 0x%x", conf));
120 1.1 jmcneill
121 1.1 jmcneill if ((conf & PIIX_SMB_HOSTC_HSTEN) == 0) {
122 1.1 jmcneill printf(": SMBus disabled\n");
123 1.1 jmcneill return;
124 1.1 jmcneill }
125 1.1 jmcneill
126 1.1 jmcneill /* Map I/O space */
127 1.1 jmcneill sc->sc_iot = pa->pa_iot;
128 1.1 jmcneill base = pci_conf_read(pa->pa_pc, pa->pa_tag, PIIX_SMB_BASE) & 0xffff;
129 1.1 jmcneill if (bus_space_map(sc->sc_iot, PCI_MAPREG_IO_ADDR(base),
130 1.1 jmcneill PIIX_SMB_SIZE, 0, &sc->sc_ioh)) {
131 1.1 jmcneill printf(": can't map I/O space\n");
132 1.1 jmcneill return;
133 1.1 jmcneill }
134 1.1 jmcneill
135 1.1 jmcneill sc->sc_poll = 1;
136 1.1 jmcneill if ((conf & PIIX_SMB_HOSTC_INTMASK) == PIIX_SMB_HOSTC_SMI) {
137 1.1 jmcneill /* No PCI IRQ */
138 1.1 jmcneill printf(": SMI");
139 1.1 jmcneill } else if ((conf & PIIX_SMB_HOSTC_INTMASK) == PIIX_SMB_HOSTC_IRQ) {
140 1.1 jmcneill /* Install interrupt handler */
141 1.1 jmcneill if (pci_intr_map(pa, &ih) == 0) {
142 1.1 jmcneill intrstr = pci_intr_string(pa->pa_pc, ih);
143 1.1 jmcneill sc->sc_ih = pci_intr_establish(pa->pa_pc, ih, IPL_BIO,
144 1.1 jmcneill piixpm_intr, sc);
145 1.1 jmcneill if (sc->sc_ih != NULL) {
146 1.1 jmcneill printf(": %s", intrstr);
147 1.1 jmcneill sc->sc_poll = 0;
148 1.1 jmcneill }
149 1.1 jmcneill }
150 1.1 jmcneill if (sc->sc_poll)
151 1.1 jmcneill printf(": polling");
152 1.1 jmcneill }
153 1.1 jmcneill
154 1.1 jmcneill printf("\n");
155 1.1 jmcneill
156 1.1 jmcneill /* Attach I2C bus */
157 1.1 jmcneill lockinit(&sc->sc_i2c_lock, PRIBIO | PCATCH, "iiclk", 0, 0);
158 1.1 jmcneill sc->sc_i2c_tag.ic_cookie = sc;
159 1.1 jmcneill sc->sc_i2c_tag.ic_acquire_bus = piixpm_i2c_acquire_bus;
160 1.1 jmcneill sc->sc_i2c_tag.ic_release_bus = piixpm_i2c_release_bus;
161 1.1 jmcneill sc->sc_i2c_tag.ic_exec = piixpm_i2c_exec;
162 1.1 jmcneill
163 1.1 jmcneill bzero(&iba, sizeof(iba));
164 1.1 jmcneill iba.iba_name = "iic";
165 1.1 jmcneill iba.iba_tag = &sc->sc_i2c_tag;
166 1.1 jmcneill config_found(self, &iba, iicbus_print);
167 1.1 jmcneill
168 1.1 jmcneill return;
169 1.1 jmcneill }
170 1.1 jmcneill
171 1.1 jmcneill int
172 1.1 jmcneill piixpm_i2c_acquire_bus(void *cookie, int flags)
173 1.1 jmcneill {
174 1.1 jmcneill struct piixpm_softc *sc = cookie;
175 1.1 jmcneill
176 1.1 jmcneill if (cold || sc->sc_poll || (flags & I2C_F_POLL))
177 1.1 jmcneill return (0);
178 1.1 jmcneill
179 1.1 jmcneill return (lockmgr(&sc->sc_i2c_lock, LK_EXCLUSIVE, NULL));
180 1.1 jmcneill }
181 1.1 jmcneill
182 1.1 jmcneill void
183 1.1 jmcneill piixpm_i2c_release_bus(void *cookie, int flags)
184 1.1 jmcneill {
185 1.1 jmcneill struct piixpm_softc *sc = cookie;
186 1.1 jmcneill
187 1.1 jmcneill if (cold || sc->sc_poll || (flags & I2C_F_POLL))
188 1.1 jmcneill return;
189 1.1 jmcneill
190 1.1 jmcneill lockmgr(&sc->sc_i2c_lock, LK_RELEASE, NULL);
191 1.1 jmcneill }
192 1.1 jmcneill
193 1.1 jmcneill int
194 1.1 jmcneill piixpm_i2c_exec(void *cookie, i2c_op_t op, i2c_addr_t addr,
195 1.1 jmcneill const void *cmdbuf, size_t cmdlen, void *buf, size_t len, int flags)
196 1.1 jmcneill {
197 1.1 jmcneill struct piixpm_softc *sc = cookie;
198 1.1 jmcneill const u_int8_t *b;
199 1.1 jmcneill u_int8_t ctl = 0, st;
200 1.1 jmcneill int retries;
201 1.1 jmcneill
202 1.1 jmcneill DPRINTF(("%s: exec: op %d, addr 0x%x, cmdlen %d, len %d, flags 0x%x\n",
203 1.1 jmcneill sc->sc_dev.dv_xname, op, addr, cmdlen, len, flags));
204 1.1 jmcneill
205 1.1 jmcneill /* Wait for bus to be idle */
206 1.1 jmcneill for (retries = 100; retries > 0; retries--) {
207 1.1 jmcneill st = bus_space_read_1(sc->sc_iot, sc->sc_ioh, PIIX_SMB_HS);
208 1.1 jmcneill if (!(st & PIIX_SMB_HS_BUSY))
209 1.1 jmcneill break;
210 1.1 jmcneill DELAY(PIIXPM_DELAY);
211 1.1 jmcneill }
212 1.1 jmcneill DPRINTF(("%s: exec: st 0x%b\n", sc->sc_dev.dv_xname, st,
213 1.1 jmcneill PIIX_SMB_HS_BITS));
214 1.1 jmcneill if (st & PIIX_SMB_HS_BUSY)
215 1.1 jmcneill return (1);
216 1.1 jmcneill
217 1.1 jmcneill if (cold || sc->sc_poll)
218 1.1 jmcneill flags |= I2C_F_POLL;
219 1.1 jmcneill
220 1.1 jmcneill if (!I2C_OP_STOP_P(op) || cmdlen > 1 || len > 2)
221 1.1 jmcneill return (1);
222 1.1 jmcneill
223 1.1 jmcneill /* Setup transfer */
224 1.1 jmcneill sc->sc_i2c_xfer.op = op;
225 1.1 jmcneill sc->sc_i2c_xfer.buf = buf;
226 1.1 jmcneill sc->sc_i2c_xfer.len = len;
227 1.1 jmcneill sc->sc_i2c_xfer.flags = flags;
228 1.1 jmcneill sc->sc_i2c_xfer.error = 0;
229 1.1 jmcneill
230 1.1 jmcneill /* Set slave address and transfer direction */
231 1.1 jmcneill bus_space_write_1(sc->sc_iot, sc->sc_ioh, PIIX_SMB_TXSLVA,
232 1.1 jmcneill PIIX_SMB_TXSLVA_ADDR(addr) |
233 1.1 jmcneill (I2C_OP_READ_P(op) ? PIIX_SMB_TXSLVA_READ : 0));
234 1.1 jmcneill
235 1.1 jmcneill b = cmdbuf;
236 1.1 jmcneill if (cmdlen > 0)
237 1.1 jmcneill /* Set command byte */
238 1.1 jmcneill bus_space_write_1(sc->sc_iot, sc->sc_ioh, PIIX_SMB_HCMD, b[0]);
239 1.1 jmcneill
240 1.1 jmcneill if (I2C_OP_WRITE_P(op)) {
241 1.1 jmcneill /* Write data */
242 1.1 jmcneill b = buf;
243 1.1 jmcneill if (len > 0)
244 1.1 jmcneill bus_space_write_1(sc->sc_iot, sc->sc_ioh,
245 1.1 jmcneill PIIX_SMB_HD0, b[0]);
246 1.1 jmcneill if (len > 1)
247 1.1 jmcneill bus_space_write_1(sc->sc_iot, sc->sc_ioh,
248 1.1 jmcneill PIIX_SMB_HD1, b[1]);
249 1.1 jmcneill }
250 1.1 jmcneill
251 1.1 jmcneill /* Set SMBus command */
252 1.1 jmcneill if (len == 0)
253 1.1 jmcneill ctl = PIIX_SMB_HC_CMD_BYTE;
254 1.1 jmcneill else if (len == 1)
255 1.1 jmcneill ctl = PIIX_SMB_HC_CMD_BDATA;
256 1.1 jmcneill else if (len == 2)
257 1.1 jmcneill ctl = PIIX_SMB_HC_CMD_WDATA;
258 1.1 jmcneill
259 1.1 jmcneill if ((flags & I2C_F_POLL) == 0)
260 1.1 jmcneill ctl |= PIIX_SMB_HC_INTREN;
261 1.1 jmcneill
262 1.1 jmcneill /* Start transaction */
263 1.1 jmcneill ctl |= PIIX_SMB_HC_START;
264 1.1 jmcneill bus_space_write_1(sc->sc_iot, sc->sc_ioh, PIIX_SMB_HC, ctl);
265 1.1 jmcneill
266 1.1 jmcneill if (flags & I2C_F_POLL) {
267 1.1 jmcneill /* Poll for completion */
268 1.1 jmcneill DELAY(PIIXPM_DELAY);
269 1.1 jmcneill for (retries = 1000; retries > 0; retries--) {
270 1.1 jmcneill st = bus_space_read_1(sc->sc_iot, sc->sc_ioh,
271 1.1 jmcneill PIIX_SMB_HS);
272 1.1 jmcneill if ((st & PIIX_SMB_HS_BUSY) == 0)
273 1.1 jmcneill break;
274 1.1 jmcneill DELAY(PIIXPM_DELAY);
275 1.1 jmcneill }
276 1.1 jmcneill if (st & PIIX_SMB_HS_BUSY)
277 1.1 jmcneill goto timeout;
278 1.1 jmcneill piixpm_intr(sc);
279 1.1 jmcneill } else {
280 1.1 jmcneill /* Wait for interrupt */
281 1.1 jmcneill if (tsleep(sc, PRIBIO, "iicexec", PIIXPM_TIMEOUT * hz))
282 1.1 jmcneill goto timeout;
283 1.1 jmcneill }
284 1.1 jmcneill
285 1.1 jmcneill if (sc->sc_i2c_xfer.error)
286 1.1 jmcneill return (1);
287 1.1 jmcneill
288 1.1 jmcneill return (0);
289 1.1 jmcneill
290 1.1 jmcneill timeout:
291 1.1 jmcneill /*
292 1.1 jmcneill * Transfer timeout. Kill the transaction and clear status bits.
293 1.1 jmcneill */
294 1.1 jmcneill printf("%s: timeout, status 0x%x\n", sc->sc_dev.dv_xname, st);
295 1.1 jmcneill bus_space_write_1(sc->sc_iot, sc->sc_ioh, PIIX_SMB_HC,
296 1.1 jmcneill PIIX_SMB_HC_KILL);
297 1.1 jmcneill DELAY(PIIXPM_DELAY);
298 1.1 jmcneill st = bus_space_read_1(sc->sc_iot, sc->sc_ioh, PIIX_SMB_HS);
299 1.1 jmcneill if ((st & PIIX_SMB_HS_FAILED) == 0)
300 1.1 jmcneill printf("%s: transaction abort failed, status 0x%x\n",
301 1.1 jmcneill sc->sc_dev.dv_xname, st);
302 1.1 jmcneill bus_space_write_1(sc->sc_iot, sc->sc_ioh, PIIX_SMB_HS, st);
303 1.1 jmcneill return (1);
304 1.1 jmcneill }
305 1.1 jmcneill
306 1.1 jmcneill int
307 1.1 jmcneill piixpm_intr(void *arg)
308 1.1 jmcneill {
309 1.1 jmcneill struct piixpm_softc *sc = arg;
310 1.1 jmcneill u_int8_t st;
311 1.1 jmcneill u_int8_t *b;
312 1.1 jmcneill size_t len;
313 1.1 jmcneill
314 1.1 jmcneill /* Read status */
315 1.1 jmcneill st = bus_space_read_1(sc->sc_iot, sc->sc_ioh, PIIX_SMB_HS);
316 1.1 jmcneill if ((st & PIIX_SMB_HS_BUSY) != 0 || (st & (PIIX_SMB_HS_INTR |
317 1.1 jmcneill PIIX_SMB_HS_DEVERR | PIIX_SMB_HS_BUSERR |
318 1.1 jmcneill PIIX_SMB_HS_FAILED)) == 0)
319 1.1 jmcneill /* Interrupt was not for us */
320 1.1 jmcneill return (0);
321 1.1 jmcneill
322 1.1 jmcneill DPRINTF(("%s: intr st 0x%b\n", sc->sc_dev.dv_xname, st,
323 1.1 jmcneill PIIX_SMB_HS_BITS));
324 1.1 jmcneill
325 1.1 jmcneill /* Clear status bits */
326 1.1 jmcneill bus_space_write_1(sc->sc_iot, sc->sc_ioh, PIIX_SMB_HS, st);
327 1.1 jmcneill
328 1.1 jmcneill /* Check for errors */
329 1.1 jmcneill if (st & (PIIX_SMB_HS_DEVERR | PIIX_SMB_HS_BUSERR |
330 1.1 jmcneill PIIX_SMB_HS_FAILED)) {
331 1.1 jmcneill sc->sc_i2c_xfer.error = 1;
332 1.1 jmcneill goto done;
333 1.1 jmcneill }
334 1.1 jmcneill
335 1.1 jmcneill if (st & PIIX_SMB_HS_INTR) {
336 1.1 jmcneill if (I2C_OP_WRITE_P(sc->sc_i2c_xfer.op))
337 1.1 jmcneill goto done;
338 1.1 jmcneill
339 1.1 jmcneill /* Read data */
340 1.1 jmcneill b = sc->sc_i2c_xfer.buf;
341 1.1 jmcneill len = sc->sc_i2c_xfer.len;
342 1.1 jmcneill if (len > 0)
343 1.1 jmcneill b[0] = bus_space_read_1(sc->sc_iot, sc->sc_ioh,
344 1.1 jmcneill PIIX_SMB_HD0);
345 1.1 jmcneill if (len > 1)
346 1.1 jmcneill b[1] = bus_space_read_1(sc->sc_iot, sc->sc_ioh,
347 1.1 jmcneill PIIX_SMB_HD1);
348 1.1 jmcneill }
349 1.1 jmcneill
350 1.1 jmcneill done:
351 1.1 jmcneill if ((sc->sc_i2c_xfer.flags & I2C_F_POLL) == 0)
352 1.1 jmcneill wakeup(sc);
353 1.1 jmcneill return (1);
354 1.1 jmcneill }
355