Home | History | Annotate | Line # | Download | only in pci
piixpm.c revision 1.16.2.1
      1  1.16.2.1      matt /* $NetBSD: piixpm.c,v 1.16.2.1 2007/11/06 23:29:29 matt Exp $ */
      2       1.1  jmcneill /*	$OpenBSD: piixpm.c,v 1.20 2006/02/27 08:25:02 grange Exp $	*/
      3       1.1  jmcneill 
      4       1.1  jmcneill /*
      5       1.1  jmcneill  * Copyright (c) 2005, 2006 Alexander Yurchenko <grange (at) openbsd.org>
      6       1.1  jmcneill  *
      7       1.1  jmcneill  * Permission to use, copy, modify, and distribute this software for any
      8       1.1  jmcneill  * purpose with or without fee is hereby granted, provided that the above
      9       1.1  jmcneill  * copyright notice and this permission notice appear in all copies.
     10       1.1  jmcneill  *
     11       1.1  jmcneill  * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
     12       1.1  jmcneill  * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
     13       1.1  jmcneill  * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
     14       1.1  jmcneill  * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
     15       1.1  jmcneill  * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
     16       1.1  jmcneill  * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
     17       1.1  jmcneill  * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
     18       1.1  jmcneill  */
     19       1.1  jmcneill 
     20       1.1  jmcneill /*
     21       1.1  jmcneill  * Intel PIIX and compatible Power Management controller driver.
     22       1.1  jmcneill  */
     23       1.1  jmcneill 
     24       1.1  jmcneill #include <sys/param.h>
     25       1.1  jmcneill #include <sys/systm.h>
     26       1.1  jmcneill #include <sys/device.h>
     27       1.1  jmcneill #include <sys/kernel.h>
     28      1.16   xtraeme #include <sys/rwlock.h>
     29       1.1  jmcneill #include <sys/proc.h>
     30       1.1  jmcneill 
     31  1.16.2.1      matt #include <sys/bus.h>
     32       1.1  jmcneill 
     33       1.1  jmcneill #include <dev/pci/pcidevs.h>
     34       1.1  jmcneill #include <dev/pci/pcireg.h>
     35       1.1  jmcneill #include <dev/pci/pcivar.h>
     36       1.1  jmcneill 
     37       1.1  jmcneill #include <dev/pci/piixpmreg.h>
     38       1.1  jmcneill 
     39       1.1  jmcneill #include <dev/i2c/i2cvar.h>
     40       1.1  jmcneill 
     41       1.5  drochner #include <dev/ic/acpipmtimer.h>
     42       1.4  jmcneill 
     43       1.1  jmcneill #ifdef PIIXPM_DEBUG
     44       1.1  jmcneill #define DPRINTF(x) printf x
     45       1.1  jmcneill #else
     46       1.1  jmcneill #define DPRINTF(x)
     47       1.1  jmcneill #endif
     48       1.1  jmcneill 
     49       1.1  jmcneill #define PIIXPM_DELAY	200
     50       1.1  jmcneill #define PIIXPM_TIMEOUT	1
     51       1.1  jmcneill 
     52       1.1  jmcneill struct piixpm_softc {
     53       1.1  jmcneill 	struct device		sc_dev;
     54       1.1  jmcneill 
     55       1.4  jmcneill 	bus_space_tag_t		sc_smb_iot;
     56       1.4  jmcneill 	bus_space_handle_t	sc_smb_ioh;
     57       1.4  jmcneill 	void *			sc_smb_ih;
     58       1.1  jmcneill 	int			sc_poll;
     59       1.1  jmcneill 
     60       1.4  jmcneill 	bus_space_tag_t		sc_pm_iot;
     61       1.4  jmcneill 	bus_space_handle_t	sc_pm_ioh;
     62       1.4  jmcneill 
     63       1.3  jmcneill 	pci_chipset_tag_t	sc_pc;
     64       1.3  jmcneill 	pcitag_t		sc_pcitag;
     65       1.3  jmcneill 
     66       1.1  jmcneill 	struct i2c_controller	sc_i2c_tag;
     67      1.16   xtraeme 	krwlock_t		sc_i2c_rwlock;
     68       1.1  jmcneill 	struct {
     69       1.1  jmcneill 		i2c_op_t     op;
     70      1.13  christos 		void *      buf;
     71       1.1  jmcneill 		size_t       len;
     72       1.1  jmcneill 		int          flags;
     73       1.1  jmcneill 		volatile int error;
     74       1.1  jmcneill 	}			sc_i2c_xfer;
     75       1.3  jmcneill 
     76       1.3  jmcneill 	void *			sc_powerhook;
     77       1.3  jmcneill 	struct pci_conf_state	sc_pciconf;
     78       1.3  jmcneill 	pcireg_t		sc_devact[2];
     79       1.1  jmcneill };
     80       1.1  jmcneill 
     81       1.1  jmcneill int	piixpm_match(struct device *, struct cfdata *, void *);
     82       1.1  jmcneill void	piixpm_attach(struct device *, struct device *, void *);
     83       1.1  jmcneill 
     84       1.3  jmcneill void	piixpm_powerhook(int, void *);
     85       1.3  jmcneill 
     86       1.1  jmcneill int	piixpm_i2c_acquire_bus(void *, int);
     87       1.1  jmcneill void	piixpm_i2c_release_bus(void *, int);
     88       1.1  jmcneill int	piixpm_i2c_exec(void *, i2c_op_t, i2c_addr_t, const void *, size_t,
     89       1.1  jmcneill 	    void *, size_t, int);
     90       1.1  jmcneill 
     91       1.1  jmcneill int	piixpm_intr(void *);
     92       1.1  jmcneill 
     93       1.1  jmcneill CFATTACH_DECL(piixpm, sizeof(struct piixpm_softc),
     94       1.1  jmcneill     piixpm_match, piixpm_attach, NULL, NULL);
     95       1.1  jmcneill 
     96       1.1  jmcneill int
     97      1.11  christos piixpm_match(struct device *parent, struct cfdata *match,
     98       1.9  christos     void *aux)
     99       1.1  jmcneill {
    100       1.1  jmcneill 	struct pci_attach_args *pa;
    101       1.1  jmcneill 
    102       1.1  jmcneill 	pa = (struct pci_attach_args *)aux;
    103       1.1  jmcneill 	switch (PCI_VENDOR(pa->pa_id)) {
    104       1.1  jmcneill 	case PCI_VENDOR_INTEL:
    105       1.1  jmcneill 		switch (PCI_PRODUCT(pa->pa_id)) {
    106       1.1  jmcneill 		case PCI_PRODUCT_INTEL_82371AB_PMC:
    107       1.1  jmcneill 		case PCI_PRODUCT_INTEL_82440MX_PMC:
    108       1.1  jmcneill 			return 1;
    109       1.1  jmcneill 		}
    110       1.1  jmcneill 		break;
    111       1.1  jmcneill 	case PCI_VENDOR_ATI:
    112       1.1  jmcneill 		switch (PCI_PRODUCT(pa->pa_id)) {
    113       1.1  jmcneill 		case PCI_PRODUCT_ATI_SB200_SMB:
    114      1.10    toshii 		case PCI_PRODUCT_ATI_SB300_SMB:
    115      1.10    toshii 		case PCI_PRODUCT_ATI_SB400_SMB:
    116       1.1  jmcneill 			return 1;
    117       1.1  jmcneill 		}
    118       1.1  jmcneill 		break;
    119      1.14    martin 	case PCI_VENDOR_SERVERWORKS:
    120      1.14    martin 		switch (PCI_PRODUCT(pa->pa_id)) {
    121      1.14    martin 		case PCI_PRODUCT_SERVERWORKS_OSB4:
    122      1.14    martin 		case PCI_PRODUCT_SERVERWORKS_CSB5:
    123      1.14    martin 		case PCI_PRODUCT_SERVERWORKS_CSB6:
    124      1.14    martin 		case PCI_PRODUCT_SERVERWORKS_HT1000SB:
    125      1.14    martin 			return 1;
    126      1.14    martin 		}
    127       1.1  jmcneill 	}
    128       1.1  jmcneill 
    129       1.1  jmcneill 	return 0;
    130       1.1  jmcneill }
    131       1.1  jmcneill 
    132       1.1  jmcneill void
    133      1.11  christos piixpm_attach(struct device *parent, struct device *self, void *aux)
    134       1.1  jmcneill {
    135       1.1  jmcneill 	struct piixpm_softc *sc = (struct piixpm_softc *)self;
    136       1.1  jmcneill 	struct pci_attach_args *pa = aux;
    137       1.1  jmcneill 	struct i2cbus_attach_args iba;
    138       1.1  jmcneill 	pcireg_t base, conf;
    139       1.5  drochner 	pcireg_t pmmisc;
    140       1.1  jmcneill 	pci_intr_handle_t ih;
    141      1.12       uwe 	char devinfo[256];
    142       1.1  jmcneill 	const char *intrstr = NULL;
    143       1.1  jmcneill 
    144       1.3  jmcneill 	sc->sc_pc = pa->pa_pc;
    145       1.3  jmcneill 	sc->sc_pcitag = pa->pa_tag;
    146       1.3  jmcneill 
    147       1.3  jmcneill 	aprint_naive("\n");
    148      1.12       uwe 
    149      1.12       uwe 	pci_devinfo(pa->pa_id, pa->pa_class, 0, devinfo, sizeof(devinfo));
    150      1.12       uwe 	aprint_normal("\n%s: %s (rev. 0x%02x)\n",
    151      1.12       uwe 		      device_xname(self), devinfo, PCI_REVISION(pa->pa_class));
    152       1.3  jmcneill 
    153       1.8  jmcneill 	sc->sc_powerhook = powerhook_establish(sc->sc_dev.dv_xname,
    154       1.8  jmcneill 	    piixpm_powerhook, sc);
    155       1.3  jmcneill 	if (sc->sc_powerhook == NULL)
    156       1.3  jmcneill 		aprint_error("%s: can't establish powerhook\n",
    157       1.3  jmcneill 		    sc->sc_dev.dv_xname);
    158       1.3  jmcneill 
    159       1.1  jmcneill 	/* Read configuration */
    160       1.1  jmcneill 	conf = pci_conf_read(pa->pa_pc, pa->pa_tag, PIIX_SMB_HOSTC);
    161       1.1  jmcneill 	DPRINTF((": conf 0x%x", conf));
    162       1.1  jmcneill 
    163       1.5  drochner 	if ((PCI_VENDOR(pa->pa_id) != PCI_VENDOR_INTEL) ||
    164       1.5  drochner 	    (PCI_PRODUCT(pa->pa_id) != PCI_PRODUCT_INTEL_82371AB_PMC))
    165       1.5  drochner 		goto nopowermanagement;
    166       1.5  drochner 
    167       1.5  drochner 	/* check whether I/O access to PM regs is enabled */
    168       1.5  drochner 	pmmisc = pci_conf_read(pa->pa_pc, pa->pa_tag, PIIX_PMREGMISC);
    169       1.5  drochner 	if (!(pmmisc & 1))
    170       1.5  drochner 		goto nopowermanagement;
    171       1.5  drochner 
    172       1.4  jmcneill 	sc->sc_pm_iot = pa->pa_iot;
    173       1.4  jmcneill 	/* Map I/O space */
    174       1.5  drochner 	base = pci_conf_read(pa->pa_pc, pa->pa_tag, PIIX_PM_BASE);
    175       1.4  jmcneill 	if (bus_space_map(sc->sc_pm_iot, PCI_MAPREG_IO_ADDR(base),
    176       1.4  jmcneill 	    PIIX_PM_SIZE, 0, &sc->sc_pm_ioh)) {
    177       1.4  jmcneill 		aprint_error("%s: can't map power management I/O space\n",
    178       1.4  jmcneill 		    sc->sc_dev.dv_xname);
    179       1.4  jmcneill 		goto nopowermanagement;
    180       1.4  jmcneill 	}
    181       1.4  jmcneill 
    182       1.5  drochner 	/*
    183       1.5  drochner 	 * Revision 0 and 1 are PIIX4, 2 is PIIX4E, 3 is PIIX4M.
    184       1.5  drochner 	 * PIIX4 and PIIX4E have a bug in the timer latch, see Errata #20
    185       1.5  drochner 	 * in the "Specification update" (document #297738).
    186       1.5  drochner 	 */
    187       1.5  drochner 	acpipmtimer_attach(&sc->sc_dev, sc->sc_pm_iot, sc->sc_pm_ioh,
    188       1.5  drochner 			   PIIX_PM_PMTMR,
    189       1.5  drochner 		(PCI_REVISION(pa->pa_class) < 3) ? ACPIPMT_BADLATCH : 0 );
    190       1.4  jmcneill 
    191       1.5  drochner nopowermanagement:
    192       1.1  jmcneill 	if ((conf & PIIX_SMB_HOSTC_HSTEN) == 0) {
    193       1.3  jmcneill 		aprint_normal("%s: SMBus disabled\n", sc->sc_dev.dv_xname);
    194       1.1  jmcneill 		return;
    195       1.1  jmcneill 	}
    196       1.1  jmcneill 
    197       1.1  jmcneill 	/* Map I/O space */
    198       1.4  jmcneill 	sc->sc_smb_iot = pa->pa_iot;
    199       1.1  jmcneill 	base = pci_conf_read(pa->pa_pc, pa->pa_tag, PIIX_SMB_BASE) & 0xffff;
    200       1.4  jmcneill 	if (bus_space_map(sc->sc_smb_iot, PCI_MAPREG_IO_ADDR(base),
    201       1.4  jmcneill 	    PIIX_SMB_SIZE, 0, &sc->sc_smb_ioh)) {
    202       1.4  jmcneill 		aprint_error("%s: can't map smbus I/O space\n",
    203       1.3  jmcneill 		    sc->sc_dev.dv_xname);
    204       1.1  jmcneill 		return;
    205       1.1  jmcneill 	}
    206       1.1  jmcneill 
    207       1.1  jmcneill 	sc->sc_poll = 1;
    208       1.1  jmcneill 	if ((conf & PIIX_SMB_HOSTC_INTMASK) == PIIX_SMB_HOSTC_SMI) {
    209       1.1  jmcneill 		/* No PCI IRQ */
    210       1.3  jmcneill 		aprint_normal("%s: interrupting at SMI", sc->sc_dev.dv_xname);
    211       1.1  jmcneill 	} else if ((conf & PIIX_SMB_HOSTC_INTMASK) == PIIX_SMB_HOSTC_IRQ) {
    212       1.1  jmcneill 		/* Install interrupt handler */
    213       1.1  jmcneill 		if (pci_intr_map(pa, &ih) == 0) {
    214       1.1  jmcneill 			intrstr = pci_intr_string(pa->pa_pc, ih);
    215       1.4  jmcneill 			sc->sc_smb_ih = pci_intr_establish(pa->pa_pc, ih, IPL_BIO,
    216       1.1  jmcneill 			    piixpm_intr, sc);
    217       1.4  jmcneill 			if (sc->sc_smb_ih != NULL) {
    218       1.3  jmcneill 				aprint_normal("%s: interrupting at %s",
    219       1.3  jmcneill 				    sc->sc_dev.dv_xname, intrstr);
    220       1.1  jmcneill 				sc->sc_poll = 0;
    221       1.1  jmcneill 			}
    222       1.1  jmcneill 		}
    223       1.1  jmcneill 		if (sc->sc_poll)
    224       1.3  jmcneill 			aprint_normal("%s: polling", sc->sc_dev.dv_xname);
    225       1.1  jmcneill 	}
    226       1.1  jmcneill 
    227       1.3  jmcneill 	aprint_normal("\n");
    228       1.1  jmcneill 
    229       1.1  jmcneill 	/* Attach I2C bus */
    230      1.16   xtraeme 	rw_init(&sc->sc_i2c_rwlock);
    231       1.1  jmcneill 	sc->sc_i2c_tag.ic_cookie = sc;
    232       1.1  jmcneill 	sc->sc_i2c_tag.ic_acquire_bus = piixpm_i2c_acquire_bus;
    233       1.1  jmcneill 	sc->sc_i2c_tag.ic_release_bus = piixpm_i2c_release_bus;
    234       1.1  jmcneill 	sc->sc_i2c_tag.ic_exec = piixpm_i2c_exec;
    235       1.1  jmcneill 
    236       1.1  jmcneill 	bzero(&iba, sizeof(iba));
    237       1.1  jmcneill 	iba.iba_tag = &sc->sc_i2c_tag;
    238       1.6  drochner 	config_found_ia(self, "i2cbus", &iba, iicbus_print);
    239       1.1  jmcneill 
    240       1.1  jmcneill 	return;
    241       1.1  jmcneill }
    242       1.1  jmcneill 
    243       1.3  jmcneill void
    244       1.3  jmcneill piixpm_powerhook(int why, void *cookie)
    245       1.3  jmcneill {
    246       1.3  jmcneill 	struct piixpm_softc *sc = cookie;
    247       1.3  jmcneill 	pci_chipset_tag_t pc = sc->sc_pc;
    248       1.3  jmcneill 	pcitag_t tag = sc->sc_pcitag;
    249       1.3  jmcneill 
    250       1.3  jmcneill 	switch (why) {
    251       1.3  jmcneill 	case PWR_SUSPEND:
    252       1.3  jmcneill 		pci_conf_capture(pc, tag, &sc->sc_pciconf);
    253       1.3  jmcneill 		sc->sc_devact[0] = pci_conf_read(pc, tag, PIIX_DEVACTA);
    254       1.3  jmcneill 		sc->sc_devact[1] = pci_conf_read(pc, tag, PIIX_DEVACTB);
    255       1.3  jmcneill 		break;
    256       1.3  jmcneill 	case PWR_RESUME:
    257       1.3  jmcneill 		pci_conf_restore(pc, tag, &sc->sc_pciconf);
    258       1.3  jmcneill 		pci_conf_write(pc, tag, PIIX_DEVACTA, sc->sc_devact[0]);
    259       1.3  jmcneill 		pci_conf_write(pc, tag, PIIX_DEVACTB, sc->sc_devact[1]);
    260       1.3  jmcneill 		break;
    261       1.3  jmcneill 	}
    262       1.3  jmcneill 
    263       1.3  jmcneill 	return;
    264       1.3  jmcneill }
    265       1.3  jmcneill 
    266       1.1  jmcneill int
    267       1.1  jmcneill piixpm_i2c_acquire_bus(void *cookie, int flags)
    268       1.1  jmcneill {
    269       1.1  jmcneill 	struct piixpm_softc *sc = cookie;
    270       1.1  jmcneill 
    271       1.1  jmcneill 	if (cold || sc->sc_poll || (flags & I2C_F_POLL))
    272       1.1  jmcneill 		return (0);
    273       1.1  jmcneill 
    274      1.16   xtraeme 	rw_enter(&sc->sc_i2c_rwlock, RW_WRITER);
    275      1.16   xtraeme 	return 0;
    276       1.1  jmcneill }
    277       1.1  jmcneill 
    278       1.1  jmcneill void
    279       1.1  jmcneill piixpm_i2c_release_bus(void *cookie, int flags)
    280       1.1  jmcneill {
    281       1.1  jmcneill 	struct piixpm_softc *sc = cookie;
    282       1.1  jmcneill 
    283       1.1  jmcneill 	if (cold || sc->sc_poll || (flags & I2C_F_POLL))
    284       1.1  jmcneill 		return;
    285       1.1  jmcneill 
    286      1.16   xtraeme 	rw_exit(&sc->sc_i2c_rwlock);
    287       1.1  jmcneill }
    288       1.1  jmcneill 
    289       1.1  jmcneill int
    290       1.1  jmcneill piixpm_i2c_exec(void *cookie, i2c_op_t op, i2c_addr_t addr,
    291       1.1  jmcneill     const void *cmdbuf, size_t cmdlen, void *buf, size_t len, int flags)
    292       1.1  jmcneill {
    293       1.1  jmcneill 	struct piixpm_softc *sc = cookie;
    294       1.1  jmcneill 	const u_int8_t *b;
    295       1.1  jmcneill 	u_int8_t ctl = 0, st;
    296       1.1  jmcneill 	int retries;
    297       1.1  jmcneill 
    298       1.1  jmcneill 	DPRINTF(("%s: exec: op %d, addr 0x%x, cmdlen %d, len %d, flags 0x%x\n",
    299       1.1  jmcneill 	    sc->sc_dev.dv_xname, op, addr, cmdlen, len, flags));
    300       1.1  jmcneill 
    301       1.1  jmcneill 	/* Wait for bus to be idle */
    302       1.1  jmcneill 	for (retries = 100; retries > 0; retries--) {
    303       1.4  jmcneill 		st = bus_space_read_1(sc->sc_smb_iot, sc->sc_smb_ioh,
    304       1.4  jmcneill 		    PIIX_SMB_HS);
    305       1.1  jmcneill 		if (!(st & PIIX_SMB_HS_BUSY))
    306       1.1  jmcneill 			break;
    307       1.1  jmcneill 		DELAY(PIIXPM_DELAY);
    308       1.1  jmcneill 	}
    309       1.7  christos 	DPRINTF(("%s: exec: st 0x%d\n", sc->sc_dev.dv_xname, st & 0xff));
    310       1.1  jmcneill 	if (st & PIIX_SMB_HS_BUSY)
    311       1.1  jmcneill 		return (1);
    312       1.1  jmcneill 
    313       1.1  jmcneill 	if (cold || sc->sc_poll)
    314       1.1  jmcneill 		flags |= I2C_F_POLL;
    315       1.1  jmcneill 
    316       1.1  jmcneill 	if (!I2C_OP_STOP_P(op) || cmdlen > 1 || len > 2)
    317       1.1  jmcneill 		return (1);
    318       1.1  jmcneill 
    319       1.1  jmcneill 	/* Setup transfer */
    320       1.1  jmcneill 	sc->sc_i2c_xfer.op = op;
    321       1.1  jmcneill 	sc->sc_i2c_xfer.buf = buf;
    322       1.1  jmcneill 	sc->sc_i2c_xfer.len = len;
    323       1.1  jmcneill 	sc->sc_i2c_xfer.flags = flags;
    324       1.1  jmcneill 	sc->sc_i2c_xfer.error = 0;
    325       1.1  jmcneill 
    326       1.1  jmcneill 	/* Set slave address and transfer direction */
    327       1.4  jmcneill 	bus_space_write_1(sc->sc_smb_iot, sc->sc_smb_ioh, PIIX_SMB_TXSLVA,
    328       1.1  jmcneill 	    PIIX_SMB_TXSLVA_ADDR(addr) |
    329       1.1  jmcneill 	    (I2C_OP_READ_P(op) ? PIIX_SMB_TXSLVA_READ : 0));
    330       1.1  jmcneill 
    331       1.1  jmcneill 	b = cmdbuf;
    332       1.1  jmcneill 	if (cmdlen > 0)
    333       1.1  jmcneill 		/* Set command byte */
    334       1.4  jmcneill 		bus_space_write_1(sc->sc_smb_iot, sc->sc_smb_ioh,
    335       1.4  jmcneill 		    PIIX_SMB_HCMD, b[0]);
    336       1.1  jmcneill 
    337       1.1  jmcneill 	if (I2C_OP_WRITE_P(op)) {
    338       1.1  jmcneill 		/* Write data */
    339       1.1  jmcneill 		b = buf;
    340       1.1  jmcneill 		if (len > 0)
    341       1.4  jmcneill 			bus_space_write_1(sc->sc_smb_iot, sc->sc_smb_ioh,
    342       1.1  jmcneill 			    PIIX_SMB_HD0, b[0]);
    343       1.1  jmcneill 		if (len > 1)
    344       1.4  jmcneill 			bus_space_write_1(sc->sc_smb_iot, sc->sc_smb_ioh,
    345       1.1  jmcneill 			    PIIX_SMB_HD1, b[1]);
    346       1.1  jmcneill 	}
    347       1.1  jmcneill 
    348       1.1  jmcneill 	/* Set SMBus command */
    349       1.1  jmcneill 	if (len == 0)
    350       1.1  jmcneill 		ctl = PIIX_SMB_HC_CMD_BYTE;
    351       1.1  jmcneill 	else if (len == 1)
    352       1.1  jmcneill 		ctl = PIIX_SMB_HC_CMD_BDATA;
    353       1.1  jmcneill 	else if (len == 2)
    354       1.1  jmcneill 		ctl = PIIX_SMB_HC_CMD_WDATA;
    355       1.1  jmcneill 
    356       1.1  jmcneill 	if ((flags & I2C_F_POLL) == 0)
    357       1.1  jmcneill 		ctl |= PIIX_SMB_HC_INTREN;
    358       1.1  jmcneill 
    359       1.1  jmcneill 	/* Start transaction */
    360       1.1  jmcneill 	ctl |= PIIX_SMB_HC_START;
    361       1.4  jmcneill 	bus_space_write_1(sc->sc_smb_iot, sc->sc_smb_ioh, PIIX_SMB_HC, ctl);
    362       1.1  jmcneill 
    363       1.1  jmcneill 	if (flags & I2C_F_POLL) {
    364       1.1  jmcneill 		/* Poll for completion */
    365       1.1  jmcneill 		DELAY(PIIXPM_DELAY);
    366       1.1  jmcneill 		for (retries = 1000; retries > 0; retries--) {
    367       1.4  jmcneill 			st = bus_space_read_1(sc->sc_smb_iot, sc->sc_smb_ioh,
    368       1.1  jmcneill 			    PIIX_SMB_HS);
    369       1.1  jmcneill 			if ((st & PIIX_SMB_HS_BUSY) == 0)
    370       1.1  jmcneill 				break;
    371       1.1  jmcneill 			DELAY(PIIXPM_DELAY);
    372       1.1  jmcneill 		}
    373       1.1  jmcneill 		if (st & PIIX_SMB_HS_BUSY)
    374       1.1  jmcneill 			goto timeout;
    375       1.1  jmcneill 		piixpm_intr(sc);
    376       1.1  jmcneill 	} else {
    377       1.1  jmcneill 		/* Wait for interrupt */
    378       1.1  jmcneill 		if (tsleep(sc, PRIBIO, "iicexec", PIIXPM_TIMEOUT * hz))
    379       1.1  jmcneill 			goto timeout;
    380       1.1  jmcneill 	}
    381       1.1  jmcneill 
    382       1.1  jmcneill 	if (sc->sc_i2c_xfer.error)
    383       1.1  jmcneill 		return (1);
    384       1.1  jmcneill 
    385       1.1  jmcneill 	return (0);
    386       1.1  jmcneill 
    387       1.1  jmcneill timeout:
    388       1.1  jmcneill 	/*
    389       1.1  jmcneill 	 * Transfer timeout. Kill the transaction and clear status bits.
    390       1.1  jmcneill 	 */
    391       1.3  jmcneill 	aprint_error("%s: timeout, status 0x%x\n", sc->sc_dev.dv_xname, st);
    392       1.4  jmcneill 	bus_space_write_1(sc->sc_smb_iot, sc->sc_smb_ioh, PIIX_SMB_HC,
    393       1.1  jmcneill 	    PIIX_SMB_HC_KILL);
    394       1.1  jmcneill 	DELAY(PIIXPM_DELAY);
    395       1.4  jmcneill 	st = bus_space_read_1(sc->sc_smb_iot, sc->sc_smb_ioh, PIIX_SMB_HS);
    396       1.1  jmcneill 	if ((st & PIIX_SMB_HS_FAILED) == 0)
    397       1.3  jmcneill 		aprint_error("%s: transaction abort failed, status 0x%x\n",
    398       1.1  jmcneill 		    sc->sc_dev.dv_xname, st);
    399       1.4  jmcneill 	bus_space_write_1(sc->sc_smb_iot, sc->sc_smb_ioh, PIIX_SMB_HS, st);
    400       1.1  jmcneill 	return (1);
    401       1.1  jmcneill }
    402       1.1  jmcneill 
    403       1.1  jmcneill int
    404       1.1  jmcneill piixpm_intr(void *arg)
    405       1.1  jmcneill {
    406       1.1  jmcneill 	struct piixpm_softc *sc = arg;
    407       1.1  jmcneill 	u_int8_t st;
    408       1.1  jmcneill 	u_int8_t *b;
    409       1.1  jmcneill 	size_t len;
    410       1.1  jmcneill 
    411       1.1  jmcneill 	/* Read status */
    412       1.4  jmcneill 	st = bus_space_read_1(sc->sc_smb_iot, sc->sc_smb_ioh, PIIX_SMB_HS);
    413       1.1  jmcneill 	if ((st & PIIX_SMB_HS_BUSY) != 0 || (st & (PIIX_SMB_HS_INTR |
    414       1.1  jmcneill 	    PIIX_SMB_HS_DEVERR | PIIX_SMB_HS_BUSERR |
    415       1.1  jmcneill 	    PIIX_SMB_HS_FAILED)) == 0)
    416       1.1  jmcneill 		/* Interrupt was not for us */
    417       1.1  jmcneill 		return (0);
    418       1.1  jmcneill 
    419       1.7  christos 	DPRINTF(("%s: intr st 0x%d\n", sc->sc_dev.dv_xname, st & 0xff));
    420       1.1  jmcneill 
    421       1.1  jmcneill 	/* Clear status bits */
    422       1.4  jmcneill 	bus_space_write_1(sc->sc_smb_iot, sc->sc_smb_ioh, PIIX_SMB_HS, st);
    423       1.1  jmcneill 
    424       1.1  jmcneill 	/* Check for errors */
    425       1.1  jmcneill 	if (st & (PIIX_SMB_HS_DEVERR | PIIX_SMB_HS_BUSERR |
    426       1.1  jmcneill 	    PIIX_SMB_HS_FAILED)) {
    427       1.1  jmcneill 		sc->sc_i2c_xfer.error = 1;
    428       1.1  jmcneill 		goto done;
    429       1.1  jmcneill 	}
    430       1.1  jmcneill 
    431       1.1  jmcneill 	if (st & PIIX_SMB_HS_INTR) {
    432       1.1  jmcneill 		if (I2C_OP_WRITE_P(sc->sc_i2c_xfer.op))
    433       1.1  jmcneill 			goto done;
    434       1.1  jmcneill 
    435       1.1  jmcneill 		/* Read data */
    436       1.1  jmcneill 		b = sc->sc_i2c_xfer.buf;
    437       1.1  jmcneill 		len = sc->sc_i2c_xfer.len;
    438       1.1  jmcneill 		if (len > 0)
    439       1.4  jmcneill 			b[0] = bus_space_read_1(sc->sc_smb_iot, sc->sc_smb_ioh,
    440       1.1  jmcneill 			    PIIX_SMB_HD0);
    441       1.1  jmcneill 		if (len > 1)
    442       1.4  jmcneill 			b[1] = bus_space_read_1(sc->sc_smb_iot, sc->sc_smb_ioh,
    443       1.1  jmcneill 			    PIIX_SMB_HD1);
    444       1.1  jmcneill 	}
    445       1.1  jmcneill 
    446       1.1  jmcneill done:
    447       1.1  jmcneill 	if ((sc->sc_i2c_xfer.flags & I2C_F_POLL) == 0)
    448       1.1  jmcneill 		wakeup(sc);
    449       1.1  jmcneill 	return (1);
    450       1.1  jmcneill }
    451