piixpm.c revision 1.18 1 1.18 jmcneill /* $NetBSD: piixpm.c,v 1.18 2007/12/09 20:28:13 jmcneill Exp $ */
2 1.1 jmcneill /* $OpenBSD: piixpm.c,v 1.20 2006/02/27 08:25:02 grange Exp $ */
3 1.1 jmcneill
4 1.1 jmcneill /*
5 1.1 jmcneill * Copyright (c) 2005, 2006 Alexander Yurchenko <grange (at) openbsd.org>
6 1.1 jmcneill *
7 1.1 jmcneill * Permission to use, copy, modify, and distribute this software for any
8 1.1 jmcneill * purpose with or without fee is hereby granted, provided that the above
9 1.1 jmcneill * copyright notice and this permission notice appear in all copies.
10 1.1 jmcneill *
11 1.1 jmcneill * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
12 1.1 jmcneill * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
13 1.1 jmcneill * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
14 1.1 jmcneill * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
15 1.1 jmcneill * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
16 1.1 jmcneill * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
17 1.1 jmcneill * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
18 1.1 jmcneill */
19 1.1 jmcneill
20 1.1 jmcneill /*
21 1.1 jmcneill * Intel PIIX and compatible Power Management controller driver.
22 1.1 jmcneill */
23 1.1 jmcneill
24 1.1 jmcneill #include <sys/param.h>
25 1.1 jmcneill #include <sys/systm.h>
26 1.1 jmcneill #include <sys/device.h>
27 1.1 jmcneill #include <sys/kernel.h>
28 1.16 xtraeme #include <sys/rwlock.h>
29 1.1 jmcneill #include <sys/proc.h>
30 1.1 jmcneill
31 1.17 ad #include <sys/bus.h>
32 1.1 jmcneill
33 1.1 jmcneill #include <dev/pci/pcidevs.h>
34 1.1 jmcneill #include <dev/pci/pcireg.h>
35 1.1 jmcneill #include <dev/pci/pcivar.h>
36 1.1 jmcneill
37 1.1 jmcneill #include <dev/pci/piixpmreg.h>
38 1.1 jmcneill
39 1.1 jmcneill #include <dev/i2c/i2cvar.h>
40 1.1 jmcneill
41 1.5 drochner #include <dev/ic/acpipmtimer.h>
42 1.4 jmcneill
43 1.1 jmcneill #ifdef PIIXPM_DEBUG
44 1.1 jmcneill #define DPRINTF(x) printf x
45 1.1 jmcneill #else
46 1.1 jmcneill #define DPRINTF(x)
47 1.1 jmcneill #endif
48 1.1 jmcneill
49 1.1 jmcneill #define PIIXPM_DELAY 200
50 1.1 jmcneill #define PIIXPM_TIMEOUT 1
51 1.1 jmcneill
52 1.1 jmcneill struct piixpm_softc {
53 1.1 jmcneill struct device sc_dev;
54 1.1 jmcneill
55 1.4 jmcneill bus_space_tag_t sc_smb_iot;
56 1.4 jmcneill bus_space_handle_t sc_smb_ioh;
57 1.4 jmcneill void * sc_smb_ih;
58 1.1 jmcneill int sc_poll;
59 1.1 jmcneill
60 1.4 jmcneill bus_space_tag_t sc_pm_iot;
61 1.4 jmcneill bus_space_handle_t sc_pm_ioh;
62 1.4 jmcneill
63 1.3 jmcneill pci_chipset_tag_t sc_pc;
64 1.3 jmcneill pcitag_t sc_pcitag;
65 1.3 jmcneill
66 1.1 jmcneill struct i2c_controller sc_i2c_tag;
67 1.16 xtraeme krwlock_t sc_i2c_rwlock;
68 1.1 jmcneill struct {
69 1.1 jmcneill i2c_op_t op;
70 1.13 christos void * buf;
71 1.1 jmcneill size_t len;
72 1.1 jmcneill int flags;
73 1.1 jmcneill volatile int error;
74 1.1 jmcneill } sc_i2c_xfer;
75 1.3 jmcneill
76 1.3 jmcneill pcireg_t sc_devact[2];
77 1.1 jmcneill };
78 1.1 jmcneill
79 1.1 jmcneill int piixpm_match(struct device *, struct cfdata *, void *);
80 1.1 jmcneill void piixpm_attach(struct device *, struct device *, void *);
81 1.1 jmcneill
82 1.18 jmcneill static bool piixpm_suspend(device_t);
83 1.18 jmcneill static bool piixpm_resume(device_t);
84 1.3 jmcneill
85 1.1 jmcneill int piixpm_i2c_acquire_bus(void *, int);
86 1.1 jmcneill void piixpm_i2c_release_bus(void *, int);
87 1.1 jmcneill int piixpm_i2c_exec(void *, i2c_op_t, i2c_addr_t, const void *, size_t,
88 1.1 jmcneill void *, size_t, int);
89 1.1 jmcneill
90 1.1 jmcneill int piixpm_intr(void *);
91 1.1 jmcneill
92 1.1 jmcneill CFATTACH_DECL(piixpm, sizeof(struct piixpm_softc),
93 1.1 jmcneill piixpm_match, piixpm_attach, NULL, NULL);
94 1.1 jmcneill
95 1.1 jmcneill int
96 1.11 christos piixpm_match(struct device *parent, struct cfdata *match,
97 1.9 christos void *aux)
98 1.1 jmcneill {
99 1.1 jmcneill struct pci_attach_args *pa;
100 1.1 jmcneill
101 1.1 jmcneill pa = (struct pci_attach_args *)aux;
102 1.1 jmcneill switch (PCI_VENDOR(pa->pa_id)) {
103 1.1 jmcneill case PCI_VENDOR_INTEL:
104 1.1 jmcneill switch (PCI_PRODUCT(pa->pa_id)) {
105 1.1 jmcneill case PCI_PRODUCT_INTEL_82371AB_PMC:
106 1.1 jmcneill case PCI_PRODUCT_INTEL_82440MX_PMC:
107 1.1 jmcneill return 1;
108 1.1 jmcneill }
109 1.1 jmcneill break;
110 1.1 jmcneill case PCI_VENDOR_ATI:
111 1.1 jmcneill switch (PCI_PRODUCT(pa->pa_id)) {
112 1.1 jmcneill case PCI_PRODUCT_ATI_SB200_SMB:
113 1.10 toshii case PCI_PRODUCT_ATI_SB300_SMB:
114 1.10 toshii case PCI_PRODUCT_ATI_SB400_SMB:
115 1.1 jmcneill return 1;
116 1.1 jmcneill }
117 1.1 jmcneill break;
118 1.14 martin case PCI_VENDOR_SERVERWORKS:
119 1.14 martin switch (PCI_PRODUCT(pa->pa_id)) {
120 1.14 martin case PCI_PRODUCT_SERVERWORKS_OSB4:
121 1.14 martin case PCI_PRODUCT_SERVERWORKS_CSB5:
122 1.14 martin case PCI_PRODUCT_SERVERWORKS_CSB6:
123 1.14 martin case PCI_PRODUCT_SERVERWORKS_HT1000SB:
124 1.14 martin return 1;
125 1.14 martin }
126 1.1 jmcneill }
127 1.1 jmcneill
128 1.1 jmcneill return 0;
129 1.1 jmcneill }
130 1.1 jmcneill
131 1.1 jmcneill void
132 1.11 christos piixpm_attach(struct device *parent, struct device *self, void *aux)
133 1.1 jmcneill {
134 1.1 jmcneill struct piixpm_softc *sc = (struct piixpm_softc *)self;
135 1.1 jmcneill struct pci_attach_args *pa = aux;
136 1.1 jmcneill struct i2cbus_attach_args iba;
137 1.1 jmcneill pcireg_t base, conf;
138 1.5 drochner pcireg_t pmmisc;
139 1.1 jmcneill pci_intr_handle_t ih;
140 1.12 uwe char devinfo[256];
141 1.1 jmcneill const char *intrstr = NULL;
142 1.1 jmcneill
143 1.3 jmcneill sc->sc_pc = pa->pa_pc;
144 1.3 jmcneill sc->sc_pcitag = pa->pa_tag;
145 1.3 jmcneill
146 1.3 jmcneill aprint_naive("\n");
147 1.12 uwe
148 1.12 uwe pci_devinfo(pa->pa_id, pa->pa_class, 0, devinfo, sizeof(devinfo));
149 1.12 uwe aprint_normal("\n%s: %s (rev. 0x%02x)\n",
150 1.12 uwe device_xname(self), devinfo, PCI_REVISION(pa->pa_class));
151 1.3 jmcneill
152 1.18 jmcneill if (!pmf_device_register(self, piixpm_suspend, piixpm_resume))
153 1.18 jmcneill aprint_error_dev(self, "couldn't establish power handler\n");
154 1.3 jmcneill
155 1.1 jmcneill /* Read configuration */
156 1.1 jmcneill conf = pci_conf_read(pa->pa_pc, pa->pa_tag, PIIX_SMB_HOSTC);
157 1.1 jmcneill DPRINTF((": conf 0x%x", conf));
158 1.1 jmcneill
159 1.5 drochner if ((PCI_VENDOR(pa->pa_id) != PCI_VENDOR_INTEL) ||
160 1.5 drochner (PCI_PRODUCT(pa->pa_id) != PCI_PRODUCT_INTEL_82371AB_PMC))
161 1.5 drochner goto nopowermanagement;
162 1.5 drochner
163 1.5 drochner /* check whether I/O access to PM regs is enabled */
164 1.5 drochner pmmisc = pci_conf_read(pa->pa_pc, pa->pa_tag, PIIX_PMREGMISC);
165 1.5 drochner if (!(pmmisc & 1))
166 1.5 drochner goto nopowermanagement;
167 1.5 drochner
168 1.4 jmcneill sc->sc_pm_iot = pa->pa_iot;
169 1.4 jmcneill /* Map I/O space */
170 1.5 drochner base = pci_conf_read(pa->pa_pc, pa->pa_tag, PIIX_PM_BASE);
171 1.4 jmcneill if (bus_space_map(sc->sc_pm_iot, PCI_MAPREG_IO_ADDR(base),
172 1.4 jmcneill PIIX_PM_SIZE, 0, &sc->sc_pm_ioh)) {
173 1.4 jmcneill aprint_error("%s: can't map power management I/O space\n",
174 1.4 jmcneill sc->sc_dev.dv_xname);
175 1.4 jmcneill goto nopowermanagement;
176 1.4 jmcneill }
177 1.4 jmcneill
178 1.5 drochner /*
179 1.5 drochner * Revision 0 and 1 are PIIX4, 2 is PIIX4E, 3 is PIIX4M.
180 1.5 drochner * PIIX4 and PIIX4E have a bug in the timer latch, see Errata #20
181 1.5 drochner * in the "Specification update" (document #297738).
182 1.5 drochner */
183 1.5 drochner acpipmtimer_attach(&sc->sc_dev, sc->sc_pm_iot, sc->sc_pm_ioh,
184 1.5 drochner PIIX_PM_PMTMR,
185 1.5 drochner (PCI_REVISION(pa->pa_class) < 3) ? ACPIPMT_BADLATCH : 0 );
186 1.4 jmcneill
187 1.5 drochner nopowermanagement:
188 1.1 jmcneill if ((conf & PIIX_SMB_HOSTC_HSTEN) == 0) {
189 1.3 jmcneill aprint_normal("%s: SMBus disabled\n", sc->sc_dev.dv_xname);
190 1.1 jmcneill return;
191 1.1 jmcneill }
192 1.1 jmcneill
193 1.1 jmcneill /* Map I/O space */
194 1.4 jmcneill sc->sc_smb_iot = pa->pa_iot;
195 1.1 jmcneill base = pci_conf_read(pa->pa_pc, pa->pa_tag, PIIX_SMB_BASE) & 0xffff;
196 1.4 jmcneill if (bus_space_map(sc->sc_smb_iot, PCI_MAPREG_IO_ADDR(base),
197 1.4 jmcneill PIIX_SMB_SIZE, 0, &sc->sc_smb_ioh)) {
198 1.4 jmcneill aprint_error("%s: can't map smbus I/O space\n",
199 1.3 jmcneill sc->sc_dev.dv_xname);
200 1.1 jmcneill return;
201 1.1 jmcneill }
202 1.1 jmcneill
203 1.1 jmcneill sc->sc_poll = 1;
204 1.1 jmcneill if ((conf & PIIX_SMB_HOSTC_INTMASK) == PIIX_SMB_HOSTC_SMI) {
205 1.1 jmcneill /* No PCI IRQ */
206 1.3 jmcneill aprint_normal("%s: interrupting at SMI", sc->sc_dev.dv_xname);
207 1.1 jmcneill } else if ((conf & PIIX_SMB_HOSTC_INTMASK) == PIIX_SMB_HOSTC_IRQ) {
208 1.1 jmcneill /* Install interrupt handler */
209 1.1 jmcneill if (pci_intr_map(pa, &ih) == 0) {
210 1.1 jmcneill intrstr = pci_intr_string(pa->pa_pc, ih);
211 1.4 jmcneill sc->sc_smb_ih = pci_intr_establish(pa->pa_pc, ih, IPL_BIO,
212 1.1 jmcneill piixpm_intr, sc);
213 1.4 jmcneill if (sc->sc_smb_ih != NULL) {
214 1.3 jmcneill aprint_normal("%s: interrupting at %s",
215 1.3 jmcneill sc->sc_dev.dv_xname, intrstr);
216 1.1 jmcneill sc->sc_poll = 0;
217 1.1 jmcneill }
218 1.1 jmcneill }
219 1.1 jmcneill if (sc->sc_poll)
220 1.3 jmcneill aprint_normal("%s: polling", sc->sc_dev.dv_xname);
221 1.1 jmcneill }
222 1.1 jmcneill
223 1.3 jmcneill aprint_normal("\n");
224 1.1 jmcneill
225 1.1 jmcneill /* Attach I2C bus */
226 1.16 xtraeme rw_init(&sc->sc_i2c_rwlock);
227 1.1 jmcneill sc->sc_i2c_tag.ic_cookie = sc;
228 1.1 jmcneill sc->sc_i2c_tag.ic_acquire_bus = piixpm_i2c_acquire_bus;
229 1.1 jmcneill sc->sc_i2c_tag.ic_release_bus = piixpm_i2c_release_bus;
230 1.1 jmcneill sc->sc_i2c_tag.ic_exec = piixpm_i2c_exec;
231 1.1 jmcneill
232 1.1 jmcneill bzero(&iba, sizeof(iba));
233 1.1 jmcneill iba.iba_tag = &sc->sc_i2c_tag;
234 1.6 drochner config_found_ia(self, "i2cbus", &iba, iicbus_print);
235 1.1 jmcneill
236 1.1 jmcneill return;
237 1.1 jmcneill }
238 1.1 jmcneill
239 1.18 jmcneill static bool
240 1.18 jmcneill piixpm_suspend(device_t dv)
241 1.18 jmcneill {
242 1.18 jmcneill struct piixpm_softc *sc = device_private(dv);
243 1.18 jmcneill
244 1.18 jmcneill sc->sc_devact[0] = pci_conf_read(sc->sc_pc, sc->sc_pcitag,
245 1.18 jmcneill PIIX_DEVACTA);
246 1.18 jmcneill sc->sc_devact[1] = pci_conf_read(sc->sc_pc, sc->sc_pcitag,
247 1.18 jmcneill PIIX_DEVACTB);
248 1.18 jmcneill
249 1.18 jmcneill return true;
250 1.18 jmcneill }
251 1.18 jmcneill
252 1.18 jmcneill static bool
253 1.18 jmcneill piixpm_resume(device_t dv)
254 1.3 jmcneill {
255 1.18 jmcneill struct piixpm_softc *sc = device_private(dv);
256 1.3 jmcneill
257 1.18 jmcneill pci_conf_write(sc->sc_pc, sc->sc_pcitag, PIIX_DEVACTA,
258 1.18 jmcneill sc->sc_devact[0]);
259 1.18 jmcneill pci_conf_write(sc->sc_pc, sc->sc_pcitag, PIIX_DEVACTB,
260 1.18 jmcneill sc->sc_devact[1]);
261 1.3 jmcneill
262 1.18 jmcneill return true;
263 1.3 jmcneill }
264 1.3 jmcneill
265 1.1 jmcneill int
266 1.1 jmcneill piixpm_i2c_acquire_bus(void *cookie, int flags)
267 1.1 jmcneill {
268 1.1 jmcneill struct piixpm_softc *sc = cookie;
269 1.1 jmcneill
270 1.1 jmcneill if (cold || sc->sc_poll || (flags & I2C_F_POLL))
271 1.1 jmcneill return (0);
272 1.1 jmcneill
273 1.16 xtraeme rw_enter(&sc->sc_i2c_rwlock, RW_WRITER);
274 1.16 xtraeme return 0;
275 1.1 jmcneill }
276 1.1 jmcneill
277 1.1 jmcneill void
278 1.1 jmcneill piixpm_i2c_release_bus(void *cookie, int flags)
279 1.1 jmcneill {
280 1.1 jmcneill struct piixpm_softc *sc = cookie;
281 1.1 jmcneill
282 1.1 jmcneill if (cold || sc->sc_poll || (flags & I2C_F_POLL))
283 1.1 jmcneill return;
284 1.1 jmcneill
285 1.16 xtraeme rw_exit(&sc->sc_i2c_rwlock);
286 1.1 jmcneill }
287 1.1 jmcneill
288 1.1 jmcneill int
289 1.1 jmcneill piixpm_i2c_exec(void *cookie, i2c_op_t op, i2c_addr_t addr,
290 1.1 jmcneill const void *cmdbuf, size_t cmdlen, void *buf, size_t len, int flags)
291 1.1 jmcneill {
292 1.1 jmcneill struct piixpm_softc *sc = cookie;
293 1.1 jmcneill const u_int8_t *b;
294 1.1 jmcneill u_int8_t ctl = 0, st;
295 1.1 jmcneill int retries;
296 1.1 jmcneill
297 1.1 jmcneill DPRINTF(("%s: exec: op %d, addr 0x%x, cmdlen %d, len %d, flags 0x%x\n",
298 1.1 jmcneill sc->sc_dev.dv_xname, op, addr, cmdlen, len, flags));
299 1.1 jmcneill
300 1.1 jmcneill /* Wait for bus to be idle */
301 1.1 jmcneill for (retries = 100; retries > 0; retries--) {
302 1.4 jmcneill st = bus_space_read_1(sc->sc_smb_iot, sc->sc_smb_ioh,
303 1.4 jmcneill PIIX_SMB_HS);
304 1.1 jmcneill if (!(st & PIIX_SMB_HS_BUSY))
305 1.1 jmcneill break;
306 1.1 jmcneill DELAY(PIIXPM_DELAY);
307 1.1 jmcneill }
308 1.7 christos DPRINTF(("%s: exec: st 0x%d\n", sc->sc_dev.dv_xname, st & 0xff));
309 1.1 jmcneill if (st & PIIX_SMB_HS_BUSY)
310 1.1 jmcneill return (1);
311 1.1 jmcneill
312 1.1 jmcneill if (cold || sc->sc_poll)
313 1.1 jmcneill flags |= I2C_F_POLL;
314 1.1 jmcneill
315 1.1 jmcneill if (!I2C_OP_STOP_P(op) || cmdlen > 1 || len > 2)
316 1.1 jmcneill return (1);
317 1.1 jmcneill
318 1.1 jmcneill /* Setup transfer */
319 1.1 jmcneill sc->sc_i2c_xfer.op = op;
320 1.1 jmcneill sc->sc_i2c_xfer.buf = buf;
321 1.1 jmcneill sc->sc_i2c_xfer.len = len;
322 1.1 jmcneill sc->sc_i2c_xfer.flags = flags;
323 1.1 jmcneill sc->sc_i2c_xfer.error = 0;
324 1.1 jmcneill
325 1.1 jmcneill /* Set slave address and transfer direction */
326 1.4 jmcneill bus_space_write_1(sc->sc_smb_iot, sc->sc_smb_ioh, PIIX_SMB_TXSLVA,
327 1.1 jmcneill PIIX_SMB_TXSLVA_ADDR(addr) |
328 1.1 jmcneill (I2C_OP_READ_P(op) ? PIIX_SMB_TXSLVA_READ : 0));
329 1.1 jmcneill
330 1.1 jmcneill b = cmdbuf;
331 1.1 jmcneill if (cmdlen > 0)
332 1.1 jmcneill /* Set command byte */
333 1.4 jmcneill bus_space_write_1(sc->sc_smb_iot, sc->sc_smb_ioh,
334 1.4 jmcneill PIIX_SMB_HCMD, b[0]);
335 1.1 jmcneill
336 1.1 jmcneill if (I2C_OP_WRITE_P(op)) {
337 1.1 jmcneill /* Write data */
338 1.1 jmcneill b = buf;
339 1.1 jmcneill if (len > 0)
340 1.4 jmcneill bus_space_write_1(sc->sc_smb_iot, sc->sc_smb_ioh,
341 1.1 jmcneill PIIX_SMB_HD0, b[0]);
342 1.1 jmcneill if (len > 1)
343 1.4 jmcneill bus_space_write_1(sc->sc_smb_iot, sc->sc_smb_ioh,
344 1.1 jmcneill PIIX_SMB_HD1, b[1]);
345 1.1 jmcneill }
346 1.1 jmcneill
347 1.1 jmcneill /* Set SMBus command */
348 1.1 jmcneill if (len == 0)
349 1.1 jmcneill ctl = PIIX_SMB_HC_CMD_BYTE;
350 1.1 jmcneill else if (len == 1)
351 1.1 jmcneill ctl = PIIX_SMB_HC_CMD_BDATA;
352 1.1 jmcneill else if (len == 2)
353 1.1 jmcneill ctl = PIIX_SMB_HC_CMD_WDATA;
354 1.1 jmcneill
355 1.1 jmcneill if ((flags & I2C_F_POLL) == 0)
356 1.1 jmcneill ctl |= PIIX_SMB_HC_INTREN;
357 1.1 jmcneill
358 1.1 jmcneill /* Start transaction */
359 1.1 jmcneill ctl |= PIIX_SMB_HC_START;
360 1.4 jmcneill bus_space_write_1(sc->sc_smb_iot, sc->sc_smb_ioh, PIIX_SMB_HC, ctl);
361 1.1 jmcneill
362 1.1 jmcneill if (flags & I2C_F_POLL) {
363 1.1 jmcneill /* Poll for completion */
364 1.1 jmcneill DELAY(PIIXPM_DELAY);
365 1.1 jmcneill for (retries = 1000; retries > 0; retries--) {
366 1.4 jmcneill st = bus_space_read_1(sc->sc_smb_iot, sc->sc_smb_ioh,
367 1.1 jmcneill PIIX_SMB_HS);
368 1.1 jmcneill if ((st & PIIX_SMB_HS_BUSY) == 0)
369 1.1 jmcneill break;
370 1.1 jmcneill DELAY(PIIXPM_DELAY);
371 1.1 jmcneill }
372 1.1 jmcneill if (st & PIIX_SMB_HS_BUSY)
373 1.1 jmcneill goto timeout;
374 1.1 jmcneill piixpm_intr(sc);
375 1.1 jmcneill } else {
376 1.1 jmcneill /* Wait for interrupt */
377 1.1 jmcneill if (tsleep(sc, PRIBIO, "iicexec", PIIXPM_TIMEOUT * hz))
378 1.1 jmcneill goto timeout;
379 1.1 jmcneill }
380 1.1 jmcneill
381 1.1 jmcneill if (sc->sc_i2c_xfer.error)
382 1.1 jmcneill return (1);
383 1.1 jmcneill
384 1.1 jmcneill return (0);
385 1.1 jmcneill
386 1.1 jmcneill timeout:
387 1.1 jmcneill /*
388 1.1 jmcneill * Transfer timeout. Kill the transaction and clear status bits.
389 1.1 jmcneill */
390 1.3 jmcneill aprint_error("%s: timeout, status 0x%x\n", sc->sc_dev.dv_xname, st);
391 1.4 jmcneill bus_space_write_1(sc->sc_smb_iot, sc->sc_smb_ioh, PIIX_SMB_HC,
392 1.1 jmcneill PIIX_SMB_HC_KILL);
393 1.1 jmcneill DELAY(PIIXPM_DELAY);
394 1.4 jmcneill st = bus_space_read_1(sc->sc_smb_iot, sc->sc_smb_ioh, PIIX_SMB_HS);
395 1.1 jmcneill if ((st & PIIX_SMB_HS_FAILED) == 0)
396 1.3 jmcneill aprint_error("%s: transaction abort failed, status 0x%x\n",
397 1.1 jmcneill sc->sc_dev.dv_xname, st);
398 1.4 jmcneill bus_space_write_1(sc->sc_smb_iot, sc->sc_smb_ioh, PIIX_SMB_HS, st);
399 1.1 jmcneill return (1);
400 1.1 jmcneill }
401 1.1 jmcneill
402 1.1 jmcneill int
403 1.1 jmcneill piixpm_intr(void *arg)
404 1.1 jmcneill {
405 1.1 jmcneill struct piixpm_softc *sc = arg;
406 1.1 jmcneill u_int8_t st;
407 1.1 jmcneill u_int8_t *b;
408 1.1 jmcneill size_t len;
409 1.1 jmcneill
410 1.1 jmcneill /* Read status */
411 1.4 jmcneill st = bus_space_read_1(sc->sc_smb_iot, sc->sc_smb_ioh, PIIX_SMB_HS);
412 1.1 jmcneill if ((st & PIIX_SMB_HS_BUSY) != 0 || (st & (PIIX_SMB_HS_INTR |
413 1.1 jmcneill PIIX_SMB_HS_DEVERR | PIIX_SMB_HS_BUSERR |
414 1.1 jmcneill PIIX_SMB_HS_FAILED)) == 0)
415 1.1 jmcneill /* Interrupt was not for us */
416 1.1 jmcneill return (0);
417 1.1 jmcneill
418 1.7 christos DPRINTF(("%s: intr st 0x%d\n", sc->sc_dev.dv_xname, st & 0xff));
419 1.1 jmcneill
420 1.1 jmcneill /* Clear status bits */
421 1.4 jmcneill bus_space_write_1(sc->sc_smb_iot, sc->sc_smb_ioh, PIIX_SMB_HS, st);
422 1.1 jmcneill
423 1.1 jmcneill /* Check for errors */
424 1.1 jmcneill if (st & (PIIX_SMB_HS_DEVERR | PIIX_SMB_HS_BUSERR |
425 1.1 jmcneill PIIX_SMB_HS_FAILED)) {
426 1.1 jmcneill sc->sc_i2c_xfer.error = 1;
427 1.1 jmcneill goto done;
428 1.1 jmcneill }
429 1.1 jmcneill
430 1.1 jmcneill if (st & PIIX_SMB_HS_INTR) {
431 1.1 jmcneill if (I2C_OP_WRITE_P(sc->sc_i2c_xfer.op))
432 1.1 jmcneill goto done;
433 1.1 jmcneill
434 1.1 jmcneill /* Read data */
435 1.1 jmcneill b = sc->sc_i2c_xfer.buf;
436 1.1 jmcneill len = sc->sc_i2c_xfer.len;
437 1.1 jmcneill if (len > 0)
438 1.4 jmcneill b[0] = bus_space_read_1(sc->sc_smb_iot, sc->sc_smb_ioh,
439 1.1 jmcneill PIIX_SMB_HD0);
440 1.1 jmcneill if (len > 1)
441 1.4 jmcneill b[1] = bus_space_read_1(sc->sc_smb_iot, sc->sc_smb_ioh,
442 1.1 jmcneill PIIX_SMB_HD1);
443 1.1 jmcneill }
444 1.1 jmcneill
445 1.1 jmcneill done:
446 1.1 jmcneill if ((sc->sc_i2c_xfer.flags & I2C_F_POLL) == 0)
447 1.1 jmcneill wakeup(sc);
448 1.1 jmcneill return (1);
449 1.1 jmcneill }
450