piixpm.c revision 1.2 1 1.2 jmcneill /* $NetBSD: piixpm.c,v 1.2 2006/05/07 01:54:39 jmcneill Exp $ */
2 1.1 jmcneill /* $OpenBSD: piixpm.c,v 1.20 2006/02/27 08:25:02 grange Exp $ */
3 1.1 jmcneill
4 1.1 jmcneill /*
5 1.1 jmcneill * Copyright (c) 2005, 2006 Alexander Yurchenko <grange (at) openbsd.org>
6 1.1 jmcneill *
7 1.1 jmcneill * Permission to use, copy, modify, and distribute this software for any
8 1.1 jmcneill * purpose with or without fee is hereby granted, provided that the above
9 1.1 jmcneill * copyright notice and this permission notice appear in all copies.
10 1.1 jmcneill *
11 1.1 jmcneill * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
12 1.1 jmcneill * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
13 1.1 jmcneill * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
14 1.1 jmcneill * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
15 1.1 jmcneill * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
16 1.1 jmcneill * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
17 1.1 jmcneill * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
18 1.1 jmcneill */
19 1.1 jmcneill
20 1.1 jmcneill /*
21 1.1 jmcneill * Intel PIIX and compatible Power Management controller driver.
22 1.1 jmcneill */
23 1.1 jmcneill
24 1.2 jmcneill #include <sys/cdefs.h>
25 1.2 jmcneill __KERNEL_RCSID(0, "$NetBSD: piixpm.c,v 1.2 2006/05/07 01:54:39 jmcneill Exp $");
26 1.2 jmcneill
27 1.1 jmcneill #include <sys/param.h>
28 1.1 jmcneill #include <sys/systm.h>
29 1.1 jmcneill #include <sys/device.h>
30 1.1 jmcneill #include <sys/kernel.h>
31 1.1 jmcneill #include <sys/lock.h>
32 1.1 jmcneill #include <sys/proc.h>
33 1.1 jmcneill
34 1.1 jmcneill #include <machine/bus.h>
35 1.1 jmcneill
36 1.1 jmcneill #include <dev/pci/pcidevs.h>
37 1.1 jmcneill #include <dev/pci/pcireg.h>
38 1.1 jmcneill #include <dev/pci/pcivar.h>
39 1.1 jmcneill
40 1.1 jmcneill #include <dev/pci/piixpmreg.h>
41 1.1 jmcneill
42 1.1 jmcneill #include <dev/i2c/i2cvar.h>
43 1.1 jmcneill
44 1.1 jmcneill #ifdef PIIXPM_DEBUG
45 1.1 jmcneill #define DPRINTF(x) printf x
46 1.1 jmcneill #else
47 1.1 jmcneill #define DPRINTF(x)
48 1.1 jmcneill #endif
49 1.1 jmcneill
50 1.1 jmcneill #define PIIXPM_DELAY 200
51 1.1 jmcneill #define PIIXPM_TIMEOUT 1
52 1.1 jmcneill
53 1.1 jmcneill struct piixpm_softc {
54 1.1 jmcneill struct device sc_dev;
55 1.1 jmcneill
56 1.1 jmcneill bus_space_tag_t sc_iot;
57 1.1 jmcneill bus_space_handle_t sc_ioh;
58 1.1 jmcneill void * sc_ih;
59 1.1 jmcneill int sc_poll;
60 1.1 jmcneill
61 1.1 jmcneill struct i2c_controller sc_i2c_tag;
62 1.1 jmcneill struct lock sc_i2c_lock;
63 1.1 jmcneill struct {
64 1.1 jmcneill i2c_op_t op;
65 1.1 jmcneill void * buf;
66 1.1 jmcneill size_t len;
67 1.1 jmcneill int flags;
68 1.1 jmcneill volatile int error;
69 1.1 jmcneill } sc_i2c_xfer;
70 1.1 jmcneill };
71 1.1 jmcneill
72 1.1 jmcneill int piixpm_match(struct device *, struct cfdata *, void *);
73 1.1 jmcneill void piixpm_attach(struct device *, struct device *, void *);
74 1.1 jmcneill
75 1.1 jmcneill int piixpm_i2c_acquire_bus(void *, int);
76 1.1 jmcneill void piixpm_i2c_release_bus(void *, int);
77 1.1 jmcneill int piixpm_i2c_exec(void *, i2c_op_t, i2c_addr_t, const void *, size_t,
78 1.1 jmcneill void *, size_t, int);
79 1.1 jmcneill
80 1.1 jmcneill int piixpm_intr(void *);
81 1.1 jmcneill
82 1.1 jmcneill CFATTACH_DECL(piixpm, sizeof(struct piixpm_softc),
83 1.1 jmcneill piixpm_match, piixpm_attach, NULL, NULL);
84 1.1 jmcneill
85 1.1 jmcneill int
86 1.1 jmcneill piixpm_match(struct device *parent, struct cfdata *match, void *aux)
87 1.1 jmcneill {
88 1.1 jmcneill struct pci_attach_args *pa;
89 1.1 jmcneill
90 1.1 jmcneill pa = (struct pci_attach_args *)aux;
91 1.1 jmcneill switch (PCI_VENDOR(pa->pa_id)) {
92 1.1 jmcneill case PCI_VENDOR_INTEL:
93 1.1 jmcneill switch (PCI_PRODUCT(pa->pa_id)) {
94 1.1 jmcneill case PCI_PRODUCT_INTEL_82371AB_PMC:
95 1.1 jmcneill case PCI_PRODUCT_INTEL_82440MX_PMC:
96 1.1 jmcneill return 1;
97 1.1 jmcneill }
98 1.1 jmcneill break;
99 1.1 jmcneill case PCI_VENDOR_ATI:
100 1.1 jmcneill switch (PCI_PRODUCT(pa->pa_id)) {
101 1.1 jmcneill case PCI_PRODUCT_ATI_SB200_SMB:
102 1.1 jmcneill return 1;
103 1.1 jmcneill }
104 1.1 jmcneill break;
105 1.1 jmcneill }
106 1.1 jmcneill
107 1.1 jmcneill return 0;
108 1.1 jmcneill }
109 1.1 jmcneill
110 1.1 jmcneill void
111 1.1 jmcneill piixpm_attach(struct device *parent, struct device *self, void *aux)
112 1.1 jmcneill {
113 1.1 jmcneill struct piixpm_softc *sc = (struct piixpm_softc *)self;
114 1.1 jmcneill struct pci_attach_args *pa = aux;
115 1.1 jmcneill struct i2cbus_attach_args iba;
116 1.1 jmcneill pcireg_t base, conf;
117 1.1 jmcneill pci_intr_handle_t ih;
118 1.1 jmcneill const char *intrstr = NULL;
119 1.1 jmcneill
120 1.1 jmcneill /* Read configuration */
121 1.1 jmcneill conf = pci_conf_read(pa->pa_pc, pa->pa_tag, PIIX_SMB_HOSTC);
122 1.1 jmcneill DPRINTF((": conf 0x%x", conf));
123 1.1 jmcneill
124 1.1 jmcneill if ((conf & PIIX_SMB_HOSTC_HSTEN) == 0) {
125 1.1 jmcneill printf(": SMBus disabled\n");
126 1.1 jmcneill return;
127 1.1 jmcneill }
128 1.1 jmcneill
129 1.1 jmcneill /* Map I/O space */
130 1.1 jmcneill sc->sc_iot = pa->pa_iot;
131 1.1 jmcneill base = pci_conf_read(pa->pa_pc, pa->pa_tag, PIIX_SMB_BASE) & 0xffff;
132 1.1 jmcneill if (bus_space_map(sc->sc_iot, PCI_MAPREG_IO_ADDR(base),
133 1.1 jmcneill PIIX_SMB_SIZE, 0, &sc->sc_ioh)) {
134 1.1 jmcneill printf(": can't map I/O space\n");
135 1.1 jmcneill return;
136 1.1 jmcneill }
137 1.1 jmcneill
138 1.1 jmcneill sc->sc_poll = 1;
139 1.1 jmcneill if ((conf & PIIX_SMB_HOSTC_INTMASK) == PIIX_SMB_HOSTC_SMI) {
140 1.1 jmcneill /* No PCI IRQ */
141 1.1 jmcneill printf(": SMI");
142 1.1 jmcneill } else if ((conf & PIIX_SMB_HOSTC_INTMASK) == PIIX_SMB_HOSTC_IRQ) {
143 1.1 jmcneill /* Install interrupt handler */
144 1.1 jmcneill if (pci_intr_map(pa, &ih) == 0) {
145 1.1 jmcneill intrstr = pci_intr_string(pa->pa_pc, ih);
146 1.1 jmcneill sc->sc_ih = pci_intr_establish(pa->pa_pc, ih, IPL_BIO,
147 1.1 jmcneill piixpm_intr, sc);
148 1.1 jmcneill if (sc->sc_ih != NULL) {
149 1.1 jmcneill printf(": %s", intrstr);
150 1.1 jmcneill sc->sc_poll = 0;
151 1.1 jmcneill }
152 1.1 jmcneill }
153 1.1 jmcneill if (sc->sc_poll)
154 1.1 jmcneill printf(": polling");
155 1.1 jmcneill }
156 1.1 jmcneill
157 1.1 jmcneill printf("\n");
158 1.1 jmcneill
159 1.1 jmcneill /* Attach I2C bus */
160 1.1 jmcneill lockinit(&sc->sc_i2c_lock, PRIBIO | PCATCH, "iiclk", 0, 0);
161 1.1 jmcneill sc->sc_i2c_tag.ic_cookie = sc;
162 1.1 jmcneill sc->sc_i2c_tag.ic_acquire_bus = piixpm_i2c_acquire_bus;
163 1.1 jmcneill sc->sc_i2c_tag.ic_release_bus = piixpm_i2c_release_bus;
164 1.1 jmcneill sc->sc_i2c_tag.ic_exec = piixpm_i2c_exec;
165 1.1 jmcneill
166 1.1 jmcneill bzero(&iba, sizeof(iba));
167 1.1 jmcneill iba.iba_name = "iic";
168 1.1 jmcneill iba.iba_tag = &sc->sc_i2c_tag;
169 1.1 jmcneill config_found(self, &iba, iicbus_print);
170 1.1 jmcneill
171 1.1 jmcneill return;
172 1.1 jmcneill }
173 1.1 jmcneill
174 1.1 jmcneill int
175 1.1 jmcneill piixpm_i2c_acquire_bus(void *cookie, int flags)
176 1.1 jmcneill {
177 1.1 jmcneill struct piixpm_softc *sc = cookie;
178 1.1 jmcneill
179 1.1 jmcneill if (cold || sc->sc_poll || (flags & I2C_F_POLL))
180 1.1 jmcneill return (0);
181 1.1 jmcneill
182 1.1 jmcneill return (lockmgr(&sc->sc_i2c_lock, LK_EXCLUSIVE, NULL));
183 1.1 jmcneill }
184 1.1 jmcneill
185 1.1 jmcneill void
186 1.1 jmcneill piixpm_i2c_release_bus(void *cookie, int flags)
187 1.1 jmcneill {
188 1.1 jmcneill struct piixpm_softc *sc = cookie;
189 1.1 jmcneill
190 1.1 jmcneill if (cold || sc->sc_poll || (flags & I2C_F_POLL))
191 1.1 jmcneill return;
192 1.1 jmcneill
193 1.1 jmcneill lockmgr(&sc->sc_i2c_lock, LK_RELEASE, NULL);
194 1.1 jmcneill }
195 1.1 jmcneill
196 1.1 jmcneill int
197 1.1 jmcneill piixpm_i2c_exec(void *cookie, i2c_op_t op, i2c_addr_t addr,
198 1.1 jmcneill const void *cmdbuf, size_t cmdlen, void *buf, size_t len, int flags)
199 1.1 jmcneill {
200 1.1 jmcneill struct piixpm_softc *sc = cookie;
201 1.1 jmcneill const u_int8_t *b;
202 1.1 jmcneill u_int8_t ctl = 0, st;
203 1.1 jmcneill int retries;
204 1.1 jmcneill
205 1.1 jmcneill DPRINTF(("%s: exec: op %d, addr 0x%x, cmdlen %d, len %d, flags 0x%x\n",
206 1.1 jmcneill sc->sc_dev.dv_xname, op, addr, cmdlen, len, flags));
207 1.1 jmcneill
208 1.1 jmcneill /* Wait for bus to be idle */
209 1.1 jmcneill for (retries = 100; retries > 0; retries--) {
210 1.1 jmcneill st = bus_space_read_1(sc->sc_iot, sc->sc_ioh, PIIX_SMB_HS);
211 1.1 jmcneill if (!(st & PIIX_SMB_HS_BUSY))
212 1.1 jmcneill break;
213 1.1 jmcneill DELAY(PIIXPM_DELAY);
214 1.1 jmcneill }
215 1.1 jmcneill DPRINTF(("%s: exec: st 0x%b\n", sc->sc_dev.dv_xname, st,
216 1.1 jmcneill PIIX_SMB_HS_BITS));
217 1.1 jmcneill if (st & PIIX_SMB_HS_BUSY)
218 1.1 jmcneill return (1);
219 1.1 jmcneill
220 1.1 jmcneill if (cold || sc->sc_poll)
221 1.1 jmcneill flags |= I2C_F_POLL;
222 1.1 jmcneill
223 1.1 jmcneill if (!I2C_OP_STOP_P(op) || cmdlen > 1 || len > 2)
224 1.1 jmcneill return (1);
225 1.1 jmcneill
226 1.1 jmcneill /* Setup transfer */
227 1.1 jmcneill sc->sc_i2c_xfer.op = op;
228 1.1 jmcneill sc->sc_i2c_xfer.buf = buf;
229 1.1 jmcneill sc->sc_i2c_xfer.len = len;
230 1.1 jmcneill sc->sc_i2c_xfer.flags = flags;
231 1.1 jmcneill sc->sc_i2c_xfer.error = 0;
232 1.1 jmcneill
233 1.1 jmcneill /* Set slave address and transfer direction */
234 1.1 jmcneill bus_space_write_1(sc->sc_iot, sc->sc_ioh, PIIX_SMB_TXSLVA,
235 1.1 jmcneill PIIX_SMB_TXSLVA_ADDR(addr) |
236 1.1 jmcneill (I2C_OP_READ_P(op) ? PIIX_SMB_TXSLVA_READ : 0));
237 1.1 jmcneill
238 1.1 jmcneill b = cmdbuf;
239 1.1 jmcneill if (cmdlen > 0)
240 1.1 jmcneill /* Set command byte */
241 1.1 jmcneill bus_space_write_1(sc->sc_iot, sc->sc_ioh, PIIX_SMB_HCMD, b[0]);
242 1.1 jmcneill
243 1.1 jmcneill if (I2C_OP_WRITE_P(op)) {
244 1.1 jmcneill /* Write data */
245 1.1 jmcneill b = buf;
246 1.1 jmcneill if (len > 0)
247 1.1 jmcneill bus_space_write_1(sc->sc_iot, sc->sc_ioh,
248 1.1 jmcneill PIIX_SMB_HD0, b[0]);
249 1.1 jmcneill if (len > 1)
250 1.1 jmcneill bus_space_write_1(sc->sc_iot, sc->sc_ioh,
251 1.1 jmcneill PIIX_SMB_HD1, b[1]);
252 1.1 jmcneill }
253 1.1 jmcneill
254 1.1 jmcneill /* Set SMBus command */
255 1.1 jmcneill if (len == 0)
256 1.1 jmcneill ctl = PIIX_SMB_HC_CMD_BYTE;
257 1.1 jmcneill else if (len == 1)
258 1.1 jmcneill ctl = PIIX_SMB_HC_CMD_BDATA;
259 1.1 jmcneill else if (len == 2)
260 1.1 jmcneill ctl = PIIX_SMB_HC_CMD_WDATA;
261 1.1 jmcneill
262 1.1 jmcneill if ((flags & I2C_F_POLL) == 0)
263 1.1 jmcneill ctl |= PIIX_SMB_HC_INTREN;
264 1.1 jmcneill
265 1.1 jmcneill /* Start transaction */
266 1.1 jmcneill ctl |= PIIX_SMB_HC_START;
267 1.1 jmcneill bus_space_write_1(sc->sc_iot, sc->sc_ioh, PIIX_SMB_HC, ctl);
268 1.1 jmcneill
269 1.1 jmcneill if (flags & I2C_F_POLL) {
270 1.1 jmcneill /* Poll for completion */
271 1.1 jmcneill DELAY(PIIXPM_DELAY);
272 1.1 jmcneill for (retries = 1000; retries > 0; retries--) {
273 1.1 jmcneill st = bus_space_read_1(sc->sc_iot, sc->sc_ioh,
274 1.1 jmcneill PIIX_SMB_HS);
275 1.1 jmcneill if ((st & PIIX_SMB_HS_BUSY) == 0)
276 1.1 jmcneill break;
277 1.1 jmcneill DELAY(PIIXPM_DELAY);
278 1.1 jmcneill }
279 1.1 jmcneill if (st & PIIX_SMB_HS_BUSY)
280 1.1 jmcneill goto timeout;
281 1.1 jmcneill piixpm_intr(sc);
282 1.1 jmcneill } else {
283 1.1 jmcneill /* Wait for interrupt */
284 1.1 jmcneill if (tsleep(sc, PRIBIO, "iicexec", PIIXPM_TIMEOUT * hz))
285 1.1 jmcneill goto timeout;
286 1.1 jmcneill }
287 1.1 jmcneill
288 1.1 jmcneill if (sc->sc_i2c_xfer.error)
289 1.1 jmcneill return (1);
290 1.1 jmcneill
291 1.1 jmcneill return (0);
292 1.1 jmcneill
293 1.1 jmcneill timeout:
294 1.1 jmcneill /*
295 1.1 jmcneill * Transfer timeout. Kill the transaction and clear status bits.
296 1.1 jmcneill */
297 1.1 jmcneill printf("%s: timeout, status 0x%x\n", sc->sc_dev.dv_xname, st);
298 1.1 jmcneill bus_space_write_1(sc->sc_iot, sc->sc_ioh, PIIX_SMB_HC,
299 1.1 jmcneill PIIX_SMB_HC_KILL);
300 1.1 jmcneill DELAY(PIIXPM_DELAY);
301 1.1 jmcneill st = bus_space_read_1(sc->sc_iot, sc->sc_ioh, PIIX_SMB_HS);
302 1.1 jmcneill if ((st & PIIX_SMB_HS_FAILED) == 0)
303 1.1 jmcneill printf("%s: transaction abort failed, status 0x%x\n",
304 1.1 jmcneill sc->sc_dev.dv_xname, st);
305 1.1 jmcneill bus_space_write_1(sc->sc_iot, sc->sc_ioh, PIIX_SMB_HS, st);
306 1.1 jmcneill return (1);
307 1.1 jmcneill }
308 1.1 jmcneill
309 1.1 jmcneill int
310 1.1 jmcneill piixpm_intr(void *arg)
311 1.1 jmcneill {
312 1.1 jmcneill struct piixpm_softc *sc = arg;
313 1.1 jmcneill u_int8_t st;
314 1.1 jmcneill u_int8_t *b;
315 1.1 jmcneill size_t len;
316 1.1 jmcneill
317 1.1 jmcneill /* Read status */
318 1.1 jmcneill st = bus_space_read_1(sc->sc_iot, sc->sc_ioh, PIIX_SMB_HS);
319 1.1 jmcneill if ((st & PIIX_SMB_HS_BUSY) != 0 || (st & (PIIX_SMB_HS_INTR |
320 1.1 jmcneill PIIX_SMB_HS_DEVERR | PIIX_SMB_HS_BUSERR |
321 1.1 jmcneill PIIX_SMB_HS_FAILED)) == 0)
322 1.1 jmcneill /* Interrupt was not for us */
323 1.1 jmcneill return (0);
324 1.1 jmcneill
325 1.1 jmcneill DPRINTF(("%s: intr st 0x%b\n", sc->sc_dev.dv_xname, st,
326 1.1 jmcneill PIIX_SMB_HS_BITS));
327 1.1 jmcneill
328 1.1 jmcneill /* Clear status bits */
329 1.1 jmcneill bus_space_write_1(sc->sc_iot, sc->sc_ioh, PIIX_SMB_HS, st);
330 1.1 jmcneill
331 1.1 jmcneill /* Check for errors */
332 1.1 jmcneill if (st & (PIIX_SMB_HS_DEVERR | PIIX_SMB_HS_BUSERR |
333 1.1 jmcneill PIIX_SMB_HS_FAILED)) {
334 1.1 jmcneill sc->sc_i2c_xfer.error = 1;
335 1.1 jmcneill goto done;
336 1.1 jmcneill }
337 1.1 jmcneill
338 1.1 jmcneill if (st & PIIX_SMB_HS_INTR) {
339 1.1 jmcneill if (I2C_OP_WRITE_P(sc->sc_i2c_xfer.op))
340 1.1 jmcneill goto done;
341 1.1 jmcneill
342 1.1 jmcneill /* Read data */
343 1.1 jmcneill b = sc->sc_i2c_xfer.buf;
344 1.1 jmcneill len = sc->sc_i2c_xfer.len;
345 1.1 jmcneill if (len > 0)
346 1.1 jmcneill b[0] = bus_space_read_1(sc->sc_iot, sc->sc_ioh,
347 1.1 jmcneill PIIX_SMB_HD0);
348 1.1 jmcneill if (len > 1)
349 1.1 jmcneill b[1] = bus_space_read_1(sc->sc_iot, sc->sc_ioh,
350 1.1 jmcneill PIIX_SMB_HD1);
351 1.1 jmcneill }
352 1.1 jmcneill
353 1.1 jmcneill done:
354 1.1 jmcneill if ((sc->sc_i2c_xfer.flags & I2C_F_POLL) == 0)
355 1.1 jmcneill wakeup(sc);
356 1.1 jmcneill return (1);
357 1.1 jmcneill }
358