Home | History | Annotate | Line # | Download | only in pci
piixpm.c revision 1.2.4.1
      1  1.2.4.1      chap /* $NetBSD: piixpm.c,v 1.2.4.1 2006/06/19 04:01:37 chap Exp $ */
      2      1.1  jmcneill /*	$OpenBSD: piixpm.c,v 1.20 2006/02/27 08:25:02 grange Exp $	*/
      3      1.1  jmcneill 
      4      1.1  jmcneill /*
      5      1.1  jmcneill  * Copyright (c) 2005, 2006 Alexander Yurchenko <grange (at) openbsd.org>
      6      1.1  jmcneill  *
      7      1.1  jmcneill  * Permission to use, copy, modify, and distribute this software for any
      8      1.1  jmcneill  * purpose with or without fee is hereby granted, provided that the above
      9      1.1  jmcneill  * copyright notice and this permission notice appear in all copies.
     10      1.1  jmcneill  *
     11      1.1  jmcneill  * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
     12      1.1  jmcneill  * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
     13      1.1  jmcneill  * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
     14      1.1  jmcneill  * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
     15      1.1  jmcneill  * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
     16      1.1  jmcneill  * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
     17      1.1  jmcneill  * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
     18      1.1  jmcneill  */
     19      1.1  jmcneill 
     20      1.1  jmcneill /*
     21      1.1  jmcneill  * Intel PIIX and compatible Power Management controller driver.
     22      1.1  jmcneill  */
     23      1.1  jmcneill 
     24      1.1  jmcneill #include <sys/param.h>
     25      1.1  jmcneill #include <sys/systm.h>
     26      1.1  jmcneill #include <sys/device.h>
     27      1.1  jmcneill #include <sys/kernel.h>
     28      1.1  jmcneill #include <sys/lock.h>
     29      1.1  jmcneill #include <sys/proc.h>
     30      1.1  jmcneill 
     31      1.1  jmcneill #include <machine/bus.h>
     32      1.1  jmcneill 
     33      1.1  jmcneill #include <dev/pci/pcidevs.h>
     34      1.1  jmcneill #include <dev/pci/pcireg.h>
     35      1.1  jmcneill #include <dev/pci/pcivar.h>
     36      1.1  jmcneill 
     37      1.1  jmcneill #include <dev/pci/piixpmreg.h>
     38      1.1  jmcneill 
     39      1.1  jmcneill #include <dev/i2c/i2cvar.h>
     40      1.1  jmcneill 
     41      1.1  jmcneill #ifdef PIIXPM_DEBUG
     42      1.1  jmcneill #define DPRINTF(x) printf x
     43      1.1  jmcneill #else
     44      1.1  jmcneill #define DPRINTF(x)
     45      1.1  jmcneill #endif
     46      1.1  jmcneill 
     47      1.1  jmcneill #define PIIXPM_DELAY	200
     48      1.1  jmcneill #define PIIXPM_TIMEOUT	1
     49      1.1  jmcneill 
     50      1.1  jmcneill struct piixpm_softc {
     51      1.1  jmcneill 	struct device		sc_dev;
     52      1.1  jmcneill 
     53      1.1  jmcneill 	bus_space_tag_t		sc_iot;
     54      1.1  jmcneill 	bus_space_handle_t	sc_ioh;
     55      1.1  jmcneill 	void *			sc_ih;
     56      1.1  jmcneill 	int			sc_poll;
     57      1.1  jmcneill 
     58  1.2.4.1      chap 	pci_chipset_tag_t	sc_pc;
     59  1.2.4.1      chap 	pcitag_t		sc_pcitag;
     60  1.2.4.1      chap 
     61      1.1  jmcneill 	struct i2c_controller	sc_i2c_tag;
     62      1.1  jmcneill 	struct lock		sc_i2c_lock;
     63      1.1  jmcneill 	struct {
     64      1.1  jmcneill 		i2c_op_t     op;
     65      1.1  jmcneill 		void *       buf;
     66      1.1  jmcneill 		size_t       len;
     67      1.1  jmcneill 		int          flags;
     68      1.1  jmcneill 		volatile int error;
     69      1.1  jmcneill 	}			sc_i2c_xfer;
     70  1.2.4.1      chap 
     71  1.2.4.1      chap 	void *			sc_powerhook;
     72  1.2.4.1      chap 	struct pci_conf_state	sc_pciconf;
     73  1.2.4.1      chap 	pcireg_t		sc_devact[2];
     74      1.1  jmcneill };
     75      1.1  jmcneill 
     76      1.1  jmcneill int	piixpm_match(struct device *, struct cfdata *, void *);
     77      1.1  jmcneill void	piixpm_attach(struct device *, struct device *, void *);
     78      1.1  jmcneill 
     79  1.2.4.1      chap void	piixpm_powerhook(int, void *);
     80  1.2.4.1      chap 
     81      1.1  jmcneill int	piixpm_i2c_acquire_bus(void *, int);
     82      1.1  jmcneill void	piixpm_i2c_release_bus(void *, int);
     83      1.1  jmcneill int	piixpm_i2c_exec(void *, i2c_op_t, i2c_addr_t, const void *, size_t,
     84      1.1  jmcneill 	    void *, size_t, int);
     85      1.1  jmcneill 
     86      1.1  jmcneill int	piixpm_intr(void *);
     87      1.1  jmcneill 
     88      1.1  jmcneill CFATTACH_DECL(piixpm, sizeof(struct piixpm_softc),
     89      1.1  jmcneill     piixpm_match, piixpm_attach, NULL, NULL);
     90      1.1  jmcneill 
     91      1.1  jmcneill int
     92      1.1  jmcneill piixpm_match(struct device *parent, struct cfdata *match, void *aux)
     93      1.1  jmcneill {
     94      1.1  jmcneill 	struct pci_attach_args *pa;
     95      1.1  jmcneill 
     96      1.1  jmcneill 	pa = (struct pci_attach_args *)aux;
     97      1.1  jmcneill 	switch (PCI_VENDOR(pa->pa_id)) {
     98      1.1  jmcneill 	case PCI_VENDOR_INTEL:
     99      1.1  jmcneill 		switch (PCI_PRODUCT(pa->pa_id)) {
    100      1.1  jmcneill 		case PCI_PRODUCT_INTEL_82371AB_PMC:
    101      1.1  jmcneill 		case PCI_PRODUCT_INTEL_82440MX_PMC:
    102      1.1  jmcneill 			return 1;
    103      1.1  jmcneill 		}
    104      1.1  jmcneill 		break;
    105      1.1  jmcneill 	case PCI_VENDOR_ATI:
    106      1.1  jmcneill 		switch (PCI_PRODUCT(pa->pa_id)) {
    107      1.1  jmcneill 		case PCI_PRODUCT_ATI_SB200_SMB:
    108      1.1  jmcneill 			return 1;
    109      1.1  jmcneill 		}
    110      1.1  jmcneill 		break;
    111      1.1  jmcneill 	}
    112      1.1  jmcneill 
    113      1.1  jmcneill 	return 0;
    114      1.1  jmcneill }
    115      1.1  jmcneill 
    116      1.1  jmcneill void
    117      1.1  jmcneill piixpm_attach(struct device *parent, struct device *self, void *aux)
    118      1.1  jmcneill {
    119      1.1  jmcneill 	struct piixpm_softc *sc = (struct piixpm_softc *)self;
    120      1.1  jmcneill 	struct pci_attach_args *pa = aux;
    121      1.1  jmcneill 	struct i2cbus_attach_args iba;
    122      1.1  jmcneill 	pcireg_t base, conf;
    123      1.1  jmcneill 	pci_intr_handle_t ih;
    124      1.1  jmcneill 	const char *intrstr = NULL;
    125      1.1  jmcneill 
    126  1.2.4.1      chap 	sc->sc_pc = pa->pa_pc;
    127  1.2.4.1      chap 	sc->sc_pcitag = pa->pa_tag;
    128  1.2.4.1      chap 
    129  1.2.4.1      chap 	aprint_naive("\n");
    130  1.2.4.1      chap 	aprint_normal(": Power Management Controller\n");
    131  1.2.4.1      chap 
    132  1.2.4.1      chap 	sc->sc_powerhook = powerhook_establish(piixpm_powerhook, sc);
    133  1.2.4.1      chap 	if (sc->sc_powerhook == NULL)
    134  1.2.4.1      chap 		aprint_error("%s: can't establish powerhook\n",
    135  1.2.4.1      chap 		    sc->sc_dev.dv_xname);
    136  1.2.4.1      chap 
    137      1.1  jmcneill 	/* Read configuration */
    138      1.1  jmcneill 	conf = pci_conf_read(pa->pa_pc, pa->pa_tag, PIIX_SMB_HOSTC);
    139      1.1  jmcneill 	DPRINTF((": conf 0x%x", conf));
    140      1.1  jmcneill 
    141      1.1  jmcneill 	if ((conf & PIIX_SMB_HOSTC_HSTEN) == 0) {
    142  1.2.4.1      chap 		aprint_normal("%s: SMBus disabled\n", sc->sc_dev.dv_xname);
    143      1.1  jmcneill 		return;
    144      1.1  jmcneill 	}
    145      1.1  jmcneill 
    146      1.1  jmcneill 	/* Map I/O space */
    147      1.1  jmcneill 	sc->sc_iot = pa->pa_iot;
    148      1.1  jmcneill 	base = pci_conf_read(pa->pa_pc, pa->pa_tag, PIIX_SMB_BASE) & 0xffff;
    149      1.1  jmcneill 	if (bus_space_map(sc->sc_iot, PCI_MAPREG_IO_ADDR(base),
    150      1.1  jmcneill 	    PIIX_SMB_SIZE, 0, &sc->sc_ioh)) {
    151  1.2.4.1      chap 		aprint_error("%s: can't map I/O space\n",
    152  1.2.4.1      chap 		    sc->sc_dev.dv_xname);
    153      1.1  jmcneill 		return;
    154      1.1  jmcneill 	}
    155      1.1  jmcneill 
    156      1.1  jmcneill 	sc->sc_poll = 1;
    157      1.1  jmcneill 	if ((conf & PIIX_SMB_HOSTC_INTMASK) == PIIX_SMB_HOSTC_SMI) {
    158      1.1  jmcneill 		/* No PCI IRQ */
    159  1.2.4.1      chap 		aprint_normal("%s: interrupting at SMI", sc->sc_dev.dv_xname);
    160      1.1  jmcneill 	} else if ((conf & PIIX_SMB_HOSTC_INTMASK) == PIIX_SMB_HOSTC_IRQ) {
    161      1.1  jmcneill 		/* Install interrupt handler */
    162      1.1  jmcneill 		if (pci_intr_map(pa, &ih) == 0) {
    163      1.1  jmcneill 			intrstr = pci_intr_string(pa->pa_pc, ih);
    164      1.1  jmcneill 			sc->sc_ih = pci_intr_establish(pa->pa_pc, ih, IPL_BIO,
    165      1.1  jmcneill 			    piixpm_intr, sc);
    166      1.1  jmcneill 			if (sc->sc_ih != NULL) {
    167  1.2.4.1      chap 				aprint_normal("%s: interrupting at %s",
    168  1.2.4.1      chap 				    sc->sc_dev.dv_xname, intrstr);
    169      1.1  jmcneill 				sc->sc_poll = 0;
    170      1.1  jmcneill 			}
    171      1.1  jmcneill 		}
    172      1.1  jmcneill 		if (sc->sc_poll)
    173  1.2.4.1      chap 			aprint_normal("%s: polling", sc->sc_dev.dv_xname);
    174      1.1  jmcneill 	}
    175      1.1  jmcneill 
    176  1.2.4.1      chap 	aprint_normal("\n");
    177      1.1  jmcneill 
    178      1.1  jmcneill 	/* Attach I2C bus */
    179      1.1  jmcneill 	lockinit(&sc->sc_i2c_lock, PRIBIO | PCATCH, "iiclk", 0, 0);
    180      1.1  jmcneill 	sc->sc_i2c_tag.ic_cookie = sc;
    181      1.1  jmcneill 	sc->sc_i2c_tag.ic_acquire_bus = piixpm_i2c_acquire_bus;
    182      1.1  jmcneill 	sc->sc_i2c_tag.ic_release_bus = piixpm_i2c_release_bus;
    183      1.1  jmcneill 	sc->sc_i2c_tag.ic_exec = piixpm_i2c_exec;
    184      1.1  jmcneill 
    185      1.1  jmcneill 	bzero(&iba, sizeof(iba));
    186      1.1  jmcneill 	iba.iba_name = "iic";
    187      1.1  jmcneill 	iba.iba_tag = &sc->sc_i2c_tag;
    188      1.1  jmcneill 	config_found(self, &iba, iicbus_print);
    189      1.1  jmcneill 
    190      1.1  jmcneill 	return;
    191      1.1  jmcneill }
    192      1.1  jmcneill 
    193  1.2.4.1      chap void
    194  1.2.4.1      chap piixpm_powerhook(int why, void *cookie)
    195  1.2.4.1      chap {
    196  1.2.4.1      chap 	struct piixpm_softc *sc = cookie;
    197  1.2.4.1      chap 	pci_chipset_tag_t pc = sc->sc_pc;
    198  1.2.4.1      chap 	pcitag_t tag = sc->sc_pcitag;
    199  1.2.4.1      chap 
    200  1.2.4.1      chap 	switch (why) {
    201  1.2.4.1      chap 	case PWR_SUSPEND:
    202  1.2.4.1      chap 		pci_conf_capture(pc, tag, &sc->sc_pciconf);
    203  1.2.4.1      chap 		sc->sc_devact[0] = pci_conf_read(pc, tag, PIIX_DEVACTA);
    204  1.2.4.1      chap 		sc->sc_devact[1] = pci_conf_read(pc, tag, PIIX_DEVACTB);
    205  1.2.4.1      chap 		break;
    206  1.2.4.1      chap 	case PWR_RESUME:
    207  1.2.4.1      chap 		pci_conf_restore(pc, tag, &sc->sc_pciconf);
    208  1.2.4.1      chap 		pci_conf_write(pc, tag, PIIX_DEVACTA, sc->sc_devact[0]);
    209  1.2.4.1      chap 		pci_conf_write(pc, tag, PIIX_DEVACTB, sc->sc_devact[1]);
    210  1.2.4.1      chap 		break;
    211  1.2.4.1      chap 	}
    212  1.2.4.1      chap 
    213  1.2.4.1      chap 	return;
    214  1.2.4.1      chap }
    215  1.2.4.1      chap 
    216      1.1  jmcneill int
    217      1.1  jmcneill piixpm_i2c_acquire_bus(void *cookie, int flags)
    218      1.1  jmcneill {
    219      1.1  jmcneill 	struct piixpm_softc *sc = cookie;
    220      1.1  jmcneill 
    221      1.1  jmcneill 	if (cold || sc->sc_poll || (flags & I2C_F_POLL))
    222      1.1  jmcneill 		return (0);
    223      1.1  jmcneill 
    224      1.1  jmcneill 	return (lockmgr(&sc->sc_i2c_lock, LK_EXCLUSIVE, NULL));
    225      1.1  jmcneill }
    226      1.1  jmcneill 
    227      1.1  jmcneill void
    228      1.1  jmcneill piixpm_i2c_release_bus(void *cookie, int flags)
    229      1.1  jmcneill {
    230      1.1  jmcneill 	struct piixpm_softc *sc = cookie;
    231      1.1  jmcneill 
    232      1.1  jmcneill 	if (cold || sc->sc_poll || (flags & I2C_F_POLL))
    233      1.1  jmcneill 		return;
    234      1.1  jmcneill 
    235      1.1  jmcneill 	lockmgr(&sc->sc_i2c_lock, LK_RELEASE, NULL);
    236      1.1  jmcneill }
    237      1.1  jmcneill 
    238      1.1  jmcneill int
    239      1.1  jmcneill piixpm_i2c_exec(void *cookie, i2c_op_t op, i2c_addr_t addr,
    240      1.1  jmcneill     const void *cmdbuf, size_t cmdlen, void *buf, size_t len, int flags)
    241      1.1  jmcneill {
    242      1.1  jmcneill 	struct piixpm_softc *sc = cookie;
    243      1.1  jmcneill 	const u_int8_t *b;
    244      1.1  jmcneill 	u_int8_t ctl = 0, st;
    245      1.1  jmcneill 	int retries;
    246      1.1  jmcneill 
    247      1.1  jmcneill 	DPRINTF(("%s: exec: op %d, addr 0x%x, cmdlen %d, len %d, flags 0x%x\n",
    248      1.1  jmcneill 	    sc->sc_dev.dv_xname, op, addr, cmdlen, len, flags));
    249      1.1  jmcneill 
    250      1.1  jmcneill 	/* Wait for bus to be idle */
    251      1.1  jmcneill 	for (retries = 100; retries > 0; retries--) {
    252      1.1  jmcneill 		st = bus_space_read_1(sc->sc_iot, sc->sc_ioh, PIIX_SMB_HS);
    253      1.1  jmcneill 		if (!(st & PIIX_SMB_HS_BUSY))
    254      1.1  jmcneill 			break;
    255      1.1  jmcneill 		DELAY(PIIXPM_DELAY);
    256      1.1  jmcneill 	}
    257      1.1  jmcneill 	DPRINTF(("%s: exec: st 0x%b\n", sc->sc_dev.dv_xname, st,
    258      1.1  jmcneill 	    PIIX_SMB_HS_BITS));
    259      1.1  jmcneill 	if (st & PIIX_SMB_HS_BUSY)
    260      1.1  jmcneill 		return (1);
    261      1.1  jmcneill 
    262      1.1  jmcneill 	if (cold || sc->sc_poll)
    263      1.1  jmcneill 		flags |= I2C_F_POLL;
    264      1.1  jmcneill 
    265      1.1  jmcneill 	if (!I2C_OP_STOP_P(op) || cmdlen > 1 || len > 2)
    266      1.1  jmcneill 		return (1);
    267      1.1  jmcneill 
    268      1.1  jmcneill 	/* Setup transfer */
    269      1.1  jmcneill 	sc->sc_i2c_xfer.op = op;
    270      1.1  jmcneill 	sc->sc_i2c_xfer.buf = buf;
    271      1.1  jmcneill 	sc->sc_i2c_xfer.len = len;
    272      1.1  jmcneill 	sc->sc_i2c_xfer.flags = flags;
    273      1.1  jmcneill 	sc->sc_i2c_xfer.error = 0;
    274      1.1  jmcneill 
    275      1.1  jmcneill 	/* Set slave address and transfer direction */
    276      1.1  jmcneill 	bus_space_write_1(sc->sc_iot, sc->sc_ioh, PIIX_SMB_TXSLVA,
    277      1.1  jmcneill 	    PIIX_SMB_TXSLVA_ADDR(addr) |
    278      1.1  jmcneill 	    (I2C_OP_READ_P(op) ? PIIX_SMB_TXSLVA_READ : 0));
    279      1.1  jmcneill 
    280      1.1  jmcneill 	b = cmdbuf;
    281      1.1  jmcneill 	if (cmdlen > 0)
    282      1.1  jmcneill 		/* Set command byte */
    283      1.1  jmcneill 		bus_space_write_1(sc->sc_iot, sc->sc_ioh, PIIX_SMB_HCMD, b[0]);
    284      1.1  jmcneill 
    285      1.1  jmcneill 	if (I2C_OP_WRITE_P(op)) {
    286      1.1  jmcneill 		/* Write data */
    287      1.1  jmcneill 		b = buf;
    288      1.1  jmcneill 		if (len > 0)
    289      1.1  jmcneill 			bus_space_write_1(sc->sc_iot, sc->sc_ioh,
    290      1.1  jmcneill 			    PIIX_SMB_HD0, b[0]);
    291      1.1  jmcneill 		if (len > 1)
    292      1.1  jmcneill 			bus_space_write_1(sc->sc_iot, sc->sc_ioh,
    293      1.1  jmcneill 			    PIIX_SMB_HD1, b[1]);
    294      1.1  jmcneill 	}
    295      1.1  jmcneill 
    296      1.1  jmcneill 	/* Set SMBus command */
    297      1.1  jmcneill 	if (len == 0)
    298      1.1  jmcneill 		ctl = PIIX_SMB_HC_CMD_BYTE;
    299      1.1  jmcneill 	else if (len == 1)
    300      1.1  jmcneill 		ctl = PIIX_SMB_HC_CMD_BDATA;
    301      1.1  jmcneill 	else if (len == 2)
    302      1.1  jmcneill 		ctl = PIIX_SMB_HC_CMD_WDATA;
    303      1.1  jmcneill 
    304      1.1  jmcneill 	if ((flags & I2C_F_POLL) == 0)
    305      1.1  jmcneill 		ctl |= PIIX_SMB_HC_INTREN;
    306      1.1  jmcneill 
    307      1.1  jmcneill 	/* Start transaction */
    308      1.1  jmcneill 	ctl |= PIIX_SMB_HC_START;
    309      1.1  jmcneill 	bus_space_write_1(sc->sc_iot, sc->sc_ioh, PIIX_SMB_HC, ctl);
    310      1.1  jmcneill 
    311      1.1  jmcneill 	if (flags & I2C_F_POLL) {
    312      1.1  jmcneill 		/* Poll for completion */
    313      1.1  jmcneill 		DELAY(PIIXPM_DELAY);
    314      1.1  jmcneill 		for (retries = 1000; retries > 0; retries--) {
    315      1.1  jmcneill 			st = bus_space_read_1(sc->sc_iot, sc->sc_ioh,
    316      1.1  jmcneill 			    PIIX_SMB_HS);
    317      1.1  jmcneill 			if ((st & PIIX_SMB_HS_BUSY) == 0)
    318      1.1  jmcneill 				break;
    319      1.1  jmcneill 			DELAY(PIIXPM_DELAY);
    320      1.1  jmcneill 		}
    321      1.1  jmcneill 		if (st & PIIX_SMB_HS_BUSY)
    322      1.1  jmcneill 			goto timeout;
    323      1.1  jmcneill 		piixpm_intr(sc);
    324      1.1  jmcneill 	} else {
    325      1.1  jmcneill 		/* Wait for interrupt */
    326      1.1  jmcneill 		if (tsleep(sc, PRIBIO, "iicexec", PIIXPM_TIMEOUT * hz))
    327      1.1  jmcneill 			goto timeout;
    328      1.1  jmcneill 	}
    329      1.1  jmcneill 
    330      1.1  jmcneill 	if (sc->sc_i2c_xfer.error)
    331      1.1  jmcneill 		return (1);
    332      1.1  jmcneill 
    333      1.1  jmcneill 	return (0);
    334      1.1  jmcneill 
    335      1.1  jmcneill timeout:
    336      1.1  jmcneill 	/*
    337      1.1  jmcneill 	 * Transfer timeout. Kill the transaction and clear status bits.
    338      1.1  jmcneill 	 */
    339  1.2.4.1      chap 	aprint_error("%s: timeout, status 0x%x\n", sc->sc_dev.dv_xname, st);
    340      1.1  jmcneill 	bus_space_write_1(sc->sc_iot, sc->sc_ioh, PIIX_SMB_HC,
    341      1.1  jmcneill 	    PIIX_SMB_HC_KILL);
    342      1.1  jmcneill 	DELAY(PIIXPM_DELAY);
    343      1.1  jmcneill 	st = bus_space_read_1(sc->sc_iot, sc->sc_ioh, PIIX_SMB_HS);
    344      1.1  jmcneill 	if ((st & PIIX_SMB_HS_FAILED) == 0)
    345  1.2.4.1      chap 		aprint_error("%s: transaction abort failed, status 0x%x\n",
    346      1.1  jmcneill 		    sc->sc_dev.dv_xname, st);
    347      1.1  jmcneill 	bus_space_write_1(sc->sc_iot, sc->sc_ioh, PIIX_SMB_HS, st);
    348      1.1  jmcneill 	return (1);
    349      1.1  jmcneill }
    350      1.1  jmcneill 
    351      1.1  jmcneill int
    352      1.1  jmcneill piixpm_intr(void *arg)
    353      1.1  jmcneill {
    354      1.1  jmcneill 	struct piixpm_softc *sc = arg;
    355      1.1  jmcneill 	u_int8_t st;
    356      1.1  jmcneill 	u_int8_t *b;
    357      1.1  jmcneill 	size_t len;
    358      1.1  jmcneill 
    359      1.1  jmcneill 	/* Read status */
    360      1.1  jmcneill 	st = bus_space_read_1(sc->sc_iot, sc->sc_ioh, PIIX_SMB_HS);
    361      1.1  jmcneill 	if ((st & PIIX_SMB_HS_BUSY) != 0 || (st & (PIIX_SMB_HS_INTR |
    362      1.1  jmcneill 	    PIIX_SMB_HS_DEVERR | PIIX_SMB_HS_BUSERR |
    363      1.1  jmcneill 	    PIIX_SMB_HS_FAILED)) == 0)
    364      1.1  jmcneill 		/* Interrupt was not for us */
    365      1.1  jmcneill 		return (0);
    366      1.1  jmcneill 
    367      1.1  jmcneill 	DPRINTF(("%s: intr st 0x%b\n", sc->sc_dev.dv_xname, st,
    368      1.1  jmcneill 	    PIIX_SMB_HS_BITS));
    369      1.1  jmcneill 
    370      1.1  jmcneill 	/* Clear status bits */
    371      1.1  jmcneill 	bus_space_write_1(sc->sc_iot, sc->sc_ioh, PIIX_SMB_HS, st);
    372      1.1  jmcneill 
    373      1.1  jmcneill 	/* Check for errors */
    374      1.1  jmcneill 	if (st & (PIIX_SMB_HS_DEVERR | PIIX_SMB_HS_BUSERR |
    375      1.1  jmcneill 	    PIIX_SMB_HS_FAILED)) {
    376      1.1  jmcneill 		sc->sc_i2c_xfer.error = 1;
    377      1.1  jmcneill 		goto done;
    378      1.1  jmcneill 	}
    379      1.1  jmcneill 
    380      1.1  jmcneill 	if (st & PIIX_SMB_HS_INTR) {
    381      1.1  jmcneill 		if (I2C_OP_WRITE_P(sc->sc_i2c_xfer.op))
    382      1.1  jmcneill 			goto done;
    383      1.1  jmcneill 
    384      1.1  jmcneill 		/* Read data */
    385      1.1  jmcneill 		b = sc->sc_i2c_xfer.buf;
    386      1.1  jmcneill 		len = sc->sc_i2c_xfer.len;
    387      1.1  jmcneill 		if (len > 0)
    388      1.1  jmcneill 			b[0] = bus_space_read_1(sc->sc_iot, sc->sc_ioh,
    389      1.1  jmcneill 			    PIIX_SMB_HD0);
    390      1.1  jmcneill 		if (len > 1)
    391      1.1  jmcneill 			b[1] = bus_space_read_1(sc->sc_iot, sc->sc_ioh,
    392      1.1  jmcneill 			    PIIX_SMB_HD1);
    393      1.1  jmcneill 	}
    394      1.1  jmcneill 
    395      1.1  jmcneill done:
    396      1.1  jmcneill 	if ((sc->sc_i2c_xfer.flags & I2C_F_POLL) == 0)
    397      1.1  jmcneill 		wakeup(sc);
    398      1.1  jmcneill 	return (1);
    399      1.1  jmcneill }
    400