piixpm.c revision 1.2.6.5 1 1.2.6.5 yamt /* $NetBSD: piixpm.c,v 1.2.6.5 2006/09/03 15:24:23 yamt Exp $ */
2 1.2.6.2 yamt /* $OpenBSD: piixpm.c,v 1.20 2006/02/27 08:25:02 grange Exp $ */
3 1.2.6.2 yamt
4 1.2.6.2 yamt /*
5 1.2.6.2 yamt * Copyright (c) 2005, 2006 Alexander Yurchenko <grange (at) openbsd.org>
6 1.2.6.2 yamt *
7 1.2.6.2 yamt * Permission to use, copy, modify, and distribute this software for any
8 1.2.6.2 yamt * purpose with or without fee is hereby granted, provided that the above
9 1.2.6.2 yamt * copyright notice and this permission notice appear in all copies.
10 1.2.6.2 yamt *
11 1.2.6.2 yamt * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
12 1.2.6.2 yamt * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
13 1.2.6.2 yamt * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
14 1.2.6.2 yamt * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
15 1.2.6.2 yamt * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
16 1.2.6.2 yamt * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
17 1.2.6.2 yamt * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
18 1.2.6.2 yamt */
19 1.2.6.2 yamt
20 1.2.6.2 yamt /*
21 1.2.6.2 yamt * Intel PIIX and compatible Power Management controller driver.
22 1.2.6.2 yamt */
23 1.2.6.2 yamt
24 1.2.6.2 yamt #include <sys/param.h>
25 1.2.6.2 yamt #include <sys/systm.h>
26 1.2.6.2 yamt #include <sys/device.h>
27 1.2.6.2 yamt #include <sys/kernel.h>
28 1.2.6.2 yamt #include <sys/lock.h>
29 1.2.6.2 yamt #include <sys/proc.h>
30 1.2.6.2 yamt
31 1.2.6.2 yamt #include <machine/bus.h>
32 1.2.6.2 yamt
33 1.2.6.2 yamt #include <dev/pci/pcidevs.h>
34 1.2.6.2 yamt #include <dev/pci/pcireg.h>
35 1.2.6.2 yamt #include <dev/pci/pcivar.h>
36 1.2.6.2 yamt
37 1.2.6.2 yamt #include <dev/pci/piixpmreg.h>
38 1.2.6.2 yamt
39 1.2.6.2 yamt #include <dev/i2c/i2cvar.h>
40 1.2.6.2 yamt
41 1.2.6.3 yamt #ifdef __HAVE_TIMECOUNTER
42 1.2.6.4 yamt #include <dev/ic/acpipmtimer.h>
43 1.2.6.3 yamt #endif
44 1.2.6.3 yamt
45 1.2.6.2 yamt #ifdef PIIXPM_DEBUG
46 1.2.6.2 yamt #define DPRINTF(x) printf x
47 1.2.6.2 yamt #else
48 1.2.6.2 yamt #define DPRINTF(x)
49 1.2.6.2 yamt #endif
50 1.2.6.2 yamt
51 1.2.6.2 yamt #define PIIXPM_DELAY 200
52 1.2.6.2 yamt #define PIIXPM_TIMEOUT 1
53 1.2.6.2 yamt
54 1.2.6.2 yamt struct piixpm_softc {
55 1.2.6.2 yamt struct device sc_dev;
56 1.2.6.2 yamt
57 1.2.6.3 yamt bus_space_tag_t sc_smb_iot;
58 1.2.6.3 yamt bus_space_handle_t sc_smb_ioh;
59 1.2.6.3 yamt void * sc_smb_ih;
60 1.2.6.2 yamt int sc_poll;
61 1.2.6.2 yamt
62 1.2.6.3 yamt bus_space_tag_t sc_pm_iot;
63 1.2.6.3 yamt bus_space_handle_t sc_pm_ioh;
64 1.2.6.3 yamt
65 1.2.6.3 yamt pci_chipset_tag_t sc_pc;
66 1.2.6.3 yamt pcitag_t sc_pcitag;
67 1.2.6.3 yamt
68 1.2.6.2 yamt struct i2c_controller sc_i2c_tag;
69 1.2.6.2 yamt struct lock sc_i2c_lock;
70 1.2.6.2 yamt struct {
71 1.2.6.2 yamt i2c_op_t op;
72 1.2.6.2 yamt void * buf;
73 1.2.6.2 yamt size_t len;
74 1.2.6.2 yamt int flags;
75 1.2.6.2 yamt volatile int error;
76 1.2.6.2 yamt } sc_i2c_xfer;
77 1.2.6.3 yamt
78 1.2.6.3 yamt void * sc_powerhook;
79 1.2.6.3 yamt struct pci_conf_state sc_pciconf;
80 1.2.6.3 yamt pcireg_t sc_devact[2];
81 1.2.6.2 yamt };
82 1.2.6.2 yamt
83 1.2.6.2 yamt int piixpm_match(struct device *, struct cfdata *, void *);
84 1.2.6.2 yamt void piixpm_attach(struct device *, struct device *, void *);
85 1.2.6.2 yamt
86 1.2.6.3 yamt void piixpm_powerhook(int, void *);
87 1.2.6.3 yamt
88 1.2.6.2 yamt int piixpm_i2c_acquire_bus(void *, int);
89 1.2.6.2 yamt void piixpm_i2c_release_bus(void *, int);
90 1.2.6.2 yamt int piixpm_i2c_exec(void *, i2c_op_t, i2c_addr_t, const void *, size_t,
91 1.2.6.2 yamt void *, size_t, int);
92 1.2.6.2 yamt
93 1.2.6.2 yamt int piixpm_intr(void *);
94 1.2.6.2 yamt
95 1.2.6.2 yamt CFATTACH_DECL(piixpm, sizeof(struct piixpm_softc),
96 1.2.6.2 yamt piixpm_match, piixpm_attach, NULL, NULL);
97 1.2.6.2 yamt
98 1.2.6.2 yamt int
99 1.2.6.2 yamt piixpm_match(struct device *parent, struct cfdata *match, void *aux)
100 1.2.6.2 yamt {
101 1.2.6.2 yamt struct pci_attach_args *pa;
102 1.2.6.2 yamt
103 1.2.6.2 yamt pa = (struct pci_attach_args *)aux;
104 1.2.6.2 yamt switch (PCI_VENDOR(pa->pa_id)) {
105 1.2.6.2 yamt case PCI_VENDOR_INTEL:
106 1.2.6.2 yamt switch (PCI_PRODUCT(pa->pa_id)) {
107 1.2.6.2 yamt case PCI_PRODUCT_INTEL_82371AB_PMC:
108 1.2.6.2 yamt case PCI_PRODUCT_INTEL_82440MX_PMC:
109 1.2.6.2 yamt return 1;
110 1.2.6.2 yamt }
111 1.2.6.2 yamt break;
112 1.2.6.2 yamt case PCI_VENDOR_ATI:
113 1.2.6.2 yamt switch (PCI_PRODUCT(pa->pa_id)) {
114 1.2.6.2 yamt case PCI_PRODUCT_ATI_SB200_SMB:
115 1.2.6.2 yamt return 1;
116 1.2.6.2 yamt }
117 1.2.6.2 yamt break;
118 1.2.6.2 yamt }
119 1.2.6.2 yamt
120 1.2.6.2 yamt return 0;
121 1.2.6.2 yamt }
122 1.2.6.2 yamt
123 1.2.6.2 yamt void
124 1.2.6.2 yamt piixpm_attach(struct device *parent, struct device *self, void *aux)
125 1.2.6.2 yamt {
126 1.2.6.2 yamt struct piixpm_softc *sc = (struct piixpm_softc *)self;
127 1.2.6.2 yamt struct pci_attach_args *pa = aux;
128 1.2.6.2 yamt struct i2cbus_attach_args iba;
129 1.2.6.2 yamt pcireg_t base, conf;
130 1.2.6.4 yamt #ifdef __HAVE_TIMECOUNTER
131 1.2.6.4 yamt pcireg_t pmmisc;
132 1.2.6.4 yamt #endif
133 1.2.6.2 yamt pci_intr_handle_t ih;
134 1.2.6.2 yamt const char *intrstr = NULL;
135 1.2.6.2 yamt
136 1.2.6.3 yamt sc->sc_pc = pa->pa_pc;
137 1.2.6.3 yamt sc->sc_pcitag = pa->pa_tag;
138 1.2.6.3 yamt
139 1.2.6.3 yamt aprint_naive("\n");
140 1.2.6.3 yamt aprint_normal(": Power Management Controller\n");
141 1.2.6.3 yamt
142 1.2.6.3 yamt sc->sc_powerhook = powerhook_establish(piixpm_powerhook, sc);
143 1.2.6.3 yamt if (sc->sc_powerhook == NULL)
144 1.2.6.3 yamt aprint_error("%s: can't establish powerhook\n",
145 1.2.6.3 yamt sc->sc_dev.dv_xname);
146 1.2.6.3 yamt
147 1.2.6.2 yamt /* Read configuration */
148 1.2.6.2 yamt conf = pci_conf_read(pa->pa_pc, pa->pa_tag, PIIX_SMB_HOSTC);
149 1.2.6.2 yamt DPRINTF((": conf 0x%x", conf));
150 1.2.6.2 yamt
151 1.2.6.3 yamt #ifdef __HAVE_TIMECOUNTER
152 1.2.6.4 yamt if ((PCI_VENDOR(pa->pa_id) != PCI_VENDOR_INTEL) ||
153 1.2.6.4 yamt (PCI_PRODUCT(pa->pa_id) != PCI_PRODUCT_INTEL_82371AB_PMC))
154 1.2.6.4 yamt goto nopowermanagement;
155 1.2.6.4 yamt
156 1.2.6.4 yamt /* check whether I/O access to PM regs is enabled */
157 1.2.6.4 yamt pmmisc = pci_conf_read(pa->pa_pc, pa->pa_tag, PIIX_PMREGMISC);
158 1.2.6.4 yamt if (!(pmmisc & 1))
159 1.2.6.4 yamt goto nopowermanagement;
160 1.2.6.4 yamt
161 1.2.6.3 yamt sc->sc_pm_iot = pa->pa_iot;
162 1.2.6.3 yamt /* Map I/O space */
163 1.2.6.4 yamt base = pci_conf_read(pa->pa_pc, pa->pa_tag, PIIX_PM_BASE);
164 1.2.6.3 yamt if (bus_space_map(sc->sc_pm_iot, PCI_MAPREG_IO_ADDR(base),
165 1.2.6.3 yamt PIIX_PM_SIZE, 0, &sc->sc_pm_ioh)) {
166 1.2.6.3 yamt aprint_error("%s: can't map power management I/O space\n",
167 1.2.6.3 yamt sc->sc_dev.dv_xname);
168 1.2.6.3 yamt goto nopowermanagement;
169 1.2.6.3 yamt }
170 1.2.6.3 yamt
171 1.2.6.4 yamt /*
172 1.2.6.4 yamt * Revision 0 and 1 are PIIX4, 2 is PIIX4E, 3 is PIIX4M.
173 1.2.6.4 yamt * PIIX4 and PIIX4E have a bug in the timer latch, see Errata #20
174 1.2.6.4 yamt * in the "Specification update" (document #297738).
175 1.2.6.4 yamt */
176 1.2.6.4 yamt acpipmtimer_attach(&sc->sc_dev, sc->sc_pm_iot, sc->sc_pm_ioh,
177 1.2.6.4 yamt PIIX_PM_PMTMR,
178 1.2.6.4 yamt (PCI_REVISION(pa->pa_class) < 3) ? ACPIPMT_BADLATCH : 0 );
179 1.2.6.3 yamt
180 1.2.6.4 yamt nopowermanagement:
181 1.2.6.3 yamt #endif
182 1.2.6.3 yamt
183 1.2.6.2 yamt if ((conf & PIIX_SMB_HOSTC_HSTEN) == 0) {
184 1.2.6.3 yamt aprint_normal("%s: SMBus disabled\n", sc->sc_dev.dv_xname);
185 1.2.6.2 yamt return;
186 1.2.6.2 yamt }
187 1.2.6.2 yamt
188 1.2.6.2 yamt /* Map I/O space */
189 1.2.6.3 yamt sc->sc_smb_iot = pa->pa_iot;
190 1.2.6.2 yamt base = pci_conf_read(pa->pa_pc, pa->pa_tag, PIIX_SMB_BASE) & 0xffff;
191 1.2.6.3 yamt if (bus_space_map(sc->sc_smb_iot, PCI_MAPREG_IO_ADDR(base),
192 1.2.6.3 yamt PIIX_SMB_SIZE, 0, &sc->sc_smb_ioh)) {
193 1.2.6.3 yamt aprint_error("%s: can't map smbus I/O space\n",
194 1.2.6.3 yamt sc->sc_dev.dv_xname);
195 1.2.6.2 yamt return;
196 1.2.6.2 yamt }
197 1.2.6.2 yamt
198 1.2.6.2 yamt sc->sc_poll = 1;
199 1.2.6.2 yamt if ((conf & PIIX_SMB_HOSTC_INTMASK) == PIIX_SMB_HOSTC_SMI) {
200 1.2.6.2 yamt /* No PCI IRQ */
201 1.2.6.3 yamt aprint_normal("%s: interrupting at SMI", sc->sc_dev.dv_xname);
202 1.2.6.2 yamt } else if ((conf & PIIX_SMB_HOSTC_INTMASK) == PIIX_SMB_HOSTC_IRQ) {
203 1.2.6.2 yamt /* Install interrupt handler */
204 1.2.6.2 yamt if (pci_intr_map(pa, &ih) == 0) {
205 1.2.6.2 yamt intrstr = pci_intr_string(pa->pa_pc, ih);
206 1.2.6.3 yamt sc->sc_smb_ih = pci_intr_establish(pa->pa_pc, ih, IPL_BIO,
207 1.2.6.2 yamt piixpm_intr, sc);
208 1.2.6.3 yamt if (sc->sc_smb_ih != NULL) {
209 1.2.6.3 yamt aprint_normal("%s: interrupting at %s",
210 1.2.6.3 yamt sc->sc_dev.dv_xname, intrstr);
211 1.2.6.2 yamt sc->sc_poll = 0;
212 1.2.6.2 yamt }
213 1.2.6.2 yamt }
214 1.2.6.2 yamt if (sc->sc_poll)
215 1.2.6.3 yamt aprint_normal("%s: polling", sc->sc_dev.dv_xname);
216 1.2.6.2 yamt }
217 1.2.6.2 yamt
218 1.2.6.3 yamt aprint_normal("\n");
219 1.2.6.2 yamt
220 1.2.6.2 yamt /* Attach I2C bus */
221 1.2.6.2 yamt lockinit(&sc->sc_i2c_lock, PRIBIO | PCATCH, "iiclk", 0, 0);
222 1.2.6.2 yamt sc->sc_i2c_tag.ic_cookie = sc;
223 1.2.6.2 yamt sc->sc_i2c_tag.ic_acquire_bus = piixpm_i2c_acquire_bus;
224 1.2.6.2 yamt sc->sc_i2c_tag.ic_release_bus = piixpm_i2c_release_bus;
225 1.2.6.2 yamt sc->sc_i2c_tag.ic_exec = piixpm_i2c_exec;
226 1.2.6.2 yamt
227 1.2.6.2 yamt bzero(&iba, sizeof(iba));
228 1.2.6.2 yamt iba.iba_tag = &sc->sc_i2c_tag;
229 1.2.6.4 yamt config_found_ia(self, "i2cbus", &iba, iicbus_print);
230 1.2.6.2 yamt
231 1.2.6.2 yamt return;
232 1.2.6.2 yamt }
233 1.2.6.2 yamt
234 1.2.6.3 yamt void
235 1.2.6.3 yamt piixpm_powerhook(int why, void *cookie)
236 1.2.6.3 yamt {
237 1.2.6.3 yamt struct piixpm_softc *sc = cookie;
238 1.2.6.3 yamt pci_chipset_tag_t pc = sc->sc_pc;
239 1.2.6.3 yamt pcitag_t tag = sc->sc_pcitag;
240 1.2.6.3 yamt
241 1.2.6.3 yamt switch (why) {
242 1.2.6.3 yamt case PWR_SUSPEND:
243 1.2.6.3 yamt pci_conf_capture(pc, tag, &sc->sc_pciconf);
244 1.2.6.3 yamt sc->sc_devact[0] = pci_conf_read(pc, tag, PIIX_DEVACTA);
245 1.2.6.3 yamt sc->sc_devact[1] = pci_conf_read(pc, tag, PIIX_DEVACTB);
246 1.2.6.3 yamt break;
247 1.2.6.3 yamt case PWR_RESUME:
248 1.2.6.3 yamt pci_conf_restore(pc, tag, &sc->sc_pciconf);
249 1.2.6.3 yamt pci_conf_write(pc, tag, PIIX_DEVACTA, sc->sc_devact[0]);
250 1.2.6.3 yamt pci_conf_write(pc, tag, PIIX_DEVACTB, sc->sc_devact[1]);
251 1.2.6.3 yamt break;
252 1.2.6.3 yamt }
253 1.2.6.3 yamt
254 1.2.6.3 yamt return;
255 1.2.6.3 yamt }
256 1.2.6.3 yamt
257 1.2.6.2 yamt int
258 1.2.6.2 yamt piixpm_i2c_acquire_bus(void *cookie, int flags)
259 1.2.6.2 yamt {
260 1.2.6.2 yamt struct piixpm_softc *sc = cookie;
261 1.2.6.2 yamt
262 1.2.6.2 yamt if (cold || sc->sc_poll || (flags & I2C_F_POLL))
263 1.2.6.2 yamt return (0);
264 1.2.6.2 yamt
265 1.2.6.2 yamt return (lockmgr(&sc->sc_i2c_lock, LK_EXCLUSIVE, NULL));
266 1.2.6.2 yamt }
267 1.2.6.2 yamt
268 1.2.6.2 yamt void
269 1.2.6.2 yamt piixpm_i2c_release_bus(void *cookie, int flags)
270 1.2.6.2 yamt {
271 1.2.6.2 yamt struct piixpm_softc *sc = cookie;
272 1.2.6.2 yamt
273 1.2.6.2 yamt if (cold || sc->sc_poll || (flags & I2C_F_POLL))
274 1.2.6.2 yamt return;
275 1.2.6.2 yamt
276 1.2.6.2 yamt lockmgr(&sc->sc_i2c_lock, LK_RELEASE, NULL);
277 1.2.6.2 yamt }
278 1.2.6.2 yamt
279 1.2.6.2 yamt int
280 1.2.6.2 yamt piixpm_i2c_exec(void *cookie, i2c_op_t op, i2c_addr_t addr,
281 1.2.6.2 yamt const void *cmdbuf, size_t cmdlen, void *buf, size_t len, int flags)
282 1.2.6.2 yamt {
283 1.2.6.2 yamt struct piixpm_softc *sc = cookie;
284 1.2.6.2 yamt const u_int8_t *b;
285 1.2.6.2 yamt u_int8_t ctl = 0, st;
286 1.2.6.2 yamt int retries;
287 1.2.6.2 yamt
288 1.2.6.2 yamt DPRINTF(("%s: exec: op %d, addr 0x%x, cmdlen %d, len %d, flags 0x%x\n",
289 1.2.6.2 yamt sc->sc_dev.dv_xname, op, addr, cmdlen, len, flags));
290 1.2.6.2 yamt
291 1.2.6.2 yamt /* Wait for bus to be idle */
292 1.2.6.2 yamt for (retries = 100; retries > 0; retries--) {
293 1.2.6.3 yamt st = bus_space_read_1(sc->sc_smb_iot, sc->sc_smb_ioh,
294 1.2.6.3 yamt PIIX_SMB_HS);
295 1.2.6.2 yamt if (!(st & PIIX_SMB_HS_BUSY))
296 1.2.6.2 yamt break;
297 1.2.6.2 yamt DELAY(PIIXPM_DELAY);
298 1.2.6.2 yamt }
299 1.2.6.5 yamt DPRINTF(("%s: exec: st 0x%d\n", sc->sc_dev.dv_xname, st & 0xff));
300 1.2.6.2 yamt if (st & PIIX_SMB_HS_BUSY)
301 1.2.6.2 yamt return (1);
302 1.2.6.2 yamt
303 1.2.6.2 yamt if (cold || sc->sc_poll)
304 1.2.6.2 yamt flags |= I2C_F_POLL;
305 1.2.6.2 yamt
306 1.2.6.2 yamt if (!I2C_OP_STOP_P(op) || cmdlen > 1 || len > 2)
307 1.2.6.2 yamt return (1);
308 1.2.6.2 yamt
309 1.2.6.2 yamt /* Setup transfer */
310 1.2.6.2 yamt sc->sc_i2c_xfer.op = op;
311 1.2.6.2 yamt sc->sc_i2c_xfer.buf = buf;
312 1.2.6.2 yamt sc->sc_i2c_xfer.len = len;
313 1.2.6.2 yamt sc->sc_i2c_xfer.flags = flags;
314 1.2.6.2 yamt sc->sc_i2c_xfer.error = 0;
315 1.2.6.2 yamt
316 1.2.6.2 yamt /* Set slave address and transfer direction */
317 1.2.6.3 yamt bus_space_write_1(sc->sc_smb_iot, sc->sc_smb_ioh, PIIX_SMB_TXSLVA,
318 1.2.6.2 yamt PIIX_SMB_TXSLVA_ADDR(addr) |
319 1.2.6.2 yamt (I2C_OP_READ_P(op) ? PIIX_SMB_TXSLVA_READ : 0));
320 1.2.6.2 yamt
321 1.2.6.2 yamt b = cmdbuf;
322 1.2.6.2 yamt if (cmdlen > 0)
323 1.2.6.2 yamt /* Set command byte */
324 1.2.6.3 yamt bus_space_write_1(sc->sc_smb_iot, sc->sc_smb_ioh,
325 1.2.6.3 yamt PIIX_SMB_HCMD, b[0]);
326 1.2.6.2 yamt
327 1.2.6.2 yamt if (I2C_OP_WRITE_P(op)) {
328 1.2.6.2 yamt /* Write data */
329 1.2.6.2 yamt b = buf;
330 1.2.6.2 yamt if (len > 0)
331 1.2.6.3 yamt bus_space_write_1(sc->sc_smb_iot, sc->sc_smb_ioh,
332 1.2.6.2 yamt PIIX_SMB_HD0, b[0]);
333 1.2.6.2 yamt if (len > 1)
334 1.2.6.3 yamt bus_space_write_1(sc->sc_smb_iot, sc->sc_smb_ioh,
335 1.2.6.2 yamt PIIX_SMB_HD1, b[1]);
336 1.2.6.2 yamt }
337 1.2.6.2 yamt
338 1.2.6.2 yamt /* Set SMBus command */
339 1.2.6.2 yamt if (len == 0)
340 1.2.6.2 yamt ctl = PIIX_SMB_HC_CMD_BYTE;
341 1.2.6.2 yamt else if (len == 1)
342 1.2.6.2 yamt ctl = PIIX_SMB_HC_CMD_BDATA;
343 1.2.6.2 yamt else if (len == 2)
344 1.2.6.2 yamt ctl = PIIX_SMB_HC_CMD_WDATA;
345 1.2.6.2 yamt
346 1.2.6.2 yamt if ((flags & I2C_F_POLL) == 0)
347 1.2.6.2 yamt ctl |= PIIX_SMB_HC_INTREN;
348 1.2.6.2 yamt
349 1.2.6.2 yamt /* Start transaction */
350 1.2.6.2 yamt ctl |= PIIX_SMB_HC_START;
351 1.2.6.3 yamt bus_space_write_1(sc->sc_smb_iot, sc->sc_smb_ioh, PIIX_SMB_HC, ctl);
352 1.2.6.2 yamt
353 1.2.6.2 yamt if (flags & I2C_F_POLL) {
354 1.2.6.2 yamt /* Poll for completion */
355 1.2.6.2 yamt DELAY(PIIXPM_DELAY);
356 1.2.6.2 yamt for (retries = 1000; retries > 0; retries--) {
357 1.2.6.3 yamt st = bus_space_read_1(sc->sc_smb_iot, sc->sc_smb_ioh,
358 1.2.6.2 yamt PIIX_SMB_HS);
359 1.2.6.2 yamt if ((st & PIIX_SMB_HS_BUSY) == 0)
360 1.2.6.2 yamt break;
361 1.2.6.2 yamt DELAY(PIIXPM_DELAY);
362 1.2.6.2 yamt }
363 1.2.6.2 yamt if (st & PIIX_SMB_HS_BUSY)
364 1.2.6.2 yamt goto timeout;
365 1.2.6.2 yamt piixpm_intr(sc);
366 1.2.6.2 yamt } else {
367 1.2.6.2 yamt /* Wait for interrupt */
368 1.2.6.2 yamt if (tsleep(sc, PRIBIO, "iicexec", PIIXPM_TIMEOUT * hz))
369 1.2.6.2 yamt goto timeout;
370 1.2.6.2 yamt }
371 1.2.6.2 yamt
372 1.2.6.2 yamt if (sc->sc_i2c_xfer.error)
373 1.2.6.2 yamt return (1);
374 1.2.6.2 yamt
375 1.2.6.2 yamt return (0);
376 1.2.6.2 yamt
377 1.2.6.2 yamt timeout:
378 1.2.6.2 yamt /*
379 1.2.6.2 yamt * Transfer timeout. Kill the transaction and clear status bits.
380 1.2.6.2 yamt */
381 1.2.6.3 yamt aprint_error("%s: timeout, status 0x%x\n", sc->sc_dev.dv_xname, st);
382 1.2.6.3 yamt bus_space_write_1(sc->sc_smb_iot, sc->sc_smb_ioh, PIIX_SMB_HC,
383 1.2.6.2 yamt PIIX_SMB_HC_KILL);
384 1.2.6.2 yamt DELAY(PIIXPM_DELAY);
385 1.2.6.3 yamt st = bus_space_read_1(sc->sc_smb_iot, sc->sc_smb_ioh, PIIX_SMB_HS);
386 1.2.6.2 yamt if ((st & PIIX_SMB_HS_FAILED) == 0)
387 1.2.6.3 yamt aprint_error("%s: transaction abort failed, status 0x%x\n",
388 1.2.6.2 yamt sc->sc_dev.dv_xname, st);
389 1.2.6.3 yamt bus_space_write_1(sc->sc_smb_iot, sc->sc_smb_ioh, PIIX_SMB_HS, st);
390 1.2.6.2 yamt return (1);
391 1.2.6.2 yamt }
392 1.2.6.2 yamt
393 1.2.6.2 yamt int
394 1.2.6.2 yamt piixpm_intr(void *arg)
395 1.2.6.2 yamt {
396 1.2.6.2 yamt struct piixpm_softc *sc = arg;
397 1.2.6.2 yamt u_int8_t st;
398 1.2.6.2 yamt u_int8_t *b;
399 1.2.6.2 yamt size_t len;
400 1.2.6.2 yamt
401 1.2.6.2 yamt /* Read status */
402 1.2.6.3 yamt st = bus_space_read_1(sc->sc_smb_iot, sc->sc_smb_ioh, PIIX_SMB_HS);
403 1.2.6.2 yamt if ((st & PIIX_SMB_HS_BUSY) != 0 || (st & (PIIX_SMB_HS_INTR |
404 1.2.6.2 yamt PIIX_SMB_HS_DEVERR | PIIX_SMB_HS_BUSERR |
405 1.2.6.2 yamt PIIX_SMB_HS_FAILED)) == 0)
406 1.2.6.2 yamt /* Interrupt was not for us */
407 1.2.6.2 yamt return (0);
408 1.2.6.2 yamt
409 1.2.6.5 yamt DPRINTF(("%s: intr st 0x%d\n", sc->sc_dev.dv_xname, st & 0xff));
410 1.2.6.2 yamt
411 1.2.6.2 yamt /* Clear status bits */
412 1.2.6.3 yamt bus_space_write_1(sc->sc_smb_iot, sc->sc_smb_ioh, PIIX_SMB_HS, st);
413 1.2.6.2 yamt
414 1.2.6.2 yamt /* Check for errors */
415 1.2.6.2 yamt if (st & (PIIX_SMB_HS_DEVERR | PIIX_SMB_HS_BUSERR |
416 1.2.6.2 yamt PIIX_SMB_HS_FAILED)) {
417 1.2.6.2 yamt sc->sc_i2c_xfer.error = 1;
418 1.2.6.2 yamt goto done;
419 1.2.6.2 yamt }
420 1.2.6.2 yamt
421 1.2.6.2 yamt if (st & PIIX_SMB_HS_INTR) {
422 1.2.6.2 yamt if (I2C_OP_WRITE_P(sc->sc_i2c_xfer.op))
423 1.2.6.2 yamt goto done;
424 1.2.6.2 yamt
425 1.2.6.2 yamt /* Read data */
426 1.2.6.2 yamt b = sc->sc_i2c_xfer.buf;
427 1.2.6.2 yamt len = sc->sc_i2c_xfer.len;
428 1.2.6.2 yamt if (len > 0)
429 1.2.6.3 yamt b[0] = bus_space_read_1(sc->sc_smb_iot, sc->sc_smb_ioh,
430 1.2.6.2 yamt PIIX_SMB_HD0);
431 1.2.6.2 yamt if (len > 1)
432 1.2.6.3 yamt b[1] = bus_space_read_1(sc->sc_smb_iot, sc->sc_smb_ioh,
433 1.2.6.2 yamt PIIX_SMB_HD1);
434 1.2.6.2 yamt }
435 1.2.6.2 yamt
436 1.2.6.2 yamt done:
437 1.2.6.2 yamt if ((sc->sc_i2c_xfer.flags & I2C_F_POLL) == 0)
438 1.2.6.2 yamt wakeup(sc);
439 1.2.6.2 yamt return (1);
440 1.2.6.2 yamt }
441