piixpm.c revision 1.23 1 1.23 jmcneill /* $NetBSD: piixpm.c,v 1.23 2008/03/26 11:14:33 jmcneill Exp $ */
2 1.1 jmcneill /* $OpenBSD: piixpm.c,v 1.20 2006/02/27 08:25:02 grange Exp $ */
3 1.1 jmcneill
4 1.1 jmcneill /*
5 1.1 jmcneill * Copyright (c) 2005, 2006 Alexander Yurchenko <grange (at) openbsd.org>
6 1.1 jmcneill *
7 1.1 jmcneill * Permission to use, copy, modify, and distribute this software for any
8 1.1 jmcneill * purpose with or without fee is hereby granted, provided that the above
9 1.1 jmcneill * copyright notice and this permission notice appear in all copies.
10 1.1 jmcneill *
11 1.1 jmcneill * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
12 1.1 jmcneill * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
13 1.1 jmcneill * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
14 1.1 jmcneill * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
15 1.1 jmcneill * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
16 1.1 jmcneill * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
17 1.1 jmcneill * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
18 1.1 jmcneill */
19 1.1 jmcneill
20 1.1 jmcneill /*
21 1.1 jmcneill * Intel PIIX and compatible Power Management controller driver.
22 1.1 jmcneill */
23 1.1 jmcneill
24 1.19 lukem #include <sys/cdefs.h>
25 1.23 jmcneill __KERNEL_RCSID(0, "$NetBSD: piixpm.c,v 1.23 2008/03/26 11:14:33 jmcneill Exp $");
26 1.19 lukem
27 1.1 jmcneill #include <sys/param.h>
28 1.1 jmcneill #include <sys/systm.h>
29 1.1 jmcneill #include <sys/device.h>
30 1.1 jmcneill #include <sys/kernel.h>
31 1.16 xtraeme #include <sys/rwlock.h>
32 1.1 jmcneill #include <sys/proc.h>
33 1.1 jmcneill
34 1.17 ad #include <sys/bus.h>
35 1.1 jmcneill
36 1.1 jmcneill #include <dev/pci/pcidevs.h>
37 1.1 jmcneill #include <dev/pci/pcireg.h>
38 1.1 jmcneill #include <dev/pci/pcivar.h>
39 1.1 jmcneill
40 1.1 jmcneill #include <dev/pci/piixpmreg.h>
41 1.1 jmcneill
42 1.1 jmcneill #include <dev/i2c/i2cvar.h>
43 1.1 jmcneill
44 1.5 drochner #include <dev/ic/acpipmtimer.h>
45 1.4 jmcneill
46 1.1 jmcneill #ifdef PIIXPM_DEBUG
47 1.1 jmcneill #define DPRINTF(x) printf x
48 1.1 jmcneill #else
49 1.1 jmcneill #define DPRINTF(x)
50 1.1 jmcneill #endif
51 1.1 jmcneill
52 1.1 jmcneill #define PIIXPM_DELAY 200
53 1.1 jmcneill #define PIIXPM_TIMEOUT 1
54 1.1 jmcneill
55 1.1 jmcneill struct piixpm_softc {
56 1.1 jmcneill struct device sc_dev;
57 1.1 jmcneill
58 1.4 jmcneill bus_space_tag_t sc_smb_iot;
59 1.4 jmcneill bus_space_handle_t sc_smb_ioh;
60 1.4 jmcneill void * sc_smb_ih;
61 1.1 jmcneill int sc_poll;
62 1.1 jmcneill
63 1.4 jmcneill bus_space_tag_t sc_pm_iot;
64 1.4 jmcneill bus_space_handle_t sc_pm_ioh;
65 1.4 jmcneill
66 1.3 jmcneill pci_chipset_tag_t sc_pc;
67 1.3 jmcneill pcitag_t sc_pcitag;
68 1.3 jmcneill
69 1.1 jmcneill struct i2c_controller sc_i2c_tag;
70 1.16 xtraeme krwlock_t sc_i2c_rwlock;
71 1.1 jmcneill struct {
72 1.1 jmcneill i2c_op_t op;
73 1.13 christos void * buf;
74 1.1 jmcneill size_t len;
75 1.1 jmcneill int flags;
76 1.1 jmcneill volatile int error;
77 1.1 jmcneill } sc_i2c_xfer;
78 1.3 jmcneill
79 1.3 jmcneill pcireg_t sc_devact[2];
80 1.1 jmcneill };
81 1.1 jmcneill
82 1.1 jmcneill int piixpm_match(struct device *, struct cfdata *, void *);
83 1.1 jmcneill void piixpm_attach(struct device *, struct device *, void *);
84 1.1 jmcneill
85 1.21 dyoung static bool piixpm_suspend(device_t PMF_FN_PROTO);
86 1.21 dyoung static bool piixpm_resume(device_t PMF_FN_PROTO);
87 1.3 jmcneill
88 1.1 jmcneill int piixpm_i2c_acquire_bus(void *, int);
89 1.1 jmcneill void piixpm_i2c_release_bus(void *, int);
90 1.1 jmcneill int piixpm_i2c_exec(void *, i2c_op_t, i2c_addr_t, const void *, size_t,
91 1.1 jmcneill void *, size_t, int);
92 1.1 jmcneill
93 1.1 jmcneill int piixpm_intr(void *);
94 1.1 jmcneill
95 1.1 jmcneill CFATTACH_DECL(piixpm, sizeof(struct piixpm_softc),
96 1.1 jmcneill piixpm_match, piixpm_attach, NULL, NULL);
97 1.1 jmcneill
98 1.1 jmcneill int
99 1.11 christos piixpm_match(struct device *parent, struct cfdata *match,
100 1.9 christos void *aux)
101 1.1 jmcneill {
102 1.1 jmcneill struct pci_attach_args *pa;
103 1.1 jmcneill
104 1.1 jmcneill pa = (struct pci_attach_args *)aux;
105 1.1 jmcneill switch (PCI_VENDOR(pa->pa_id)) {
106 1.1 jmcneill case PCI_VENDOR_INTEL:
107 1.1 jmcneill switch (PCI_PRODUCT(pa->pa_id)) {
108 1.1 jmcneill case PCI_PRODUCT_INTEL_82371AB_PMC:
109 1.1 jmcneill case PCI_PRODUCT_INTEL_82440MX_PMC:
110 1.1 jmcneill return 1;
111 1.1 jmcneill }
112 1.1 jmcneill break;
113 1.1 jmcneill case PCI_VENDOR_ATI:
114 1.1 jmcneill switch (PCI_PRODUCT(pa->pa_id)) {
115 1.1 jmcneill case PCI_PRODUCT_ATI_SB200_SMB:
116 1.10 toshii case PCI_PRODUCT_ATI_SB300_SMB:
117 1.10 toshii case PCI_PRODUCT_ATI_SB400_SMB:
118 1.23 jmcneill case PCI_PRODUCT_ATI_SB600_SMB: /* matches SB600/SB700/SB800 */
119 1.1 jmcneill return 1;
120 1.1 jmcneill }
121 1.1 jmcneill break;
122 1.14 martin case PCI_VENDOR_SERVERWORKS:
123 1.14 martin switch (PCI_PRODUCT(pa->pa_id)) {
124 1.14 martin case PCI_PRODUCT_SERVERWORKS_OSB4:
125 1.14 martin case PCI_PRODUCT_SERVERWORKS_CSB5:
126 1.14 martin case PCI_PRODUCT_SERVERWORKS_CSB6:
127 1.14 martin case PCI_PRODUCT_SERVERWORKS_HT1000SB:
128 1.14 martin return 1;
129 1.14 martin }
130 1.1 jmcneill }
131 1.1 jmcneill
132 1.1 jmcneill return 0;
133 1.1 jmcneill }
134 1.1 jmcneill
135 1.1 jmcneill void
136 1.11 christos piixpm_attach(struct device *parent, struct device *self, void *aux)
137 1.1 jmcneill {
138 1.1 jmcneill struct piixpm_softc *sc = (struct piixpm_softc *)self;
139 1.1 jmcneill struct pci_attach_args *pa = aux;
140 1.1 jmcneill struct i2cbus_attach_args iba;
141 1.1 jmcneill pcireg_t base, conf;
142 1.5 drochner pcireg_t pmmisc;
143 1.1 jmcneill pci_intr_handle_t ih;
144 1.12 uwe char devinfo[256];
145 1.1 jmcneill const char *intrstr = NULL;
146 1.1 jmcneill
147 1.3 jmcneill sc->sc_pc = pa->pa_pc;
148 1.3 jmcneill sc->sc_pcitag = pa->pa_tag;
149 1.3 jmcneill
150 1.3 jmcneill aprint_naive("\n");
151 1.12 uwe
152 1.12 uwe pci_devinfo(pa->pa_id, pa->pa_class, 0, devinfo, sizeof(devinfo));
153 1.22 sketch aprint_normal("\n%s: %s (rev. 0x%02x)\n",
154 1.12 uwe device_xname(self), devinfo, PCI_REVISION(pa->pa_class));
155 1.3 jmcneill
156 1.18 jmcneill if (!pmf_device_register(self, piixpm_suspend, piixpm_resume))
157 1.18 jmcneill aprint_error_dev(self, "couldn't establish power handler\n");
158 1.3 jmcneill
159 1.1 jmcneill /* Read configuration */
160 1.1 jmcneill conf = pci_conf_read(pa->pa_pc, pa->pa_tag, PIIX_SMB_HOSTC);
161 1.22 sketch DPRINTF(("%s: conf 0x%x\n", sc->sc_dev.dv_xname, conf));
162 1.1 jmcneill
163 1.5 drochner if ((PCI_VENDOR(pa->pa_id) != PCI_VENDOR_INTEL) ||
164 1.5 drochner (PCI_PRODUCT(pa->pa_id) != PCI_PRODUCT_INTEL_82371AB_PMC))
165 1.5 drochner goto nopowermanagement;
166 1.5 drochner
167 1.5 drochner /* check whether I/O access to PM regs is enabled */
168 1.5 drochner pmmisc = pci_conf_read(pa->pa_pc, pa->pa_tag, PIIX_PMREGMISC);
169 1.5 drochner if (!(pmmisc & 1))
170 1.5 drochner goto nopowermanagement;
171 1.5 drochner
172 1.4 jmcneill sc->sc_pm_iot = pa->pa_iot;
173 1.4 jmcneill /* Map I/O space */
174 1.5 drochner base = pci_conf_read(pa->pa_pc, pa->pa_tag, PIIX_PM_BASE);
175 1.4 jmcneill if (bus_space_map(sc->sc_pm_iot, PCI_MAPREG_IO_ADDR(base),
176 1.4 jmcneill PIIX_PM_SIZE, 0, &sc->sc_pm_ioh)) {
177 1.4 jmcneill aprint_error("%s: can't map power management I/O space\n",
178 1.4 jmcneill sc->sc_dev.dv_xname);
179 1.4 jmcneill goto nopowermanagement;
180 1.4 jmcneill }
181 1.4 jmcneill
182 1.5 drochner /*
183 1.5 drochner * Revision 0 and 1 are PIIX4, 2 is PIIX4E, 3 is PIIX4M.
184 1.5 drochner * PIIX4 and PIIX4E have a bug in the timer latch, see Errata #20
185 1.5 drochner * in the "Specification update" (document #297738).
186 1.5 drochner */
187 1.5 drochner acpipmtimer_attach(&sc->sc_dev, sc->sc_pm_iot, sc->sc_pm_ioh,
188 1.5 drochner PIIX_PM_PMTMR,
189 1.5 drochner (PCI_REVISION(pa->pa_class) < 3) ? ACPIPMT_BADLATCH : 0 );
190 1.4 jmcneill
191 1.5 drochner nopowermanagement:
192 1.1 jmcneill if ((conf & PIIX_SMB_HOSTC_HSTEN) == 0) {
193 1.3 jmcneill aprint_normal("%s: SMBus disabled\n", sc->sc_dev.dv_xname);
194 1.1 jmcneill return;
195 1.1 jmcneill }
196 1.1 jmcneill
197 1.1 jmcneill /* Map I/O space */
198 1.4 jmcneill sc->sc_smb_iot = pa->pa_iot;
199 1.1 jmcneill base = pci_conf_read(pa->pa_pc, pa->pa_tag, PIIX_SMB_BASE) & 0xffff;
200 1.4 jmcneill if (bus_space_map(sc->sc_smb_iot, PCI_MAPREG_IO_ADDR(base),
201 1.4 jmcneill PIIX_SMB_SIZE, 0, &sc->sc_smb_ioh)) {
202 1.4 jmcneill aprint_error("%s: can't map smbus I/O space\n",
203 1.3 jmcneill sc->sc_dev.dv_xname);
204 1.1 jmcneill return;
205 1.1 jmcneill }
206 1.1 jmcneill
207 1.1 jmcneill sc->sc_poll = 1;
208 1.1 jmcneill if ((conf & PIIX_SMB_HOSTC_INTMASK) == PIIX_SMB_HOSTC_SMI) {
209 1.1 jmcneill /* No PCI IRQ */
210 1.3 jmcneill aprint_normal("%s: interrupting at SMI", sc->sc_dev.dv_xname);
211 1.1 jmcneill } else if ((conf & PIIX_SMB_HOSTC_INTMASK) == PIIX_SMB_HOSTC_IRQ) {
212 1.1 jmcneill /* Install interrupt handler */
213 1.1 jmcneill if (pci_intr_map(pa, &ih) == 0) {
214 1.1 jmcneill intrstr = pci_intr_string(pa->pa_pc, ih);
215 1.4 jmcneill sc->sc_smb_ih = pci_intr_establish(pa->pa_pc, ih, IPL_BIO,
216 1.1 jmcneill piixpm_intr, sc);
217 1.4 jmcneill if (sc->sc_smb_ih != NULL) {
218 1.3 jmcneill aprint_normal("%s: interrupting at %s",
219 1.3 jmcneill sc->sc_dev.dv_xname, intrstr);
220 1.1 jmcneill sc->sc_poll = 0;
221 1.1 jmcneill }
222 1.1 jmcneill }
223 1.1 jmcneill if (sc->sc_poll)
224 1.3 jmcneill aprint_normal("%s: polling", sc->sc_dev.dv_xname);
225 1.1 jmcneill }
226 1.1 jmcneill
227 1.3 jmcneill aprint_normal("\n");
228 1.1 jmcneill
229 1.1 jmcneill /* Attach I2C bus */
230 1.16 xtraeme rw_init(&sc->sc_i2c_rwlock);
231 1.1 jmcneill sc->sc_i2c_tag.ic_cookie = sc;
232 1.1 jmcneill sc->sc_i2c_tag.ic_acquire_bus = piixpm_i2c_acquire_bus;
233 1.1 jmcneill sc->sc_i2c_tag.ic_release_bus = piixpm_i2c_release_bus;
234 1.1 jmcneill sc->sc_i2c_tag.ic_exec = piixpm_i2c_exec;
235 1.1 jmcneill
236 1.1 jmcneill bzero(&iba, sizeof(iba));
237 1.1 jmcneill iba.iba_tag = &sc->sc_i2c_tag;
238 1.6 drochner config_found_ia(self, "i2cbus", &iba, iicbus_print);
239 1.1 jmcneill
240 1.1 jmcneill return;
241 1.1 jmcneill }
242 1.1 jmcneill
243 1.18 jmcneill static bool
244 1.21 dyoung piixpm_suspend(device_t dv PMF_FN_ARGS)
245 1.18 jmcneill {
246 1.18 jmcneill struct piixpm_softc *sc = device_private(dv);
247 1.18 jmcneill
248 1.18 jmcneill sc->sc_devact[0] = pci_conf_read(sc->sc_pc, sc->sc_pcitag,
249 1.18 jmcneill PIIX_DEVACTA);
250 1.18 jmcneill sc->sc_devact[1] = pci_conf_read(sc->sc_pc, sc->sc_pcitag,
251 1.18 jmcneill PIIX_DEVACTB);
252 1.18 jmcneill
253 1.18 jmcneill return true;
254 1.18 jmcneill }
255 1.18 jmcneill
256 1.18 jmcneill static bool
257 1.21 dyoung piixpm_resume(device_t dv PMF_FN_ARGS)
258 1.3 jmcneill {
259 1.18 jmcneill struct piixpm_softc *sc = device_private(dv);
260 1.3 jmcneill
261 1.18 jmcneill pci_conf_write(sc->sc_pc, sc->sc_pcitag, PIIX_DEVACTA,
262 1.18 jmcneill sc->sc_devact[0]);
263 1.18 jmcneill pci_conf_write(sc->sc_pc, sc->sc_pcitag, PIIX_DEVACTB,
264 1.18 jmcneill sc->sc_devact[1]);
265 1.3 jmcneill
266 1.18 jmcneill return true;
267 1.3 jmcneill }
268 1.3 jmcneill
269 1.1 jmcneill int
270 1.1 jmcneill piixpm_i2c_acquire_bus(void *cookie, int flags)
271 1.1 jmcneill {
272 1.1 jmcneill struct piixpm_softc *sc = cookie;
273 1.1 jmcneill
274 1.1 jmcneill if (cold || sc->sc_poll || (flags & I2C_F_POLL))
275 1.1 jmcneill return (0);
276 1.1 jmcneill
277 1.16 xtraeme rw_enter(&sc->sc_i2c_rwlock, RW_WRITER);
278 1.16 xtraeme return 0;
279 1.1 jmcneill }
280 1.1 jmcneill
281 1.1 jmcneill void
282 1.1 jmcneill piixpm_i2c_release_bus(void *cookie, int flags)
283 1.1 jmcneill {
284 1.1 jmcneill struct piixpm_softc *sc = cookie;
285 1.1 jmcneill
286 1.1 jmcneill if (cold || sc->sc_poll || (flags & I2C_F_POLL))
287 1.1 jmcneill return;
288 1.1 jmcneill
289 1.16 xtraeme rw_exit(&sc->sc_i2c_rwlock);
290 1.1 jmcneill }
291 1.1 jmcneill
292 1.1 jmcneill int
293 1.1 jmcneill piixpm_i2c_exec(void *cookie, i2c_op_t op, i2c_addr_t addr,
294 1.1 jmcneill const void *cmdbuf, size_t cmdlen, void *buf, size_t len, int flags)
295 1.1 jmcneill {
296 1.1 jmcneill struct piixpm_softc *sc = cookie;
297 1.1 jmcneill const u_int8_t *b;
298 1.1 jmcneill u_int8_t ctl = 0, st;
299 1.1 jmcneill int retries;
300 1.1 jmcneill
301 1.1 jmcneill DPRINTF(("%s: exec: op %d, addr 0x%x, cmdlen %d, len %d, flags 0x%x\n",
302 1.1 jmcneill sc->sc_dev.dv_xname, op, addr, cmdlen, len, flags));
303 1.1 jmcneill
304 1.1 jmcneill /* Wait for bus to be idle */
305 1.1 jmcneill for (retries = 100; retries > 0; retries--) {
306 1.4 jmcneill st = bus_space_read_1(sc->sc_smb_iot, sc->sc_smb_ioh,
307 1.4 jmcneill PIIX_SMB_HS);
308 1.1 jmcneill if (!(st & PIIX_SMB_HS_BUSY))
309 1.1 jmcneill break;
310 1.1 jmcneill DELAY(PIIXPM_DELAY);
311 1.1 jmcneill }
312 1.7 christos DPRINTF(("%s: exec: st 0x%d\n", sc->sc_dev.dv_xname, st & 0xff));
313 1.1 jmcneill if (st & PIIX_SMB_HS_BUSY)
314 1.1 jmcneill return (1);
315 1.1 jmcneill
316 1.1 jmcneill if (cold || sc->sc_poll)
317 1.1 jmcneill flags |= I2C_F_POLL;
318 1.1 jmcneill
319 1.1 jmcneill if (!I2C_OP_STOP_P(op) || cmdlen > 1 || len > 2)
320 1.1 jmcneill return (1);
321 1.1 jmcneill
322 1.1 jmcneill /* Setup transfer */
323 1.1 jmcneill sc->sc_i2c_xfer.op = op;
324 1.1 jmcneill sc->sc_i2c_xfer.buf = buf;
325 1.1 jmcneill sc->sc_i2c_xfer.len = len;
326 1.1 jmcneill sc->sc_i2c_xfer.flags = flags;
327 1.1 jmcneill sc->sc_i2c_xfer.error = 0;
328 1.1 jmcneill
329 1.1 jmcneill /* Set slave address and transfer direction */
330 1.4 jmcneill bus_space_write_1(sc->sc_smb_iot, sc->sc_smb_ioh, PIIX_SMB_TXSLVA,
331 1.1 jmcneill PIIX_SMB_TXSLVA_ADDR(addr) |
332 1.1 jmcneill (I2C_OP_READ_P(op) ? PIIX_SMB_TXSLVA_READ : 0));
333 1.1 jmcneill
334 1.1 jmcneill b = cmdbuf;
335 1.1 jmcneill if (cmdlen > 0)
336 1.1 jmcneill /* Set command byte */
337 1.4 jmcneill bus_space_write_1(sc->sc_smb_iot, sc->sc_smb_ioh,
338 1.4 jmcneill PIIX_SMB_HCMD, b[0]);
339 1.1 jmcneill
340 1.1 jmcneill if (I2C_OP_WRITE_P(op)) {
341 1.1 jmcneill /* Write data */
342 1.1 jmcneill b = buf;
343 1.1 jmcneill if (len > 0)
344 1.4 jmcneill bus_space_write_1(sc->sc_smb_iot, sc->sc_smb_ioh,
345 1.1 jmcneill PIIX_SMB_HD0, b[0]);
346 1.1 jmcneill if (len > 1)
347 1.4 jmcneill bus_space_write_1(sc->sc_smb_iot, sc->sc_smb_ioh,
348 1.1 jmcneill PIIX_SMB_HD1, b[1]);
349 1.1 jmcneill }
350 1.1 jmcneill
351 1.1 jmcneill /* Set SMBus command */
352 1.1 jmcneill if (len == 0)
353 1.1 jmcneill ctl = PIIX_SMB_HC_CMD_BYTE;
354 1.1 jmcneill else if (len == 1)
355 1.1 jmcneill ctl = PIIX_SMB_HC_CMD_BDATA;
356 1.1 jmcneill else if (len == 2)
357 1.1 jmcneill ctl = PIIX_SMB_HC_CMD_WDATA;
358 1.1 jmcneill
359 1.1 jmcneill if ((flags & I2C_F_POLL) == 0)
360 1.1 jmcneill ctl |= PIIX_SMB_HC_INTREN;
361 1.1 jmcneill
362 1.1 jmcneill /* Start transaction */
363 1.1 jmcneill ctl |= PIIX_SMB_HC_START;
364 1.4 jmcneill bus_space_write_1(sc->sc_smb_iot, sc->sc_smb_ioh, PIIX_SMB_HC, ctl);
365 1.1 jmcneill
366 1.1 jmcneill if (flags & I2C_F_POLL) {
367 1.1 jmcneill /* Poll for completion */
368 1.1 jmcneill DELAY(PIIXPM_DELAY);
369 1.1 jmcneill for (retries = 1000; retries > 0; retries--) {
370 1.4 jmcneill st = bus_space_read_1(sc->sc_smb_iot, sc->sc_smb_ioh,
371 1.1 jmcneill PIIX_SMB_HS);
372 1.1 jmcneill if ((st & PIIX_SMB_HS_BUSY) == 0)
373 1.1 jmcneill break;
374 1.1 jmcneill DELAY(PIIXPM_DELAY);
375 1.1 jmcneill }
376 1.1 jmcneill if (st & PIIX_SMB_HS_BUSY)
377 1.1 jmcneill goto timeout;
378 1.1 jmcneill piixpm_intr(sc);
379 1.1 jmcneill } else {
380 1.1 jmcneill /* Wait for interrupt */
381 1.1 jmcneill if (tsleep(sc, PRIBIO, "iicexec", PIIXPM_TIMEOUT * hz))
382 1.1 jmcneill goto timeout;
383 1.1 jmcneill }
384 1.1 jmcneill
385 1.1 jmcneill if (sc->sc_i2c_xfer.error)
386 1.1 jmcneill return (1);
387 1.1 jmcneill
388 1.1 jmcneill return (0);
389 1.1 jmcneill
390 1.1 jmcneill timeout:
391 1.1 jmcneill /*
392 1.1 jmcneill * Transfer timeout. Kill the transaction and clear status bits.
393 1.1 jmcneill */
394 1.3 jmcneill aprint_error("%s: timeout, status 0x%x\n", sc->sc_dev.dv_xname, st);
395 1.4 jmcneill bus_space_write_1(sc->sc_smb_iot, sc->sc_smb_ioh, PIIX_SMB_HC,
396 1.1 jmcneill PIIX_SMB_HC_KILL);
397 1.1 jmcneill DELAY(PIIXPM_DELAY);
398 1.4 jmcneill st = bus_space_read_1(sc->sc_smb_iot, sc->sc_smb_ioh, PIIX_SMB_HS);
399 1.1 jmcneill if ((st & PIIX_SMB_HS_FAILED) == 0)
400 1.3 jmcneill aprint_error("%s: transaction abort failed, status 0x%x\n",
401 1.1 jmcneill sc->sc_dev.dv_xname, st);
402 1.4 jmcneill bus_space_write_1(sc->sc_smb_iot, sc->sc_smb_ioh, PIIX_SMB_HS, st);
403 1.1 jmcneill return (1);
404 1.1 jmcneill }
405 1.1 jmcneill
406 1.1 jmcneill int
407 1.1 jmcneill piixpm_intr(void *arg)
408 1.1 jmcneill {
409 1.1 jmcneill struct piixpm_softc *sc = arg;
410 1.1 jmcneill u_int8_t st;
411 1.1 jmcneill u_int8_t *b;
412 1.1 jmcneill size_t len;
413 1.1 jmcneill
414 1.1 jmcneill /* Read status */
415 1.4 jmcneill st = bus_space_read_1(sc->sc_smb_iot, sc->sc_smb_ioh, PIIX_SMB_HS);
416 1.1 jmcneill if ((st & PIIX_SMB_HS_BUSY) != 0 || (st & (PIIX_SMB_HS_INTR |
417 1.1 jmcneill PIIX_SMB_HS_DEVERR | PIIX_SMB_HS_BUSERR |
418 1.1 jmcneill PIIX_SMB_HS_FAILED)) == 0)
419 1.1 jmcneill /* Interrupt was not for us */
420 1.1 jmcneill return (0);
421 1.1 jmcneill
422 1.7 christos DPRINTF(("%s: intr st 0x%d\n", sc->sc_dev.dv_xname, st & 0xff));
423 1.1 jmcneill
424 1.1 jmcneill /* Clear status bits */
425 1.4 jmcneill bus_space_write_1(sc->sc_smb_iot, sc->sc_smb_ioh, PIIX_SMB_HS, st);
426 1.1 jmcneill
427 1.1 jmcneill /* Check for errors */
428 1.1 jmcneill if (st & (PIIX_SMB_HS_DEVERR | PIIX_SMB_HS_BUSERR |
429 1.1 jmcneill PIIX_SMB_HS_FAILED)) {
430 1.1 jmcneill sc->sc_i2c_xfer.error = 1;
431 1.1 jmcneill goto done;
432 1.1 jmcneill }
433 1.1 jmcneill
434 1.1 jmcneill if (st & PIIX_SMB_HS_INTR) {
435 1.1 jmcneill if (I2C_OP_WRITE_P(sc->sc_i2c_xfer.op))
436 1.1 jmcneill goto done;
437 1.1 jmcneill
438 1.1 jmcneill /* Read data */
439 1.1 jmcneill b = sc->sc_i2c_xfer.buf;
440 1.1 jmcneill len = sc->sc_i2c_xfer.len;
441 1.1 jmcneill if (len > 0)
442 1.4 jmcneill b[0] = bus_space_read_1(sc->sc_smb_iot, sc->sc_smb_ioh,
443 1.1 jmcneill PIIX_SMB_HD0);
444 1.1 jmcneill if (len > 1)
445 1.4 jmcneill b[1] = bus_space_read_1(sc->sc_smb_iot, sc->sc_smb_ioh,
446 1.1 jmcneill PIIX_SMB_HD1);
447 1.1 jmcneill }
448 1.1 jmcneill
449 1.1 jmcneill done:
450 1.1 jmcneill if ((sc->sc_i2c_xfer.flags & I2C_F_POLL) == 0)
451 1.1 jmcneill wakeup(sc);
452 1.1 jmcneill return (1);
453 1.1 jmcneill }
454