piixpm.c revision 1.35 1 1.35 hannken /* $NetBSD: piixpm.c,v 1.35 2011/02/13 11:20:12 hannken Exp $ */
2 1.1 jmcneill /* $OpenBSD: piixpm.c,v 1.20 2006/02/27 08:25:02 grange Exp $ */
3 1.1 jmcneill
4 1.1 jmcneill /*
5 1.1 jmcneill * Copyright (c) 2005, 2006 Alexander Yurchenko <grange (at) openbsd.org>
6 1.1 jmcneill *
7 1.1 jmcneill * Permission to use, copy, modify, and distribute this software for any
8 1.1 jmcneill * purpose with or without fee is hereby granted, provided that the above
9 1.1 jmcneill * copyright notice and this permission notice appear in all copies.
10 1.1 jmcneill *
11 1.1 jmcneill * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
12 1.1 jmcneill * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
13 1.1 jmcneill * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
14 1.1 jmcneill * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
15 1.1 jmcneill * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
16 1.1 jmcneill * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
17 1.1 jmcneill * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
18 1.1 jmcneill */
19 1.1 jmcneill
20 1.1 jmcneill /*
21 1.1 jmcneill * Intel PIIX and compatible Power Management controller driver.
22 1.1 jmcneill */
23 1.1 jmcneill
24 1.19 lukem #include <sys/cdefs.h>
25 1.35 hannken __KERNEL_RCSID(0, "$NetBSD: piixpm.c,v 1.35 2011/02/13 11:20:12 hannken Exp $");
26 1.19 lukem
27 1.1 jmcneill #include <sys/param.h>
28 1.1 jmcneill #include <sys/systm.h>
29 1.1 jmcneill #include <sys/device.h>
30 1.1 jmcneill #include <sys/kernel.h>
31 1.16 xtraeme #include <sys/rwlock.h>
32 1.1 jmcneill #include <sys/proc.h>
33 1.1 jmcneill
34 1.17 ad #include <sys/bus.h>
35 1.1 jmcneill
36 1.1 jmcneill #include <dev/pci/pcidevs.h>
37 1.1 jmcneill #include <dev/pci/pcireg.h>
38 1.1 jmcneill #include <dev/pci/pcivar.h>
39 1.1 jmcneill
40 1.1 jmcneill #include <dev/pci/piixpmreg.h>
41 1.1 jmcneill
42 1.1 jmcneill #include <dev/i2c/i2cvar.h>
43 1.1 jmcneill
44 1.5 drochner #include <dev/ic/acpipmtimer.h>
45 1.4 jmcneill
46 1.1 jmcneill #ifdef PIIXPM_DEBUG
47 1.1 jmcneill #define DPRINTF(x) printf x
48 1.1 jmcneill #else
49 1.1 jmcneill #define DPRINTF(x)
50 1.1 jmcneill #endif
51 1.1 jmcneill
52 1.35 hannken #define PIIXPM_IS_CSB5(id) \
53 1.35 hannken (PCI_VENDOR((id)) == PCI_VENDOR_SERVERWORKS && \
54 1.35 hannken PCI_PRODUCT((id)) == PCI_PRODUCT_SERVERWORKS_CSB5)
55 1.1 jmcneill #define PIIXPM_DELAY 200
56 1.1 jmcneill #define PIIXPM_TIMEOUT 1
57 1.1 jmcneill
58 1.1 jmcneill struct piixpm_softc {
59 1.25 joerg device_t sc_dev;
60 1.1 jmcneill
61 1.4 jmcneill bus_space_tag_t sc_smb_iot;
62 1.4 jmcneill bus_space_handle_t sc_smb_ioh;
63 1.4 jmcneill void * sc_smb_ih;
64 1.1 jmcneill int sc_poll;
65 1.1 jmcneill
66 1.4 jmcneill bus_space_tag_t sc_pm_iot;
67 1.4 jmcneill bus_space_handle_t sc_pm_ioh;
68 1.4 jmcneill
69 1.3 jmcneill pci_chipset_tag_t sc_pc;
70 1.3 jmcneill pcitag_t sc_pcitag;
71 1.35 hannken pcireg_t sc_id;
72 1.3 jmcneill
73 1.1 jmcneill struct i2c_controller sc_i2c_tag;
74 1.16 xtraeme krwlock_t sc_i2c_rwlock;
75 1.1 jmcneill struct {
76 1.1 jmcneill i2c_op_t op;
77 1.13 christos void * buf;
78 1.1 jmcneill size_t len;
79 1.1 jmcneill int flags;
80 1.1 jmcneill volatile int error;
81 1.1 jmcneill } sc_i2c_xfer;
82 1.3 jmcneill
83 1.3 jmcneill pcireg_t sc_devact[2];
84 1.1 jmcneill };
85 1.1 jmcneill
86 1.25 joerg static int piixpm_match(device_t, cfdata_t, void *);
87 1.25 joerg static void piixpm_attach(device_t, device_t, void *);
88 1.1 jmcneill
89 1.32 dyoung static bool piixpm_suspend(device_t, const pmf_qual_t *);
90 1.32 dyoung static bool piixpm_resume(device_t, const pmf_qual_t *);
91 1.3 jmcneill
92 1.35 hannken static void piixpm_csb5_reset(void *);
93 1.25 joerg static int piixpm_i2c_acquire_bus(void *, int);
94 1.25 joerg static void piixpm_i2c_release_bus(void *, int);
95 1.25 joerg static int piixpm_i2c_exec(void *, i2c_op_t, i2c_addr_t, const void *,
96 1.25 joerg size_t, void *, size_t, int);
97 1.1 jmcneill
98 1.25 joerg static int piixpm_intr(void *);
99 1.1 jmcneill
100 1.25 joerg CFATTACH_DECL_NEW(piixpm, sizeof(struct piixpm_softc),
101 1.1 jmcneill piixpm_match, piixpm_attach, NULL, NULL);
102 1.1 jmcneill
103 1.25 joerg static int
104 1.25 joerg piixpm_match(device_t parent, cfdata_t match, void *aux)
105 1.1 jmcneill {
106 1.1 jmcneill struct pci_attach_args *pa;
107 1.1 jmcneill
108 1.1 jmcneill pa = (struct pci_attach_args *)aux;
109 1.1 jmcneill switch (PCI_VENDOR(pa->pa_id)) {
110 1.1 jmcneill case PCI_VENDOR_INTEL:
111 1.1 jmcneill switch (PCI_PRODUCT(pa->pa_id)) {
112 1.1 jmcneill case PCI_PRODUCT_INTEL_82371AB_PMC:
113 1.1 jmcneill case PCI_PRODUCT_INTEL_82440MX_PMC:
114 1.1 jmcneill return 1;
115 1.1 jmcneill }
116 1.1 jmcneill break;
117 1.1 jmcneill case PCI_VENDOR_ATI:
118 1.1 jmcneill switch (PCI_PRODUCT(pa->pa_id)) {
119 1.1 jmcneill case PCI_PRODUCT_ATI_SB200_SMB:
120 1.10 toshii case PCI_PRODUCT_ATI_SB300_SMB:
121 1.10 toshii case PCI_PRODUCT_ATI_SB400_SMB:
122 1.23 jmcneill case PCI_PRODUCT_ATI_SB600_SMB: /* matches SB600/SB700/SB800 */
123 1.1 jmcneill return 1;
124 1.1 jmcneill }
125 1.1 jmcneill break;
126 1.14 martin case PCI_VENDOR_SERVERWORKS:
127 1.14 martin switch (PCI_PRODUCT(pa->pa_id)) {
128 1.14 martin case PCI_PRODUCT_SERVERWORKS_OSB4:
129 1.14 martin case PCI_PRODUCT_SERVERWORKS_CSB5:
130 1.14 martin case PCI_PRODUCT_SERVERWORKS_CSB6:
131 1.14 martin case PCI_PRODUCT_SERVERWORKS_HT1000SB:
132 1.14 martin return 1;
133 1.14 martin }
134 1.1 jmcneill }
135 1.1 jmcneill
136 1.1 jmcneill return 0;
137 1.1 jmcneill }
138 1.1 jmcneill
139 1.25 joerg static void
140 1.25 joerg piixpm_attach(device_t parent, device_t self, void *aux)
141 1.1 jmcneill {
142 1.25 joerg struct piixpm_softc *sc = device_private(self);
143 1.1 jmcneill struct pci_attach_args *pa = aux;
144 1.1 jmcneill struct i2cbus_attach_args iba;
145 1.1 jmcneill pcireg_t base, conf;
146 1.5 drochner pcireg_t pmmisc;
147 1.1 jmcneill pci_intr_handle_t ih;
148 1.12 uwe char devinfo[256];
149 1.1 jmcneill const char *intrstr = NULL;
150 1.1 jmcneill
151 1.25 joerg sc->sc_dev = self;
152 1.35 hannken sc->sc_id = pa->pa_id;
153 1.3 jmcneill sc->sc_pc = pa->pa_pc;
154 1.3 jmcneill sc->sc_pcitag = pa->pa_tag;
155 1.3 jmcneill
156 1.3 jmcneill aprint_naive("\n");
157 1.25 joerg aprint_normal("\n");
158 1.12 uwe
159 1.12 uwe pci_devinfo(pa->pa_id, pa->pa_class, 0, devinfo, sizeof(devinfo));
160 1.25 joerg aprint_normal_dev(self, "%s (rev. 0x%02x)\n", devinfo,
161 1.25 joerg PCI_REVISION(pa->pa_class));
162 1.3 jmcneill
163 1.18 jmcneill if (!pmf_device_register(self, piixpm_suspend, piixpm_resume))
164 1.18 jmcneill aprint_error_dev(self, "couldn't establish power handler\n");
165 1.3 jmcneill
166 1.1 jmcneill /* Read configuration */
167 1.1 jmcneill conf = pci_conf_read(pa->pa_pc, pa->pa_tag, PIIX_SMB_HOSTC);
168 1.25 joerg DPRINTF(("%s: conf 0x%x\n", device_xname(self), conf));
169 1.1 jmcneill
170 1.5 drochner if ((PCI_VENDOR(pa->pa_id) != PCI_VENDOR_INTEL) ||
171 1.5 drochner (PCI_PRODUCT(pa->pa_id) != PCI_PRODUCT_INTEL_82371AB_PMC))
172 1.5 drochner goto nopowermanagement;
173 1.5 drochner
174 1.5 drochner /* check whether I/O access to PM regs is enabled */
175 1.5 drochner pmmisc = pci_conf_read(pa->pa_pc, pa->pa_tag, PIIX_PMREGMISC);
176 1.5 drochner if (!(pmmisc & 1))
177 1.5 drochner goto nopowermanagement;
178 1.5 drochner
179 1.4 jmcneill sc->sc_pm_iot = pa->pa_iot;
180 1.4 jmcneill /* Map I/O space */
181 1.5 drochner base = pci_conf_read(pa->pa_pc, pa->pa_tag, PIIX_PM_BASE);
182 1.4 jmcneill if (bus_space_map(sc->sc_pm_iot, PCI_MAPREG_IO_ADDR(base),
183 1.4 jmcneill PIIX_PM_SIZE, 0, &sc->sc_pm_ioh)) {
184 1.25 joerg aprint_error_dev(self, "can't map power management I/O space\n");
185 1.4 jmcneill goto nopowermanagement;
186 1.4 jmcneill }
187 1.4 jmcneill
188 1.5 drochner /*
189 1.5 drochner * Revision 0 and 1 are PIIX4, 2 is PIIX4E, 3 is PIIX4M.
190 1.5 drochner * PIIX4 and PIIX4E have a bug in the timer latch, see Errata #20
191 1.5 drochner * in the "Specification update" (document #297738).
192 1.5 drochner */
193 1.25 joerg acpipmtimer_attach(self, sc->sc_pm_iot, sc->sc_pm_ioh,
194 1.5 drochner PIIX_PM_PMTMR,
195 1.5 drochner (PCI_REVISION(pa->pa_class) < 3) ? ACPIPMT_BADLATCH : 0 );
196 1.4 jmcneill
197 1.5 drochner nopowermanagement:
198 1.1 jmcneill if ((conf & PIIX_SMB_HOSTC_HSTEN) == 0) {
199 1.25 joerg aprint_normal_dev(self, "SMBus disabled\n");
200 1.1 jmcneill return;
201 1.1 jmcneill }
202 1.1 jmcneill
203 1.1 jmcneill /* Map I/O space */
204 1.4 jmcneill sc->sc_smb_iot = pa->pa_iot;
205 1.1 jmcneill base = pci_conf_read(pa->pa_pc, pa->pa_tag, PIIX_SMB_BASE) & 0xffff;
206 1.4 jmcneill if (bus_space_map(sc->sc_smb_iot, PCI_MAPREG_IO_ADDR(base),
207 1.4 jmcneill PIIX_SMB_SIZE, 0, &sc->sc_smb_ioh)) {
208 1.25 joerg aprint_error_dev(self, "can't map smbus I/O space\n");
209 1.1 jmcneill return;
210 1.1 jmcneill }
211 1.1 jmcneill
212 1.1 jmcneill sc->sc_poll = 1;
213 1.28 pgoyette aprint_normal_dev(self, "");
214 1.1 jmcneill if ((conf & PIIX_SMB_HOSTC_INTMASK) == PIIX_SMB_HOSTC_SMI) {
215 1.1 jmcneill /* No PCI IRQ */
216 1.28 pgoyette aprint_normal("interrupting at SMI, ");
217 1.1 jmcneill } else if ((conf & PIIX_SMB_HOSTC_INTMASK) == PIIX_SMB_HOSTC_IRQ) {
218 1.1 jmcneill /* Install interrupt handler */
219 1.1 jmcneill if (pci_intr_map(pa, &ih) == 0) {
220 1.1 jmcneill intrstr = pci_intr_string(pa->pa_pc, ih);
221 1.4 jmcneill sc->sc_smb_ih = pci_intr_establish(pa->pa_pc, ih, IPL_BIO,
222 1.1 jmcneill piixpm_intr, sc);
223 1.4 jmcneill if (sc->sc_smb_ih != NULL) {
224 1.28 pgoyette aprint_normal("interrupting at %s", intrstr);
225 1.1 jmcneill sc->sc_poll = 0;
226 1.1 jmcneill }
227 1.1 jmcneill }
228 1.1 jmcneill }
229 1.26 martin if (sc->sc_poll)
230 1.28 pgoyette aprint_normal("polling");
231 1.1 jmcneill
232 1.3 jmcneill aprint_normal("\n");
233 1.1 jmcneill
234 1.1 jmcneill /* Attach I2C bus */
235 1.16 xtraeme rw_init(&sc->sc_i2c_rwlock);
236 1.1 jmcneill sc->sc_i2c_tag.ic_cookie = sc;
237 1.1 jmcneill sc->sc_i2c_tag.ic_acquire_bus = piixpm_i2c_acquire_bus;
238 1.1 jmcneill sc->sc_i2c_tag.ic_release_bus = piixpm_i2c_release_bus;
239 1.1 jmcneill sc->sc_i2c_tag.ic_exec = piixpm_i2c_exec;
240 1.1 jmcneill
241 1.29 cegger memset(&iba, 0, sizeof(iba));
242 1.30 pgoyette iba.iba_type = I2C_TYPE_SMBUS;
243 1.1 jmcneill iba.iba_tag = &sc->sc_i2c_tag;
244 1.6 drochner config_found_ia(self, "i2cbus", &iba, iicbus_print);
245 1.1 jmcneill
246 1.1 jmcneill return;
247 1.1 jmcneill }
248 1.1 jmcneill
249 1.18 jmcneill static bool
250 1.32 dyoung piixpm_suspend(device_t dv, const pmf_qual_t *qual)
251 1.18 jmcneill {
252 1.18 jmcneill struct piixpm_softc *sc = device_private(dv);
253 1.18 jmcneill
254 1.18 jmcneill sc->sc_devact[0] = pci_conf_read(sc->sc_pc, sc->sc_pcitag,
255 1.18 jmcneill PIIX_DEVACTA);
256 1.18 jmcneill sc->sc_devact[1] = pci_conf_read(sc->sc_pc, sc->sc_pcitag,
257 1.18 jmcneill PIIX_DEVACTB);
258 1.18 jmcneill
259 1.18 jmcneill return true;
260 1.18 jmcneill }
261 1.18 jmcneill
262 1.18 jmcneill static bool
263 1.32 dyoung piixpm_resume(device_t dv, const pmf_qual_t *qual)
264 1.3 jmcneill {
265 1.18 jmcneill struct piixpm_softc *sc = device_private(dv);
266 1.3 jmcneill
267 1.18 jmcneill pci_conf_write(sc->sc_pc, sc->sc_pcitag, PIIX_DEVACTA,
268 1.18 jmcneill sc->sc_devact[0]);
269 1.18 jmcneill pci_conf_write(sc->sc_pc, sc->sc_pcitag, PIIX_DEVACTB,
270 1.18 jmcneill sc->sc_devact[1]);
271 1.3 jmcneill
272 1.18 jmcneill return true;
273 1.3 jmcneill }
274 1.3 jmcneill
275 1.35 hannken static void
276 1.35 hannken piixpm_csb5_reset(void *arg)
277 1.35 hannken {
278 1.35 hannken struct piixpm_softc *sc = arg;
279 1.35 hannken pcireg_t base, hostc, pmbase;
280 1.35 hannken
281 1.35 hannken base = pci_conf_read(sc->sc_pc, sc->sc_pcitag, PIIX_SMB_BASE);
282 1.35 hannken hostc = pci_conf_read(sc->sc_pc, sc->sc_pcitag, PIIX_SMB_HOSTC);
283 1.35 hannken
284 1.35 hannken pmbase = pci_conf_read(sc->sc_pc, sc->sc_pcitag, PIIX_PM_BASE);
285 1.35 hannken pmbase |= PIIX_PM_BASE_CSB5_RESET;
286 1.35 hannken pci_conf_write(sc->sc_pc, sc->sc_pcitag, PIIX_PM_BASE, pmbase);
287 1.35 hannken pmbase &= ~PIIX_PM_BASE_CSB5_RESET;
288 1.35 hannken pci_conf_write(sc->sc_pc, sc->sc_pcitag, PIIX_PM_BASE, pmbase);
289 1.35 hannken
290 1.35 hannken pci_conf_write(sc->sc_pc, sc->sc_pcitag, PIIX_SMB_BASE, base);
291 1.35 hannken pci_conf_write(sc->sc_pc, sc->sc_pcitag, PIIX_SMB_HOSTC, hostc);
292 1.35 hannken
293 1.35 hannken (void) tsleep(&sc, PRIBIO, "csb5reset", hz/2);
294 1.35 hannken }
295 1.35 hannken
296 1.25 joerg static int
297 1.1 jmcneill piixpm_i2c_acquire_bus(void *cookie, int flags)
298 1.1 jmcneill {
299 1.1 jmcneill struct piixpm_softc *sc = cookie;
300 1.1 jmcneill
301 1.1 jmcneill if (cold || sc->sc_poll || (flags & I2C_F_POLL))
302 1.1 jmcneill return (0);
303 1.1 jmcneill
304 1.16 xtraeme rw_enter(&sc->sc_i2c_rwlock, RW_WRITER);
305 1.16 xtraeme return 0;
306 1.1 jmcneill }
307 1.1 jmcneill
308 1.25 joerg static void
309 1.1 jmcneill piixpm_i2c_release_bus(void *cookie, int flags)
310 1.1 jmcneill {
311 1.1 jmcneill struct piixpm_softc *sc = cookie;
312 1.1 jmcneill
313 1.1 jmcneill if (cold || sc->sc_poll || (flags & I2C_F_POLL))
314 1.1 jmcneill return;
315 1.1 jmcneill
316 1.16 xtraeme rw_exit(&sc->sc_i2c_rwlock);
317 1.1 jmcneill }
318 1.1 jmcneill
319 1.25 joerg static int
320 1.1 jmcneill piixpm_i2c_exec(void *cookie, i2c_op_t op, i2c_addr_t addr,
321 1.1 jmcneill const void *cmdbuf, size_t cmdlen, void *buf, size_t len, int flags)
322 1.1 jmcneill {
323 1.1 jmcneill struct piixpm_softc *sc = cookie;
324 1.1 jmcneill const u_int8_t *b;
325 1.1 jmcneill u_int8_t ctl = 0, st;
326 1.1 jmcneill int retries;
327 1.1 jmcneill
328 1.33 jakllsch DPRINTF(("%s: exec: op %d, addr 0x%x, cmdlen %zu, len %zu, flags 0x%x\n",
329 1.25 joerg device_xname(sc->sc_dev), op, addr, cmdlen, len, flags));
330 1.1 jmcneill
331 1.1 jmcneill /* Wait for bus to be idle */
332 1.1 jmcneill for (retries = 100; retries > 0; retries--) {
333 1.4 jmcneill st = bus_space_read_1(sc->sc_smb_iot, sc->sc_smb_ioh,
334 1.4 jmcneill PIIX_SMB_HS);
335 1.1 jmcneill if (!(st & PIIX_SMB_HS_BUSY))
336 1.1 jmcneill break;
337 1.1 jmcneill DELAY(PIIXPM_DELAY);
338 1.1 jmcneill }
339 1.25 joerg DPRINTF(("%s: exec: st 0x%d\n", device_xname(sc->sc_dev), st & 0xff));
340 1.1 jmcneill if (st & PIIX_SMB_HS_BUSY)
341 1.1 jmcneill return (1);
342 1.1 jmcneill
343 1.1 jmcneill if (cold || sc->sc_poll)
344 1.1 jmcneill flags |= I2C_F_POLL;
345 1.1 jmcneill
346 1.34 hannken if (!I2C_OP_STOP_P(op) || cmdlen > 1 || len > 2 ||
347 1.34 hannken (cmdlen == 0 && len > 1))
348 1.1 jmcneill return (1);
349 1.1 jmcneill
350 1.1 jmcneill /* Setup transfer */
351 1.1 jmcneill sc->sc_i2c_xfer.op = op;
352 1.1 jmcneill sc->sc_i2c_xfer.buf = buf;
353 1.1 jmcneill sc->sc_i2c_xfer.len = len;
354 1.1 jmcneill sc->sc_i2c_xfer.flags = flags;
355 1.1 jmcneill sc->sc_i2c_xfer.error = 0;
356 1.1 jmcneill
357 1.1 jmcneill /* Set slave address and transfer direction */
358 1.4 jmcneill bus_space_write_1(sc->sc_smb_iot, sc->sc_smb_ioh, PIIX_SMB_TXSLVA,
359 1.1 jmcneill PIIX_SMB_TXSLVA_ADDR(addr) |
360 1.1 jmcneill (I2C_OP_READ_P(op) ? PIIX_SMB_TXSLVA_READ : 0));
361 1.1 jmcneill
362 1.1 jmcneill b = cmdbuf;
363 1.1 jmcneill if (cmdlen > 0)
364 1.1 jmcneill /* Set command byte */
365 1.4 jmcneill bus_space_write_1(sc->sc_smb_iot, sc->sc_smb_ioh,
366 1.4 jmcneill PIIX_SMB_HCMD, b[0]);
367 1.1 jmcneill
368 1.1 jmcneill if (I2C_OP_WRITE_P(op)) {
369 1.1 jmcneill /* Write data */
370 1.1 jmcneill b = buf;
371 1.34 hannken if (cmdlen == 0 && len == 1)
372 1.34 hannken bus_space_write_1(sc->sc_smb_iot, sc->sc_smb_ioh,
373 1.34 hannken PIIX_SMB_HCMD, b[0]);
374 1.34 hannken else if (len > 0)
375 1.4 jmcneill bus_space_write_1(sc->sc_smb_iot, sc->sc_smb_ioh,
376 1.1 jmcneill PIIX_SMB_HD0, b[0]);
377 1.1 jmcneill if (len > 1)
378 1.4 jmcneill bus_space_write_1(sc->sc_smb_iot, sc->sc_smb_ioh,
379 1.1 jmcneill PIIX_SMB_HD1, b[1]);
380 1.1 jmcneill }
381 1.1 jmcneill
382 1.1 jmcneill /* Set SMBus command */
383 1.34 hannken if (cmdlen == 0) {
384 1.34 hannken if (len == 0)
385 1.27 pgoyette ctl = PIIX_SMB_HC_CMD_QUICK;
386 1.27 pgoyette else
387 1.27 pgoyette ctl = PIIX_SMB_HC_CMD_BYTE;
388 1.27 pgoyette } else if (len == 1)
389 1.1 jmcneill ctl = PIIX_SMB_HC_CMD_BDATA;
390 1.1 jmcneill else if (len == 2)
391 1.1 jmcneill ctl = PIIX_SMB_HC_CMD_WDATA;
392 1.1 jmcneill
393 1.1 jmcneill if ((flags & I2C_F_POLL) == 0)
394 1.1 jmcneill ctl |= PIIX_SMB_HC_INTREN;
395 1.1 jmcneill
396 1.1 jmcneill /* Start transaction */
397 1.1 jmcneill ctl |= PIIX_SMB_HC_START;
398 1.4 jmcneill bus_space_write_1(sc->sc_smb_iot, sc->sc_smb_ioh, PIIX_SMB_HC, ctl);
399 1.1 jmcneill
400 1.1 jmcneill if (flags & I2C_F_POLL) {
401 1.1 jmcneill /* Poll for completion */
402 1.35 hannken if (PIIXPM_IS_CSB5(sc->sc_id))
403 1.35 hannken DELAY(2*PIIXPM_DELAY);
404 1.35 hannken else
405 1.35 hannken DELAY(PIIXPM_DELAY);
406 1.1 jmcneill for (retries = 1000; retries > 0; retries--) {
407 1.4 jmcneill st = bus_space_read_1(sc->sc_smb_iot, sc->sc_smb_ioh,
408 1.1 jmcneill PIIX_SMB_HS);
409 1.1 jmcneill if ((st & PIIX_SMB_HS_BUSY) == 0)
410 1.1 jmcneill break;
411 1.1 jmcneill DELAY(PIIXPM_DELAY);
412 1.1 jmcneill }
413 1.1 jmcneill if (st & PIIX_SMB_HS_BUSY)
414 1.1 jmcneill goto timeout;
415 1.1 jmcneill piixpm_intr(sc);
416 1.1 jmcneill } else {
417 1.1 jmcneill /* Wait for interrupt */
418 1.1 jmcneill if (tsleep(sc, PRIBIO, "iicexec", PIIXPM_TIMEOUT * hz))
419 1.1 jmcneill goto timeout;
420 1.1 jmcneill }
421 1.1 jmcneill
422 1.1 jmcneill if (sc->sc_i2c_xfer.error)
423 1.1 jmcneill return (1);
424 1.1 jmcneill
425 1.1 jmcneill return (0);
426 1.1 jmcneill
427 1.1 jmcneill timeout:
428 1.1 jmcneill /*
429 1.1 jmcneill * Transfer timeout. Kill the transaction and clear status bits.
430 1.1 jmcneill */
431 1.25 joerg aprint_error_dev(sc->sc_dev, "timeout, status 0x%x\n", st);
432 1.4 jmcneill bus_space_write_1(sc->sc_smb_iot, sc->sc_smb_ioh, PIIX_SMB_HC,
433 1.1 jmcneill PIIX_SMB_HC_KILL);
434 1.1 jmcneill DELAY(PIIXPM_DELAY);
435 1.4 jmcneill st = bus_space_read_1(sc->sc_smb_iot, sc->sc_smb_ioh, PIIX_SMB_HS);
436 1.1 jmcneill if ((st & PIIX_SMB_HS_FAILED) == 0)
437 1.25 joerg aprint_error_dev(sc->sc_dev, "transaction abort failed, status 0x%x\n", st);
438 1.4 jmcneill bus_space_write_1(sc->sc_smb_iot, sc->sc_smb_ioh, PIIX_SMB_HS, st);
439 1.35 hannken /*
440 1.35 hannken * CSB5 needs hard reset to unlock the smbus after timeout.
441 1.35 hannken */
442 1.35 hannken if (PIIXPM_IS_CSB5(sc->sc_id))
443 1.35 hannken piixpm_csb5_reset(sc);
444 1.1 jmcneill return (1);
445 1.1 jmcneill }
446 1.1 jmcneill
447 1.25 joerg static int
448 1.1 jmcneill piixpm_intr(void *arg)
449 1.1 jmcneill {
450 1.1 jmcneill struct piixpm_softc *sc = arg;
451 1.1 jmcneill u_int8_t st;
452 1.1 jmcneill u_int8_t *b;
453 1.1 jmcneill size_t len;
454 1.1 jmcneill
455 1.1 jmcneill /* Read status */
456 1.4 jmcneill st = bus_space_read_1(sc->sc_smb_iot, sc->sc_smb_ioh, PIIX_SMB_HS);
457 1.1 jmcneill if ((st & PIIX_SMB_HS_BUSY) != 0 || (st & (PIIX_SMB_HS_INTR |
458 1.1 jmcneill PIIX_SMB_HS_DEVERR | PIIX_SMB_HS_BUSERR |
459 1.1 jmcneill PIIX_SMB_HS_FAILED)) == 0)
460 1.1 jmcneill /* Interrupt was not for us */
461 1.1 jmcneill return (0);
462 1.1 jmcneill
463 1.25 joerg DPRINTF(("%s: intr st 0x%d\n", device_xname(sc->sc_dev), st & 0xff));
464 1.1 jmcneill
465 1.1 jmcneill /* Clear status bits */
466 1.4 jmcneill bus_space_write_1(sc->sc_smb_iot, sc->sc_smb_ioh, PIIX_SMB_HS, st);
467 1.1 jmcneill
468 1.1 jmcneill /* Check for errors */
469 1.1 jmcneill if (st & (PIIX_SMB_HS_DEVERR | PIIX_SMB_HS_BUSERR |
470 1.1 jmcneill PIIX_SMB_HS_FAILED)) {
471 1.1 jmcneill sc->sc_i2c_xfer.error = 1;
472 1.1 jmcneill goto done;
473 1.1 jmcneill }
474 1.1 jmcneill
475 1.1 jmcneill if (st & PIIX_SMB_HS_INTR) {
476 1.1 jmcneill if (I2C_OP_WRITE_P(sc->sc_i2c_xfer.op))
477 1.1 jmcneill goto done;
478 1.1 jmcneill
479 1.1 jmcneill /* Read data */
480 1.1 jmcneill b = sc->sc_i2c_xfer.buf;
481 1.1 jmcneill len = sc->sc_i2c_xfer.len;
482 1.1 jmcneill if (len > 0)
483 1.4 jmcneill b[0] = bus_space_read_1(sc->sc_smb_iot, sc->sc_smb_ioh,
484 1.1 jmcneill PIIX_SMB_HD0);
485 1.1 jmcneill if (len > 1)
486 1.4 jmcneill b[1] = bus_space_read_1(sc->sc_smb_iot, sc->sc_smb_ioh,
487 1.1 jmcneill PIIX_SMB_HD1);
488 1.1 jmcneill }
489 1.1 jmcneill
490 1.1 jmcneill done:
491 1.1 jmcneill if ((sc->sc_i2c_xfer.flags & I2C_F_POLL) == 0)
492 1.1 jmcneill wakeup(sc);
493 1.1 jmcneill return (1);
494 1.1 jmcneill }
495