piixpm.c revision 1.36 1 1.36 jmcneill /* $NetBSD: piixpm.c,v 1.36 2011/10/02 23:25:20 jmcneill Exp $ */
2 1.1 jmcneill /* $OpenBSD: piixpm.c,v 1.20 2006/02/27 08:25:02 grange Exp $ */
3 1.1 jmcneill
4 1.1 jmcneill /*
5 1.1 jmcneill * Copyright (c) 2005, 2006 Alexander Yurchenko <grange (at) openbsd.org>
6 1.1 jmcneill *
7 1.1 jmcneill * Permission to use, copy, modify, and distribute this software for any
8 1.1 jmcneill * purpose with or without fee is hereby granted, provided that the above
9 1.1 jmcneill * copyright notice and this permission notice appear in all copies.
10 1.1 jmcneill *
11 1.1 jmcneill * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
12 1.1 jmcneill * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
13 1.1 jmcneill * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
14 1.1 jmcneill * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
15 1.1 jmcneill * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
16 1.1 jmcneill * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
17 1.1 jmcneill * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
18 1.1 jmcneill */
19 1.1 jmcneill
20 1.1 jmcneill /*
21 1.1 jmcneill * Intel PIIX and compatible Power Management controller driver.
22 1.1 jmcneill */
23 1.1 jmcneill
24 1.19 lukem #include <sys/cdefs.h>
25 1.36 jmcneill __KERNEL_RCSID(0, "$NetBSD: piixpm.c,v 1.36 2011/10/02 23:25:20 jmcneill Exp $");
26 1.19 lukem
27 1.1 jmcneill #include <sys/param.h>
28 1.1 jmcneill #include <sys/systm.h>
29 1.1 jmcneill #include <sys/device.h>
30 1.1 jmcneill #include <sys/kernel.h>
31 1.16 xtraeme #include <sys/rwlock.h>
32 1.1 jmcneill #include <sys/proc.h>
33 1.1 jmcneill
34 1.17 ad #include <sys/bus.h>
35 1.1 jmcneill
36 1.1 jmcneill #include <dev/pci/pcidevs.h>
37 1.1 jmcneill #include <dev/pci/pcireg.h>
38 1.1 jmcneill #include <dev/pci/pcivar.h>
39 1.1 jmcneill
40 1.1 jmcneill #include <dev/pci/piixpmreg.h>
41 1.1 jmcneill
42 1.1 jmcneill #include <dev/i2c/i2cvar.h>
43 1.1 jmcneill
44 1.5 drochner #include <dev/ic/acpipmtimer.h>
45 1.4 jmcneill
46 1.1 jmcneill #ifdef PIIXPM_DEBUG
47 1.1 jmcneill #define DPRINTF(x) printf x
48 1.1 jmcneill #else
49 1.1 jmcneill #define DPRINTF(x)
50 1.1 jmcneill #endif
51 1.1 jmcneill
52 1.35 hannken #define PIIXPM_IS_CSB5(id) \
53 1.35 hannken (PCI_VENDOR((id)) == PCI_VENDOR_SERVERWORKS && \
54 1.35 hannken PCI_PRODUCT((id)) == PCI_PRODUCT_SERVERWORKS_CSB5)
55 1.1 jmcneill #define PIIXPM_DELAY 200
56 1.1 jmcneill #define PIIXPM_TIMEOUT 1
57 1.1 jmcneill
58 1.36 jmcneill #define PIIXPM_INDIRECTIO_BASE 0xcd6
59 1.36 jmcneill #define PIIXPM_INDIRECTIO_SIZE 2
60 1.36 jmcneill #define PIIXPM_INDIRECTIO_INDEX 0
61 1.36 jmcneill #define PIIXPM_INDIRECTIO_DATA 1
62 1.36 jmcneill
63 1.36 jmcneill #define SB800_PM_SMBUS0EN_LO 0x2c
64 1.36 jmcneill #define SB800_PM_SMBUS0EN_HI 0x2d
65 1.36 jmcneill
66 1.36 jmcneill #define SB800_PM_SMBUS0EN_ENABLE 0x0001
67 1.36 jmcneill #define SB800_PM_SMBUS0EN_BADDR 0xffe0
68 1.36 jmcneill
69 1.1 jmcneill struct piixpm_softc {
70 1.25 joerg device_t sc_dev;
71 1.1 jmcneill
72 1.4 jmcneill bus_space_tag_t sc_smb_iot;
73 1.4 jmcneill bus_space_handle_t sc_smb_ioh;
74 1.4 jmcneill void * sc_smb_ih;
75 1.1 jmcneill int sc_poll;
76 1.1 jmcneill
77 1.4 jmcneill bus_space_tag_t sc_pm_iot;
78 1.4 jmcneill bus_space_handle_t sc_pm_ioh;
79 1.4 jmcneill
80 1.3 jmcneill pci_chipset_tag_t sc_pc;
81 1.3 jmcneill pcitag_t sc_pcitag;
82 1.35 hannken pcireg_t sc_id;
83 1.3 jmcneill
84 1.1 jmcneill struct i2c_controller sc_i2c_tag;
85 1.16 xtraeme krwlock_t sc_i2c_rwlock;
86 1.1 jmcneill struct {
87 1.1 jmcneill i2c_op_t op;
88 1.13 christos void * buf;
89 1.1 jmcneill size_t len;
90 1.1 jmcneill int flags;
91 1.1 jmcneill volatile int error;
92 1.1 jmcneill } sc_i2c_xfer;
93 1.3 jmcneill
94 1.3 jmcneill pcireg_t sc_devact[2];
95 1.1 jmcneill };
96 1.1 jmcneill
97 1.25 joerg static int piixpm_match(device_t, cfdata_t, void *);
98 1.25 joerg static void piixpm_attach(device_t, device_t, void *);
99 1.1 jmcneill
100 1.32 dyoung static bool piixpm_suspend(device_t, const pmf_qual_t *);
101 1.32 dyoung static bool piixpm_resume(device_t, const pmf_qual_t *);
102 1.3 jmcneill
103 1.36 jmcneill static int piixpm_sb800_init(struct piixpm_softc *,
104 1.36 jmcneill struct pci_attach_args *);
105 1.35 hannken static void piixpm_csb5_reset(void *);
106 1.25 joerg static int piixpm_i2c_acquire_bus(void *, int);
107 1.25 joerg static void piixpm_i2c_release_bus(void *, int);
108 1.25 joerg static int piixpm_i2c_exec(void *, i2c_op_t, i2c_addr_t, const void *,
109 1.25 joerg size_t, void *, size_t, int);
110 1.1 jmcneill
111 1.25 joerg static int piixpm_intr(void *);
112 1.1 jmcneill
113 1.25 joerg CFATTACH_DECL_NEW(piixpm, sizeof(struct piixpm_softc),
114 1.1 jmcneill piixpm_match, piixpm_attach, NULL, NULL);
115 1.1 jmcneill
116 1.25 joerg static int
117 1.25 joerg piixpm_match(device_t parent, cfdata_t match, void *aux)
118 1.1 jmcneill {
119 1.1 jmcneill struct pci_attach_args *pa;
120 1.1 jmcneill
121 1.1 jmcneill pa = (struct pci_attach_args *)aux;
122 1.1 jmcneill switch (PCI_VENDOR(pa->pa_id)) {
123 1.1 jmcneill case PCI_VENDOR_INTEL:
124 1.1 jmcneill switch (PCI_PRODUCT(pa->pa_id)) {
125 1.1 jmcneill case PCI_PRODUCT_INTEL_82371AB_PMC:
126 1.1 jmcneill case PCI_PRODUCT_INTEL_82440MX_PMC:
127 1.1 jmcneill return 1;
128 1.1 jmcneill }
129 1.1 jmcneill break;
130 1.1 jmcneill case PCI_VENDOR_ATI:
131 1.1 jmcneill switch (PCI_PRODUCT(pa->pa_id)) {
132 1.1 jmcneill case PCI_PRODUCT_ATI_SB200_SMB:
133 1.10 toshii case PCI_PRODUCT_ATI_SB300_SMB:
134 1.10 toshii case PCI_PRODUCT_ATI_SB400_SMB:
135 1.23 jmcneill case PCI_PRODUCT_ATI_SB600_SMB: /* matches SB600/SB700/SB800 */
136 1.1 jmcneill return 1;
137 1.1 jmcneill }
138 1.1 jmcneill break;
139 1.14 martin case PCI_VENDOR_SERVERWORKS:
140 1.14 martin switch (PCI_PRODUCT(pa->pa_id)) {
141 1.14 martin case PCI_PRODUCT_SERVERWORKS_OSB4:
142 1.14 martin case PCI_PRODUCT_SERVERWORKS_CSB5:
143 1.14 martin case PCI_PRODUCT_SERVERWORKS_CSB6:
144 1.14 martin case PCI_PRODUCT_SERVERWORKS_HT1000SB:
145 1.14 martin return 1;
146 1.14 martin }
147 1.1 jmcneill }
148 1.1 jmcneill
149 1.1 jmcneill return 0;
150 1.1 jmcneill }
151 1.1 jmcneill
152 1.25 joerg static void
153 1.25 joerg piixpm_attach(device_t parent, device_t self, void *aux)
154 1.1 jmcneill {
155 1.25 joerg struct piixpm_softc *sc = device_private(self);
156 1.1 jmcneill struct pci_attach_args *pa = aux;
157 1.1 jmcneill struct i2cbus_attach_args iba;
158 1.1 jmcneill pcireg_t base, conf;
159 1.5 drochner pcireg_t pmmisc;
160 1.1 jmcneill pci_intr_handle_t ih;
161 1.12 uwe char devinfo[256];
162 1.1 jmcneill const char *intrstr = NULL;
163 1.1 jmcneill
164 1.25 joerg sc->sc_dev = self;
165 1.35 hannken sc->sc_id = pa->pa_id;
166 1.3 jmcneill sc->sc_pc = pa->pa_pc;
167 1.3 jmcneill sc->sc_pcitag = pa->pa_tag;
168 1.3 jmcneill
169 1.3 jmcneill aprint_naive("\n");
170 1.25 joerg aprint_normal("\n");
171 1.12 uwe
172 1.12 uwe pci_devinfo(pa->pa_id, pa->pa_class, 0, devinfo, sizeof(devinfo));
173 1.25 joerg aprint_normal_dev(self, "%s (rev. 0x%02x)\n", devinfo,
174 1.25 joerg PCI_REVISION(pa->pa_class));
175 1.3 jmcneill
176 1.18 jmcneill if (!pmf_device_register(self, piixpm_suspend, piixpm_resume))
177 1.18 jmcneill aprint_error_dev(self, "couldn't establish power handler\n");
178 1.3 jmcneill
179 1.1 jmcneill /* Read configuration */
180 1.1 jmcneill conf = pci_conf_read(pa->pa_pc, pa->pa_tag, PIIX_SMB_HOSTC);
181 1.25 joerg DPRINTF(("%s: conf 0x%x\n", device_xname(self), conf));
182 1.1 jmcneill
183 1.5 drochner if ((PCI_VENDOR(pa->pa_id) != PCI_VENDOR_INTEL) ||
184 1.5 drochner (PCI_PRODUCT(pa->pa_id) != PCI_PRODUCT_INTEL_82371AB_PMC))
185 1.5 drochner goto nopowermanagement;
186 1.5 drochner
187 1.5 drochner /* check whether I/O access to PM regs is enabled */
188 1.5 drochner pmmisc = pci_conf_read(pa->pa_pc, pa->pa_tag, PIIX_PMREGMISC);
189 1.5 drochner if (!(pmmisc & 1))
190 1.5 drochner goto nopowermanagement;
191 1.5 drochner
192 1.4 jmcneill sc->sc_pm_iot = pa->pa_iot;
193 1.4 jmcneill /* Map I/O space */
194 1.5 drochner base = pci_conf_read(pa->pa_pc, pa->pa_tag, PIIX_PM_BASE);
195 1.4 jmcneill if (bus_space_map(sc->sc_pm_iot, PCI_MAPREG_IO_ADDR(base),
196 1.4 jmcneill PIIX_PM_SIZE, 0, &sc->sc_pm_ioh)) {
197 1.25 joerg aprint_error_dev(self, "can't map power management I/O space\n");
198 1.4 jmcneill goto nopowermanagement;
199 1.4 jmcneill }
200 1.4 jmcneill
201 1.5 drochner /*
202 1.5 drochner * Revision 0 and 1 are PIIX4, 2 is PIIX4E, 3 is PIIX4M.
203 1.5 drochner * PIIX4 and PIIX4E have a bug in the timer latch, see Errata #20
204 1.5 drochner * in the "Specification update" (document #297738).
205 1.5 drochner */
206 1.25 joerg acpipmtimer_attach(self, sc->sc_pm_iot, sc->sc_pm_ioh,
207 1.5 drochner PIIX_PM_PMTMR,
208 1.5 drochner (PCI_REVISION(pa->pa_class) < 3) ? ACPIPMT_BADLATCH : 0 );
209 1.4 jmcneill
210 1.5 drochner nopowermanagement:
211 1.36 jmcneill
212 1.36 jmcneill /* SB800 rev 0x40+ needs special initialization */
213 1.36 jmcneill if (PCI_VENDOR(pa->pa_id) == PCI_VENDOR_ATI &&
214 1.36 jmcneill PCI_PRODUCT(pa->pa_id) == PCI_PRODUCT_ATI_SB600_SMB &&
215 1.36 jmcneill PCI_REVISION(pa->pa_class) >= 0x40) {
216 1.36 jmcneill if (piixpm_sb800_init(sc, pa) == 0)
217 1.36 jmcneill goto attach_i2c;
218 1.36 jmcneill aprint_normal_dev(self, "SMBus disabled\n");
219 1.36 jmcneill return;
220 1.36 jmcneill }
221 1.36 jmcneill
222 1.1 jmcneill if ((conf & PIIX_SMB_HOSTC_HSTEN) == 0) {
223 1.25 joerg aprint_normal_dev(self, "SMBus disabled\n");
224 1.1 jmcneill return;
225 1.1 jmcneill }
226 1.1 jmcneill
227 1.1 jmcneill /* Map I/O space */
228 1.4 jmcneill sc->sc_smb_iot = pa->pa_iot;
229 1.1 jmcneill base = pci_conf_read(pa->pa_pc, pa->pa_tag, PIIX_SMB_BASE) & 0xffff;
230 1.4 jmcneill if (bus_space_map(sc->sc_smb_iot, PCI_MAPREG_IO_ADDR(base),
231 1.4 jmcneill PIIX_SMB_SIZE, 0, &sc->sc_smb_ioh)) {
232 1.25 joerg aprint_error_dev(self, "can't map smbus I/O space\n");
233 1.1 jmcneill return;
234 1.1 jmcneill }
235 1.1 jmcneill
236 1.1 jmcneill sc->sc_poll = 1;
237 1.28 pgoyette aprint_normal_dev(self, "");
238 1.1 jmcneill if ((conf & PIIX_SMB_HOSTC_INTMASK) == PIIX_SMB_HOSTC_SMI) {
239 1.1 jmcneill /* No PCI IRQ */
240 1.28 pgoyette aprint_normal("interrupting at SMI, ");
241 1.1 jmcneill } else if ((conf & PIIX_SMB_HOSTC_INTMASK) == PIIX_SMB_HOSTC_IRQ) {
242 1.1 jmcneill /* Install interrupt handler */
243 1.1 jmcneill if (pci_intr_map(pa, &ih) == 0) {
244 1.1 jmcneill intrstr = pci_intr_string(pa->pa_pc, ih);
245 1.4 jmcneill sc->sc_smb_ih = pci_intr_establish(pa->pa_pc, ih, IPL_BIO,
246 1.1 jmcneill piixpm_intr, sc);
247 1.4 jmcneill if (sc->sc_smb_ih != NULL) {
248 1.28 pgoyette aprint_normal("interrupting at %s", intrstr);
249 1.1 jmcneill sc->sc_poll = 0;
250 1.1 jmcneill }
251 1.1 jmcneill }
252 1.1 jmcneill }
253 1.26 martin if (sc->sc_poll)
254 1.28 pgoyette aprint_normal("polling");
255 1.1 jmcneill
256 1.36 jmcneill attach_i2c:
257 1.3 jmcneill aprint_normal("\n");
258 1.1 jmcneill
259 1.1 jmcneill /* Attach I2C bus */
260 1.16 xtraeme rw_init(&sc->sc_i2c_rwlock);
261 1.1 jmcneill sc->sc_i2c_tag.ic_cookie = sc;
262 1.1 jmcneill sc->sc_i2c_tag.ic_acquire_bus = piixpm_i2c_acquire_bus;
263 1.1 jmcneill sc->sc_i2c_tag.ic_release_bus = piixpm_i2c_release_bus;
264 1.1 jmcneill sc->sc_i2c_tag.ic_exec = piixpm_i2c_exec;
265 1.1 jmcneill
266 1.29 cegger memset(&iba, 0, sizeof(iba));
267 1.30 pgoyette iba.iba_type = I2C_TYPE_SMBUS;
268 1.1 jmcneill iba.iba_tag = &sc->sc_i2c_tag;
269 1.6 drochner config_found_ia(self, "i2cbus", &iba, iicbus_print);
270 1.1 jmcneill
271 1.1 jmcneill return;
272 1.1 jmcneill }
273 1.1 jmcneill
274 1.18 jmcneill static bool
275 1.32 dyoung piixpm_suspend(device_t dv, const pmf_qual_t *qual)
276 1.18 jmcneill {
277 1.18 jmcneill struct piixpm_softc *sc = device_private(dv);
278 1.18 jmcneill
279 1.18 jmcneill sc->sc_devact[0] = pci_conf_read(sc->sc_pc, sc->sc_pcitag,
280 1.18 jmcneill PIIX_DEVACTA);
281 1.18 jmcneill sc->sc_devact[1] = pci_conf_read(sc->sc_pc, sc->sc_pcitag,
282 1.18 jmcneill PIIX_DEVACTB);
283 1.18 jmcneill
284 1.18 jmcneill return true;
285 1.18 jmcneill }
286 1.18 jmcneill
287 1.18 jmcneill static bool
288 1.32 dyoung piixpm_resume(device_t dv, const pmf_qual_t *qual)
289 1.3 jmcneill {
290 1.18 jmcneill struct piixpm_softc *sc = device_private(dv);
291 1.3 jmcneill
292 1.18 jmcneill pci_conf_write(sc->sc_pc, sc->sc_pcitag, PIIX_DEVACTA,
293 1.18 jmcneill sc->sc_devact[0]);
294 1.18 jmcneill pci_conf_write(sc->sc_pc, sc->sc_pcitag, PIIX_DEVACTB,
295 1.18 jmcneill sc->sc_devact[1]);
296 1.3 jmcneill
297 1.18 jmcneill return true;
298 1.3 jmcneill }
299 1.3 jmcneill
300 1.36 jmcneill /*
301 1.36 jmcneill * Extract SMBus base address from SB800 Power Management (PM) registers.
302 1.36 jmcneill * The PM registers can be accessed either through indirect I/O (CD6/CD7) or
303 1.36 jmcneill * direct mapping if AcpiMMioDecodeEn is enabled. Since this function is only
304 1.36 jmcneill * called once it uses indirect I/O for simplicity.
305 1.36 jmcneill */
306 1.36 jmcneill static int
307 1.36 jmcneill piixpm_sb800_init(struct piixpm_softc *sc, struct pci_attach_args *pa)
308 1.36 jmcneill {
309 1.36 jmcneill bus_space_tag_t iot = pa->pa_iot;
310 1.36 jmcneill bus_space_handle_t ioh; /* indirect I/O handle */
311 1.36 jmcneill uint16_t val, base_addr;
312 1.36 jmcneill
313 1.36 jmcneill /* Fetch SMB base address */
314 1.36 jmcneill if (bus_space_map(iot,
315 1.36 jmcneill PIIXPM_INDIRECTIO_BASE, PIIXPM_INDIRECTIO_SIZE, 0, &ioh)) {
316 1.36 jmcneill device_printf(sc->sc_dev, "couldn't map indirect I/O space\n");
317 1.36 jmcneill return EBUSY;
318 1.36 jmcneill }
319 1.36 jmcneill bus_space_write_1(iot, ioh, PIIXPM_INDIRECTIO_INDEX,
320 1.36 jmcneill SB800_PM_SMBUS0EN_LO);
321 1.36 jmcneill val = bus_space_read_1(iot, ioh, PIIXPM_INDIRECTIO_DATA);
322 1.36 jmcneill bus_space_write_1(iot, ioh, PIIXPM_INDIRECTIO_INDEX,
323 1.36 jmcneill SB800_PM_SMBUS0EN_HI);
324 1.36 jmcneill val |= bus_space_read_1(iot, ioh, PIIXPM_INDIRECTIO_DATA) << 8;
325 1.36 jmcneill bus_space_unmap(iot, ioh, 2);
326 1.36 jmcneill
327 1.36 jmcneill if ((val & SB800_PM_SMBUS0EN_ENABLE) == 0)
328 1.36 jmcneill return ENOENT;
329 1.36 jmcneill
330 1.36 jmcneill base_addr = val & SB800_PM_SMBUS0EN_BADDR;
331 1.36 jmcneill
332 1.36 jmcneill aprint_debug_dev(sc->sc_dev, "SMBus @ 0x%04x\n", base_addr);
333 1.36 jmcneill
334 1.36 jmcneill sc->sc_smb_iot = iot;
335 1.36 jmcneill if (bus_space_map(sc->sc_smb_iot, PCI_MAPREG_IO_ADDR(base_addr),
336 1.36 jmcneill PIIX_SMB_SIZE, 0, &sc->sc_smb_ioh)) {
337 1.36 jmcneill aprint_error_dev(sc->sc_dev, "can't map smbus I/O space\n");
338 1.36 jmcneill return EBUSY;
339 1.36 jmcneill }
340 1.36 jmcneill sc->sc_poll = 1;
341 1.36 jmcneill
342 1.36 jmcneill return 0;
343 1.36 jmcneill }
344 1.36 jmcneill
345 1.35 hannken static void
346 1.35 hannken piixpm_csb5_reset(void *arg)
347 1.35 hannken {
348 1.35 hannken struct piixpm_softc *sc = arg;
349 1.35 hannken pcireg_t base, hostc, pmbase;
350 1.35 hannken
351 1.35 hannken base = pci_conf_read(sc->sc_pc, sc->sc_pcitag, PIIX_SMB_BASE);
352 1.35 hannken hostc = pci_conf_read(sc->sc_pc, sc->sc_pcitag, PIIX_SMB_HOSTC);
353 1.35 hannken
354 1.35 hannken pmbase = pci_conf_read(sc->sc_pc, sc->sc_pcitag, PIIX_PM_BASE);
355 1.35 hannken pmbase |= PIIX_PM_BASE_CSB5_RESET;
356 1.35 hannken pci_conf_write(sc->sc_pc, sc->sc_pcitag, PIIX_PM_BASE, pmbase);
357 1.35 hannken pmbase &= ~PIIX_PM_BASE_CSB5_RESET;
358 1.35 hannken pci_conf_write(sc->sc_pc, sc->sc_pcitag, PIIX_PM_BASE, pmbase);
359 1.35 hannken
360 1.35 hannken pci_conf_write(sc->sc_pc, sc->sc_pcitag, PIIX_SMB_BASE, base);
361 1.35 hannken pci_conf_write(sc->sc_pc, sc->sc_pcitag, PIIX_SMB_HOSTC, hostc);
362 1.35 hannken
363 1.35 hannken (void) tsleep(&sc, PRIBIO, "csb5reset", hz/2);
364 1.35 hannken }
365 1.35 hannken
366 1.25 joerg static int
367 1.1 jmcneill piixpm_i2c_acquire_bus(void *cookie, int flags)
368 1.1 jmcneill {
369 1.1 jmcneill struct piixpm_softc *sc = cookie;
370 1.1 jmcneill
371 1.1 jmcneill if (cold || sc->sc_poll || (flags & I2C_F_POLL))
372 1.1 jmcneill return (0);
373 1.1 jmcneill
374 1.16 xtraeme rw_enter(&sc->sc_i2c_rwlock, RW_WRITER);
375 1.16 xtraeme return 0;
376 1.1 jmcneill }
377 1.1 jmcneill
378 1.25 joerg static void
379 1.1 jmcneill piixpm_i2c_release_bus(void *cookie, int flags)
380 1.1 jmcneill {
381 1.1 jmcneill struct piixpm_softc *sc = cookie;
382 1.1 jmcneill
383 1.1 jmcneill if (cold || sc->sc_poll || (flags & I2C_F_POLL))
384 1.1 jmcneill return;
385 1.1 jmcneill
386 1.16 xtraeme rw_exit(&sc->sc_i2c_rwlock);
387 1.1 jmcneill }
388 1.1 jmcneill
389 1.25 joerg static int
390 1.1 jmcneill piixpm_i2c_exec(void *cookie, i2c_op_t op, i2c_addr_t addr,
391 1.1 jmcneill const void *cmdbuf, size_t cmdlen, void *buf, size_t len, int flags)
392 1.1 jmcneill {
393 1.1 jmcneill struct piixpm_softc *sc = cookie;
394 1.1 jmcneill const u_int8_t *b;
395 1.1 jmcneill u_int8_t ctl = 0, st;
396 1.1 jmcneill int retries;
397 1.1 jmcneill
398 1.33 jakllsch DPRINTF(("%s: exec: op %d, addr 0x%x, cmdlen %zu, len %zu, flags 0x%x\n",
399 1.25 joerg device_xname(sc->sc_dev), op, addr, cmdlen, len, flags));
400 1.1 jmcneill
401 1.1 jmcneill /* Wait for bus to be idle */
402 1.1 jmcneill for (retries = 100; retries > 0; retries--) {
403 1.4 jmcneill st = bus_space_read_1(sc->sc_smb_iot, sc->sc_smb_ioh,
404 1.4 jmcneill PIIX_SMB_HS);
405 1.1 jmcneill if (!(st & PIIX_SMB_HS_BUSY))
406 1.1 jmcneill break;
407 1.1 jmcneill DELAY(PIIXPM_DELAY);
408 1.1 jmcneill }
409 1.25 joerg DPRINTF(("%s: exec: st 0x%d\n", device_xname(sc->sc_dev), st & 0xff));
410 1.1 jmcneill if (st & PIIX_SMB_HS_BUSY)
411 1.1 jmcneill return (1);
412 1.1 jmcneill
413 1.1 jmcneill if (cold || sc->sc_poll)
414 1.1 jmcneill flags |= I2C_F_POLL;
415 1.1 jmcneill
416 1.34 hannken if (!I2C_OP_STOP_P(op) || cmdlen > 1 || len > 2 ||
417 1.34 hannken (cmdlen == 0 && len > 1))
418 1.1 jmcneill return (1);
419 1.1 jmcneill
420 1.1 jmcneill /* Setup transfer */
421 1.1 jmcneill sc->sc_i2c_xfer.op = op;
422 1.1 jmcneill sc->sc_i2c_xfer.buf = buf;
423 1.1 jmcneill sc->sc_i2c_xfer.len = len;
424 1.1 jmcneill sc->sc_i2c_xfer.flags = flags;
425 1.1 jmcneill sc->sc_i2c_xfer.error = 0;
426 1.1 jmcneill
427 1.1 jmcneill /* Set slave address and transfer direction */
428 1.4 jmcneill bus_space_write_1(sc->sc_smb_iot, sc->sc_smb_ioh, PIIX_SMB_TXSLVA,
429 1.1 jmcneill PIIX_SMB_TXSLVA_ADDR(addr) |
430 1.1 jmcneill (I2C_OP_READ_P(op) ? PIIX_SMB_TXSLVA_READ : 0));
431 1.1 jmcneill
432 1.1 jmcneill b = cmdbuf;
433 1.1 jmcneill if (cmdlen > 0)
434 1.1 jmcneill /* Set command byte */
435 1.4 jmcneill bus_space_write_1(sc->sc_smb_iot, sc->sc_smb_ioh,
436 1.4 jmcneill PIIX_SMB_HCMD, b[0]);
437 1.1 jmcneill
438 1.1 jmcneill if (I2C_OP_WRITE_P(op)) {
439 1.1 jmcneill /* Write data */
440 1.1 jmcneill b = buf;
441 1.34 hannken if (cmdlen == 0 && len == 1)
442 1.34 hannken bus_space_write_1(sc->sc_smb_iot, sc->sc_smb_ioh,
443 1.34 hannken PIIX_SMB_HCMD, b[0]);
444 1.34 hannken else if (len > 0)
445 1.4 jmcneill bus_space_write_1(sc->sc_smb_iot, sc->sc_smb_ioh,
446 1.1 jmcneill PIIX_SMB_HD0, b[0]);
447 1.1 jmcneill if (len > 1)
448 1.4 jmcneill bus_space_write_1(sc->sc_smb_iot, sc->sc_smb_ioh,
449 1.1 jmcneill PIIX_SMB_HD1, b[1]);
450 1.1 jmcneill }
451 1.1 jmcneill
452 1.1 jmcneill /* Set SMBus command */
453 1.34 hannken if (cmdlen == 0) {
454 1.34 hannken if (len == 0)
455 1.27 pgoyette ctl = PIIX_SMB_HC_CMD_QUICK;
456 1.27 pgoyette else
457 1.27 pgoyette ctl = PIIX_SMB_HC_CMD_BYTE;
458 1.27 pgoyette } else if (len == 1)
459 1.1 jmcneill ctl = PIIX_SMB_HC_CMD_BDATA;
460 1.1 jmcneill else if (len == 2)
461 1.1 jmcneill ctl = PIIX_SMB_HC_CMD_WDATA;
462 1.1 jmcneill
463 1.1 jmcneill if ((flags & I2C_F_POLL) == 0)
464 1.1 jmcneill ctl |= PIIX_SMB_HC_INTREN;
465 1.1 jmcneill
466 1.1 jmcneill /* Start transaction */
467 1.1 jmcneill ctl |= PIIX_SMB_HC_START;
468 1.4 jmcneill bus_space_write_1(sc->sc_smb_iot, sc->sc_smb_ioh, PIIX_SMB_HC, ctl);
469 1.1 jmcneill
470 1.1 jmcneill if (flags & I2C_F_POLL) {
471 1.1 jmcneill /* Poll for completion */
472 1.35 hannken if (PIIXPM_IS_CSB5(sc->sc_id))
473 1.35 hannken DELAY(2*PIIXPM_DELAY);
474 1.35 hannken else
475 1.35 hannken DELAY(PIIXPM_DELAY);
476 1.1 jmcneill for (retries = 1000; retries > 0; retries--) {
477 1.4 jmcneill st = bus_space_read_1(sc->sc_smb_iot, sc->sc_smb_ioh,
478 1.1 jmcneill PIIX_SMB_HS);
479 1.1 jmcneill if ((st & PIIX_SMB_HS_BUSY) == 0)
480 1.1 jmcneill break;
481 1.1 jmcneill DELAY(PIIXPM_DELAY);
482 1.1 jmcneill }
483 1.1 jmcneill if (st & PIIX_SMB_HS_BUSY)
484 1.1 jmcneill goto timeout;
485 1.1 jmcneill piixpm_intr(sc);
486 1.1 jmcneill } else {
487 1.1 jmcneill /* Wait for interrupt */
488 1.1 jmcneill if (tsleep(sc, PRIBIO, "iicexec", PIIXPM_TIMEOUT * hz))
489 1.1 jmcneill goto timeout;
490 1.1 jmcneill }
491 1.1 jmcneill
492 1.1 jmcneill if (sc->sc_i2c_xfer.error)
493 1.1 jmcneill return (1);
494 1.1 jmcneill
495 1.1 jmcneill return (0);
496 1.1 jmcneill
497 1.1 jmcneill timeout:
498 1.1 jmcneill /*
499 1.1 jmcneill * Transfer timeout. Kill the transaction and clear status bits.
500 1.1 jmcneill */
501 1.25 joerg aprint_error_dev(sc->sc_dev, "timeout, status 0x%x\n", st);
502 1.4 jmcneill bus_space_write_1(sc->sc_smb_iot, sc->sc_smb_ioh, PIIX_SMB_HC,
503 1.1 jmcneill PIIX_SMB_HC_KILL);
504 1.1 jmcneill DELAY(PIIXPM_DELAY);
505 1.4 jmcneill st = bus_space_read_1(sc->sc_smb_iot, sc->sc_smb_ioh, PIIX_SMB_HS);
506 1.1 jmcneill if ((st & PIIX_SMB_HS_FAILED) == 0)
507 1.25 joerg aprint_error_dev(sc->sc_dev, "transaction abort failed, status 0x%x\n", st);
508 1.4 jmcneill bus_space_write_1(sc->sc_smb_iot, sc->sc_smb_ioh, PIIX_SMB_HS, st);
509 1.35 hannken /*
510 1.35 hannken * CSB5 needs hard reset to unlock the smbus after timeout.
511 1.35 hannken */
512 1.35 hannken if (PIIXPM_IS_CSB5(sc->sc_id))
513 1.35 hannken piixpm_csb5_reset(sc);
514 1.1 jmcneill return (1);
515 1.1 jmcneill }
516 1.1 jmcneill
517 1.25 joerg static int
518 1.1 jmcneill piixpm_intr(void *arg)
519 1.1 jmcneill {
520 1.1 jmcneill struct piixpm_softc *sc = arg;
521 1.1 jmcneill u_int8_t st;
522 1.1 jmcneill u_int8_t *b;
523 1.1 jmcneill size_t len;
524 1.1 jmcneill
525 1.1 jmcneill /* Read status */
526 1.4 jmcneill st = bus_space_read_1(sc->sc_smb_iot, sc->sc_smb_ioh, PIIX_SMB_HS);
527 1.1 jmcneill if ((st & PIIX_SMB_HS_BUSY) != 0 || (st & (PIIX_SMB_HS_INTR |
528 1.1 jmcneill PIIX_SMB_HS_DEVERR | PIIX_SMB_HS_BUSERR |
529 1.1 jmcneill PIIX_SMB_HS_FAILED)) == 0)
530 1.1 jmcneill /* Interrupt was not for us */
531 1.1 jmcneill return (0);
532 1.1 jmcneill
533 1.25 joerg DPRINTF(("%s: intr st 0x%d\n", device_xname(sc->sc_dev), st & 0xff));
534 1.1 jmcneill
535 1.1 jmcneill /* Clear status bits */
536 1.4 jmcneill bus_space_write_1(sc->sc_smb_iot, sc->sc_smb_ioh, PIIX_SMB_HS, st);
537 1.1 jmcneill
538 1.1 jmcneill /* Check for errors */
539 1.1 jmcneill if (st & (PIIX_SMB_HS_DEVERR | PIIX_SMB_HS_BUSERR |
540 1.1 jmcneill PIIX_SMB_HS_FAILED)) {
541 1.1 jmcneill sc->sc_i2c_xfer.error = 1;
542 1.1 jmcneill goto done;
543 1.1 jmcneill }
544 1.1 jmcneill
545 1.1 jmcneill if (st & PIIX_SMB_HS_INTR) {
546 1.1 jmcneill if (I2C_OP_WRITE_P(sc->sc_i2c_xfer.op))
547 1.1 jmcneill goto done;
548 1.1 jmcneill
549 1.1 jmcneill /* Read data */
550 1.1 jmcneill b = sc->sc_i2c_xfer.buf;
551 1.1 jmcneill len = sc->sc_i2c_xfer.len;
552 1.1 jmcneill if (len > 0)
553 1.4 jmcneill b[0] = bus_space_read_1(sc->sc_smb_iot, sc->sc_smb_ioh,
554 1.1 jmcneill PIIX_SMB_HD0);
555 1.1 jmcneill if (len > 1)
556 1.4 jmcneill b[1] = bus_space_read_1(sc->sc_smb_iot, sc->sc_smb_ioh,
557 1.1 jmcneill PIIX_SMB_HD1);
558 1.1 jmcneill }
559 1.1 jmcneill
560 1.1 jmcneill done:
561 1.1 jmcneill if ((sc->sc_i2c_xfer.flags & I2C_F_POLL) == 0)
562 1.1 jmcneill wakeup(sc);
563 1.1 jmcneill return (1);
564 1.1 jmcneill }
565