Home | History | Annotate | Line # | Download | only in pci
piixpm.c revision 1.39
      1  1.39  drochner /* $NetBSD: piixpm.c,v 1.39 2012/01/30 19:41:22 drochner Exp $ */
      2   1.1  jmcneill /*	$OpenBSD: piixpm.c,v 1.20 2006/02/27 08:25:02 grange Exp $	*/
      3   1.1  jmcneill 
      4   1.1  jmcneill /*
      5   1.1  jmcneill  * Copyright (c) 2005, 2006 Alexander Yurchenko <grange (at) openbsd.org>
      6   1.1  jmcneill  *
      7   1.1  jmcneill  * Permission to use, copy, modify, and distribute this software for any
      8   1.1  jmcneill  * purpose with or without fee is hereby granted, provided that the above
      9   1.1  jmcneill  * copyright notice and this permission notice appear in all copies.
     10   1.1  jmcneill  *
     11   1.1  jmcneill  * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
     12   1.1  jmcneill  * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
     13   1.1  jmcneill  * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
     14   1.1  jmcneill  * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
     15   1.1  jmcneill  * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
     16   1.1  jmcneill  * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
     17   1.1  jmcneill  * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
     18   1.1  jmcneill  */
     19   1.1  jmcneill 
     20   1.1  jmcneill /*
     21   1.1  jmcneill  * Intel PIIX and compatible Power Management controller driver.
     22   1.1  jmcneill  */
     23   1.1  jmcneill 
     24  1.19     lukem #include <sys/cdefs.h>
     25  1.39  drochner __KERNEL_RCSID(0, "$NetBSD: piixpm.c,v 1.39 2012/01/30 19:41:22 drochner Exp $");
     26  1.19     lukem 
     27   1.1  jmcneill #include <sys/param.h>
     28   1.1  jmcneill #include <sys/systm.h>
     29   1.1  jmcneill #include <sys/device.h>
     30   1.1  jmcneill #include <sys/kernel.h>
     31  1.16   xtraeme #include <sys/rwlock.h>
     32   1.1  jmcneill #include <sys/proc.h>
     33   1.1  jmcneill 
     34  1.17        ad #include <sys/bus.h>
     35   1.1  jmcneill 
     36   1.1  jmcneill #include <dev/pci/pcidevs.h>
     37   1.1  jmcneill #include <dev/pci/pcireg.h>
     38   1.1  jmcneill #include <dev/pci/pcivar.h>
     39   1.1  jmcneill 
     40   1.1  jmcneill #include <dev/pci/piixpmreg.h>
     41   1.1  jmcneill 
     42   1.1  jmcneill #include <dev/i2c/i2cvar.h>
     43   1.1  jmcneill 
     44   1.5  drochner #include <dev/ic/acpipmtimer.h>
     45   1.4  jmcneill 
     46   1.1  jmcneill #ifdef PIIXPM_DEBUG
     47   1.1  jmcneill #define DPRINTF(x) printf x
     48   1.1  jmcneill #else
     49   1.1  jmcneill #define DPRINTF(x)
     50   1.1  jmcneill #endif
     51   1.1  jmcneill 
     52  1.35   hannken #define PIIXPM_IS_CSB5(id) \
     53  1.35   hannken 	(PCI_VENDOR((id)) == PCI_VENDOR_SERVERWORKS && \
     54  1.35   hannken 	PCI_PRODUCT((id)) == PCI_PRODUCT_SERVERWORKS_CSB5)
     55   1.1  jmcneill #define PIIXPM_DELAY	200
     56   1.1  jmcneill #define PIIXPM_TIMEOUT	1
     57   1.1  jmcneill 
     58  1.36  jmcneill #define PIIXPM_INDIRECTIO_BASE	0xcd6
     59  1.36  jmcneill #define PIIXPM_INDIRECTIO_SIZE	2
     60  1.36  jmcneill #define PIIXPM_INDIRECTIO_INDEX	0
     61  1.36  jmcneill #define PIIXPM_INDIRECTIO_DATA	1
     62  1.36  jmcneill 
     63  1.36  jmcneill #define SB800_PM_SMBUS0EN_LO	0x2c
     64  1.36  jmcneill #define SB800_PM_SMBUS0EN_HI	0x2d
     65  1.36  jmcneill 
     66  1.36  jmcneill #define SB800_PM_SMBUS0EN_ENABLE	0x0001
     67  1.36  jmcneill #define SB800_PM_SMBUS0EN_BADDR		0xffe0
     68  1.36  jmcneill 
     69   1.1  jmcneill struct piixpm_softc {
     70  1.25     joerg 	device_t		sc_dev;
     71   1.1  jmcneill 
     72   1.4  jmcneill 	bus_space_tag_t		sc_smb_iot;
     73   1.4  jmcneill 	bus_space_handle_t	sc_smb_ioh;
     74   1.4  jmcneill 	void *			sc_smb_ih;
     75   1.1  jmcneill 	int			sc_poll;
     76   1.1  jmcneill 
     77   1.4  jmcneill 	bus_space_tag_t		sc_pm_iot;
     78   1.4  jmcneill 	bus_space_handle_t	sc_pm_ioh;
     79   1.4  jmcneill 
     80   1.3  jmcneill 	pci_chipset_tag_t	sc_pc;
     81   1.3  jmcneill 	pcitag_t		sc_pcitag;
     82  1.35   hannken 	pcireg_t		sc_id;
     83   1.3  jmcneill 
     84   1.1  jmcneill 	struct i2c_controller	sc_i2c_tag;
     85  1.16   xtraeme 	krwlock_t		sc_i2c_rwlock;
     86   1.1  jmcneill 	struct {
     87   1.1  jmcneill 		i2c_op_t     op;
     88  1.13  christos 		void *      buf;
     89   1.1  jmcneill 		size_t       len;
     90   1.1  jmcneill 		int          flags;
     91   1.1  jmcneill 		volatile int error;
     92   1.1  jmcneill 	}			sc_i2c_xfer;
     93   1.3  jmcneill 
     94   1.3  jmcneill 	pcireg_t		sc_devact[2];
     95   1.1  jmcneill };
     96   1.1  jmcneill 
     97  1.25     joerg static int	piixpm_match(device_t, cfdata_t, void *);
     98  1.25     joerg static void	piixpm_attach(device_t, device_t, void *);
     99   1.1  jmcneill 
    100  1.32    dyoung static bool	piixpm_suspend(device_t, const pmf_qual_t *);
    101  1.32    dyoung static bool	piixpm_resume(device_t, const pmf_qual_t *);
    102   1.3  jmcneill 
    103  1.36  jmcneill static int	piixpm_sb800_init(struct piixpm_softc *,
    104  1.36  jmcneill     struct pci_attach_args *);
    105  1.35   hannken static void	piixpm_csb5_reset(void *);
    106  1.25     joerg static int	piixpm_i2c_acquire_bus(void *, int);
    107  1.25     joerg static void	piixpm_i2c_release_bus(void *, int);
    108  1.25     joerg static int	piixpm_i2c_exec(void *, i2c_op_t, i2c_addr_t, const void *,
    109  1.25     joerg     size_t, void *, size_t, int);
    110   1.1  jmcneill 
    111  1.25     joerg static int	piixpm_intr(void *);
    112   1.1  jmcneill 
    113  1.25     joerg CFATTACH_DECL_NEW(piixpm, sizeof(struct piixpm_softc),
    114   1.1  jmcneill     piixpm_match, piixpm_attach, NULL, NULL);
    115   1.1  jmcneill 
    116  1.25     joerg static int
    117  1.25     joerg piixpm_match(device_t parent, cfdata_t match, void *aux)
    118   1.1  jmcneill {
    119   1.1  jmcneill 	struct pci_attach_args *pa;
    120   1.1  jmcneill 
    121   1.1  jmcneill 	pa = (struct pci_attach_args *)aux;
    122   1.1  jmcneill 	switch (PCI_VENDOR(pa->pa_id)) {
    123   1.1  jmcneill 	case PCI_VENDOR_INTEL:
    124   1.1  jmcneill 		switch (PCI_PRODUCT(pa->pa_id)) {
    125   1.1  jmcneill 		case PCI_PRODUCT_INTEL_82371AB_PMC:
    126   1.1  jmcneill 		case PCI_PRODUCT_INTEL_82440MX_PMC:
    127   1.1  jmcneill 			return 1;
    128   1.1  jmcneill 		}
    129   1.1  jmcneill 		break;
    130   1.1  jmcneill 	case PCI_VENDOR_ATI:
    131   1.1  jmcneill 		switch (PCI_PRODUCT(pa->pa_id)) {
    132   1.1  jmcneill 		case PCI_PRODUCT_ATI_SB200_SMB:
    133  1.10    toshii 		case PCI_PRODUCT_ATI_SB300_SMB:
    134  1.10    toshii 		case PCI_PRODUCT_ATI_SB400_SMB:
    135  1.23  jmcneill 		case PCI_PRODUCT_ATI_SB600_SMB:	/* matches SB600/SB700/SB800 */
    136   1.1  jmcneill 			return 1;
    137   1.1  jmcneill 		}
    138   1.1  jmcneill 		break;
    139  1.14    martin 	case PCI_VENDOR_SERVERWORKS:
    140  1.14    martin 		switch (PCI_PRODUCT(pa->pa_id)) {
    141  1.14    martin 		case PCI_PRODUCT_SERVERWORKS_OSB4:
    142  1.14    martin 		case PCI_PRODUCT_SERVERWORKS_CSB5:
    143  1.14    martin 		case PCI_PRODUCT_SERVERWORKS_CSB6:
    144  1.14    martin 		case PCI_PRODUCT_SERVERWORKS_HT1000SB:
    145  1.14    martin 			return 1;
    146  1.14    martin 		}
    147   1.1  jmcneill 	}
    148   1.1  jmcneill 
    149   1.1  jmcneill 	return 0;
    150   1.1  jmcneill }
    151   1.1  jmcneill 
    152  1.25     joerg static void
    153  1.25     joerg piixpm_attach(device_t parent, device_t self, void *aux)
    154   1.1  jmcneill {
    155  1.25     joerg 	struct piixpm_softc *sc = device_private(self);
    156   1.1  jmcneill 	struct pci_attach_args *pa = aux;
    157   1.1  jmcneill 	struct i2cbus_attach_args iba;
    158   1.1  jmcneill 	pcireg_t base, conf;
    159   1.5  drochner 	pcireg_t pmmisc;
    160   1.1  jmcneill 	pci_intr_handle_t ih;
    161   1.1  jmcneill 	const char *intrstr = NULL;
    162   1.1  jmcneill 
    163  1.25     joerg 	sc->sc_dev = self;
    164  1.35   hannken 	sc->sc_id = pa->pa_id;
    165   1.3  jmcneill 	sc->sc_pc = pa->pa_pc;
    166   1.3  jmcneill 	sc->sc_pcitag = pa->pa_tag;
    167   1.3  jmcneill 
    168  1.39  drochner 	pci_aprint_devinfo(pa, NULL);
    169   1.3  jmcneill 
    170  1.18  jmcneill 	if (!pmf_device_register(self, piixpm_suspend, piixpm_resume))
    171  1.18  jmcneill 		aprint_error_dev(self, "couldn't establish power handler\n");
    172   1.3  jmcneill 
    173   1.1  jmcneill 	/* Read configuration */
    174   1.1  jmcneill 	conf = pci_conf_read(pa->pa_pc, pa->pa_tag, PIIX_SMB_HOSTC);
    175  1.25     joerg 	DPRINTF(("%s: conf 0x%x\n", device_xname(self), conf));
    176   1.1  jmcneill 
    177   1.5  drochner 	if ((PCI_VENDOR(pa->pa_id) != PCI_VENDOR_INTEL) ||
    178   1.5  drochner 	    (PCI_PRODUCT(pa->pa_id) != PCI_PRODUCT_INTEL_82371AB_PMC))
    179   1.5  drochner 		goto nopowermanagement;
    180   1.5  drochner 
    181   1.5  drochner 	/* check whether I/O access to PM regs is enabled */
    182   1.5  drochner 	pmmisc = pci_conf_read(pa->pa_pc, pa->pa_tag, PIIX_PMREGMISC);
    183   1.5  drochner 	if (!(pmmisc & 1))
    184   1.5  drochner 		goto nopowermanagement;
    185   1.5  drochner 
    186   1.4  jmcneill 	sc->sc_pm_iot = pa->pa_iot;
    187   1.4  jmcneill 	/* Map I/O space */
    188   1.5  drochner 	base = pci_conf_read(pa->pa_pc, pa->pa_tag, PIIX_PM_BASE);
    189   1.4  jmcneill 	if (bus_space_map(sc->sc_pm_iot, PCI_MAPREG_IO_ADDR(base),
    190   1.4  jmcneill 	    PIIX_PM_SIZE, 0, &sc->sc_pm_ioh)) {
    191  1.25     joerg 		aprint_error_dev(self, "can't map power management I/O space\n");
    192   1.4  jmcneill 		goto nopowermanagement;
    193   1.4  jmcneill 	}
    194   1.4  jmcneill 
    195   1.5  drochner 	/*
    196   1.5  drochner 	 * Revision 0 and 1 are PIIX4, 2 is PIIX4E, 3 is PIIX4M.
    197   1.5  drochner 	 * PIIX4 and PIIX4E have a bug in the timer latch, see Errata #20
    198   1.5  drochner 	 * in the "Specification update" (document #297738).
    199   1.5  drochner 	 */
    200  1.25     joerg 	acpipmtimer_attach(self, sc->sc_pm_iot, sc->sc_pm_ioh,
    201   1.5  drochner 			   PIIX_PM_PMTMR,
    202   1.5  drochner 		(PCI_REVISION(pa->pa_class) < 3) ? ACPIPMT_BADLATCH : 0 );
    203   1.4  jmcneill 
    204   1.5  drochner nopowermanagement:
    205  1.36  jmcneill 
    206  1.36  jmcneill 	/* SB800 rev 0x40+ needs special initialization */
    207  1.36  jmcneill 	if (PCI_VENDOR(pa->pa_id) == PCI_VENDOR_ATI &&
    208  1.36  jmcneill 	    PCI_PRODUCT(pa->pa_id) == PCI_PRODUCT_ATI_SB600_SMB &&
    209  1.36  jmcneill 	    PCI_REVISION(pa->pa_class) >= 0x40) {
    210  1.36  jmcneill 		if (piixpm_sb800_init(sc, pa) == 0)
    211  1.36  jmcneill 			goto attach_i2c;
    212  1.36  jmcneill 		aprint_normal_dev(self, "SMBus disabled\n");
    213  1.36  jmcneill 		return;
    214  1.36  jmcneill 	}
    215  1.36  jmcneill 
    216   1.1  jmcneill 	if ((conf & PIIX_SMB_HOSTC_HSTEN) == 0) {
    217  1.25     joerg 		aprint_normal_dev(self, "SMBus disabled\n");
    218   1.1  jmcneill 		return;
    219   1.1  jmcneill 	}
    220   1.1  jmcneill 
    221   1.1  jmcneill 	/* Map I/O space */
    222   1.4  jmcneill 	sc->sc_smb_iot = pa->pa_iot;
    223   1.1  jmcneill 	base = pci_conf_read(pa->pa_pc, pa->pa_tag, PIIX_SMB_BASE) & 0xffff;
    224   1.4  jmcneill 	if (bus_space_map(sc->sc_smb_iot, PCI_MAPREG_IO_ADDR(base),
    225   1.4  jmcneill 	    PIIX_SMB_SIZE, 0, &sc->sc_smb_ioh)) {
    226  1.25     joerg 		aprint_error_dev(self, "can't map smbus I/O space\n");
    227   1.1  jmcneill 		return;
    228   1.1  jmcneill 	}
    229   1.1  jmcneill 
    230   1.1  jmcneill 	sc->sc_poll = 1;
    231  1.28  pgoyette 	aprint_normal_dev(self, "");
    232   1.1  jmcneill 	if ((conf & PIIX_SMB_HOSTC_INTMASK) == PIIX_SMB_HOSTC_SMI) {
    233   1.1  jmcneill 		/* No PCI IRQ */
    234  1.28  pgoyette 		aprint_normal("interrupting at SMI, ");
    235   1.1  jmcneill 	} else if ((conf & PIIX_SMB_HOSTC_INTMASK) == PIIX_SMB_HOSTC_IRQ) {
    236   1.1  jmcneill 		/* Install interrupt handler */
    237   1.1  jmcneill 		if (pci_intr_map(pa, &ih) == 0) {
    238   1.1  jmcneill 			intrstr = pci_intr_string(pa->pa_pc, ih);
    239   1.4  jmcneill 			sc->sc_smb_ih = pci_intr_establish(pa->pa_pc, ih, IPL_BIO,
    240   1.1  jmcneill 			    piixpm_intr, sc);
    241   1.4  jmcneill 			if (sc->sc_smb_ih != NULL) {
    242  1.28  pgoyette 				aprint_normal("interrupting at %s", intrstr);
    243   1.1  jmcneill 				sc->sc_poll = 0;
    244   1.1  jmcneill 			}
    245   1.1  jmcneill 		}
    246   1.1  jmcneill 	}
    247  1.26    martin 	if (sc->sc_poll)
    248  1.28  pgoyette 		aprint_normal("polling");
    249   1.1  jmcneill 
    250   1.3  jmcneill 	aprint_normal("\n");
    251   1.1  jmcneill 
    252  1.37  jmcneill attach_i2c:
    253   1.1  jmcneill 	/* Attach I2C bus */
    254  1.16   xtraeme 	rw_init(&sc->sc_i2c_rwlock);
    255   1.1  jmcneill 	sc->sc_i2c_tag.ic_cookie = sc;
    256   1.1  jmcneill 	sc->sc_i2c_tag.ic_acquire_bus = piixpm_i2c_acquire_bus;
    257   1.1  jmcneill 	sc->sc_i2c_tag.ic_release_bus = piixpm_i2c_release_bus;
    258   1.1  jmcneill 	sc->sc_i2c_tag.ic_exec = piixpm_i2c_exec;
    259   1.1  jmcneill 
    260  1.29    cegger 	memset(&iba, 0, sizeof(iba));
    261  1.30  pgoyette 	iba.iba_type = I2C_TYPE_SMBUS;
    262   1.1  jmcneill 	iba.iba_tag = &sc->sc_i2c_tag;
    263   1.6  drochner 	config_found_ia(self, "i2cbus", &iba, iicbus_print);
    264   1.1  jmcneill 
    265   1.1  jmcneill 	return;
    266   1.1  jmcneill }
    267   1.1  jmcneill 
    268  1.18  jmcneill static bool
    269  1.32    dyoung piixpm_suspend(device_t dv, const pmf_qual_t *qual)
    270  1.18  jmcneill {
    271  1.18  jmcneill 	struct piixpm_softc *sc = device_private(dv);
    272  1.18  jmcneill 
    273  1.18  jmcneill 	sc->sc_devact[0] = pci_conf_read(sc->sc_pc, sc->sc_pcitag,
    274  1.18  jmcneill 	    PIIX_DEVACTA);
    275  1.18  jmcneill 	sc->sc_devact[1] = pci_conf_read(sc->sc_pc, sc->sc_pcitag,
    276  1.18  jmcneill 	    PIIX_DEVACTB);
    277  1.18  jmcneill 
    278  1.18  jmcneill 	return true;
    279  1.18  jmcneill }
    280  1.18  jmcneill 
    281  1.18  jmcneill static bool
    282  1.32    dyoung piixpm_resume(device_t dv, const pmf_qual_t *qual)
    283   1.3  jmcneill {
    284  1.18  jmcneill 	struct piixpm_softc *sc = device_private(dv);
    285   1.3  jmcneill 
    286  1.18  jmcneill 	pci_conf_write(sc->sc_pc, sc->sc_pcitag, PIIX_DEVACTA,
    287  1.18  jmcneill 	    sc->sc_devact[0]);
    288  1.18  jmcneill 	pci_conf_write(sc->sc_pc, sc->sc_pcitag, PIIX_DEVACTB,
    289  1.18  jmcneill 	    sc->sc_devact[1]);
    290   1.3  jmcneill 
    291  1.18  jmcneill 	return true;
    292   1.3  jmcneill }
    293   1.3  jmcneill 
    294  1.36  jmcneill /*
    295  1.36  jmcneill  * Extract SMBus base address from SB800 Power Management (PM) registers.
    296  1.36  jmcneill  * The PM registers can be accessed either through indirect I/O (CD6/CD7) or
    297  1.36  jmcneill  * direct mapping if AcpiMMioDecodeEn is enabled. Since this function is only
    298  1.36  jmcneill  * called once it uses indirect I/O for simplicity.
    299  1.36  jmcneill  */
    300  1.36  jmcneill static int
    301  1.36  jmcneill piixpm_sb800_init(struct piixpm_softc *sc, struct pci_attach_args *pa)
    302  1.36  jmcneill {
    303  1.36  jmcneill 	bus_space_tag_t iot = pa->pa_iot;
    304  1.36  jmcneill 	bus_space_handle_t ioh;	/* indirect I/O handle */
    305  1.36  jmcneill 	uint16_t val, base_addr;
    306  1.36  jmcneill 
    307  1.36  jmcneill 	/* Fetch SMB base address */
    308  1.36  jmcneill 	if (bus_space_map(iot,
    309  1.36  jmcneill 	    PIIXPM_INDIRECTIO_BASE, PIIXPM_INDIRECTIO_SIZE, 0, &ioh)) {
    310  1.36  jmcneill 		device_printf(sc->sc_dev, "couldn't map indirect I/O space\n");
    311  1.36  jmcneill 		return EBUSY;
    312  1.36  jmcneill 	}
    313  1.36  jmcneill 	bus_space_write_1(iot, ioh, PIIXPM_INDIRECTIO_INDEX,
    314  1.36  jmcneill 	    SB800_PM_SMBUS0EN_LO);
    315  1.36  jmcneill 	val = bus_space_read_1(iot, ioh, PIIXPM_INDIRECTIO_DATA);
    316  1.36  jmcneill 	bus_space_write_1(iot, ioh, PIIXPM_INDIRECTIO_INDEX,
    317  1.36  jmcneill 	    SB800_PM_SMBUS0EN_HI);
    318  1.36  jmcneill 	val |= bus_space_read_1(iot, ioh, PIIXPM_INDIRECTIO_DATA) << 8;
    319  1.36  jmcneill 	bus_space_unmap(iot, ioh, 2);
    320  1.36  jmcneill 
    321  1.36  jmcneill 	if ((val & SB800_PM_SMBUS0EN_ENABLE) == 0)
    322  1.36  jmcneill 		return ENOENT;
    323  1.36  jmcneill 
    324  1.36  jmcneill 	base_addr = val & SB800_PM_SMBUS0EN_BADDR;
    325  1.36  jmcneill 
    326  1.36  jmcneill 	aprint_debug_dev(sc->sc_dev, "SMBus @ 0x%04x\n", base_addr);
    327  1.36  jmcneill 
    328  1.36  jmcneill 	sc->sc_smb_iot = iot;
    329  1.36  jmcneill 	if (bus_space_map(sc->sc_smb_iot, PCI_MAPREG_IO_ADDR(base_addr),
    330  1.36  jmcneill 	    PIIX_SMB_SIZE, 0, &sc->sc_smb_ioh)) {
    331  1.36  jmcneill 		aprint_error_dev(sc->sc_dev, "can't map smbus I/O space\n");
    332  1.36  jmcneill 		return EBUSY;
    333  1.36  jmcneill 	}
    334  1.36  jmcneill 	sc->sc_poll = 1;
    335  1.36  jmcneill 
    336  1.36  jmcneill 	return 0;
    337  1.36  jmcneill }
    338  1.36  jmcneill 
    339  1.35   hannken static void
    340  1.35   hannken piixpm_csb5_reset(void *arg)
    341  1.35   hannken {
    342  1.35   hannken 	struct piixpm_softc *sc = arg;
    343  1.35   hannken 	pcireg_t base, hostc, pmbase;
    344  1.35   hannken 
    345  1.35   hannken 	base = pci_conf_read(sc->sc_pc, sc->sc_pcitag, PIIX_SMB_BASE);
    346  1.35   hannken 	hostc = pci_conf_read(sc->sc_pc, sc->sc_pcitag, PIIX_SMB_HOSTC);
    347  1.35   hannken 
    348  1.35   hannken 	pmbase = pci_conf_read(sc->sc_pc, sc->sc_pcitag, PIIX_PM_BASE);
    349  1.35   hannken 	pmbase |= PIIX_PM_BASE_CSB5_RESET;
    350  1.35   hannken 	pci_conf_write(sc->sc_pc, sc->sc_pcitag, PIIX_PM_BASE, pmbase);
    351  1.35   hannken 	pmbase &= ~PIIX_PM_BASE_CSB5_RESET;
    352  1.35   hannken 	pci_conf_write(sc->sc_pc, sc->sc_pcitag, PIIX_PM_BASE, pmbase);
    353  1.35   hannken 
    354  1.35   hannken 	pci_conf_write(sc->sc_pc, sc->sc_pcitag, PIIX_SMB_BASE, base);
    355  1.35   hannken 	pci_conf_write(sc->sc_pc, sc->sc_pcitag, PIIX_SMB_HOSTC, hostc);
    356  1.35   hannken 
    357  1.35   hannken 	(void) tsleep(&sc, PRIBIO, "csb5reset", hz/2);
    358  1.35   hannken }
    359  1.35   hannken 
    360  1.25     joerg static int
    361   1.1  jmcneill piixpm_i2c_acquire_bus(void *cookie, int flags)
    362   1.1  jmcneill {
    363   1.1  jmcneill 	struct piixpm_softc *sc = cookie;
    364   1.1  jmcneill 
    365   1.1  jmcneill 	if (cold || sc->sc_poll || (flags & I2C_F_POLL))
    366   1.1  jmcneill 		return (0);
    367   1.1  jmcneill 
    368  1.16   xtraeme 	rw_enter(&sc->sc_i2c_rwlock, RW_WRITER);
    369  1.16   xtraeme 	return 0;
    370   1.1  jmcneill }
    371   1.1  jmcneill 
    372  1.25     joerg static void
    373   1.1  jmcneill piixpm_i2c_release_bus(void *cookie, int flags)
    374   1.1  jmcneill {
    375   1.1  jmcneill 	struct piixpm_softc *sc = cookie;
    376   1.1  jmcneill 
    377   1.1  jmcneill 	if (cold || sc->sc_poll || (flags & I2C_F_POLL))
    378   1.1  jmcneill 		return;
    379   1.1  jmcneill 
    380  1.16   xtraeme 	rw_exit(&sc->sc_i2c_rwlock);
    381   1.1  jmcneill }
    382   1.1  jmcneill 
    383  1.25     joerg static int
    384   1.1  jmcneill piixpm_i2c_exec(void *cookie, i2c_op_t op, i2c_addr_t addr,
    385   1.1  jmcneill     const void *cmdbuf, size_t cmdlen, void *buf, size_t len, int flags)
    386   1.1  jmcneill {
    387   1.1  jmcneill 	struct piixpm_softc *sc = cookie;
    388   1.1  jmcneill 	const u_int8_t *b;
    389   1.1  jmcneill 	u_int8_t ctl = 0, st;
    390   1.1  jmcneill 	int retries;
    391   1.1  jmcneill 
    392  1.33  jakllsch 	DPRINTF(("%s: exec: op %d, addr 0x%x, cmdlen %zu, len %zu, flags 0x%x\n",
    393  1.25     joerg 	    device_xname(sc->sc_dev), op, addr, cmdlen, len, flags));
    394   1.1  jmcneill 
    395   1.1  jmcneill 	/* Wait for bus to be idle */
    396   1.1  jmcneill 	for (retries = 100; retries > 0; retries--) {
    397   1.4  jmcneill 		st = bus_space_read_1(sc->sc_smb_iot, sc->sc_smb_ioh,
    398   1.4  jmcneill 		    PIIX_SMB_HS);
    399   1.1  jmcneill 		if (!(st & PIIX_SMB_HS_BUSY))
    400   1.1  jmcneill 			break;
    401   1.1  jmcneill 		DELAY(PIIXPM_DELAY);
    402   1.1  jmcneill 	}
    403  1.25     joerg 	DPRINTF(("%s: exec: st 0x%d\n", device_xname(sc->sc_dev), st & 0xff));
    404   1.1  jmcneill 	if (st & PIIX_SMB_HS_BUSY)
    405   1.1  jmcneill 		return (1);
    406   1.1  jmcneill 
    407   1.1  jmcneill 	if (cold || sc->sc_poll)
    408   1.1  jmcneill 		flags |= I2C_F_POLL;
    409   1.1  jmcneill 
    410  1.34   hannken 	if (!I2C_OP_STOP_P(op) || cmdlen > 1 || len > 2 ||
    411  1.34   hannken 	    (cmdlen == 0 && len > 1))
    412   1.1  jmcneill 		return (1);
    413   1.1  jmcneill 
    414   1.1  jmcneill 	/* Setup transfer */
    415   1.1  jmcneill 	sc->sc_i2c_xfer.op = op;
    416   1.1  jmcneill 	sc->sc_i2c_xfer.buf = buf;
    417   1.1  jmcneill 	sc->sc_i2c_xfer.len = len;
    418   1.1  jmcneill 	sc->sc_i2c_xfer.flags = flags;
    419   1.1  jmcneill 	sc->sc_i2c_xfer.error = 0;
    420   1.1  jmcneill 
    421   1.1  jmcneill 	/* Set slave address and transfer direction */
    422   1.4  jmcneill 	bus_space_write_1(sc->sc_smb_iot, sc->sc_smb_ioh, PIIX_SMB_TXSLVA,
    423   1.1  jmcneill 	    PIIX_SMB_TXSLVA_ADDR(addr) |
    424   1.1  jmcneill 	    (I2C_OP_READ_P(op) ? PIIX_SMB_TXSLVA_READ : 0));
    425   1.1  jmcneill 
    426   1.1  jmcneill 	b = cmdbuf;
    427   1.1  jmcneill 	if (cmdlen > 0)
    428   1.1  jmcneill 		/* Set command byte */
    429   1.4  jmcneill 		bus_space_write_1(sc->sc_smb_iot, sc->sc_smb_ioh,
    430   1.4  jmcneill 		    PIIX_SMB_HCMD, b[0]);
    431   1.1  jmcneill 
    432   1.1  jmcneill 	if (I2C_OP_WRITE_P(op)) {
    433   1.1  jmcneill 		/* Write data */
    434   1.1  jmcneill 		b = buf;
    435  1.34   hannken 		if (cmdlen == 0 && len == 1)
    436  1.34   hannken 			bus_space_write_1(sc->sc_smb_iot, sc->sc_smb_ioh,
    437  1.34   hannken 			    PIIX_SMB_HCMD, b[0]);
    438  1.34   hannken 		else if (len > 0)
    439   1.4  jmcneill 			bus_space_write_1(sc->sc_smb_iot, sc->sc_smb_ioh,
    440   1.1  jmcneill 			    PIIX_SMB_HD0, b[0]);
    441   1.1  jmcneill 		if (len > 1)
    442   1.4  jmcneill 			bus_space_write_1(sc->sc_smb_iot, sc->sc_smb_ioh,
    443   1.1  jmcneill 			    PIIX_SMB_HD1, b[1]);
    444   1.1  jmcneill 	}
    445   1.1  jmcneill 
    446   1.1  jmcneill 	/* Set SMBus command */
    447  1.34   hannken 	if (cmdlen == 0) {
    448  1.34   hannken 		if (len == 0)
    449  1.27  pgoyette 			ctl = PIIX_SMB_HC_CMD_QUICK;
    450  1.27  pgoyette 		else
    451  1.27  pgoyette 			ctl = PIIX_SMB_HC_CMD_BYTE;
    452  1.27  pgoyette 	} else if (len == 1)
    453   1.1  jmcneill 		ctl = PIIX_SMB_HC_CMD_BDATA;
    454   1.1  jmcneill 	else if (len == 2)
    455   1.1  jmcneill 		ctl = PIIX_SMB_HC_CMD_WDATA;
    456   1.1  jmcneill 
    457   1.1  jmcneill 	if ((flags & I2C_F_POLL) == 0)
    458   1.1  jmcneill 		ctl |= PIIX_SMB_HC_INTREN;
    459   1.1  jmcneill 
    460   1.1  jmcneill 	/* Start transaction */
    461   1.1  jmcneill 	ctl |= PIIX_SMB_HC_START;
    462   1.4  jmcneill 	bus_space_write_1(sc->sc_smb_iot, sc->sc_smb_ioh, PIIX_SMB_HC, ctl);
    463   1.1  jmcneill 
    464   1.1  jmcneill 	if (flags & I2C_F_POLL) {
    465   1.1  jmcneill 		/* Poll for completion */
    466  1.35   hannken 		if (PIIXPM_IS_CSB5(sc->sc_id))
    467  1.35   hannken 			DELAY(2*PIIXPM_DELAY);
    468  1.35   hannken 		else
    469  1.35   hannken 			DELAY(PIIXPM_DELAY);
    470   1.1  jmcneill 		for (retries = 1000; retries > 0; retries--) {
    471   1.4  jmcneill 			st = bus_space_read_1(sc->sc_smb_iot, sc->sc_smb_ioh,
    472   1.1  jmcneill 			    PIIX_SMB_HS);
    473   1.1  jmcneill 			if ((st & PIIX_SMB_HS_BUSY) == 0)
    474   1.1  jmcneill 				break;
    475   1.1  jmcneill 			DELAY(PIIXPM_DELAY);
    476   1.1  jmcneill 		}
    477   1.1  jmcneill 		if (st & PIIX_SMB_HS_BUSY)
    478   1.1  jmcneill 			goto timeout;
    479   1.1  jmcneill 		piixpm_intr(sc);
    480   1.1  jmcneill 	} else {
    481   1.1  jmcneill 		/* Wait for interrupt */
    482   1.1  jmcneill 		if (tsleep(sc, PRIBIO, "iicexec", PIIXPM_TIMEOUT * hz))
    483   1.1  jmcneill 			goto timeout;
    484   1.1  jmcneill 	}
    485   1.1  jmcneill 
    486   1.1  jmcneill 	if (sc->sc_i2c_xfer.error)
    487   1.1  jmcneill 		return (1);
    488   1.1  jmcneill 
    489   1.1  jmcneill 	return (0);
    490   1.1  jmcneill 
    491   1.1  jmcneill timeout:
    492   1.1  jmcneill 	/*
    493   1.1  jmcneill 	 * Transfer timeout. Kill the transaction and clear status bits.
    494   1.1  jmcneill 	 */
    495  1.25     joerg 	aprint_error_dev(sc->sc_dev, "timeout, status 0x%x\n", st);
    496   1.4  jmcneill 	bus_space_write_1(sc->sc_smb_iot, sc->sc_smb_ioh, PIIX_SMB_HC,
    497   1.1  jmcneill 	    PIIX_SMB_HC_KILL);
    498   1.1  jmcneill 	DELAY(PIIXPM_DELAY);
    499   1.4  jmcneill 	st = bus_space_read_1(sc->sc_smb_iot, sc->sc_smb_ioh, PIIX_SMB_HS);
    500   1.1  jmcneill 	if ((st & PIIX_SMB_HS_FAILED) == 0)
    501  1.25     joerg 		aprint_error_dev(sc->sc_dev, "transaction abort failed, status 0x%x\n", st);
    502   1.4  jmcneill 	bus_space_write_1(sc->sc_smb_iot, sc->sc_smb_ioh, PIIX_SMB_HS, st);
    503  1.35   hannken 	/*
    504  1.35   hannken 	 * CSB5 needs hard reset to unlock the smbus after timeout.
    505  1.35   hannken 	 */
    506  1.35   hannken 	if (PIIXPM_IS_CSB5(sc->sc_id))
    507  1.35   hannken 		piixpm_csb5_reset(sc);
    508   1.1  jmcneill 	return (1);
    509   1.1  jmcneill }
    510   1.1  jmcneill 
    511  1.25     joerg static int
    512   1.1  jmcneill piixpm_intr(void *arg)
    513   1.1  jmcneill {
    514   1.1  jmcneill 	struct piixpm_softc *sc = arg;
    515   1.1  jmcneill 	u_int8_t st;
    516   1.1  jmcneill 	u_int8_t *b;
    517   1.1  jmcneill 	size_t len;
    518   1.1  jmcneill 
    519   1.1  jmcneill 	/* Read status */
    520   1.4  jmcneill 	st = bus_space_read_1(sc->sc_smb_iot, sc->sc_smb_ioh, PIIX_SMB_HS);
    521   1.1  jmcneill 	if ((st & PIIX_SMB_HS_BUSY) != 0 || (st & (PIIX_SMB_HS_INTR |
    522   1.1  jmcneill 	    PIIX_SMB_HS_DEVERR | PIIX_SMB_HS_BUSERR |
    523   1.1  jmcneill 	    PIIX_SMB_HS_FAILED)) == 0)
    524   1.1  jmcneill 		/* Interrupt was not for us */
    525   1.1  jmcneill 		return (0);
    526   1.1  jmcneill 
    527  1.25     joerg 	DPRINTF(("%s: intr st 0x%d\n", device_xname(sc->sc_dev), st & 0xff));
    528   1.1  jmcneill 
    529   1.1  jmcneill 	/* Clear status bits */
    530   1.4  jmcneill 	bus_space_write_1(sc->sc_smb_iot, sc->sc_smb_ioh, PIIX_SMB_HS, st);
    531   1.1  jmcneill 
    532   1.1  jmcneill 	/* Check for errors */
    533   1.1  jmcneill 	if (st & (PIIX_SMB_HS_DEVERR | PIIX_SMB_HS_BUSERR |
    534   1.1  jmcneill 	    PIIX_SMB_HS_FAILED)) {
    535   1.1  jmcneill 		sc->sc_i2c_xfer.error = 1;
    536   1.1  jmcneill 		goto done;
    537   1.1  jmcneill 	}
    538   1.1  jmcneill 
    539   1.1  jmcneill 	if (st & PIIX_SMB_HS_INTR) {
    540   1.1  jmcneill 		if (I2C_OP_WRITE_P(sc->sc_i2c_xfer.op))
    541   1.1  jmcneill 			goto done;
    542   1.1  jmcneill 
    543   1.1  jmcneill 		/* Read data */
    544   1.1  jmcneill 		b = sc->sc_i2c_xfer.buf;
    545   1.1  jmcneill 		len = sc->sc_i2c_xfer.len;
    546   1.1  jmcneill 		if (len > 0)
    547   1.4  jmcneill 			b[0] = bus_space_read_1(sc->sc_smb_iot, sc->sc_smb_ioh,
    548   1.1  jmcneill 			    PIIX_SMB_HD0);
    549   1.1  jmcneill 		if (len > 1)
    550   1.4  jmcneill 			b[1] = bus_space_read_1(sc->sc_smb_iot, sc->sc_smb_ioh,
    551   1.1  jmcneill 			    PIIX_SMB_HD1);
    552   1.1  jmcneill 	}
    553   1.1  jmcneill 
    554   1.1  jmcneill done:
    555   1.1  jmcneill 	if ((sc->sc_i2c_xfer.flags & I2C_F_POLL) == 0)
    556   1.1  jmcneill 		wakeup(sc);
    557   1.1  jmcneill 	return (1);
    558   1.1  jmcneill }
    559