piixpm.c revision 1.58 1 1.58 msaitoh /* $NetBSD: piixpm.c,v 1.58 2019/12/23 23:41:43 msaitoh Exp $ */
2 1.54 msaitoh /* $OpenBSD: piixpm.c,v 1.39 2013/10/01 20:06:02 sf Exp $ */
3 1.1 jmcneill
4 1.1 jmcneill /*
5 1.1 jmcneill * Copyright (c) 2005, 2006 Alexander Yurchenko <grange (at) openbsd.org>
6 1.1 jmcneill *
7 1.1 jmcneill * Permission to use, copy, modify, and distribute this software for any
8 1.1 jmcneill * purpose with or without fee is hereby granted, provided that the above
9 1.1 jmcneill * copyright notice and this permission notice appear in all copies.
10 1.1 jmcneill *
11 1.1 jmcneill * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
12 1.1 jmcneill * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
13 1.1 jmcneill * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
14 1.1 jmcneill * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
15 1.1 jmcneill * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
16 1.1 jmcneill * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
17 1.1 jmcneill * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
18 1.1 jmcneill */
19 1.1 jmcneill
20 1.1 jmcneill /*
21 1.1 jmcneill * Intel PIIX and compatible Power Management controller driver.
22 1.1 jmcneill */
23 1.1 jmcneill
24 1.19 lukem #include <sys/cdefs.h>
25 1.58 msaitoh __KERNEL_RCSID(0, "$NetBSD: piixpm.c,v 1.58 2019/12/23 23:41:43 msaitoh Exp $");
26 1.19 lukem
27 1.1 jmcneill #include <sys/param.h>
28 1.1 jmcneill #include <sys/systm.h>
29 1.1 jmcneill #include <sys/device.h>
30 1.1 jmcneill #include <sys/kernel.h>
31 1.40 pgoyette #include <sys/mutex.h>
32 1.1 jmcneill #include <sys/proc.h>
33 1.1 jmcneill
34 1.17 ad #include <sys/bus.h>
35 1.1 jmcneill
36 1.1 jmcneill #include <dev/pci/pcidevs.h>
37 1.1 jmcneill #include <dev/pci/pcireg.h>
38 1.1 jmcneill #include <dev/pci/pcivar.h>
39 1.1 jmcneill
40 1.1 jmcneill #include <dev/pci/piixpmreg.h>
41 1.1 jmcneill
42 1.1 jmcneill #include <dev/i2c/i2cvar.h>
43 1.1 jmcneill
44 1.5 drochner #include <dev/ic/acpipmtimer.h>
45 1.4 jmcneill
46 1.1 jmcneill #ifdef PIIXPM_DEBUG
47 1.1 jmcneill #define DPRINTF(x) printf x
48 1.1 jmcneill #else
49 1.1 jmcneill #define DPRINTF(x)
50 1.1 jmcneill #endif
51 1.1 jmcneill
52 1.54 msaitoh #define PIIXPM_IS_CSB5(sc) \
53 1.54 msaitoh (PCI_VENDOR((sc)->sc_id) == PCI_VENDOR_SERVERWORKS && \
54 1.54 msaitoh PCI_PRODUCT((sc)->sc_id) == PCI_PRODUCT_SERVERWORKS_CSB5)
55 1.1 jmcneill #define PIIXPM_DELAY 200
56 1.1 jmcneill #define PIIXPM_TIMEOUT 1
57 1.1 jmcneill
58 1.54 msaitoh #define PIIXPM_IS_SB800GRP(sc) \
59 1.54 msaitoh ((PCI_VENDOR((sc)->sc_id) == PCI_VENDOR_ATI) && \
60 1.54 msaitoh ((PCI_PRODUCT((sc)->sc_id) == PCI_PRODUCT_ATI_SB600_SMB) && \
61 1.54 msaitoh ((sc)->sc_rev >= 0x40)))
62 1.54 msaitoh
63 1.54 msaitoh #define PIIXPM_IS_HUDSON(sc) \
64 1.54 msaitoh ((PCI_VENDOR((sc)->sc_id) == PCI_VENDOR_AMD) && \
65 1.54 msaitoh (PCI_PRODUCT((sc)->sc_id) == PCI_PRODUCT_AMD_HUDSON_SMB))
66 1.54 msaitoh
67 1.54 msaitoh #define PIIXPM_IS_KERNCZ(sc) \
68 1.54 msaitoh ((PCI_VENDOR((sc)->sc_id) == PCI_VENDOR_AMD) && \
69 1.54 msaitoh (PCI_PRODUCT((sc)->sc_id) == PCI_PRODUCT_AMD_KERNCZ_SMB))
70 1.54 msaitoh
71 1.54 msaitoh #define PIIXPM_IS_FCHGRP(sc) (PIIXPM_IS_HUDSON(sc) || PIIXPM_IS_KERNCZ(sc))
72 1.54 msaitoh
73 1.42 soren struct piixpm_smbus {
74 1.42 soren int sda;
75 1.42 soren struct piixpm_softc *softc;
76 1.42 soren };
77 1.36 jmcneill
78 1.1 jmcneill struct piixpm_softc {
79 1.25 joerg device_t sc_dev;
80 1.1 jmcneill
81 1.42 soren bus_space_tag_t sc_iot;
82 1.42 soren #define sc_pm_iot sc_iot
83 1.42 soren #define sc_smb_iot sc_iot
84 1.42 soren bus_space_handle_t sc_pm_ioh;
85 1.42 soren bus_space_handle_t sc_sb800_ioh;
86 1.4 jmcneill bus_space_handle_t sc_smb_ioh;
87 1.4 jmcneill void * sc_smb_ih;
88 1.1 jmcneill int sc_poll;
89 1.1 jmcneill
90 1.3 jmcneill pci_chipset_tag_t sc_pc;
91 1.3 jmcneill pcitag_t sc_pcitag;
92 1.35 hannken pcireg_t sc_id;
93 1.54 msaitoh pcireg_t sc_rev;
94 1.3 jmcneill
95 1.46 pgoyette int sc_numbusses;
96 1.46 pgoyette device_t sc_i2c_device[4];
97 1.42 soren struct piixpm_smbus sc_busses[4];
98 1.42 soren struct i2c_controller sc_i2c_tags[4];
99 1.42 soren
100 1.1 jmcneill struct {
101 1.42 soren i2c_op_t op;
102 1.42 soren void * buf;
103 1.42 soren size_t len;
104 1.42 soren int flags;
105 1.42 soren volatile int error;
106 1.1 jmcneill } sc_i2c_xfer;
107 1.3 jmcneill
108 1.3 jmcneill pcireg_t sc_devact[2];
109 1.1 jmcneill };
110 1.1 jmcneill
111 1.25 joerg static int piixpm_match(device_t, cfdata_t, void *);
112 1.25 joerg static void piixpm_attach(device_t, device_t, void *);
113 1.46 pgoyette static int piixpm_rescan(device_t, const char *, const int *);
114 1.46 pgoyette static void piixpm_chdet(device_t, device_t);
115 1.1 jmcneill
116 1.32 dyoung static bool piixpm_suspend(device_t, const pmf_qual_t *);
117 1.32 dyoung static bool piixpm_resume(device_t, const pmf_qual_t *);
118 1.3 jmcneill
119 1.42 soren static int piixpm_sb800_init(struct piixpm_softc *);
120 1.35 hannken static void piixpm_csb5_reset(void *);
121 1.25 joerg static int piixpm_i2c_acquire_bus(void *, int);
122 1.25 joerg static void piixpm_i2c_release_bus(void *, int);
123 1.25 joerg static int piixpm_i2c_exec(void *, i2c_op_t, i2c_addr_t, const void *,
124 1.25 joerg size_t, void *, size_t, int);
125 1.1 jmcneill
126 1.25 joerg static int piixpm_intr(void *);
127 1.1 jmcneill
128 1.46 pgoyette CFATTACH_DECL3_NEW(piixpm, sizeof(struct piixpm_softc),
129 1.46 pgoyette piixpm_match, piixpm_attach, NULL, NULL, piixpm_rescan, piixpm_chdet, 0);
130 1.1 jmcneill
131 1.25 joerg static int
132 1.25 joerg piixpm_match(device_t parent, cfdata_t match, void *aux)
133 1.1 jmcneill {
134 1.1 jmcneill struct pci_attach_args *pa;
135 1.1 jmcneill
136 1.1 jmcneill pa = (struct pci_attach_args *)aux;
137 1.1 jmcneill switch (PCI_VENDOR(pa->pa_id)) {
138 1.1 jmcneill case PCI_VENDOR_INTEL:
139 1.1 jmcneill switch (PCI_PRODUCT(pa->pa_id)) {
140 1.1 jmcneill case PCI_PRODUCT_INTEL_82371AB_PMC:
141 1.1 jmcneill case PCI_PRODUCT_INTEL_82440MX_PMC:
142 1.1 jmcneill return 1;
143 1.1 jmcneill }
144 1.1 jmcneill break;
145 1.1 jmcneill case PCI_VENDOR_ATI:
146 1.1 jmcneill switch (PCI_PRODUCT(pa->pa_id)) {
147 1.1 jmcneill case PCI_PRODUCT_ATI_SB200_SMB:
148 1.10 toshii case PCI_PRODUCT_ATI_SB300_SMB:
149 1.10 toshii case PCI_PRODUCT_ATI_SB400_SMB:
150 1.23 jmcneill case PCI_PRODUCT_ATI_SB600_SMB: /* matches SB600/SB700/SB800 */
151 1.1 jmcneill return 1;
152 1.1 jmcneill }
153 1.1 jmcneill break;
154 1.14 martin case PCI_VENDOR_SERVERWORKS:
155 1.14 martin switch (PCI_PRODUCT(pa->pa_id)) {
156 1.14 martin case PCI_PRODUCT_SERVERWORKS_OSB4:
157 1.14 martin case PCI_PRODUCT_SERVERWORKS_CSB5:
158 1.14 martin case PCI_PRODUCT_SERVERWORKS_CSB6:
159 1.14 martin case PCI_PRODUCT_SERVERWORKS_HT1000SB:
160 1.53 msaitoh case PCI_PRODUCT_SERVERWORKS_HT1100SB:
161 1.14 martin return 1;
162 1.14 martin }
163 1.50 pgoyette break;
164 1.48 pgoyette case PCI_VENDOR_AMD:
165 1.48 pgoyette switch (PCI_PRODUCT(pa->pa_id)) {
166 1.48 pgoyette case PCI_PRODUCT_AMD_HUDSON_SMB:
167 1.54 msaitoh case PCI_PRODUCT_AMD_KERNCZ_SMB:
168 1.48 pgoyette return 1;
169 1.48 pgoyette }
170 1.50 pgoyette break;
171 1.1 jmcneill }
172 1.1 jmcneill
173 1.1 jmcneill return 0;
174 1.1 jmcneill }
175 1.1 jmcneill
176 1.25 joerg static void
177 1.25 joerg piixpm_attach(device_t parent, device_t self, void *aux)
178 1.1 jmcneill {
179 1.25 joerg struct piixpm_softc *sc = device_private(self);
180 1.1 jmcneill struct pci_attach_args *pa = aux;
181 1.1 jmcneill pcireg_t base, conf;
182 1.5 drochner pcireg_t pmmisc;
183 1.1 jmcneill pci_intr_handle_t ih;
184 1.54 msaitoh bool usesmi = false;
185 1.1 jmcneill const char *intrstr = NULL;
186 1.46 pgoyette int i, flags;
187 1.44 christos char intrbuf[PCI_INTRSTR_LEN];
188 1.1 jmcneill
189 1.25 joerg sc->sc_dev = self;
190 1.42 soren sc->sc_iot = pa->pa_iot;
191 1.35 hannken sc->sc_id = pa->pa_id;
192 1.54 msaitoh sc->sc_rev = PCI_REVISION(pa->pa_class);
193 1.3 jmcneill sc->sc_pc = pa->pa_pc;
194 1.3 jmcneill sc->sc_pcitag = pa->pa_tag;
195 1.46 pgoyette sc->sc_numbusses = 1;
196 1.3 jmcneill
197 1.39 drochner pci_aprint_devinfo(pa, NULL);
198 1.3 jmcneill
199 1.18 jmcneill if (!pmf_device_register(self, piixpm_suspend, piixpm_resume))
200 1.18 jmcneill aprint_error_dev(self, "couldn't establish power handler\n");
201 1.3 jmcneill
202 1.5 drochner if ((PCI_VENDOR(pa->pa_id) != PCI_VENDOR_INTEL) ||
203 1.5 drochner (PCI_PRODUCT(pa->pa_id) != PCI_PRODUCT_INTEL_82371AB_PMC))
204 1.5 drochner goto nopowermanagement;
205 1.5 drochner
206 1.5 drochner /* check whether I/O access to PM regs is enabled */
207 1.5 drochner pmmisc = pci_conf_read(pa->pa_pc, pa->pa_tag, PIIX_PMREGMISC);
208 1.5 drochner if (!(pmmisc & 1))
209 1.5 drochner goto nopowermanagement;
210 1.5 drochner
211 1.4 jmcneill /* Map I/O space */
212 1.5 drochner base = pci_conf_read(pa->pa_pc, pa->pa_tag, PIIX_PM_BASE);
213 1.53 msaitoh if (base == 0 || bus_space_map(sc->sc_pm_iot, PCI_MAPREG_IO_ADDR(base),
214 1.4 jmcneill PIIX_PM_SIZE, 0, &sc->sc_pm_ioh)) {
215 1.49 msaitoh aprint_error_dev(self,
216 1.49 msaitoh "can't map power management I/O space\n");
217 1.4 jmcneill goto nopowermanagement;
218 1.4 jmcneill }
219 1.4 jmcneill
220 1.5 drochner /*
221 1.5 drochner * Revision 0 and 1 are PIIX4, 2 is PIIX4E, 3 is PIIX4M.
222 1.5 drochner * PIIX4 and PIIX4E have a bug in the timer latch, see Errata #20
223 1.5 drochner * in the "Specification update" (document #297738).
224 1.5 drochner */
225 1.54 msaitoh acpipmtimer_attach(self, sc->sc_pm_iot, sc->sc_pm_ioh, PIIX_PM_PMTMR,
226 1.54 msaitoh (PCI_REVISION(pa->pa_class) < 3) ? ACPIPMT_BADLATCH : 0);
227 1.4 jmcneill
228 1.5 drochner nopowermanagement:
229 1.36 jmcneill
230 1.54 msaitoh /* SB800 rev 0x40+, AMD HUDSON and newer need special initialization */
231 1.54 msaitoh if (PIIXPM_IS_FCHGRP(sc) || PIIXPM_IS_SB800GRP(sc)) {
232 1.42 soren if (piixpm_sb800_init(sc) == 0) {
233 1.54 msaitoh /* Read configuration */
234 1.58 msaitoh conf = bus_space_read_1(sc->sc_iot,
235 1.58 msaitoh sc->sc_smb_ioh, SB800_SMB_HOSTC);
236 1.58 msaitoh usesmi = ((conf & SB800_SMB_HOSTC_IRQ) == 0);
237 1.54 msaitoh goto setintr;
238 1.42 soren }
239 1.48 pgoyette aprint_normal_dev(self, "SMBus initialization failed\n");
240 1.36 jmcneill return;
241 1.36 jmcneill }
242 1.36 jmcneill
243 1.54 msaitoh /* Read configuration */
244 1.54 msaitoh conf = pci_conf_read(pa->pa_pc, pa->pa_tag, PIIX_SMB_HOSTC);
245 1.54 msaitoh DPRINTF(("%s: conf 0x%08x\n", device_xname(self), conf));
246 1.54 msaitoh
247 1.1 jmcneill if ((conf & PIIX_SMB_HOSTC_HSTEN) == 0) {
248 1.25 joerg aprint_normal_dev(self, "SMBus disabled\n");
249 1.1 jmcneill return;
250 1.1 jmcneill }
251 1.54 msaitoh usesmi = (conf & PIIX_SMB_HOSTC_INTMASK) == PIIX_SMB_HOSTC_SMI;
252 1.1 jmcneill
253 1.1 jmcneill /* Map I/O space */
254 1.1 jmcneill base = pci_conf_read(pa->pa_pc, pa->pa_tag, PIIX_SMB_BASE) & 0xffff;
255 1.54 msaitoh if (base == 0 ||
256 1.54 msaitoh bus_space_map(sc->sc_smb_iot, PCI_MAPREG_IO_ADDR(base),
257 1.4 jmcneill PIIX_SMB_SIZE, 0, &sc->sc_smb_ioh)) {
258 1.25 joerg aprint_error_dev(self, "can't map smbus I/O space\n");
259 1.1 jmcneill return;
260 1.1 jmcneill }
261 1.1 jmcneill
262 1.54 msaitoh setintr:
263 1.1 jmcneill sc->sc_poll = 1;
264 1.28 pgoyette aprint_normal_dev(self, "");
265 1.54 msaitoh if (usesmi) {
266 1.1 jmcneill /* No PCI IRQ */
267 1.28 pgoyette aprint_normal("interrupting at SMI, ");
268 1.53 msaitoh } else {
269 1.53 msaitoh if ((conf & PIIX_SMB_HOSTC_INTMASK) == PIIX_SMB_HOSTC_IRQ) {
270 1.53 msaitoh /* Install interrupt handler */
271 1.53 msaitoh if (pci_intr_map(pa, &ih) == 0) {
272 1.53 msaitoh intrstr = pci_intr_string(pa->pa_pc, ih,
273 1.53 msaitoh intrbuf, sizeof(intrbuf));
274 1.53 msaitoh sc->sc_smb_ih = pci_intr_establish_xname(
275 1.53 msaitoh pa->pa_pc, ih, IPL_BIO, piixpm_intr,
276 1.53 msaitoh sc, device_xname(sc->sc_dev));
277 1.53 msaitoh if (sc->sc_smb_ih != NULL) {
278 1.53 msaitoh aprint_normal("interrupting at %s",
279 1.53 msaitoh intrstr);
280 1.53 msaitoh sc->sc_poll = 0;
281 1.53 msaitoh }
282 1.1 jmcneill }
283 1.1 jmcneill }
284 1.53 msaitoh if (sc->sc_poll)
285 1.53 msaitoh aprint_normal("polling");
286 1.1 jmcneill }
287 1.1 jmcneill
288 1.3 jmcneill aprint_normal("\n");
289 1.1 jmcneill
290 1.46 pgoyette for (i = 0; i < sc->sc_numbusses; i++)
291 1.46 pgoyette sc->sc_i2c_device[i] = NULL;
292 1.46 pgoyette
293 1.46 pgoyette flags = 0;
294 1.46 pgoyette piixpm_rescan(self, "i2cbus", &flags);
295 1.46 pgoyette }
296 1.46 pgoyette
297 1.46 pgoyette static int
298 1.54 msaitoh piixpm_iicbus_print(void *aux, const char *pnp)
299 1.54 msaitoh {
300 1.54 msaitoh struct i2cbus_attach_args *iba = aux;
301 1.54 msaitoh struct i2c_controller *tag = iba->iba_tag;
302 1.54 msaitoh struct piixpm_smbus *bus = tag->ic_cookie;
303 1.54 msaitoh struct piixpm_softc *sc = bus->softc;
304 1.54 msaitoh
305 1.54 msaitoh iicbus_print(aux, pnp);
306 1.54 msaitoh if (sc->sc_numbusses != 0)
307 1.54 msaitoh aprint_normal(" port %d", bus->sda);
308 1.54 msaitoh
309 1.54 msaitoh return UNCONF;
310 1.54 msaitoh }
311 1.54 msaitoh static int
312 1.46 pgoyette piixpm_rescan(device_t self, const char *ifattr, const int *flags)
313 1.46 pgoyette {
314 1.46 pgoyette struct piixpm_softc *sc = device_private(self);
315 1.46 pgoyette struct i2cbus_attach_args iba;
316 1.46 pgoyette int i;
317 1.46 pgoyette
318 1.46 pgoyette if (!ifattr_match(ifattr, "i2cbus"))
319 1.46 pgoyette return 0;
320 1.46 pgoyette
321 1.1 jmcneill /* Attach I2C bus */
322 1.1 jmcneill
323 1.46 pgoyette for (i = 0; i < sc->sc_numbusses; i++) {
324 1.46 pgoyette if (sc->sc_i2c_device[i])
325 1.46 pgoyette continue;
326 1.42 soren sc->sc_busses[i].sda = i;
327 1.42 soren sc->sc_busses[i].softc = sc;
328 1.55 thorpej iic_tag_init(&sc->sc_i2c_tags[i]);
329 1.42 soren sc->sc_i2c_tags[i].ic_cookie = &sc->sc_busses[i];
330 1.42 soren sc->sc_i2c_tags[i].ic_acquire_bus = piixpm_i2c_acquire_bus;
331 1.42 soren sc->sc_i2c_tags[i].ic_release_bus = piixpm_i2c_release_bus;
332 1.42 soren sc->sc_i2c_tags[i].ic_exec = piixpm_i2c_exec;
333 1.42 soren memset(&iba, 0, sizeof(iba));
334 1.42 soren iba.iba_tag = &sc->sc_i2c_tags[i];
335 1.46 pgoyette sc->sc_i2c_device[i] = config_found_ia(self, ifattr, &iba,
336 1.54 msaitoh piixpm_iicbus_print);
337 1.42 soren }
338 1.46 pgoyette
339 1.46 pgoyette return 0;
340 1.1 jmcneill }
341 1.1 jmcneill
342 1.46 pgoyette static void
343 1.46 pgoyette piixpm_chdet(device_t self, device_t child)
344 1.46 pgoyette {
345 1.46 pgoyette struct piixpm_softc *sc = device_private(self);
346 1.46 pgoyette int i;
347 1.46 pgoyette
348 1.46 pgoyette for (i = 0; i < sc->sc_numbusses; i++) {
349 1.46 pgoyette if (sc->sc_i2c_device[i] == child) {
350 1.46 pgoyette sc->sc_i2c_device[i] = NULL;
351 1.46 pgoyette break;
352 1.46 pgoyette }
353 1.46 pgoyette }
354 1.46 pgoyette }
355 1.46 pgoyette
356 1.46 pgoyette
357 1.18 jmcneill static bool
358 1.32 dyoung piixpm_suspend(device_t dv, const pmf_qual_t *qual)
359 1.18 jmcneill {
360 1.18 jmcneill struct piixpm_softc *sc = device_private(dv);
361 1.18 jmcneill
362 1.18 jmcneill sc->sc_devact[0] = pci_conf_read(sc->sc_pc, sc->sc_pcitag,
363 1.18 jmcneill PIIX_DEVACTA);
364 1.18 jmcneill sc->sc_devact[1] = pci_conf_read(sc->sc_pc, sc->sc_pcitag,
365 1.18 jmcneill PIIX_DEVACTB);
366 1.18 jmcneill
367 1.18 jmcneill return true;
368 1.18 jmcneill }
369 1.18 jmcneill
370 1.18 jmcneill static bool
371 1.32 dyoung piixpm_resume(device_t dv, const pmf_qual_t *qual)
372 1.3 jmcneill {
373 1.18 jmcneill struct piixpm_softc *sc = device_private(dv);
374 1.3 jmcneill
375 1.18 jmcneill pci_conf_write(sc->sc_pc, sc->sc_pcitag, PIIX_DEVACTA,
376 1.18 jmcneill sc->sc_devact[0]);
377 1.18 jmcneill pci_conf_write(sc->sc_pc, sc->sc_pcitag, PIIX_DEVACTB,
378 1.18 jmcneill sc->sc_devact[1]);
379 1.3 jmcneill
380 1.18 jmcneill return true;
381 1.3 jmcneill }
382 1.3 jmcneill
383 1.36 jmcneill /*
384 1.36 jmcneill * Extract SMBus base address from SB800 Power Management (PM) registers.
385 1.36 jmcneill * The PM registers can be accessed either through indirect I/O (CD6/CD7) or
386 1.36 jmcneill * direct mapping if AcpiMMioDecodeEn is enabled. Since this function is only
387 1.36 jmcneill * called once it uses indirect I/O for simplicity.
388 1.36 jmcneill */
389 1.36 jmcneill static int
390 1.42 soren piixpm_sb800_init(struct piixpm_softc *sc)
391 1.36 jmcneill {
392 1.42 soren bus_space_tag_t iot = sc->sc_iot;
393 1.36 jmcneill bus_space_handle_t ioh; /* indirect I/O handle */
394 1.36 jmcneill uint16_t val, base_addr;
395 1.54 msaitoh bool enabled;
396 1.36 jmcneill
397 1.57 msaitoh if (PIIXPM_IS_KERNCZ(sc) ||
398 1.57 msaitoh (PIIXPM_IS_HUDSON(sc) && (sc->sc_rev >= 0x1f)))
399 1.57 msaitoh sc->sc_numbusses = 2;
400 1.57 msaitoh else
401 1.57 msaitoh sc->sc_numbusses = 4;
402 1.57 msaitoh
403 1.36 jmcneill /* Fetch SMB base address */
404 1.36 jmcneill if (bus_space_map(iot,
405 1.54 msaitoh SB800_INDIRECTIO_BASE, SB800_INDIRECTIO_SIZE, 0, &ioh)) {
406 1.36 jmcneill device_printf(sc->sc_dev, "couldn't map indirect I/O space\n");
407 1.36 jmcneill return EBUSY;
408 1.36 jmcneill }
409 1.54 msaitoh if (PIIXPM_IS_FCHGRP(sc)) {
410 1.54 msaitoh bus_space_write_1(iot, ioh, SB800_INDIRECTIO_INDEX,
411 1.54 msaitoh AMDFCH41_PM_DECODE_EN0);
412 1.54 msaitoh val = bus_space_read_1(iot, ioh, SB800_INDIRECTIO_DATA);
413 1.54 msaitoh enabled = val & AMDFCH41_SMBUS_EN;
414 1.54 msaitoh if (!enabled)
415 1.54 msaitoh return ENOENT;
416 1.54 msaitoh
417 1.54 msaitoh bus_space_write_1(iot, ioh, SB800_INDIRECTIO_INDEX,
418 1.54 msaitoh AMDFCH41_PM_DECODE_EN1);
419 1.54 msaitoh val = bus_space_read_1(iot, ioh, SB800_INDIRECTIO_DATA) << 8;
420 1.54 msaitoh base_addr = val;
421 1.54 msaitoh } else {
422 1.54 msaitoh bus_space_write_1(iot, ioh, SB800_INDIRECTIO_INDEX,
423 1.54 msaitoh SB800_PM_SMBUS0EN_LO);
424 1.54 msaitoh val = bus_space_read_1(iot, ioh, SB800_INDIRECTIO_DATA);
425 1.54 msaitoh enabled = val & SB800_PM_SMBUS0EN_ENABLE;
426 1.54 msaitoh if (!enabled)
427 1.54 msaitoh return ENOENT;
428 1.54 msaitoh
429 1.54 msaitoh bus_space_write_1(iot, ioh, SB800_INDIRECTIO_INDEX,
430 1.54 msaitoh SB800_PM_SMBUS0EN_HI);
431 1.54 msaitoh val |= bus_space_read_1(iot, ioh, SB800_INDIRECTIO_DATA) << 8;
432 1.54 msaitoh base_addr = val & SB800_PM_SMBUS0EN_BADDR;
433 1.54 msaitoh
434 1.54 msaitoh bus_space_write_1(iot, ioh, SB800_INDIRECTIO_INDEX,
435 1.54 msaitoh SB800_PM_SMBUS0SELEN);
436 1.54 msaitoh bus_space_write_1(iot, ioh, SB800_INDIRECTIO_DATA,
437 1.54 msaitoh SB800_PM_SMBUS0EN_ENABLE);
438 1.54 msaitoh }
439 1.54 msaitoh
440 1.42 soren sc->sc_sb800_ioh = ioh;
441 1.36 jmcneill aprint_debug_dev(sc->sc_dev, "SMBus @ 0x%04x\n", base_addr);
442 1.36 jmcneill
443 1.42 soren if (bus_space_map(iot, PCI_MAPREG_IO_ADDR(base_addr),
444 1.58 msaitoh SB800_SMB_SIZE, 0, &sc->sc_smb_ioh)) {
445 1.36 jmcneill aprint_error_dev(sc->sc_dev, "can't map smbus I/O space\n");
446 1.36 jmcneill return EBUSY;
447 1.36 jmcneill }
448 1.36 jmcneill
449 1.36 jmcneill return 0;
450 1.36 jmcneill }
451 1.36 jmcneill
452 1.35 hannken static void
453 1.35 hannken piixpm_csb5_reset(void *arg)
454 1.35 hannken {
455 1.35 hannken struct piixpm_softc *sc = arg;
456 1.35 hannken pcireg_t base, hostc, pmbase;
457 1.35 hannken
458 1.35 hannken base = pci_conf_read(sc->sc_pc, sc->sc_pcitag, PIIX_SMB_BASE);
459 1.35 hannken hostc = pci_conf_read(sc->sc_pc, sc->sc_pcitag, PIIX_SMB_HOSTC);
460 1.35 hannken
461 1.35 hannken pmbase = pci_conf_read(sc->sc_pc, sc->sc_pcitag, PIIX_PM_BASE);
462 1.35 hannken pmbase |= PIIX_PM_BASE_CSB5_RESET;
463 1.35 hannken pci_conf_write(sc->sc_pc, sc->sc_pcitag, PIIX_PM_BASE, pmbase);
464 1.35 hannken pmbase &= ~PIIX_PM_BASE_CSB5_RESET;
465 1.35 hannken pci_conf_write(sc->sc_pc, sc->sc_pcitag, PIIX_PM_BASE, pmbase);
466 1.35 hannken
467 1.35 hannken pci_conf_write(sc->sc_pc, sc->sc_pcitag, PIIX_SMB_BASE, base);
468 1.35 hannken pci_conf_write(sc->sc_pc, sc->sc_pcitag, PIIX_SMB_HOSTC, hostc);
469 1.35 hannken
470 1.35 hannken (void) tsleep(&sc, PRIBIO, "csb5reset", hz/2);
471 1.35 hannken }
472 1.35 hannken
473 1.25 joerg static int
474 1.1 jmcneill piixpm_i2c_acquire_bus(void *cookie, int flags)
475 1.1 jmcneill {
476 1.42 soren struct piixpm_smbus *smbus = cookie;
477 1.42 soren struct piixpm_softc *sc = smbus->softc;
478 1.1 jmcneill
479 1.54 msaitoh if (PIIXPM_IS_KERNCZ(sc)) {
480 1.54 msaitoh bus_space_write_1(sc->sc_iot, sc->sc_sb800_ioh,
481 1.54 msaitoh SB800_INDIRECTIO_INDEX, AMDFCH41_PM_PORT_INDEX);
482 1.42 soren bus_space_write_1(sc->sc_iot, sc->sc_sb800_ioh,
483 1.54 msaitoh SB800_INDIRECTIO_DATA, smbus->sda << 3);
484 1.54 msaitoh } else if (PIIXPM_IS_SB800GRP(sc) || PIIXPM_IS_HUDSON(sc)) {
485 1.42 soren bus_space_write_1(sc->sc_iot, sc->sc_sb800_ioh,
486 1.54 msaitoh SB800_INDIRECTIO_INDEX, SB800_PM_SMBUS0SEL);
487 1.54 msaitoh bus_space_write_1(sc->sc_iot, sc->sc_sb800_ioh,
488 1.54 msaitoh SB800_INDIRECTIO_DATA, smbus->sda << 1);
489 1.42 soren }
490 1.42 soren
491 1.16 xtraeme return 0;
492 1.1 jmcneill }
493 1.1 jmcneill
494 1.25 joerg static void
495 1.1 jmcneill piixpm_i2c_release_bus(void *cookie, int flags)
496 1.1 jmcneill {
497 1.42 soren struct piixpm_smbus *smbus = cookie;
498 1.42 soren struct piixpm_softc *sc = smbus->softc;
499 1.42 soren
500 1.54 msaitoh if (PIIXPM_IS_KERNCZ(sc)) {
501 1.54 msaitoh bus_space_write_1(sc->sc_iot, sc->sc_sb800_ioh,
502 1.54 msaitoh SB800_INDIRECTIO_INDEX, AMDFCH41_PM_PORT_INDEX);
503 1.54 msaitoh bus_space_write_1(sc->sc_iot, sc->sc_sb800_ioh,
504 1.54 msaitoh SB800_INDIRECTIO_DATA, 0);
505 1.54 msaitoh } else if (PIIXPM_IS_SB800GRP(sc) || PIIXPM_IS_HUDSON(sc)) {
506 1.42 soren /*
507 1.42 soren * HP Microserver hangs after reboot if not set to SDA0.
508 1.42 soren * Also add shutdown hook?
509 1.42 soren */
510 1.42 soren bus_space_write_1(sc->sc_iot, sc->sc_sb800_ioh,
511 1.54 msaitoh SB800_INDIRECTIO_INDEX, SB800_PM_SMBUS0SEL);
512 1.42 soren bus_space_write_1(sc->sc_iot, sc->sc_sb800_ioh,
513 1.54 msaitoh SB800_INDIRECTIO_DATA, 0);
514 1.42 soren }
515 1.1 jmcneill }
516 1.1 jmcneill
517 1.25 joerg static int
518 1.1 jmcneill piixpm_i2c_exec(void *cookie, i2c_op_t op, i2c_addr_t addr,
519 1.1 jmcneill const void *cmdbuf, size_t cmdlen, void *buf, size_t len, int flags)
520 1.1 jmcneill {
521 1.42 soren struct piixpm_smbus *smbus = cookie;
522 1.42 soren struct piixpm_softc *sc = smbus->softc;
523 1.54 msaitoh const uint8_t *b;
524 1.54 msaitoh uint8_t ctl = 0, st;
525 1.1 jmcneill int retries;
526 1.1 jmcneill
527 1.53 msaitoh DPRINTF(("%s: exec: op %d, addr 0x%02x, cmdlen %zu, len %zu, "
528 1.53 msaitoh "flags 0x%x\n",
529 1.53 msaitoh device_xname(sc->sc_dev), op, addr, cmdlen, len, flags));
530 1.1 jmcneill
531 1.41 soren /* Clear status bits */
532 1.49 msaitoh bus_space_write_1(sc->sc_smb_iot, sc->sc_smb_ioh, PIIX_SMB_HS,
533 1.49 msaitoh PIIX_SMB_HS_INTR | PIIX_SMB_HS_DEVERR |
534 1.41 soren PIIX_SMB_HS_BUSERR | PIIX_SMB_HS_FAILED);
535 1.42 soren bus_space_barrier(sc->sc_smb_iot, sc->sc_smb_ioh, PIIX_SMB_HS, 1,
536 1.41 soren BUS_SPACE_BARRIER_READ | BUS_SPACE_BARRIER_WRITE);
537 1.41 soren
538 1.1 jmcneill /* Wait for bus to be idle */
539 1.1 jmcneill for (retries = 100; retries > 0; retries--) {
540 1.4 jmcneill st = bus_space_read_1(sc->sc_smb_iot, sc->sc_smb_ioh,
541 1.4 jmcneill PIIX_SMB_HS);
542 1.1 jmcneill if (!(st & PIIX_SMB_HS_BUSY))
543 1.1 jmcneill break;
544 1.1 jmcneill DELAY(PIIXPM_DELAY);
545 1.1 jmcneill }
546 1.52 msaitoh DPRINTF(("%s: exec: st %#x\n", device_xname(sc->sc_dev), st & 0xff));
547 1.1 jmcneill if (st & PIIX_SMB_HS_BUSY)
548 1.1 jmcneill return (1);
549 1.1 jmcneill
550 1.56 thorpej if (sc->sc_poll)
551 1.1 jmcneill flags |= I2C_F_POLL;
552 1.1 jmcneill
553 1.34 hannken if (!I2C_OP_STOP_P(op) || cmdlen > 1 || len > 2 ||
554 1.34 hannken (cmdlen == 0 && len > 1))
555 1.1 jmcneill return (1);
556 1.1 jmcneill
557 1.1 jmcneill /* Setup transfer */
558 1.1 jmcneill sc->sc_i2c_xfer.op = op;
559 1.1 jmcneill sc->sc_i2c_xfer.buf = buf;
560 1.1 jmcneill sc->sc_i2c_xfer.len = len;
561 1.1 jmcneill sc->sc_i2c_xfer.flags = flags;
562 1.1 jmcneill sc->sc_i2c_xfer.error = 0;
563 1.1 jmcneill
564 1.1 jmcneill /* Set slave address and transfer direction */
565 1.4 jmcneill bus_space_write_1(sc->sc_smb_iot, sc->sc_smb_ioh, PIIX_SMB_TXSLVA,
566 1.1 jmcneill PIIX_SMB_TXSLVA_ADDR(addr) |
567 1.1 jmcneill (I2C_OP_READ_P(op) ? PIIX_SMB_TXSLVA_READ : 0));
568 1.1 jmcneill
569 1.1 jmcneill b = cmdbuf;
570 1.1 jmcneill if (cmdlen > 0)
571 1.1 jmcneill /* Set command byte */
572 1.4 jmcneill bus_space_write_1(sc->sc_smb_iot, sc->sc_smb_ioh,
573 1.4 jmcneill PIIX_SMB_HCMD, b[0]);
574 1.1 jmcneill
575 1.1 jmcneill if (I2C_OP_WRITE_P(op)) {
576 1.1 jmcneill /* Write data */
577 1.1 jmcneill b = buf;
578 1.34 hannken if (cmdlen == 0 && len == 1)
579 1.34 hannken bus_space_write_1(sc->sc_smb_iot, sc->sc_smb_ioh,
580 1.34 hannken PIIX_SMB_HCMD, b[0]);
581 1.34 hannken else if (len > 0)
582 1.4 jmcneill bus_space_write_1(sc->sc_smb_iot, sc->sc_smb_ioh,
583 1.1 jmcneill PIIX_SMB_HD0, b[0]);
584 1.1 jmcneill if (len > 1)
585 1.4 jmcneill bus_space_write_1(sc->sc_smb_iot, sc->sc_smb_ioh,
586 1.1 jmcneill PIIX_SMB_HD1, b[1]);
587 1.1 jmcneill }
588 1.1 jmcneill
589 1.1 jmcneill /* Set SMBus command */
590 1.34 hannken if (cmdlen == 0) {
591 1.34 hannken if (len == 0)
592 1.27 pgoyette ctl = PIIX_SMB_HC_CMD_QUICK;
593 1.27 pgoyette else
594 1.27 pgoyette ctl = PIIX_SMB_HC_CMD_BYTE;
595 1.27 pgoyette } else if (len == 1)
596 1.1 jmcneill ctl = PIIX_SMB_HC_CMD_BDATA;
597 1.1 jmcneill else if (len == 2)
598 1.1 jmcneill ctl = PIIX_SMB_HC_CMD_WDATA;
599 1.54 msaitoh else
600 1.54 msaitoh panic("%s: unexpected len %zu", __func__, len);
601 1.1 jmcneill
602 1.1 jmcneill if ((flags & I2C_F_POLL) == 0)
603 1.1 jmcneill ctl |= PIIX_SMB_HC_INTREN;
604 1.1 jmcneill
605 1.1 jmcneill /* Start transaction */
606 1.1 jmcneill ctl |= PIIX_SMB_HC_START;
607 1.4 jmcneill bus_space_write_1(sc->sc_smb_iot, sc->sc_smb_ioh, PIIX_SMB_HC, ctl);
608 1.1 jmcneill
609 1.1 jmcneill if (flags & I2C_F_POLL) {
610 1.1 jmcneill /* Poll for completion */
611 1.54 msaitoh if (PIIXPM_IS_CSB5(sc))
612 1.35 hannken DELAY(2*PIIXPM_DELAY);
613 1.35 hannken else
614 1.35 hannken DELAY(PIIXPM_DELAY);
615 1.1 jmcneill for (retries = 1000; retries > 0; retries--) {
616 1.4 jmcneill st = bus_space_read_1(sc->sc_smb_iot, sc->sc_smb_ioh,
617 1.1 jmcneill PIIX_SMB_HS);
618 1.1 jmcneill if ((st & PIIX_SMB_HS_BUSY) == 0)
619 1.1 jmcneill break;
620 1.1 jmcneill DELAY(PIIXPM_DELAY);
621 1.1 jmcneill }
622 1.1 jmcneill if (st & PIIX_SMB_HS_BUSY)
623 1.1 jmcneill goto timeout;
624 1.45 hannken piixpm_intr(sc);
625 1.1 jmcneill } else {
626 1.1 jmcneill /* Wait for interrupt */
627 1.53 msaitoh if (tsleep(sc, PRIBIO, "piixpm", PIIXPM_TIMEOUT * hz))
628 1.1 jmcneill goto timeout;
629 1.1 jmcneill }
630 1.1 jmcneill
631 1.1 jmcneill if (sc->sc_i2c_xfer.error)
632 1.1 jmcneill return (1);
633 1.1 jmcneill
634 1.1 jmcneill return (0);
635 1.1 jmcneill
636 1.1 jmcneill timeout:
637 1.1 jmcneill /*
638 1.1 jmcneill * Transfer timeout. Kill the transaction and clear status bits.
639 1.1 jmcneill */
640 1.25 joerg aprint_error_dev(sc->sc_dev, "timeout, status 0x%x\n", st);
641 1.4 jmcneill bus_space_write_1(sc->sc_smb_iot, sc->sc_smb_ioh, PIIX_SMB_HC,
642 1.1 jmcneill PIIX_SMB_HC_KILL);
643 1.1 jmcneill DELAY(PIIXPM_DELAY);
644 1.4 jmcneill st = bus_space_read_1(sc->sc_smb_iot, sc->sc_smb_ioh, PIIX_SMB_HS);
645 1.1 jmcneill if ((st & PIIX_SMB_HS_FAILED) == 0)
646 1.49 msaitoh aprint_error_dev(sc->sc_dev,
647 1.49 msaitoh "transaction abort failed, status 0x%x\n", st);
648 1.4 jmcneill bus_space_write_1(sc->sc_smb_iot, sc->sc_smb_ioh, PIIX_SMB_HS, st);
649 1.35 hannken /*
650 1.35 hannken * CSB5 needs hard reset to unlock the smbus after timeout.
651 1.35 hannken */
652 1.54 msaitoh if (PIIXPM_IS_CSB5(sc))
653 1.35 hannken piixpm_csb5_reset(sc);
654 1.1 jmcneill return (1);
655 1.1 jmcneill }
656 1.1 jmcneill
657 1.25 joerg static int
658 1.1 jmcneill piixpm_intr(void *arg)
659 1.1 jmcneill {
660 1.45 hannken struct piixpm_softc *sc = arg;
661 1.54 msaitoh uint8_t st;
662 1.54 msaitoh uint8_t *b;
663 1.1 jmcneill size_t len;
664 1.1 jmcneill
665 1.1 jmcneill /* Read status */
666 1.4 jmcneill st = bus_space_read_1(sc->sc_smb_iot, sc->sc_smb_ioh, PIIX_SMB_HS);
667 1.1 jmcneill if ((st & PIIX_SMB_HS_BUSY) != 0 || (st & (PIIX_SMB_HS_INTR |
668 1.1 jmcneill PIIX_SMB_HS_DEVERR | PIIX_SMB_HS_BUSERR |
669 1.1 jmcneill PIIX_SMB_HS_FAILED)) == 0)
670 1.1 jmcneill /* Interrupt was not for us */
671 1.1 jmcneill return (0);
672 1.1 jmcneill
673 1.52 msaitoh DPRINTF(("%s: intr st %#x\n", device_xname(sc->sc_dev), st & 0xff));
674 1.1 jmcneill
675 1.1 jmcneill /* Clear status bits */
676 1.4 jmcneill bus_space_write_1(sc->sc_smb_iot, sc->sc_smb_ioh, PIIX_SMB_HS, st);
677 1.1 jmcneill
678 1.1 jmcneill /* Check for errors */
679 1.1 jmcneill if (st & (PIIX_SMB_HS_DEVERR | PIIX_SMB_HS_BUSERR |
680 1.1 jmcneill PIIX_SMB_HS_FAILED)) {
681 1.1 jmcneill sc->sc_i2c_xfer.error = 1;
682 1.1 jmcneill goto done;
683 1.1 jmcneill }
684 1.1 jmcneill
685 1.1 jmcneill if (st & PIIX_SMB_HS_INTR) {
686 1.1 jmcneill if (I2C_OP_WRITE_P(sc->sc_i2c_xfer.op))
687 1.1 jmcneill goto done;
688 1.1 jmcneill
689 1.1 jmcneill /* Read data */
690 1.1 jmcneill b = sc->sc_i2c_xfer.buf;
691 1.1 jmcneill len = sc->sc_i2c_xfer.len;
692 1.1 jmcneill if (len > 0)
693 1.4 jmcneill b[0] = bus_space_read_1(sc->sc_smb_iot, sc->sc_smb_ioh,
694 1.1 jmcneill PIIX_SMB_HD0);
695 1.1 jmcneill if (len > 1)
696 1.4 jmcneill b[1] = bus_space_read_1(sc->sc_smb_iot, sc->sc_smb_ioh,
697 1.1 jmcneill PIIX_SMB_HD1);
698 1.1 jmcneill }
699 1.1 jmcneill
700 1.1 jmcneill done:
701 1.1 jmcneill if ((sc->sc_i2c_xfer.flags & I2C_F_POLL) == 0)
702 1.1 jmcneill wakeup(sc);
703 1.1 jmcneill return (1);
704 1.1 jmcneill }
705