Home | History | Annotate | Line # | Download | only in pci
piixpm.c revision 1.7.4.2
      1  1.7.4.2  rpaulo /* $NetBSD: piixpm.c,v 1.7.4.2 2006/09/09 02:52:19 rpaulo Exp $ */
      2  1.7.4.2  rpaulo /*	$OpenBSD: piixpm.c,v 1.20 2006/02/27 08:25:02 grange Exp $	*/
      3  1.7.4.2  rpaulo 
      4  1.7.4.2  rpaulo /*
      5  1.7.4.2  rpaulo  * Copyright (c) 2005, 2006 Alexander Yurchenko <grange (at) openbsd.org>
      6  1.7.4.2  rpaulo  *
      7  1.7.4.2  rpaulo  * Permission to use, copy, modify, and distribute this software for any
      8  1.7.4.2  rpaulo  * purpose with or without fee is hereby granted, provided that the above
      9  1.7.4.2  rpaulo  * copyright notice and this permission notice appear in all copies.
     10  1.7.4.2  rpaulo  *
     11  1.7.4.2  rpaulo  * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
     12  1.7.4.2  rpaulo  * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
     13  1.7.4.2  rpaulo  * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
     14  1.7.4.2  rpaulo  * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
     15  1.7.4.2  rpaulo  * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
     16  1.7.4.2  rpaulo  * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
     17  1.7.4.2  rpaulo  * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
     18  1.7.4.2  rpaulo  */
     19  1.7.4.2  rpaulo 
     20  1.7.4.2  rpaulo /*
     21  1.7.4.2  rpaulo  * Intel PIIX and compatible Power Management controller driver.
     22  1.7.4.2  rpaulo  */
     23  1.7.4.2  rpaulo 
     24  1.7.4.2  rpaulo #include <sys/param.h>
     25  1.7.4.2  rpaulo #include <sys/systm.h>
     26  1.7.4.2  rpaulo #include <sys/device.h>
     27  1.7.4.2  rpaulo #include <sys/kernel.h>
     28  1.7.4.2  rpaulo #include <sys/lock.h>
     29  1.7.4.2  rpaulo #include <sys/proc.h>
     30  1.7.4.2  rpaulo 
     31  1.7.4.2  rpaulo #include <machine/bus.h>
     32  1.7.4.2  rpaulo 
     33  1.7.4.2  rpaulo #include <dev/pci/pcidevs.h>
     34  1.7.4.2  rpaulo #include <dev/pci/pcireg.h>
     35  1.7.4.2  rpaulo #include <dev/pci/pcivar.h>
     36  1.7.4.2  rpaulo 
     37  1.7.4.2  rpaulo #include <dev/pci/piixpmreg.h>
     38  1.7.4.2  rpaulo 
     39  1.7.4.2  rpaulo #include <dev/i2c/i2cvar.h>
     40  1.7.4.2  rpaulo 
     41  1.7.4.2  rpaulo #ifdef __HAVE_TIMECOUNTER
     42  1.7.4.2  rpaulo #include <dev/ic/acpipmtimer.h>
     43  1.7.4.2  rpaulo #endif
     44  1.7.4.2  rpaulo 
     45  1.7.4.2  rpaulo #ifdef PIIXPM_DEBUG
     46  1.7.4.2  rpaulo #define DPRINTF(x) printf x
     47  1.7.4.2  rpaulo #else
     48  1.7.4.2  rpaulo #define DPRINTF(x)
     49  1.7.4.2  rpaulo #endif
     50  1.7.4.2  rpaulo 
     51  1.7.4.2  rpaulo #define PIIXPM_DELAY	200
     52  1.7.4.2  rpaulo #define PIIXPM_TIMEOUT	1
     53  1.7.4.2  rpaulo 
     54  1.7.4.2  rpaulo struct piixpm_softc {
     55  1.7.4.2  rpaulo 	struct device		sc_dev;
     56  1.7.4.2  rpaulo 
     57  1.7.4.2  rpaulo 	bus_space_tag_t		sc_smb_iot;
     58  1.7.4.2  rpaulo 	bus_space_handle_t	sc_smb_ioh;
     59  1.7.4.2  rpaulo 	void *			sc_smb_ih;
     60  1.7.4.2  rpaulo 	int			sc_poll;
     61  1.7.4.2  rpaulo 
     62  1.7.4.2  rpaulo 	bus_space_tag_t		sc_pm_iot;
     63  1.7.4.2  rpaulo 	bus_space_handle_t	sc_pm_ioh;
     64  1.7.4.2  rpaulo 
     65  1.7.4.2  rpaulo 	pci_chipset_tag_t	sc_pc;
     66  1.7.4.2  rpaulo 	pcitag_t		sc_pcitag;
     67  1.7.4.2  rpaulo 
     68  1.7.4.2  rpaulo 	struct i2c_controller	sc_i2c_tag;
     69  1.7.4.2  rpaulo 	struct lock		sc_i2c_lock;
     70  1.7.4.2  rpaulo 	struct {
     71  1.7.4.2  rpaulo 		i2c_op_t     op;
     72  1.7.4.2  rpaulo 		void *       buf;
     73  1.7.4.2  rpaulo 		size_t       len;
     74  1.7.4.2  rpaulo 		int          flags;
     75  1.7.4.2  rpaulo 		volatile int error;
     76  1.7.4.2  rpaulo 	}			sc_i2c_xfer;
     77  1.7.4.2  rpaulo 
     78  1.7.4.2  rpaulo 	void *			sc_powerhook;
     79  1.7.4.2  rpaulo 	struct pci_conf_state	sc_pciconf;
     80  1.7.4.2  rpaulo 	pcireg_t		sc_devact[2];
     81  1.7.4.2  rpaulo };
     82  1.7.4.2  rpaulo 
     83  1.7.4.2  rpaulo int	piixpm_match(struct device *, struct cfdata *, void *);
     84  1.7.4.2  rpaulo void	piixpm_attach(struct device *, struct device *, void *);
     85  1.7.4.2  rpaulo 
     86  1.7.4.2  rpaulo void	piixpm_powerhook(int, void *);
     87  1.7.4.2  rpaulo 
     88  1.7.4.2  rpaulo int	piixpm_i2c_acquire_bus(void *, int);
     89  1.7.4.2  rpaulo void	piixpm_i2c_release_bus(void *, int);
     90  1.7.4.2  rpaulo int	piixpm_i2c_exec(void *, i2c_op_t, i2c_addr_t, const void *, size_t,
     91  1.7.4.2  rpaulo 	    void *, size_t, int);
     92  1.7.4.2  rpaulo 
     93  1.7.4.2  rpaulo int	piixpm_intr(void *);
     94  1.7.4.2  rpaulo 
     95  1.7.4.2  rpaulo CFATTACH_DECL(piixpm, sizeof(struct piixpm_softc),
     96  1.7.4.2  rpaulo     piixpm_match, piixpm_attach, NULL, NULL);
     97  1.7.4.2  rpaulo 
     98  1.7.4.2  rpaulo int
     99  1.7.4.2  rpaulo piixpm_match(struct device *parent, struct cfdata *match, void *aux)
    100  1.7.4.2  rpaulo {
    101  1.7.4.2  rpaulo 	struct pci_attach_args *pa;
    102  1.7.4.2  rpaulo 
    103  1.7.4.2  rpaulo 	pa = (struct pci_attach_args *)aux;
    104  1.7.4.2  rpaulo 	switch (PCI_VENDOR(pa->pa_id)) {
    105  1.7.4.2  rpaulo 	case PCI_VENDOR_INTEL:
    106  1.7.4.2  rpaulo 		switch (PCI_PRODUCT(pa->pa_id)) {
    107  1.7.4.2  rpaulo 		case PCI_PRODUCT_INTEL_82371AB_PMC:
    108  1.7.4.2  rpaulo 		case PCI_PRODUCT_INTEL_82440MX_PMC:
    109  1.7.4.2  rpaulo 			return 1;
    110  1.7.4.2  rpaulo 		}
    111  1.7.4.2  rpaulo 		break;
    112  1.7.4.2  rpaulo 	case PCI_VENDOR_ATI:
    113  1.7.4.2  rpaulo 		switch (PCI_PRODUCT(pa->pa_id)) {
    114  1.7.4.2  rpaulo 		case PCI_PRODUCT_ATI_SB200_SMB:
    115  1.7.4.2  rpaulo 			return 1;
    116  1.7.4.2  rpaulo 		}
    117  1.7.4.2  rpaulo 		break;
    118  1.7.4.2  rpaulo 	}
    119  1.7.4.2  rpaulo 
    120  1.7.4.2  rpaulo 	return 0;
    121  1.7.4.2  rpaulo }
    122  1.7.4.2  rpaulo 
    123  1.7.4.2  rpaulo void
    124  1.7.4.2  rpaulo piixpm_attach(struct device *parent, struct device *self, void *aux)
    125  1.7.4.2  rpaulo {
    126  1.7.4.2  rpaulo 	struct piixpm_softc *sc = (struct piixpm_softc *)self;
    127  1.7.4.2  rpaulo 	struct pci_attach_args *pa = aux;
    128  1.7.4.2  rpaulo 	struct i2cbus_attach_args iba;
    129  1.7.4.2  rpaulo 	pcireg_t base, conf;
    130  1.7.4.2  rpaulo #ifdef __HAVE_TIMECOUNTER
    131  1.7.4.2  rpaulo 	pcireg_t pmmisc;
    132  1.7.4.2  rpaulo #endif
    133  1.7.4.2  rpaulo 	pci_intr_handle_t ih;
    134  1.7.4.2  rpaulo 	const char *intrstr = NULL;
    135  1.7.4.2  rpaulo 
    136  1.7.4.2  rpaulo 	sc->sc_pc = pa->pa_pc;
    137  1.7.4.2  rpaulo 	sc->sc_pcitag = pa->pa_tag;
    138  1.7.4.2  rpaulo 
    139  1.7.4.2  rpaulo 	aprint_naive("\n");
    140  1.7.4.2  rpaulo 	aprint_normal(": Power Management Controller\n");
    141  1.7.4.2  rpaulo 
    142  1.7.4.2  rpaulo 	sc->sc_powerhook = powerhook_establish(piixpm_powerhook, sc);
    143  1.7.4.2  rpaulo 	if (sc->sc_powerhook == NULL)
    144  1.7.4.2  rpaulo 		aprint_error("%s: can't establish powerhook\n",
    145  1.7.4.2  rpaulo 		    sc->sc_dev.dv_xname);
    146  1.7.4.2  rpaulo 
    147  1.7.4.2  rpaulo 	/* Read configuration */
    148  1.7.4.2  rpaulo 	conf = pci_conf_read(pa->pa_pc, pa->pa_tag, PIIX_SMB_HOSTC);
    149  1.7.4.2  rpaulo 	DPRINTF((": conf 0x%x", conf));
    150  1.7.4.2  rpaulo 
    151  1.7.4.2  rpaulo #ifdef __HAVE_TIMECOUNTER
    152  1.7.4.2  rpaulo 	if ((PCI_VENDOR(pa->pa_id) != PCI_VENDOR_INTEL) ||
    153  1.7.4.2  rpaulo 	    (PCI_PRODUCT(pa->pa_id) != PCI_PRODUCT_INTEL_82371AB_PMC))
    154  1.7.4.2  rpaulo 		goto nopowermanagement;
    155  1.7.4.2  rpaulo 
    156  1.7.4.2  rpaulo 	/* check whether I/O access to PM regs is enabled */
    157  1.7.4.2  rpaulo 	pmmisc = pci_conf_read(pa->pa_pc, pa->pa_tag, PIIX_PMREGMISC);
    158  1.7.4.2  rpaulo 	if (!(pmmisc & 1))
    159  1.7.4.2  rpaulo 		goto nopowermanagement;
    160  1.7.4.2  rpaulo 
    161  1.7.4.2  rpaulo 	sc->sc_pm_iot = pa->pa_iot;
    162  1.7.4.2  rpaulo 	/* Map I/O space */
    163  1.7.4.2  rpaulo 	base = pci_conf_read(pa->pa_pc, pa->pa_tag, PIIX_PM_BASE);
    164  1.7.4.2  rpaulo 	if (bus_space_map(sc->sc_pm_iot, PCI_MAPREG_IO_ADDR(base),
    165  1.7.4.2  rpaulo 	    PIIX_PM_SIZE, 0, &sc->sc_pm_ioh)) {
    166  1.7.4.2  rpaulo 		aprint_error("%s: can't map power management I/O space\n",
    167  1.7.4.2  rpaulo 		    sc->sc_dev.dv_xname);
    168  1.7.4.2  rpaulo 		goto nopowermanagement;
    169  1.7.4.2  rpaulo 	}
    170  1.7.4.2  rpaulo 
    171  1.7.4.2  rpaulo 	/*
    172  1.7.4.2  rpaulo 	 * Revision 0 and 1 are PIIX4, 2 is PIIX4E, 3 is PIIX4M.
    173  1.7.4.2  rpaulo 	 * PIIX4 and PIIX4E have a bug in the timer latch, see Errata #20
    174  1.7.4.2  rpaulo 	 * in the "Specification update" (document #297738).
    175  1.7.4.2  rpaulo 	 */
    176  1.7.4.2  rpaulo 	acpipmtimer_attach(&sc->sc_dev, sc->sc_pm_iot, sc->sc_pm_ioh,
    177  1.7.4.2  rpaulo 			   PIIX_PM_PMTMR,
    178  1.7.4.2  rpaulo 		(PCI_REVISION(pa->pa_class) < 3) ? ACPIPMT_BADLATCH : 0 );
    179  1.7.4.2  rpaulo 
    180  1.7.4.2  rpaulo nopowermanagement:
    181  1.7.4.2  rpaulo #endif
    182  1.7.4.2  rpaulo 
    183  1.7.4.2  rpaulo 	if ((conf & PIIX_SMB_HOSTC_HSTEN) == 0) {
    184  1.7.4.2  rpaulo 		aprint_normal("%s: SMBus disabled\n", sc->sc_dev.dv_xname);
    185  1.7.4.2  rpaulo 		return;
    186  1.7.4.2  rpaulo 	}
    187  1.7.4.2  rpaulo 
    188  1.7.4.2  rpaulo 	/* Map I/O space */
    189  1.7.4.2  rpaulo 	sc->sc_smb_iot = pa->pa_iot;
    190  1.7.4.2  rpaulo 	base = pci_conf_read(pa->pa_pc, pa->pa_tag, PIIX_SMB_BASE) & 0xffff;
    191  1.7.4.2  rpaulo 	if (bus_space_map(sc->sc_smb_iot, PCI_MAPREG_IO_ADDR(base),
    192  1.7.4.2  rpaulo 	    PIIX_SMB_SIZE, 0, &sc->sc_smb_ioh)) {
    193  1.7.4.2  rpaulo 		aprint_error("%s: can't map smbus I/O space\n",
    194  1.7.4.2  rpaulo 		    sc->sc_dev.dv_xname);
    195  1.7.4.2  rpaulo 		return;
    196  1.7.4.2  rpaulo 	}
    197  1.7.4.2  rpaulo 
    198  1.7.4.2  rpaulo 	sc->sc_poll = 1;
    199  1.7.4.2  rpaulo 	if ((conf & PIIX_SMB_HOSTC_INTMASK) == PIIX_SMB_HOSTC_SMI) {
    200  1.7.4.2  rpaulo 		/* No PCI IRQ */
    201  1.7.4.2  rpaulo 		aprint_normal("%s: interrupting at SMI", sc->sc_dev.dv_xname);
    202  1.7.4.2  rpaulo 	} else if ((conf & PIIX_SMB_HOSTC_INTMASK) == PIIX_SMB_HOSTC_IRQ) {
    203  1.7.4.2  rpaulo 		/* Install interrupt handler */
    204  1.7.4.2  rpaulo 		if (pci_intr_map(pa, &ih) == 0) {
    205  1.7.4.2  rpaulo 			intrstr = pci_intr_string(pa->pa_pc, ih);
    206  1.7.4.2  rpaulo 			sc->sc_smb_ih = pci_intr_establish(pa->pa_pc, ih, IPL_BIO,
    207  1.7.4.2  rpaulo 			    piixpm_intr, sc);
    208  1.7.4.2  rpaulo 			if (sc->sc_smb_ih != NULL) {
    209  1.7.4.2  rpaulo 				aprint_normal("%s: interrupting at %s",
    210  1.7.4.2  rpaulo 				    sc->sc_dev.dv_xname, intrstr);
    211  1.7.4.2  rpaulo 				sc->sc_poll = 0;
    212  1.7.4.2  rpaulo 			}
    213  1.7.4.2  rpaulo 		}
    214  1.7.4.2  rpaulo 		if (sc->sc_poll)
    215  1.7.4.2  rpaulo 			aprint_normal("%s: polling", sc->sc_dev.dv_xname);
    216  1.7.4.2  rpaulo 	}
    217  1.7.4.2  rpaulo 
    218  1.7.4.2  rpaulo 	aprint_normal("\n");
    219  1.7.4.2  rpaulo 
    220  1.7.4.2  rpaulo 	/* Attach I2C bus */
    221  1.7.4.2  rpaulo 	lockinit(&sc->sc_i2c_lock, PRIBIO | PCATCH, "iiclk", 0, 0);
    222  1.7.4.2  rpaulo 	sc->sc_i2c_tag.ic_cookie = sc;
    223  1.7.4.2  rpaulo 	sc->sc_i2c_tag.ic_acquire_bus = piixpm_i2c_acquire_bus;
    224  1.7.4.2  rpaulo 	sc->sc_i2c_tag.ic_release_bus = piixpm_i2c_release_bus;
    225  1.7.4.2  rpaulo 	sc->sc_i2c_tag.ic_exec = piixpm_i2c_exec;
    226  1.7.4.2  rpaulo 
    227  1.7.4.2  rpaulo 	bzero(&iba, sizeof(iba));
    228  1.7.4.2  rpaulo 	iba.iba_tag = &sc->sc_i2c_tag;
    229  1.7.4.2  rpaulo 	config_found_ia(self, "i2cbus", &iba, iicbus_print);
    230  1.7.4.2  rpaulo 
    231  1.7.4.2  rpaulo 	return;
    232  1.7.4.2  rpaulo }
    233  1.7.4.2  rpaulo 
    234  1.7.4.2  rpaulo void
    235  1.7.4.2  rpaulo piixpm_powerhook(int why, void *cookie)
    236  1.7.4.2  rpaulo {
    237  1.7.4.2  rpaulo 	struct piixpm_softc *sc = cookie;
    238  1.7.4.2  rpaulo 	pci_chipset_tag_t pc = sc->sc_pc;
    239  1.7.4.2  rpaulo 	pcitag_t tag = sc->sc_pcitag;
    240  1.7.4.2  rpaulo 
    241  1.7.4.2  rpaulo 	switch (why) {
    242  1.7.4.2  rpaulo 	case PWR_SUSPEND:
    243  1.7.4.2  rpaulo 		pci_conf_capture(pc, tag, &sc->sc_pciconf);
    244  1.7.4.2  rpaulo 		sc->sc_devact[0] = pci_conf_read(pc, tag, PIIX_DEVACTA);
    245  1.7.4.2  rpaulo 		sc->sc_devact[1] = pci_conf_read(pc, tag, PIIX_DEVACTB);
    246  1.7.4.2  rpaulo 		break;
    247  1.7.4.2  rpaulo 	case PWR_RESUME:
    248  1.7.4.2  rpaulo 		pci_conf_restore(pc, tag, &sc->sc_pciconf);
    249  1.7.4.2  rpaulo 		pci_conf_write(pc, tag, PIIX_DEVACTA, sc->sc_devact[0]);
    250  1.7.4.2  rpaulo 		pci_conf_write(pc, tag, PIIX_DEVACTB, sc->sc_devact[1]);
    251  1.7.4.2  rpaulo 		break;
    252  1.7.4.2  rpaulo 	}
    253  1.7.4.2  rpaulo 
    254  1.7.4.2  rpaulo 	return;
    255  1.7.4.2  rpaulo }
    256  1.7.4.2  rpaulo 
    257  1.7.4.2  rpaulo int
    258  1.7.4.2  rpaulo piixpm_i2c_acquire_bus(void *cookie, int flags)
    259  1.7.4.2  rpaulo {
    260  1.7.4.2  rpaulo 	struct piixpm_softc *sc = cookie;
    261  1.7.4.2  rpaulo 
    262  1.7.4.2  rpaulo 	if (cold || sc->sc_poll || (flags & I2C_F_POLL))
    263  1.7.4.2  rpaulo 		return (0);
    264  1.7.4.2  rpaulo 
    265  1.7.4.2  rpaulo 	return (lockmgr(&sc->sc_i2c_lock, LK_EXCLUSIVE, NULL));
    266  1.7.4.2  rpaulo }
    267  1.7.4.2  rpaulo 
    268  1.7.4.2  rpaulo void
    269  1.7.4.2  rpaulo piixpm_i2c_release_bus(void *cookie, int flags)
    270  1.7.4.2  rpaulo {
    271  1.7.4.2  rpaulo 	struct piixpm_softc *sc = cookie;
    272  1.7.4.2  rpaulo 
    273  1.7.4.2  rpaulo 	if (cold || sc->sc_poll || (flags & I2C_F_POLL))
    274  1.7.4.2  rpaulo 		return;
    275  1.7.4.2  rpaulo 
    276  1.7.4.2  rpaulo 	lockmgr(&sc->sc_i2c_lock, LK_RELEASE, NULL);
    277  1.7.4.2  rpaulo }
    278  1.7.4.2  rpaulo 
    279  1.7.4.2  rpaulo int
    280  1.7.4.2  rpaulo piixpm_i2c_exec(void *cookie, i2c_op_t op, i2c_addr_t addr,
    281  1.7.4.2  rpaulo     const void *cmdbuf, size_t cmdlen, void *buf, size_t len, int flags)
    282  1.7.4.2  rpaulo {
    283  1.7.4.2  rpaulo 	struct piixpm_softc *sc = cookie;
    284  1.7.4.2  rpaulo 	const u_int8_t *b;
    285  1.7.4.2  rpaulo 	u_int8_t ctl = 0, st;
    286  1.7.4.2  rpaulo 	int retries;
    287  1.7.4.2  rpaulo 
    288  1.7.4.2  rpaulo 	DPRINTF(("%s: exec: op %d, addr 0x%x, cmdlen %d, len %d, flags 0x%x\n",
    289  1.7.4.2  rpaulo 	    sc->sc_dev.dv_xname, op, addr, cmdlen, len, flags));
    290  1.7.4.2  rpaulo 
    291  1.7.4.2  rpaulo 	/* Wait for bus to be idle */
    292  1.7.4.2  rpaulo 	for (retries = 100; retries > 0; retries--) {
    293  1.7.4.2  rpaulo 		st = bus_space_read_1(sc->sc_smb_iot, sc->sc_smb_ioh,
    294  1.7.4.2  rpaulo 		    PIIX_SMB_HS);
    295  1.7.4.2  rpaulo 		if (!(st & PIIX_SMB_HS_BUSY))
    296  1.7.4.2  rpaulo 			break;
    297  1.7.4.2  rpaulo 		DELAY(PIIXPM_DELAY);
    298  1.7.4.2  rpaulo 	}
    299  1.7.4.2  rpaulo 	DPRINTF(("%s: exec: st 0x%d\n", sc->sc_dev.dv_xname, st & 0xff));
    300  1.7.4.2  rpaulo 	if (st & PIIX_SMB_HS_BUSY)
    301  1.7.4.2  rpaulo 		return (1);
    302  1.7.4.2  rpaulo 
    303  1.7.4.2  rpaulo 	if (cold || sc->sc_poll)
    304  1.7.4.2  rpaulo 		flags |= I2C_F_POLL;
    305  1.7.4.2  rpaulo 
    306  1.7.4.2  rpaulo 	if (!I2C_OP_STOP_P(op) || cmdlen > 1 || len > 2)
    307  1.7.4.2  rpaulo 		return (1);
    308  1.7.4.2  rpaulo 
    309  1.7.4.2  rpaulo 	/* Setup transfer */
    310  1.7.4.2  rpaulo 	sc->sc_i2c_xfer.op = op;
    311  1.7.4.2  rpaulo 	sc->sc_i2c_xfer.buf = buf;
    312  1.7.4.2  rpaulo 	sc->sc_i2c_xfer.len = len;
    313  1.7.4.2  rpaulo 	sc->sc_i2c_xfer.flags = flags;
    314  1.7.4.2  rpaulo 	sc->sc_i2c_xfer.error = 0;
    315  1.7.4.2  rpaulo 
    316  1.7.4.2  rpaulo 	/* Set slave address and transfer direction */
    317  1.7.4.2  rpaulo 	bus_space_write_1(sc->sc_smb_iot, sc->sc_smb_ioh, PIIX_SMB_TXSLVA,
    318  1.7.4.2  rpaulo 	    PIIX_SMB_TXSLVA_ADDR(addr) |
    319  1.7.4.2  rpaulo 	    (I2C_OP_READ_P(op) ? PIIX_SMB_TXSLVA_READ : 0));
    320  1.7.4.2  rpaulo 
    321  1.7.4.2  rpaulo 	b = cmdbuf;
    322  1.7.4.2  rpaulo 	if (cmdlen > 0)
    323  1.7.4.2  rpaulo 		/* Set command byte */
    324  1.7.4.2  rpaulo 		bus_space_write_1(sc->sc_smb_iot, sc->sc_smb_ioh,
    325  1.7.4.2  rpaulo 		    PIIX_SMB_HCMD, b[0]);
    326  1.7.4.2  rpaulo 
    327  1.7.4.2  rpaulo 	if (I2C_OP_WRITE_P(op)) {
    328  1.7.4.2  rpaulo 		/* Write data */
    329  1.7.4.2  rpaulo 		b = buf;
    330  1.7.4.2  rpaulo 		if (len > 0)
    331  1.7.4.2  rpaulo 			bus_space_write_1(sc->sc_smb_iot, sc->sc_smb_ioh,
    332  1.7.4.2  rpaulo 			    PIIX_SMB_HD0, b[0]);
    333  1.7.4.2  rpaulo 		if (len > 1)
    334  1.7.4.2  rpaulo 			bus_space_write_1(sc->sc_smb_iot, sc->sc_smb_ioh,
    335  1.7.4.2  rpaulo 			    PIIX_SMB_HD1, b[1]);
    336  1.7.4.2  rpaulo 	}
    337  1.7.4.2  rpaulo 
    338  1.7.4.2  rpaulo 	/* Set SMBus command */
    339  1.7.4.2  rpaulo 	if (len == 0)
    340  1.7.4.2  rpaulo 		ctl = PIIX_SMB_HC_CMD_BYTE;
    341  1.7.4.2  rpaulo 	else if (len == 1)
    342  1.7.4.2  rpaulo 		ctl = PIIX_SMB_HC_CMD_BDATA;
    343  1.7.4.2  rpaulo 	else if (len == 2)
    344  1.7.4.2  rpaulo 		ctl = PIIX_SMB_HC_CMD_WDATA;
    345  1.7.4.2  rpaulo 
    346  1.7.4.2  rpaulo 	if ((flags & I2C_F_POLL) == 0)
    347  1.7.4.2  rpaulo 		ctl |= PIIX_SMB_HC_INTREN;
    348  1.7.4.2  rpaulo 
    349  1.7.4.2  rpaulo 	/* Start transaction */
    350  1.7.4.2  rpaulo 	ctl |= PIIX_SMB_HC_START;
    351  1.7.4.2  rpaulo 	bus_space_write_1(sc->sc_smb_iot, sc->sc_smb_ioh, PIIX_SMB_HC, ctl);
    352  1.7.4.2  rpaulo 
    353  1.7.4.2  rpaulo 	if (flags & I2C_F_POLL) {
    354  1.7.4.2  rpaulo 		/* Poll for completion */
    355  1.7.4.2  rpaulo 		DELAY(PIIXPM_DELAY);
    356  1.7.4.2  rpaulo 		for (retries = 1000; retries > 0; retries--) {
    357  1.7.4.2  rpaulo 			st = bus_space_read_1(sc->sc_smb_iot, sc->sc_smb_ioh,
    358  1.7.4.2  rpaulo 			    PIIX_SMB_HS);
    359  1.7.4.2  rpaulo 			if ((st & PIIX_SMB_HS_BUSY) == 0)
    360  1.7.4.2  rpaulo 				break;
    361  1.7.4.2  rpaulo 			DELAY(PIIXPM_DELAY);
    362  1.7.4.2  rpaulo 		}
    363  1.7.4.2  rpaulo 		if (st & PIIX_SMB_HS_BUSY)
    364  1.7.4.2  rpaulo 			goto timeout;
    365  1.7.4.2  rpaulo 		piixpm_intr(sc);
    366  1.7.4.2  rpaulo 	} else {
    367  1.7.4.2  rpaulo 		/* Wait for interrupt */
    368  1.7.4.2  rpaulo 		if (tsleep(sc, PRIBIO, "iicexec", PIIXPM_TIMEOUT * hz))
    369  1.7.4.2  rpaulo 			goto timeout;
    370  1.7.4.2  rpaulo 	}
    371  1.7.4.2  rpaulo 
    372  1.7.4.2  rpaulo 	if (sc->sc_i2c_xfer.error)
    373  1.7.4.2  rpaulo 		return (1);
    374  1.7.4.2  rpaulo 
    375  1.7.4.2  rpaulo 	return (0);
    376  1.7.4.2  rpaulo 
    377  1.7.4.2  rpaulo timeout:
    378  1.7.4.2  rpaulo 	/*
    379  1.7.4.2  rpaulo 	 * Transfer timeout. Kill the transaction and clear status bits.
    380  1.7.4.2  rpaulo 	 */
    381  1.7.4.2  rpaulo 	aprint_error("%s: timeout, status 0x%x\n", sc->sc_dev.dv_xname, st);
    382  1.7.4.2  rpaulo 	bus_space_write_1(sc->sc_smb_iot, sc->sc_smb_ioh, PIIX_SMB_HC,
    383  1.7.4.2  rpaulo 	    PIIX_SMB_HC_KILL);
    384  1.7.4.2  rpaulo 	DELAY(PIIXPM_DELAY);
    385  1.7.4.2  rpaulo 	st = bus_space_read_1(sc->sc_smb_iot, sc->sc_smb_ioh, PIIX_SMB_HS);
    386  1.7.4.2  rpaulo 	if ((st & PIIX_SMB_HS_FAILED) == 0)
    387  1.7.4.2  rpaulo 		aprint_error("%s: transaction abort failed, status 0x%x\n",
    388  1.7.4.2  rpaulo 		    sc->sc_dev.dv_xname, st);
    389  1.7.4.2  rpaulo 	bus_space_write_1(sc->sc_smb_iot, sc->sc_smb_ioh, PIIX_SMB_HS, st);
    390  1.7.4.2  rpaulo 	return (1);
    391  1.7.4.2  rpaulo }
    392  1.7.4.2  rpaulo 
    393  1.7.4.2  rpaulo int
    394  1.7.4.2  rpaulo piixpm_intr(void *arg)
    395  1.7.4.2  rpaulo {
    396  1.7.4.2  rpaulo 	struct piixpm_softc *sc = arg;
    397  1.7.4.2  rpaulo 	u_int8_t st;
    398  1.7.4.2  rpaulo 	u_int8_t *b;
    399  1.7.4.2  rpaulo 	size_t len;
    400  1.7.4.2  rpaulo 
    401  1.7.4.2  rpaulo 	/* Read status */
    402  1.7.4.2  rpaulo 	st = bus_space_read_1(sc->sc_smb_iot, sc->sc_smb_ioh, PIIX_SMB_HS);
    403  1.7.4.2  rpaulo 	if ((st & PIIX_SMB_HS_BUSY) != 0 || (st & (PIIX_SMB_HS_INTR |
    404  1.7.4.2  rpaulo 	    PIIX_SMB_HS_DEVERR | PIIX_SMB_HS_BUSERR |
    405  1.7.4.2  rpaulo 	    PIIX_SMB_HS_FAILED)) == 0)
    406  1.7.4.2  rpaulo 		/* Interrupt was not for us */
    407  1.7.4.2  rpaulo 		return (0);
    408  1.7.4.2  rpaulo 
    409  1.7.4.2  rpaulo 	DPRINTF(("%s: intr st 0x%d\n", sc->sc_dev.dv_xname, st & 0xff));
    410  1.7.4.2  rpaulo 
    411  1.7.4.2  rpaulo 	/* Clear status bits */
    412  1.7.4.2  rpaulo 	bus_space_write_1(sc->sc_smb_iot, sc->sc_smb_ioh, PIIX_SMB_HS, st);
    413  1.7.4.2  rpaulo 
    414  1.7.4.2  rpaulo 	/* Check for errors */
    415  1.7.4.2  rpaulo 	if (st & (PIIX_SMB_HS_DEVERR | PIIX_SMB_HS_BUSERR |
    416  1.7.4.2  rpaulo 	    PIIX_SMB_HS_FAILED)) {
    417  1.7.4.2  rpaulo 		sc->sc_i2c_xfer.error = 1;
    418  1.7.4.2  rpaulo 		goto done;
    419  1.7.4.2  rpaulo 	}
    420  1.7.4.2  rpaulo 
    421  1.7.4.2  rpaulo 	if (st & PIIX_SMB_HS_INTR) {
    422  1.7.4.2  rpaulo 		if (I2C_OP_WRITE_P(sc->sc_i2c_xfer.op))
    423  1.7.4.2  rpaulo 			goto done;
    424  1.7.4.2  rpaulo 
    425  1.7.4.2  rpaulo 		/* Read data */
    426  1.7.4.2  rpaulo 		b = sc->sc_i2c_xfer.buf;
    427  1.7.4.2  rpaulo 		len = sc->sc_i2c_xfer.len;
    428  1.7.4.2  rpaulo 		if (len > 0)
    429  1.7.4.2  rpaulo 			b[0] = bus_space_read_1(sc->sc_smb_iot, sc->sc_smb_ioh,
    430  1.7.4.2  rpaulo 			    PIIX_SMB_HD0);
    431  1.7.4.2  rpaulo 		if (len > 1)
    432  1.7.4.2  rpaulo 			b[1] = bus_space_read_1(sc->sc_smb_iot, sc->sc_smb_ioh,
    433  1.7.4.2  rpaulo 			    PIIX_SMB_HD1);
    434  1.7.4.2  rpaulo 	}
    435  1.7.4.2  rpaulo 
    436  1.7.4.2  rpaulo done:
    437  1.7.4.2  rpaulo 	if ((sc->sc_i2c_xfer.flags & I2C_F_POLL) == 0)
    438  1.7.4.2  rpaulo 		wakeup(sc);
    439  1.7.4.2  rpaulo 	return (1);
    440  1.7.4.2  rpaulo }
    441