Home | History | Annotate | Line # | Download | only in pci
piixpm.c revision 1.7.6.2
      1  1.7.6.2      yamt /* $NetBSD: piixpm.c,v 1.7.6.2 2006/12/10 07:17:47 yamt Exp $ */
      2      1.1  jmcneill /*	$OpenBSD: piixpm.c,v 1.20 2006/02/27 08:25:02 grange Exp $	*/
      3      1.1  jmcneill 
      4      1.1  jmcneill /*
      5      1.1  jmcneill  * Copyright (c) 2005, 2006 Alexander Yurchenko <grange (at) openbsd.org>
      6      1.1  jmcneill  *
      7      1.1  jmcneill  * Permission to use, copy, modify, and distribute this software for any
      8      1.1  jmcneill  * purpose with or without fee is hereby granted, provided that the above
      9      1.1  jmcneill  * copyright notice and this permission notice appear in all copies.
     10      1.1  jmcneill  *
     11      1.1  jmcneill  * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
     12      1.1  jmcneill  * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
     13      1.1  jmcneill  * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
     14      1.1  jmcneill  * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
     15      1.1  jmcneill  * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
     16      1.1  jmcneill  * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
     17      1.1  jmcneill  * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
     18      1.1  jmcneill  */
     19      1.1  jmcneill 
     20      1.1  jmcneill /*
     21      1.1  jmcneill  * Intel PIIX and compatible Power Management controller driver.
     22      1.1  jmcneill  */
     23      1.1  jmcneill 
     24      1.1  jmcneill #include <sys/param.h>
     25      1.1  jmcneill #include <sys/systm.h>
     26      1.1  jmcneill #include <sys/device.h>
     27      1.1  jmcneill #include <sys/kernel.h>
     28      1.1  jmcneill #include <sys/lock.h>
     29      1.1  jmcneill #include <sys/proc.h>
     30      1.1  jmcneill 
     31      1.1  jmcneill #include <machine/bus.h>
     32      1.1  jmcneill 
     33      1.1  jmcneill #include <dev/pci/pcidevs.h>
     34      1.1  jmcneill #include <dev/pci/pcireg.h>
     35      1.1  jmcneill #include <dev/pci/pcivar.h>
     36      1.1  jmcneill 
     37      1.1  jmcneill #include <dev/pci/piixpmreg.h>
     38      1.1  jmcneill 
     39      1.1  jmcneill #include <dev/i2c/i2cvar.h>
     40      1.1  jmcneill 
     41      1.4  jmcneill #ifdef __HAVE_TIMECOUNTER
     42      1.5  drochner #include <dev/ic/acpipmtimer.h>
     43      1.4  jmcneill #endif
     44      1.4  jmcneill 
     45      1.1  jmcneill #ifdef PIIXPM_DEBUG
     46      1.1  jmcneill #define DPRINTF(x) printf x
     47      1.1  jmcneill #else
     48      1.1  jmcneill #define DPRINTF(x)
     49      1.1  jmcneill #endif
     50      1.1  jmcneill 
     51      1.1  jmcneill #define PIIXPM_DELAY	200
     52      1.1  jmcneill #define PIIXPM_TIMEOUT	1
     53      1.1  jmcneill 
     54      1.1  jmcneill struct piixpm_softc {
     55      1.1  jmcneill 	struct device		sc_dev;
     56      1.1  jmcneill 
     57      1.4  jmcneill 	bus_space_tag_t		sc_smb_iot;
     58      1.4  jmcneill 	bus_space_handle_t	sc_smb_ioh;
     59      1.4  jmcneill 	void *			sc_smb_ih;
     60      1.1  jmcneill 	int			sc_poll;
     61      1.1  jmcneill 
     62      1.4  jmcneill 	bus_space_tag_t		sc_pm_iot;
     63      1.4  jmcneill 	bus_space_handle_t	sc_pm_ioh;
     64      1.4  jmcneill 
     65      1.3  jmcneill 	pci_chipset_tag_t	sc_pc;
     66      1.3  jmcneill 	pcitag_t		sc_pcitag;
     67      1.3  jmcneill 
     68      1.1  jmcneill 	struct i2c_controller	sc_i2c_tag;
     69      1.1  jmcneill 	struct lock		sc_i2c_lock;
     70      1.1  jmcneill 	struct {
     71      1.1  jmcneill 		i2c_op_t     op;
     72      1.1  jmcneill 		void *       buf;
     73      1.1  jmcneill 		size_t       len;
     74      1.1  jmcneill 		int          flags;
     75      1.1  jmcneill 		volatile int error;
     76      1.1  jmcneill 	}			sc_i2c_xfer;
     77      1.3  jmcneill 
     78      1.3  jmcneill 	void *			sc_powerhook;
     79      1.3  jmcneill 	struct pci_conf_state	sc_pciconf;
     80      1.3  jmcneill 	pcireg_t		sc_devact[2];
     81      1.1  jmcneill };
     82      1.1  jmcneill 
     83      1.1  jmcneill int	piixpm_match(struct device *, struct cfdata *, void *);
     84      1.1  jmcneill void	piixpm_attach(struct device *, struct device *, void *);
     85      1.1  jmcneill 
     86      1.3  jmcneill void	piixpm_powerhook(int, void *);
     87      1.3  jmcneill 
     88      1.1  jmcneill int	piixpm_i2c_acquire_bus(void *, int);
     89      1.1  jmcneill void	piixpm_i2c_release_bus(void *, int);
     90      1.1  jmcneill int	piixpm_i2c_exec(void *, i2c_op_t, i2c_addr_t, const void *, size_t,
     91      1.1  jmcneill 	    void *, size_t, int);
     92      1.1  jmcneill 
     93      1.1  jmcneill int	piixpm_intr(void *);
     94      1.1  jmcneill 
     95      1.1  jmcneill CFATTACH_DECL(piixpm, sizeof(struct piixpm_softc),
     96      1.1  jmcneill     piixpm_match, piixpm_attach, NULL, NULL);
     97      1.1  jmcneill 
     98      1.1  jmcneill int
     99  1.7.6.2      yamt piixpm_match(struct device *parent, struct cfdata *match,
    100  1.7.6.1      yamt     void *aux)
    101      1.1  jmcneill {
    102      1.1  jmcneill 	struct pci_attach_args *pa;
    103      1.1  jmcneill 
    104      1.1  jmcneill 	pa = (struct pci_attach_args *)aux;
    105      1.1  jmcneill 	switch (PCI_VENDOR(pa->pa_id)) {
    106      1.1  jmcneill 	case PCI_VENDOR_INTEL:
    107      1.1  jmcneill 		switch (PCI_PRODUCT(pa->pa_id)) {
    108      1.1  jmcneill 		case PCI_PRODUCT_INTEL_82371AB_PMC:
    109      1.1  jmcneill 		case PCI_PRODUCT_INTEL_82440MX_PMC:
    110      1.1  jmcneill 			return 1;
    111      1.1  jmcneill 		}
    112      1.1  jmcneill 		break;
    113      1.1  jmcneill 	case PCI_VENDOR_ATI:
    114      1.1  jmcneill 		switch (PCI_PRODUCT(pa->pa_id)) {
    115      1.1  jmcneill 		case PCI_PRODUCT_ATI_SB200_SMB:
    116  1.7.6.2      yamt 		case PCI_PRODUCT_ATI_SB300_SMB:
    117  1.7.6.2      yamt 		case PCI_PRODUCT_ATI_SB400_SMB:
    118      1.1  jmcneill 			return 1;
    119      1.1  jmcneill 		}
    120      1.1  jmcneill 		break;
    121      1.1  jmcneill 	}
    122      1.1  jmcneill 
    123      1.1  jmcneill 	return 0;
    124      1.1  jmcneill }
    125      1.1  jmcneill 
    126      1.1  jmcneill void
    127  1.7.6.2      yamt piixpm_attach(struct device *parent, struct device *self, void *aux)
    128      1.1  jmcneill {
    129      1.1  jmcneill 	struct piixpm_softc *sc = (struct piixpm_softc *)self;
    130      1.1  jmcneill 	struct pci_attach_args *pa = aux;
    131      1.1  jmcneill 	struct i2cbus_attach_args iba;
    132      1.1  jmcneill 	pcireg_t base, conf;
    133      1.5  drochner #ifdef __HAVE_TIMECOUNTER
    134      1.5  drochner 	pcireg_t pmmisc;
    135      1.5  drochner #endif
    136      1.1  jmcneill 	pci_intr_handle_t ih;
    137  1.7.6.2      yamt 	char devinfo[256];
    138      1.1  jmcneill 	const char *intrstr = NULL;
    139      1.1  jmcneill 
    140      1.3  jmcneill 	sc->sc_pc = pa->pa_pc;
    141      1.3  jmcneill 	sc->sc_pcitag = pa->pa_tag;
    142      1.3  jmcneill 
    143      1.3  jmcneill 	aprint_naive("\n");
    144  1.7.6.2      yamt 
    145  1.7.6.2      yamt 	pci_devinfo(pa->pa_id, pa->pa_class, 0, devinfo, sizeof(devinfo));
    146  1.7.6.2      yamt 	aprint_normal("\n%s: %s (rev. 0x%02x)\n",
    147  1.7.6.2      yamt 		      device_xname(self), devinfo, PCI_REVISION(pa->pa_class));
    148      1.3  jmcneill 
    149  1.7.6.1      yamt 	sc->sc_powerhook = powerhook_establish(sc->sc_dev.dv_xname,
    150  1.7.6.1      yamt 	    piixpm_powerhook, sc);
    151      1.3  jmcneill 	if (sc->sc_powerhook == NULL)
    152      1.3  jmcneill 		aprint_error("%s: can't establish powerhook\n",
    153      1.3  jmcneill 		    sc->sc_dev.dv_xname);
    154      1.3  jmcneill 
    155      1.1  jmcneill 	/* Read configuration */
    156      1.1  jmcneill 	conf = pci_conf_read(pa->pa_pc, pa->pa_tag, PIIX_SMB_HOSTC);
    157      1.1  jmcneill 	DPRINTF((": conf 0x%x", conf));
    158      1.1  jmcneill 
    159      1.4  jmcneill #ifdef __HAVE_TIMECOUNTER
    160      1.5  drochner 	if ((PCI_VENDOR(pa->pa_id) != PCI_VENDOR_INTEL) ||
    161      1.5  drochner 	    (PCI_PRODUCT(pa->pa_id) != PCI_PRODUCT_INTEL_82371AB_PMC))
    162      1.5  drochner 		goto nopowermanagement;
    163      1.5  drochner 
    164      1.5  drochner 	/* check whether I/O access to PM regs is enabled */
    165      1.5  drochner 	pmmisc = pci_conf_read(pa->pa_pc, pa->pa_tag, PIIX_PMREGMISC);
    166      1.5  drochner 	if (!(pmmisc & 1))
    167      1.5  drochner 		goto nopowermanagement;
    168      1.5  drochner 
    169      1.4  jmcneill 	sc->sc_pm_iot = pa->pa_iot;
    170      1.4  jmcneill 	/* Map I/O space */
    171      1.5  drochner 	base = pci_conf_read(pa->pa_pc, pa->pa_tag, PIIX_PM_BASE);
    172      1.4  jmcneill 	if (bus_space_map(sc->sc_pm_iot, PCI_MAPREG_IO_ADDR(base),
    173      1.4  jmcneill 	    PIIX_PM_SIZE, 0, &sc->sc_pm_ioh)) {
    174      1.4  jmcneill 		aprint_error("%s: can't map power management I/O space\n",
    175      1.4  jmcneill 		    sc->sc_dev.dv_xname);
    176      1.4  jmcneill 		goto nopowermanagement;
    177      1.4  jmcneill 	}
    178      1.4  jmcneill 
    179      1.5  drochner 	/*
    180      1.5  drochner 	 * Revision 0 and 1 are PIIX4, 2 is PIIX4E, 3 is PIIX4M.
    181      1.5  drochner 	 * PIIX4 and PIIX4E have a bug in the timer latch, see Errata #20
    182      1.5  drochner 	 * in the "Specification update" (document #297738).
    183      1.5  drochner 	 */
    184      1.5  drochner 	acpipmtimer_attach(&sc->sc_dev, sc->sc_pm_iot, sc->sc_pm_ioh,
    185      1.5  drochner 			   PIIX_PM_PMTMR,
    186      1.5  drochner 		(PCI_REVISION(pa->pa_class) < 3) ? ACPIPMT_BADLATCH : 0 );
    187      1.4  jmcneill 
    188      1.5  drochner nopowermanagement:
    189      1.4  jmcneill #endif
    190      1.4  jmcneill 
    191      1.1  jmcneill 	if ((conf & PIIX_SMB_HOSTC_HSTEN) == 0) {
    192      1.3  jmcneill 		aprint_normal("%s: SMBus disabled\n", sc->sc_dev.dv_xname);
    193      1.1  jmcneill 		return;
    194      1.1  jmcneill 	}
    195      1.1  jmcneill 
    196      1.1  jmcneill 	/* Map I/O space */
    197      1.4  jmcneill 	sc->sc_smb_iot = pa->pa_iot;
    198      1.1  jmcneill 	base = pci_conf_read(pa->pa_pc, pa->pa_tag, PIIX_SMB_BASE) & 0xffff;
    199      1.4  jmcneill 	if (bus_space_map(sc->sc_smb_iot, PCI_MAPREG_IO_ADDR(base),
    200      1.4  jmcneill 	    PIIX_SMB_SIZE, 0, &sc->sc_smb_ioh)) {
    201      1.4  jmcneill 		aprint_error("%s: can't map smbus I/O space\n",
    202      1.3  jmcneill 		    sc->sc_dev.dv_xname);
    203      1.1  jmcneill 		return;
    204      1.1  jmcneill 	}
    205      1.1  jmcneill 
    206      1.1  jmcneill 	sc->sc_poll = 1;
    207      1.1  jmcneill 	if ((conf & PIIX_SMB_HOSTC_INTMASK) == PIIX_SMB_HOSTC_SMI) {
    208      1.1  jmcneill 		/* No PCI IRQ */
    209      1.3  jmcneill 		aprint_normal("%s: interrupting at SMI", sc->sc_dev.dv_xname);
    210      1.1  jmcneill 	} else if ((conf & PIIX_SMB_HOSTC_INTMASK) == PIIX_SMB_HOSTC_IRQ) {
    211      1.1  jmcneill 		/* Install interrupt handler */
    212      1.1  jmcneill 		if (pci_intr_map(pa, &ih) == 0) {
    213      1.1  jmcneill 			intrstr = pci_intr_string(pa->pa_pc, ih);
    214      1.4  jmcneill 			sc->sc_smb_ih = pci_intr_establish(pa->pa_pc, ih, IPL_BIO,
    215      1.1  jmcneill 			    piixpm_intr, sc);
    216      1.4  jmcneill 			if (sc->sc_smb_ih != NULL) {
    217      1.3  jmcneill 				aprint_normal("%s: interrupting at %s",
    218      1.3  jmcneill 				    sc->sc_dev.dv_xname, intrstr);
    219      1.1  jmcneill 				sc->sc_poll = 0;
    220      1.1  jmcneill 			}
    221      1.1  jmcneill 		}
    222      1.1  jmcneill 		if (sc->sc_poll)
    223      1.3  jmcneill 			aprint_normal("%s: polling", sc->sc_dev.dv_xname);
    224      1.1  jmcneill 	}
    225      1.1  jmcneill 
    226      1.3  jmcneill 	aprint_normal("\n");
    227      1.1  jmcneill 
    228      1.1  jmcneill 	/* Attach I2C bus */
    229      1.1  jmcneill 	lockinit(&sc->sc_i2c_lock, PRIBIO | PCATCH, "iiclk", 0, 0);
    230      1.1  jmcneill 	sc->sc_i2c_tag.ic_cookie = sc;
    231      1.1  jmcneill 	sc->sc_i2c_tag.ic_acquire_bus = piixpm_i2c_acquire_bus;
    232      1.1  jmcneill 	sc->sc_i2c_tag.ic_release_bus = piixpm_i2c_release_bus;
    233      1.1  jmcneill 	sc->sc_i2c_tag.ic_exec = piixpm_i2c_exec;
    234      1.1  jmcneill 
    235      1.1  jmcneill 	bzero(&iba, sizeof(iba));
    236      1.1  jmcneill 	iba.iba_tag = &sc->sc_i2c_tag;
    237      1.6  drochner 	config_found_ia(self, "i2cbus", &iba, iicbus_print);
    238      1.1  jmcneill 
    239      1.1  jmcneill 	return;
    240      1.1  jmcneill }
    241      1.1  jmcneill 
    242      1.3  jmcneill void
    243      1.3  jmcneill piixpm_powerhook(int why, void *cookie)
    244      1.3  jmcneill {
    245      1.3  jmcneill 	struct piixpm_softc *sc = cookie;
    246      1.3  jmcneill 	pci_chipset_tag_t pc = sc->sc_pc;
    247      1.3  jmcneill 	pcitag_t tag = sc->sc_pcitag;
    248      1.3  jmcneill 
    249      1.3  jmcneill 	switch (why) {
    250      1.3  jmcneill 	case PWR_SUSPEND:
    251      1.3  jmcneill 		pci_conf_capture(pc, tag, &sc->sc_pciconf);
    252      1.3  jmcneill 		sc->sc_devact[0] = pci_conf_read(pc, tag, PIIX_DEVACTA);
    253      1.3  jmcneill 		sc->sc_devact[1] = pci_conf_read(pc, tag, PIIX_DEVACTB);
    254      1.3  jmcneill 		break;
    255      1.3  jmcneill 	case PWR_RESUME:
    256      1.3  jmcneill 		pci_conf_restore(pc, tag, &sc->sc_pciconf);
    257      1.3  jmcneill 		pci_conf_write(pc, tag, PIIX_DEVACTA, sc->sc_devact[0]);
    258      1.3  jmcneill 		pci_conf_write(pc, tag, PIIX_DEVACTB, sc->sc_devact[1]);
    259      1.3  jmcneill 		break;
    260      1.3  jmcneill 	}
    261      1.3  jmcneill 
    262      1.3  jmcneill 	return;
    263      1.3  jmcneill }
    264      1.3  jmcneill 
    265      1.1  jmcneill int
    266      1.1  jmcneill piixpm_i2c_acquire_bus(void *cookie, int flags)
    267      1.1  jmcneill {
    268      1.1  jmcneill 	struct piixpm_softc *sc = cookie;
    269      1.1  jmcneill 
    270      1.1  jmcneill 	if (cold || sc->sc_poll || (flags & I2C_F_POLL))
    271      1.1  jmcneill 		return (0);
    272      1.1  jmcneill 
    273      1.1  jmcneill 	return (lockmgr(&sc->sc_i2c_lock, LK_EXCLUSIVE, NULL));
    274      1.1  jmcneill }
    275      1.1  jmcneill 
    276      1.1  jmcneill void
    277      1.1  jmcneill piixpm_i2c_release_bus(void *cookie, int flags)
    278      1.1  jmcneill {
    279      1.1  jmcneill 	struct piixpm_softc *sc = cookie;
    280      1.1  jmcneill 
    281      1.1  jmcneill 	if (cold || sc->sc_poll || (flags & I2C_F_POLL))
    282      1.1  jmcneill 		return;
    283      1.1  jmcneill 
    284      1.1  jmcneill 	lockmgr(&sc->sc_i2c_lock, LK_RELEASE, NULL);
    285      1.1  jmcneill }
    286      1.1  jmcneill 
    287      1.1  jmcneill int
    288      1.1  jmcneill piixpm_i2c_exec(void *cookie, i2c_op_t op, i2c_addr_t addr,
    289      1.1  jmcneill     const void *cmdbuf, size_t cmdlen, void *buf, size_t len, int flags)
    290      1.1  jmcneill {
    291      1.1  jmcneill 	struct piixpm_softc *sc = cookie;
    292      1.1  jmcneill 	const u_int8_t *b;
    293      1.1  jmcneill 	u_int8_t ctl = 0, st;
    294      1.1  jmcneill 	int retries;
    295      1.1  jmcneill 
    296      1.1  jmcneill 	DPRINTF(("%s: exec: op %d, addr 0x%x, cmdlen %d, len %d, flags 0x%x\n",
    297      1.1  jmcneill 	    sc->sc_dev.dv_xname, op, addr, cmdlen, len, flags));
    298      1.1  jmcneill 
    299      1.1  jmcneill 	/* Wait for bus to be idle */
    300      1.1  jmcneill 	for (retries = 100; retries > 0; retries--) {
    301      1.4  jmcneill 		st = bus_space_read_1(sc->sc_smb_iot, sc->sc_smb_ioh,
    302      1.4  jmcneill 		    PIIX_SMB_HS);
    303      1.1  jmcneill 		if (!(st & PIIX_SMB_HS_BUSY))
    304      1.1  jmcneill 			break;
    305      1.1  jmcneill 		DELAY(PIIXPM_DELAY);
    306      1.1  jmcneill 	}
    307      1.7  christos 	DPRINTF(("%s: exec: st 0x%d\n", sc->sc_dev.dv_xname, st & 0xff));
    308      1.1  jmcneill 	if (st & PIIX_SMB_HS_BUSY)
    309      1.1  jmcneill 		return (1);
    310      1.1  jmcneill 
    311      1.1  jmcneill 	if (cold || sc->sc_poll)
    312      1.1  jmcneill 		flags |= I2C_F_POLL;
    313      1.1  jmcneill 
    314      1.1  jmcneill 	if (!I2C_OP_STOP_P(op) || cmdlen > 1 || len > 2)
    315      1.1  jmcneill 		return (1);
    316      1.1  jmcneill 
    317      1.1  jmcneill 	/* Setup transfer */
    318      1.1  jmcneill 	sc->sc_i2c_xfer.op = op;
    319      1.1  jmcneill 	sc->sc_i2c_xfer.buf = buf;
    320      1.1  jmcneill 	sc->sc_i2c_xfer.len = len;
    321      1.1  jmcneill 	sc->sc_i2c_xfer.flags = flags;
    322      1.1  jmcneill 	sc->sc_i2c_xfer.error = 0;
    323      1.1  jmcneill 
    324      1.1  jmcneill 	/* Set slave address and transfer direction */
    325      1.4  jmcneill 	bus_space_write_1(sc->sc_smb_iot, sc->sc_smb_ioh, PIIX_SMB_TXSLVA,
    326      1.1  jmcneill 	    PIIX_SMB_TXSLVA_ADDR(addr) |
    327      1.1  jmcneill 	    (I2C_OP_READ_P(op) ? PIIX_SMB_TXSLVA_READ : 0));
    328      1.1  jmcneill 
    329      1.1  jmcneill 	b = cmdbuf;
    330      1.1  jmcneill 	if (cmdlen > 0)
    331      1.1  jmcneill 		/* Set command byte */
    332      1.4  jmcneill 		bus_space_write_1(sc->sc_smb_iot, sc->sc_smb_ioh,
    333      1.4  jmcneill 		    PIIX_SMB_HCMD, b[0]);
    334      1.1  jmcneill 
    335      1.1  jmcneill 	if (I2C_OP_WRITE_P(op)) {
    336      1.1  jmcneill 		/* Write data */
    337      1.1  jmcneill 		b = buf;
    338      1.1  jmcneill 		if (len > 0)
    339      1.4  jmcneill 			bus_space_write_1(sc->sc_smb_iot, sc->sc_smb_ioh,
    340      1.1  jmcneill 			    PIIX_SMB_HD0, b[0]);
    341      1.1  jmcneill 		if (len > 1)
    342      1.4  jmcneill 			bus_space_write_1(sc->sc_smb_iot, sc->sc_smb_ioh,
    343      1.1  jmcneill 			    PIIX_SMB_HD1, b[1]);
    344      1.1  jmcneill 	}
    345      1.1  jmcneill 
    346      1.1  jmcneill 	/* Set SMBus command */
    347      1.1  jmcneill 	if (len == 0)
    348      1.1  jmcneill 		ctl = PIIX_SMB_HC_CMD_BYTE;
    349      1.1  jmcneill 	else if (len == 1)
    350      1.1  jmcneill 		ctl = PIIX_SMB_HC_CMD_BDATA;
    351      1.1  jmcneill 	else if (len == 2)
    352      1.1  jmcneill 		ctl = PIIX_SMB_HC_CMD_WDATA;
    353      1.1  jmcneill 
    354      1.1  jmcneill 	if ((flags & I2C_F_POLL) == 0)
    355      1.1  jmcneill 		ctl |= PIIX_SMB_HC_INTREN;
    356      1.1  jmcneill 
    357      1.1  jmcneill 	/* Start transaction */
    358      1.1  jmcneill 	ctl |= PIIX_SMB_HC_START;
    359      1.4  jmcneill 	bus_space_write_1(sc->sc_smb_iot, sc->sc_smb_ioh, PIIX_SMB_HC, ctl);
    360      1.1  jmcneill 
    361      1.1  jmcneill 	if (flags & I2C_F_POLL) {
    362      1.1  jmcneill 		/* Poll for completion */
    363      1.1  jmcneill 		DELAY(PIIXPM_DELAY);
    364      1.1  jmcneill 		for (retries = 1000; retries > 0; retries--) {
    365      1.4  jmcneill 			st = bus_space_read_1(sc->sc_smb_iot, sc->sc_smb_ioh,
    366      1.1  jmcneill 			    PIIX_SMB_HS);
    367      1.1  jmcneill 			if ((st & PIIX_SMB_HS_BUSY) == 0)
    368      1.1  jmcneill 				break;
    369      1.1  jmcneill 			DELAY(PIIXPM_DELAY);
    370      1.1  jmcneill 		}
    371      1.1  jmcneill 		if (st & PIIX_SMB_HS_BUSY)
    372      1.1  jmcneill 			goto timeout;
    373      1.1  jmcneill 		piixpm_intr(sc);
    374      1.1  jmcneill 	} else {
    375      1.1  jmcneill 		/* Wait for interrupt */
    376      1.1  jmcneill 		if (tsleep(sc, PRIBIO, "iicexec", PIIXPM_TIMEOUT * hz))
    377      1.1  jmcneill 			goto timeout;
    378      1.1  jmcneill 	}
    379      1.1  jmcneill 
    380      1.1  jmcneill 	if (sc->sc_i2c_xfer.error)
    381      1.1  jmcneill 		return (1);
    382      1.1  jmcneill 
    383      1.1  jmcneill 	return (0);
    384      1.1  jmcneill 
    385      1.1  jmcneill timeout:
    386      1.1  jmcneill 	/*
    387      1.1  jmcneill 	 * Transfer timeout. Kill the transaction and clear status bits.
    388      1.1  jmcneill 	 */
    389      1.3  jmcneill 	aprint_error("%s: timeout, status 0x%x\n", sc->sc_dev.dv_xname, st);
    390      1.4  jmcneill 	bus_space_write_1(sc->sc_smb_iot, sc->sc_smb_ioh, PIIX_SMB_HC,
    391      1.1  jmcneill 	    PIIX_SMB_HC_KILL);
    392      1.1  jmcneill 	DELAY(PIIXPM_DELAY);
    393      1.4  jmcneill 	st = bus_space_read_1(sc->sc_smb_iot, sc->sc_smb_ioh, PIIX_SMB_HS);
    394      1.1  jmcneill 	if ((st & PIIX_SMB_HS_FAILED) == 0)
    395      1.3  jmcneill 		aprint_error("%s: transaction abort failed, status 0x%x\n",
    396      1.1  jmcneill 		    sc->sc_dev.dv_xname, st);
    397      1.4  jmcneill 	bus_space_write_1(sc->sc_smb_iot, sc->sc_smb_ioh, PIIX_SMB_HS, st);
    398      1.1  jmcneill 	return (1);
    399      1.1  jmcneill }
    400      1.1  jmcneill 
    401      1.1  jmcneill int
    402      1.1  jmcneill piixpm_intr(void *arg)
    403      1.1  jmcneill {
    404      1.1  jmcneill 	struct piixpm_softc *sc = arg;
    405      1.1  jmcneill 	u_int8_t st;
    406      1.1  jmcneill 	u_int8_t *b;
    407      1.1  jmcneill 	size_t len;
    408      1.1  jmcneill 
    409      1.1  jmcneill 	/* Read status */
    410      1.4  jmcneill 	st = bus_space_read_1(sc->sc_smb_iot, sc->sc_smb_ioh, PIIX_SMB_HS);
    411      1.1  jmcneill 	if ((st & PIIX_SMB_HS_BUSY) != 0 || (st & (PIIX_SMB_HS_INTR |
    412      1.1  jmcneill 	    PIIX_SMB_HS_DEVERR | PIIX_SMB_HS_BUSERR |
    413      1.1  jmcneill 	    PIIX_SMB_HS_FAILED)) == 0)
    414      1.1  jmcneill 		/* Interrupt was not for us */
    415      1.1  jmcneill 		return (0);
    416      1.1  jmcneill 
    417      1.7  christos 	DPRINTF(("%s: intr st 0x%d\n", sc->sc_dev.dv_xname, st & 0xff));
    418      1.1  jmcneill 
    419      1.1  jmcneill 	/* Clear status bits */
    420      1.4  jmcneill 	bus_space_write_1(sc->sc_smb_iot, sc->sc_smb_ioh, PIIX_SMB_HS, st);
    421      1.1  jmcneill 
    422      1.1  jmcneill 	/* Check for errors */
    423      1.1  jmcneill 	if (st & (PIIX_SMB_HS_DEVERR | PIIX_SMB_HS_BUSERR |
    424      1.1  jmcneill 	    PIIX_SMB_HS_FAILED)) {
    425      1.1  jmcneill 		sc->sc_i2c_xfer.error = 1;
    426      1.1  jmcneill 		goto done;
    427      1.1  jmcneill 	}
    428      1.1  jmcneill 
    429      1.1  jmcneill 	if (st & PIIX_SMB_HS_INTR) {
    430      1.1  jmcneill 		if (I2C_OP_WRITE_P(sc->sc_i2c_xfer.op))
    431      1.1  jmcneill 			goto done;
    432      1.1  jmcneill 
    433      1.1  jmcneill 		/* Read data */
    434      1.1  jmcneill 		b = sc->sc_i2c_xfer.buf;
    435      1.1  jmcneill 		len = sc->sc_i2c_xfer.len;
    436      1.1  jmcneill 		if (len > 0)
    437      1.4  jmcneill 			b[0] = bus_space_read_1(sc->sc_smb_iot, sc->sc_smb_ioh,
    438      1.1  jmcneill 			    PIIX_SMB_HD0);
    439      1.1  jmcneill 		if (len > 1)
    440      1.4  jmcneill 			b[1] = bus_space_read_1(sc->sc_smb_iot, sc->sc_smb_ioh,
    441      1.1  jmcneill 			    PIIX_SMB_HD1);
    442      1.1  jmcneill 	}
    443      1.1  jmcneill 
    444      1.1  jmcneill done:
    445      1.1  jmcneill 	if ((sc->sc_i2c_xfer.flags & I2C_F_POLL) == 0)
    446      1.1  jmcneill 		wakeup(sc);
    447      1.1  jmcneill 	return (1);
    448      1.1  jmcneill }
    449