qat_c2xxxreg.h revision 1.1 1 1.1 hikaru /* $NetBSD: qat_c2xxxreg.h,v 1.1 2019/11/20 09:37:46 hikaru Exp $ */
2 1.1 hikaru
3 1.1 hikaru /*
4 1.1 hikaru * Copyright (c) 2019 Internet Initiative Japan, Inc.
5 1.1 hikaru * All rights reserved.
6 1.1 hikaru *
7 1.1 hikaru * Redistribution and use in source and binary forms, with or without
8 1.1 hikaru * modification, are permitted provided that the following conditions
9 1.1 hikaru * are met:
10 1.1 hikaru * 1. Redistributions of source code must retain the above copyright
11 1.1 hikaru * notice, this list of conditions and the following disclaimer.
12 1.1 hikaru * 2. Redistributions in binary form must reproduce the above copyright
13 1.1 hikaru * notice, this list of conditions and the following disclaimer in the
14 1.1 hikaru * documentation and/or other materials provided with the distribution.
15 1.1 hikaru *
16 1.1 hikaru * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
17 1.1 hikaru * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
18 1.1 hikaru * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
19 1.1 hikaru * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
20 1.1 hikaru * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
21 1.1 hikaru * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
22 1.1 hikaru * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
23 1.1 hikaru * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
24 1.1 hikaru * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
25 1.1 hikaru * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
26 1.1 hikaru * POSSIBILITY OF SUCH DAMAGE.
27 1.1 hikaru */
28 1.1 hikaru
29 1.1 hikaru /*
30 1.1 hikaru * Copyright(c) 2007-2013 Intel Corporation. All rights reserved.
31 1.1 hikaru *
32 1.1 hikaru * Redistribution and use in source and binary forms, with or without
33 1.1 hikaru * modification, are permitted provided that the following conditions
34 1.1 hikaru * are met:
35 1.1 hikaru *
36 1.1 hikaru * * Redistributions of source code must retain the above copyright
37 1.1 hikaru * notice, this list of conditions and the following disclaimer.
38 1.1 hikaru * * Redistributions in binary form must reproduce the above copyright
39 1.1 hikaru * notice, this list of conditions and the following disclaimer in
40 1.1 hikaru * the documentation and/or other materials provided with the
41 1.1 hikaru * distribution.
42 1.1 hikaru * * Neither the name of Intel Corporation nor the names of its
43 1.1 hikaru * contributors may be used to endorse or promote products derived
44 1.1 hikaru * from this software without specific prior written permission.
45 1.1 hikaru *
46 1.1 hikaru * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
47 1.1 hikaru * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
48 1.1 hikaru * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
49 1.1 hikaru * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
50 1.1 hikaru * OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
51 1.1 hikaru * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
52 1.1 hikaru * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
53 1.1 hikaru * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
54 1.1 hikaru * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
55 1.1 hikaru * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
56 1.1 hikaru * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
57 1.1 hikaru */
58 1.1 hikaru
59 1.1 hikaru #ifndef _DEV_PCI_QAT_C2XXXREG_H_
60 1.1 hikaru #define _DEV_PCI_QAT_C2XXXREG_H_
61 1.1 hikaru
62 1.1 hikaru /* PCI revision IDs */
63 1.1 hikaru #define QAT_REVID_C2XXX_A0 0x00
64 1.1 hikaru #define QAT_REVID_C2XXX_B0 0x02
65 1.1 hikaru #define QAT_REVID_C2XXX_C0 0x03
66 1.1 hikaru
67 1.1 hikaru /* Max number of accelerators and engines */
68 1.1 hikaru #define MAX_ACCEL_C2XXX 1
69 1.1 hikaru #define MAX_AE_C2XXX 2
70 1.1 hikaru
71 1.1 hikaru /* PCIe BAR index */
72 1.1 hikaru #define BAR_SRAM_ID_C2XXX NO_PCI_REG
73 1.1 hikaru #define BAR_PMISC_ID_C2XXX 0
74 1.1 hikaru #define BAR_ETR_ID_C2XXX 1
75 1.1 hikaru
76 1.1 hikaru #define ACCEL_MASK_C2XXX 0x1
77 1.1 hikaru #define AE_MASK_C2XXX 0x3
78 1.1 hikaru
79 1.1 hikaru #define MSIX_AE_VEC_GAP_C2XXX 8
80 1.1 hikaru
81 1.1 hikaru /* PCIe configuration space registers */
82 1.1 hikaru /* PESRAM: 512K eSRAM */
83 1.1 hikaru #define BAR_PESRAM_C2XXX NO_PCI_REG
84 1.1 hikaru #define BAR_PESRAM_SIZE_C2XXX 0
85 1.1 hikaru
86 1.1 hikaru /*
87 1.1 hikaru * PMISC: 16K CAP, 16K Scratch, 32K SSU(QATs),
88 1.1 hikaru * 32K AE CSRs and transfer registers, 8K CHAP/PMU,
89 1.1 hikaru * 4K EP CSRs, 4K MSI-X Tables
90 1.1 hikaru */
91 1.1 hikaru #define BAR_PMISC_C2XXX 0x18
92 1.1 hikaru #define BAR_PMISC_SIZE_C2XXX 0x20000 /* 128K */
93 1.1 hikaru
94 1.1 hikaru /* PETRINGCSR: 8K 16 bundles of ET Ring CSRs */
95 1.1 hikaru #define BAR_PETRINGCSR_C2XXX 0x20
96 1.1 hikaru #define BAR_PETRINGCSR_SIZE_C2XXX 0x4000 /* 16K */
97 1.1 hikaru
98 1.1 hikaru /* Fuse Control */
99 1.1 hikaru #define FUSECTL_C2XXX_PKE_DISABLE (1 << 6)
100 1.1 hikaru #define FUSECTL_C2XXX_ATH_DISABLE (1 << 5)
101 1.1 hikaru #define FUSECTL_C2XXX_CPH_DISABLE (1 << 4)
102 1.1 hikaru #define FUSECTL_C2XXX_LOW_SKU (1 << 3)
103 1.1 hikaru #define FUSECTL_C2XXX_MID_SKU (1 << 2)
104 1.1 hikaru #define FUSECTL_C2XXX_AE1_DISABLE (1 << 1)
105 1.1 hikaru
106 1.1 hikaru /* SINT: Signal Target Raw Interrupt Register */
107 1.1 hikaru #define EP_SINTPF_C2XXX 0x1A024
108 1.1 hikaru
109 1.1 hikaru /* SMIA: Signal Target IA Mask Register */
110 1.1 hikaru #define EP_SMIA_C2XXX 0x1A028
111 1.1 hikaru #define EP_SMIA_BUNDLES_IRQ_MASK_C2XXX 0xFF
112 1.1 hikaru #define EP_SMIA_AE_IRQ_MASK_C2XXX 0x10000
113 1.1 hikaru #define EP_SMIA_MASK_C2XXX \
114 1.1 hikaru (EP_SMIA_BUNDLES_IRQ_MASK_C2XXX | EP_SMIA_AE_IRQ_MASK_C2XXX)
115 1.1 hikaru
116 1.1 hikaru #define EP_RIMISCCTL_C2XXX 0x1A0C4
117 1.1 hikaru #define EP_RIMISCCTL_MASK_C2XXX 0x40000000
118 1.1 hikaru
119 1.1 hikaru #define PFCGCIOSFPRIR_REG_C2XXX 0x2C0
120 1.1 hikaru #define PFCGCIOSFPRIR_MASK_C2XXX 0XFFFF7FFF
121 1.1 hikaru
122 1.1 hikaru /* BAR sub-regions */
123 1.1 hikaru #define PESRAM_BAR_C2XXX NO_PCI_REG
124 1.1 hikaru #define PESRAM_OFFSET_C2XXX 0x0
125 1.1 hikaru #define PESRAM_SIZE_C2XXX 0x0
126 1.1 hikaru #define CAP_GLOBAL_BAR_C2XXX BAR_PMISC_C2XXX
127 1.1 hikaru #define CAP_GLOBAL_OFFSET_C2XXX 0x00000
128 1.1 hikaru #define CAP_GLOBAL_SIZE_C2XXX 0x04000
129 1.1 hikaru #define CAP_HASH_OFFSET 0x900
130 1.1 hikaru #define SCRATCH_BAR_C2XXX NO_PCI_REG
131 1.1 hikaru #define SCRATCH_OFFSET_C2XXX NO_REG_OFFSET
132 1.1 hikaru #define SCRATCH_SIZE_C2XXX 0x0
133 1.1 hikaru #define SSU_BAR_C2XXX BAR_PMISC_C2XXX
134 1.1 hikaru #define SSU_OFFSET_C2XXX 0x08000
135 1.1 hikaru #define SSU_SIZE_C2XXX 0x08000
136 1.1 hikaru #define AE_BAR_C2XXX BAR_PMISC_C2XXX
137 1.1 hikaru #define AE_OFFSET_C2XXX 0x10000
138 1.1 hikaru #define AE_LOCAL_OFFSET_C2XXX 0x10800
139 1.1 hikaru #define PMU_BAR_C2XXX NO_PCI_REG
140 1.1 hikaru #define PMU_OFFSET_C2XXX NO_REG_OFFSET
141 1.1 hikaru #define PMU_SIZE_C2XXX 0x0
142 1.1 hikaru #define EP_BAR_C2XXX BAR_PMISC_C2XXX
143 1.1 hikaru #define EP_OFFSET_C2XXX 0x1A000
144 1.1 hikaru #define EP_SIZE_C2XXX 0x01000
145 1.1 hikaru #define MSIX_TAB_BAR_C2XXX NO_PCI_REG /* mapped by pci(9) */
146 1.1 hikaru #define MSIX_TAB_OFFSET_C2XXX 0x1B000
147 1.1 hikaru #define MSIX_TAB_SIZE_C2XXX 0x01000
148 1.1 hikaru #define PETRINGCSR_BAR_C2XXX BAR_PETRINGCSR_C2XXX
149 1.1 hikaru #define PETRINGCSR_OFFSET_C2XXX 0x0
150 1.1 hikaru #define PETRINGCSR_SIZE_C2XXX 0x0 /* use size of BAR */
151 1.1 hikaru
152 1.1 hikaru /* ETR */
153 1.1 hikaru #define ETR_MAX_BANKS_C2XXX 8
154 1.1 hikaru #define ETR_MAX_ET_RINGS_C2XXX \
155 1.1 hikaru (ETR_MAX_BANKS_C2XXX * ETR_MAX_RINGS_PER_BANK_C2XXX)
156 1.1 hikaru #define ETR_MAX_AP_BANKS_C2XXX 4
157 1.1 hikaru
158 1.1 hikaru #define ETR_TX_RX_GAP_C2XXX 1
159 1.1 hikaru #define ETR_TX_RINGS_MASK_C2XXX 0x51
160 1.1 hikaru
161 1.1 hikaru #define ETR_BUNDLE_SIZE_C2XXX 0x0200
162 1.1 hikaru
163 1.1 hikaru /* Initial bank Interrupt Source mask */
164 1.1 hikaru #define ETR_INT_SRCSEL_MASK_0_C2XXX 0x4444444CUL
165 1.1 hikaru #define ETR_INT_SRCSEL_MASK_X_C2XXX 0x44444444UL
166 1.1 hikaru
167 1.1 hikaru /* AE firmware */
168 1.1 hikaru #define AE_FW_PROD_TYPE_C2XXX 0x00800000
169 1.1 hikaru #define AE_FW_MOF_NAME_C2XXX "mof_firmware_c2xxx.bin"
170 1.1 hikaru #define AE_FW_MMP_NAME_C2XXX "mmp_firmware_c2xxx.bin"
171 1.1 hikaru #define AE_FW_UOF_NAME_C2XXX_A0 "icp_qat_nae.uof"
172 1.1 hikaru #define AE_FW_UOF_NAME_C2XXX_B0 "icp_qat_nae_b0.uof"
173 1.1 hikaru
174 1.1 hikaru #endif
175