1 1.1 hikaru /* $NetBSD: qat_c3xxx.c,v 1.1 2019/11/20 09:37:46 hikaru Exp $ */ 2 1.1 hikaru 3 1.1 hikaru /* 4 1.1 hikaru * Copyright (c) 2019 Internet Initiative Japan, Inc. 5 1.1 hikaru * All rights reserved. 6 1.1 hikaru * 7 1.1 hikaru * Redistribution and use in source and binary forms, with or without 8 1.1 hikaru * modification, are permitted provided that the following conditions 9 1.1 hikaru * are met: 10 1.1 hikaru * 1. Redistributions of source code must retain the above copyright 11 1.1 hikaru * notice, this list of conditions and the following disclaimer. 12 1.1 hikaru * 2. Redistributions in binary form must reproduce the above copyright 13 1.1 hikaru * notice, this list of conditions and the following disclaimer in the 14 1.1 hikaru * documentation and/or other materials provided with the distribution. 15 1.1 hikaru * 16 1.1 hikaru * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS 17 1.1 hikaru * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED 18 1.1 hikaru * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR 19 1.1 hikaru * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS 20 1.1 hikaru * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR 21 1.1 hikaru * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF 22 1.1 hikaru * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS 23 1.1 hikaru * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN 24 1.1 hikaru * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) 25 1.1 hikaru * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE 26 1.1 hikaru * POSSIBILITY OF SUCH DAMAGE. 27 1.1 hikaru */ 28 1.1 hikaru 29 1.1 hikaru /* 30 1.1 hikaru * Copyright(c) 2014 Intel Corporation. 31 1.1 hikaru * Redistribution and use in source and binary forms, with or without 32 1.1 hikaru * modification, are permitted provided that the following conditions 33 1.1 hikaru * are met: 34 1.1 hikaru * 35 1.1 hikaru * * Redistributions of source code must retain the above copyright 36 1.1 hikaru * notice, this list of conditions and the following disclaimer. 37 1.1 hikaru * * Redistributions in binary form must reproduce the above copyright 38 1.1 hikaru * notice, this list of conditions and the following disclaimer in 39 1.1 hikaru * the documentation and/or other materials provided with the 40 1.1 hikaru * distribution. 41 1.1 hikaru * * Neither the name of Intel Corporation nor the names of its 42 1.1 hikaru * contributors may be used to endorse or promote products derived 43 1.1 hikaru * from this software without specific prior written permission. 44 1.1 hikaru * 45 1.1 hikaru * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS 46 1.1 hikaru * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT 47 1.1 hikaru * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR 48 1.1 hikaru * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT 49 1.1 hikaru * OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, 50 1.1 hikaru * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT 51 1.1 hikaru * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, 52 1.1 hikaru * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY 53 1.1 hikaru * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT 54 1.1 hikaru * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE 55 1.1 hikaru * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE. 56 1.1 hikaru */ 57 1.1 hikaru 58 1.1 hikaru #include <sys/cdefs.h> 59 1.1 hikaru __KERNEL_RCSID(0, "$NetBSD: qat_c3xxx.c,v 1.1 2019/11/20 09:37:46 hikaru Exp $"); 60 1.1 hikaru 61 1.1 hikaru #include <sys/param.h> 62 1.1 hikaru #include <sys/systm.h> 63 1.1 hikaru 64 1.1 hikaru #include <dev/pci/pcireg.h> 65 1.1 hikaru #include <dev/pci/pcivar.h> 66 1.1 hikaru 67 1.1 hikaru #include "qatreg.h" 68 1.1 hikaru #include "qat_hw17reg.h" 69 1.1 hikaru #include "qat_c3xxxreg.h" 70 1.1 hikaru #include "qatvar.h" 71 1.1 hikaru #include "qat_hw17var.h" 72 1.1 hikaru 73 1.1 hikaru static uint32_t 74 1.1 hikaru qat_c3xxx_get_accel_mask(struct qat_softc *sc) 75 1.1 hikaru { 76 1.1 hikaru pcireg_t fusectl, strap; 77 1.1 hikaru 78 1.1 hikaru fusectl = pci_conf_read(sc->sc_pc, sc->sc_pcitag, FUSECTL_REG); 79 1.1 hikaru strap = pci_conf_read(sc->sc_pc, sc->sc_pcitag, SOFTSTRAP_REG_C3XXX); 80 1.1 hikaru 81 1.1 hikaru return (((~(fusectl | strap)) >> ACCEL_REG_OFFSET_C3XXX) & 82 1.1 hikaru ACCEL_MASK_C3XXX); 83 1.1 hikaru } 84 1.1 hikaru 85 1.1 hikaru static uint32_t 86 1.1 hikaru qat_c3xxx_get_ae_mask(struct qat_softc *sc) 87 1.1 hikaru { 88 1.1 hikaru pcireg_t fusectl, me_strap, me_disable, ssms_disabled; 89 1.1 hikaru 90 1.1 hikaru fusectl = pci_conf_read(sc->sc_pc, sc->sc_pcitag, FUSECTL_REG); 91 1.1 hikaru me_strap = pci_conf_read(sc->sc_pc, sc->sc_pcitag, SOFTSTRAP_REG_C3XXX); 92 1.1 hikaru 93 1.1 hikaru /* If SSMs are disabled, then disable the corresponding MEs */ 94 1.1 hikaru ssms_disabled = (~qat_c3xxx_get_accel_mask(sc)) & ACCEL_MASK_C3XXX; 95 1.1 hikaru me_disable = 0x3; 96 1.1 hikaru while (ssms_disabled) { 97 1.1 hikaru if (ssms_disabled & 1) 98 1.1 hikaru me_strap |= me_disable; 99 1.1 hikaru ssms_disabled >>= 1; 100 1.1 hikaru me_disable <<= 2; 101 1.1 hikaru } 102 1.1 hikaru 103 1.1 hikaru return (~(fusectl | me_strap)) & AE_MASK_C3XXX; 104 1.1 hikaru } 105 1.1 hikaru 106 1.1 hikaru static enum qat_sku 107 1.1 hikaru qat_c3xxx_get_sku(struct qat_softc *sc) 108 1.1 hikaru { 109 1.1 hikaru switch (sc->sc_ae_num) { 110 1.1 hikaru case MAX_AE_C3XXX: 111 1.1 hikaru return QAT_SKU_4; 112 1.1 hikaru } 113 1.1 hikaru 114 1.1 hikaru return QAT_SKU_UNKNOWN; 115 1.1 hikaru } 116 1.1 hikaru 117 1.1 hikaru static uint32_t 118 1.1 hikaru qat_c3xxx_get_accel_cap(struct qat_softc *sc) 119 1.1 hikaru { 120 1.1 hikaru uint32_t cap; 121 1.1 hikaru pcireg_t legfuse, strap; 122 1.1 hikaru 123 1.1 hikaru legfuse = pci_conf_read(sc->sc_pc, sc->sc_pcitag, LEGFUSE_REG); 124 1.1 hikaru strap = pci_conf_read(sc->sc_pc, sc->sc_pcitag, SOFTSTRAP_REG_C3XXX); 125 1.1 hikaru 126 1.1 hikaru cap = QAT_ACCEL_CAP_CRYPTO_SYMMETRIC + 127 1.1 hikaru QAT_ACCEL_CAP_CRYPTO_ASYMMETRIC + 128 1.1 hikaru QAT_ACCEL_CAP_CIPHER + 129 1.1 hikaru QAT_ACCEL_CAP_AUTHENTICATION + 130 1.1 hikaru QAT_ACCEL_CAP_COMPRESSION + 131 1.1 hikaru QAT_ACCEL_CAP_ZUC + 132 1.1 hikaru QAT_ACCEL_CAP_SHA3; 133 1.1 hikaru 134 1.1 hikaru if (legfuse & LEGFUSE_ACCEL_MASK_CIPHER_SLICE) { 135 1.1 hikaru cap &= ~QAT_ACCEL_CAP_CRYPTO_SYMMETRIC; 136 1.1 hikaru cap &= ~QAT_ACCEL_CAP_CIPHER; 137 1.1 hikaru } 138 1.1 hikaru if (legfuse & LEGFUSE_ACCEL_MASK_AUTH_SLICE) 139 1.1 hikaru cap &= ~QAT_ACCEL_CAP_AUTHENTICATION; 140 1.1 hikaru if (legfuse & LEGFUSE_ACCEL_MASK_PKE_SLICE) 141 1.1 hikaru cap &= ~QAT_ACCEL_CAP_CRYPTO_ASYMMETRIC; 142 1.1 hikaru if (legfuse & LEGFUSE_ACCEL_MASK_COMPRESS_SLICE) 143 1.1 hikaru cap &= ~QAT_ACCEL_CAP_COMPRESSION; 144 1.1 hikaru if (legfuse & LEGFUSE_ACCEL_MASK_EIA3_SLICE) 145 1.1 hikaru cap &= ~QAT_ACCEL_CAP_ZUC; 146 1.1 hikaru 147 1.1 hikaru if ((strap | legfuse) & SOFTSTRAP_SS_POWERGATE_PKE_C3XXX) 148 1.1 hikaru cap &= ~QAT_ACCEL_CAP_CRYPTO_ASYMMETRIC; 149 1.1 hikaru if ((strap | legfuse) & SOFTSTRAP_SS_POWERGATE_CY_C3XXX) 150 1.1 hikaru cap &= ~QAT_ACCEL_CAP_COMPRESSION; 151 1.1 hikaru 152 1.1 hikaru return cap; 153 1.1 hikaru } 154 1.1 hikaru 155 1.1 hikaru static const char * 156 1.1 hikaru qat_c3xxx_get_fw_uof_name(struct qat_softc *sc) 157 1.1 hikaru { 158 1.1 hikaru 159 1.1 hikaru return AE_FW_UOF_NAME_C3XXX; 160 1.1 hikaru } 161 1.1 hikaru 162 1.1 hikaru static void 163 1.1 hikaru qat_c3xxx_enable_intr(struct qat_softc *sc) 164 1.1 hikaru { 165 1.1 hikaru 166 1.1 hikaru /* Enable bundle and misc interrupts */ 167 1.1 hikaru qat_misc_write_4(sc, SMIAPF0_C3XXX, SMIA0_MASK_C3XXX); 168 1.1 hikaru qat_misc_write_4(sc, SMIAPF1_C3XXX, SMIA1_MASK_C3XXX); 169 1.1 hikaru } 170 1.1 hikaru 171 1.1 hikaru /* Worker thread to service arbiter mappings */ 172 1.1 hikaru static uint32_t thrd_to_arb_map[] = { 173 1.1 hikaru 0x12222AAA, 0x11222AAA, 0x12222AAA, 174 1.1 hikaru 0x11222AAA, 0x12222AAA, 0x11222AAA 175 1.1 hikaru }; 176 1.1 hikaru 177 1.1 hikaru static void 178 1.1 hikaru qat_c3xxx_get_arb_mapping(struct qat_softc *sc, const uint32_t **arb_map_config) 179 1.1 hikaru { 180 1.1 hikaru int i; 181 1.1 hikaru 182 1.1 hikaru for (i = 1; i < MAX_AE_C3XXX; i++) { 183 1.1 hikaru if ((~sc->sc_ae_mask) & (1 << i)) 184 1.1 hikaru thrd_to_arb_map[i] = 0; 185 1.1 hikaru } 186 1.1 hikaru *arb_map_config = thrd_to_arb_map; 187 1.1 hikaru } 188 1.1 hikaru 189 1.1 hikaru static void 190 1.1 hikaru qat_c3xxx_enable_error_interrupts(struct qat_softc *sc) 191 1.1 hikaru { 192 1.1 hikaru qat_misc_write_4(sc, ERRMSK0, ERRMSK0_CERR_C3XXX); /* ME0-ME3 */ 193 1.1 hikaru qat_misc_write_4(sc, ERRMSK1, ERRMSK1_CERR_C3XXX); /* ME4-ME5 */ 194 1.1 hikaru qat_misc_write_4(sc, ERRMSK5, ERRMSK5_CERR_C3XXX); /* SSM2 */ 195 1.1 hikaru 196 1.1 hikaru /* Reset everything except VFtoPF1_16. */ 197 1.1 hikaru qat_misc_read_write_and_4(sc, ERRMSK3, VF2PF1_16_C3XXX); 198 1.1 hikaru 199 1.1 hikaru /* RI CPP bus interface error detection and reporting. */ 200 1.1 hikaru qat_misc_write_4(sc, RICPPINTCTL_C3XXX, RICPP_EN_C3XXX); 201 1.1 hikaru 202 1.1 hikaru /* TI CPP bus interface error detection and reporting. */ 203 1.1 hikaru qat_misc_write_4(sc, TICPPINTCTL_C3XXX, TICPP_EN_C3XXX); 204 1.1 hikaru 205 1.1 hikaru /* Enable CFC Error interrupts and logging. */ 206 1.1 hikaru qat_misc_write_4(sc, CPP_CFC_ERR_CTRL_C3XXX, CPP_CFC_UE_C3XXX); 207 1.1 hikaru } 208 1.1 hikaru 209 1.1 hikaru static void 210 1.1 hikaru qat_c3xxx_disable_error_interrupts(struct qat_softc *sc) 211 1.1 hikaru { 212 1.1 hikaru /* ME0-ME3 */ 213 1.1 hikaru qat_misc_write_4(sc, ERRMSK0, ERRMSK0_UERR_C3XXX | ERRMSK0_CERR_C3XXX); 214 1.1 hikaru /* ME4-ME5 */ 215 1.1 hikaru qat_misc_write_4(sc, ERRMSK1, ERRMSK1_UERR_C3XXX | ERRMSK1_CERR_C3XXX); 216 1.1 hikaru /* CPP Push Pull, RI, TI, SSM0-SSM1, CFC */ 217 1.1 hikaru qat_misc_write_4(sc, ERRMSK3, ERRMSK3_UERR_C3XXX); 218 1.1 hikaru /* SSM2 */ 219 1.1 hikaru qat_misc_write_4(sc, ERRMSK5, ERRMSK5_UERR_C3XXX); 220 1.1 hikaru } 221 1.1 hikaru 222 1.1 hikaru static void 223 1.1 hikaru qat_c3xxx_enable_error_correction(struct qat_softc *sc) 224 1.1 hikaru { 225 1.1 hikaru u_int i, mask; 226 1.1 hikaru 227 1.1 hikaru /* Enable Accel Engine error detection & correction */ 228 1.1 hikaru for (i = 0, mask = sc->sc_ae_mask; mask; i++, mask >>= 1) { 229 1.1 hikaru if (!(mask & 1)) 230 1.1 hikaru continue; 231 1.1 hikaru qat_misc_read_write_or_4(sc, AE_CTX_ENABLES_C3XXX(i), 232 1.1 hikaru ENABLE_AE_ECC_ERR_C3XXX); 233 1.1 hikaru qat_misc_read_write_or_4(sc, AE_MISC_CONTROL_C3XXX(i), 234 1.1 hikaru ENABLE_AE_ECC_PARITY_CORR_C3XXX); 235 1.1 hikaru } 236 1.1 hikaru 237 1.1 hikaru /* Enable shared memory error detection & correction */ 238 1.1 hikaru for (i = 0, mask = sc->sc_accel_mask; mask; i++, mask >>= 1) { 239 1.1 hikaru if (!(mask & 1)) 240 1.1 hikaru continue; 241 1.1 hikaru 242 1.1 hikaru qat_misc_read_write_or_4(sc, UERRSSMSH(i), ERRSSMSH_EN_C3XXX); 243 1.1 hikaru qat_misc_read_write_or_4(sc, CERRSSMSH(i), ERRSSMSH_EN_C3XXX); 244 1.1 hikaru qat_misc_read_write_or_4(sc, PPERR(i), PPERR_EN_C3XXX); 245 1.1 hikaru } 246 1.1 hikaru 247 1.1 hikaru qat_c3xxx_enable_error_interrupts(sc); 248 1.1 hikaru } 249 1.1 hikaru 250 1.1 hikaru const struct qat_hw qat_hw_c3xxx = { 251 1.1 hikaru .qhw_sram_bar_id = BAR_SRAM_ID_C3XXX, 252 1.1 hikaru .qhw_misc_bar_id = BAR_PMISC_ID_C3XXX, 253 1.1 hikaru .qhw_etr_bar_id = BAR_ETR_ID_C3XXX, 254 1.1 hikaru .qhw_cap_global_offset = CAP_GLOBAL_OFFSET_C3XXX, 255 1.1 hikaru .qhw_ae_offset = AE_OFFSET_C3XXX, 256 1.1 hikaru .qhw_ae_local_offset = AE_LOCAL_OFFSET_C3XXX, 257 1.1 hikaru .qhw_etr_bundle_size = ETR_BUNDLE_SIZE_C3XXX, 258 1.1 hikaru .qhw_num_banks = ETR_MAX_BANKS_C3XXX, 259 1.1 hikaru .qhw_num_rings_per_bank = ETR_MAX_RINGS_PER_BANK, 260 1.1 hikaru .qhw_num_accel = MAX_ACCEL_C3XXX, 261 1.1 hikaru .qhw_num_engines = MAX_AE_C3XXX, 262 1.1 hikaru .qhw_tx_rx_gap = ETR_TX_RX_GAP_C3XXX, 263 1.1 hikaru .qhw_tx_rings_mask = ETR_TX_RINGS_MASK_C3XXX, 264 1.1 hikaru .qhw_clock_per_sec = CLOCK_PER_SEC_C3XXX, 265 1.1 hikaru .qhw_fw_auth = true, 266 1.1 hikaru .qhw_fw_req_size = FW_REQ_DEFAULT_SZ_HW17, 267 1.1 hikaru .qhw_fw_resp_size = FW_RESP_DEFAULT_SZ_HW17, 268 1.1 hikaru .qhw_ring_asym_tx = 0, 269 1.1 hikaru .qhw_ring_asym_rx = 8, 270 1.1 hikaru .qhw_ring_sym_tx = 2, 271 1.1 hikaru .qhw_ring_sym_rx = 10, 272 1.1 hikaru .qhw_mof_fwname = AE_FW_MOF_NAME_C3XXX, 273 1.1 hikaru .qhw_mmp_fwname = AE_FW_MMP_NAME_C3XXX, 274 1.1 hikaru .qhw_prod_type = AE_FW_PROD_TYPE_C3XXX, 275 1.1 hikaru .qhw_get_accel_mask = qat_c3xxx_get_accel_mask, 276 1.1 hikaru .qhw_get_ae_mask = qat_c3xxx_get_ae_mask, 277 1.1 hikaru .qhw_get_sku = qat_c3xxx_get_sku, 278 1.1 hikaru .qhw_get_accel_cap = qat_c3xxx_get_accel_cap, 279 1.1 hikaru .qhw_get_fw_uof_name = qat_c3xxx_get_fw_uof_name, 280 1.1 hikaru .qhw_enable_intr = qat_c3xxx_enable_intr, 281 1.1 hikaru .qhw_init_admin_comms = qat_adm_mailbox_init, 282 1.1 hikaru .qhw_send_admin_init = qat_adm_mailbox_send_init, 283 1.1 hikaru .qhw_init_arb = qat_arb_init, 284 1.1 hikaru .qhw_get_arb_mapping = qat_c3xxx_get_arb_mapping, 285 1.1 hikaru .qhw_enable_error_correction = qat_c3xxx_enable_error_correction, 286 1.1 hikaru .qhw_disable_error_interrupts = qat_c3xxx_disable_error_interrupts, 287 1.1 hikaru .qhw_set_ssm_wdtimer = qat_set_ssm_wdtimer, 288 1.1 hikaru .qhw_check_slice_hang = qat_check_slice_hang, 289 1.1 hikaru .qhw_crypto_setup_desc = qat_hw17_crypto_setup_desc, 290 1.1 hikaru .qhw_crypto_setup_req_params = qat_hw17_crypto_setup_req_params, 291 1.1 hikaru .qhw_crypto_opaque_offset = offsetof(struct fw_la_resp, opaque_data), 292 1.1 hikaru }; 293