qat_c62x.c revision 1.1 1 1.1 hikaru /* $NetBSD: qat_c62x.c,v 1.1 2019/11/20 09:37:46 hikaru Exp $ */
2 1.1 hikaru
3 1.1 hikaru /*
4 1.1 hikaru * Copyright (c) 2019 Internet Initiative Japan, Inc.
5 1.1 hikaru * All rights reserved.
6 1.1 hikaru *
7 1.1 hikaru * Redistribution and use in source and binary forms, with or without
8 1.1 hikaru * modification, are permitted provided that the following conditions
9 1.1 hikaru * are met:
10 1.1 hikaru * 1. Redistributions of source code must retain the above copyright
11 1.1 hikaru * notice, this list of conditions and the following disclaimer.
12 1.1 hikaru * 2. Redistributions in binary form must reproduce the above copyright
13 1.1 hikaru * notice, this list of conditions and the following disclaimer in the
14 1.1 hikaru * documentation and/or other materials provided with the distribution.
15 1.1 hikaru *
16 1.1 hikaru * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
17 1.1 hikaru * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
18 1.1 hikaru * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
19 1.1 hikaru * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
20 1.1 hikaru * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
21 1.1 hikaru * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
22 1.1 hikaru * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
23 1.1 hikaru * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
24 1.1 hikaru * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
25 1.1 hikaru * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
26 1.1 hikaru * POSSIBILITY OF SUCH DAMAGE.
27 1.1 hikaru */
28 1.1 hikaru
29 1.1 hikaru /*
30 1.1 hikaru * Copyright(c) 2014 Intel Corporation.
31 1.1 hikaru * Redistribution and use in source and binary forms, with or without
32 1.1 hikaru * modification, are permitted provided that the following conditions
33 1.1 hikaru * are met:
34 1.1 hikaru *
35 1.1 hikaru * * Redistributions of source code must retain the above copyright
36 1.1 hikaru * notice, this list of conditions and the following disclaimer.
37 1.1 hikaru * * Redistributions in binary form must reproduce the above copyright
38 1.1 hikaru * notice, this list of conditions and the following disclaimer in
39 1.1 hikaru * the documentation and/or other materials provided with the
40 1.1 hikaru * distribution.
41 1.1 hikaru * * Neither the name of Intel Corporation nor the names of its
42 1.1 hikaru * contributors may be used to endorse or promote products derived
43 1.1 hikaru * from this software without specific prior written permission.
44 1.1 hikaru *
45 1.1 hikaru * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
46 1.1 hikaru * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
47 1.1 hikaru * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
48 1.1 hikaru * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
49 1.1 hikaru * OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
50 1.1 hikaru * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
51 1.1 hikaru * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
52 1.1 hikaru * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
53 1.1 hikaru * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
54 1.1 hikaru * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
55 1.1 hikaru * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
56 1.1 hikaru */
57 1.1 hikaru
58 1.1 hikaru #include <sys/cdefs.h>
59 1.1 hikaru __KERNEL_RCSID(0, "$NetBSD: qat_c62x.c,v 1.1 2019/11/20 09:37:46 hikaru Exp $");
60 1.1 hikaru
61 1.1 hikaru #include <sys/param.h>
62 1.1 hikaru #include <sys/systm.h>
63 1.1 hikaru
64 1.1 hikaru #include <dev/pci/pcireg.h>
65 1.1 hikaru #include <dev/pci/pcivar.h>
66 1.1 hikaru
67 1.1 hikaru #include "qatreg.h"
68 1.1 hikaru #include "qat_hw17reg.h"
69 1.1 hikaru #include "qat_c62xreg.h"
70 1.1 hikaru #include "qatvar.h"
71 1.1 hikaru #include "qat_hw17var.h"
72 1.1 hikaru
73 1.1 hikaru static uint32_t
74 1.1 hikaru qat_c62x_get_accel_mask(struct qat_softc *sc)
75 1.1 hikaru {
76 1.1 hikaru pcireg_t fusectl, strap;
77 1.1 hikaru
78 1.1 hikaru fusectl = pci_conf_read(sc->sc_pc, sc->sc_pcitag, FUSECTL_REG);
79 1.1 hikaru strap = pci_conf_read(sc->sc_pc, sc->sc_pcitag, SOFTSTRAP_REG_C62X);
80 1.1 hikaru
81 1.1 hikaru return (((~(fusectl | strap)) >> ACCEL_REG_OFFSET_C62X) &
82 1.1 hikaru ACCEL_MASK_C62X);
83 1.1 hikaru }
84 1.1 hikaru
85 1.1 hikaru static uint32_t
86 1.1 hikaru qat_c62x_get_ae_mask(struct qat_softc *sc)
87 1.1 hikaru {
88 1.1 hikaru pcireg_t fusectl, me_strap, me_disable, ssms_disabled;
89 1.1 hikaru
90 1.1 hikaru fusectl = pci_conf_read(sc->sc_pc, sc->sc_pcitag, FUSECTL_REG);
91 1.1 hikaru me_strap = pci_conf_read(sc->sc_pc, sc->sc_pcitag, SOFTSTRAP_REG_C62X);
92 1.1 hikaru
93 1.1 hikaru /* If SSMs are disabled, then disable the corresponding MEs */
94 1.1 hikaru ssms_disabled = (~qat_c62x_get_accel_mask(sc)) & ACCEL_MASK_C62X;
95 1.1 hikaru me_disable = 0x3;
96 1.1 hikaru while (ssms_disabled) {
97 1.1 hikaru if (ssms_disabled & 1)
98 1.1 hikaru me_strap |= me_disable;
99 1.1 hikaru ssms_disabled >>= 1;
100 1.1 hikaru me_disable <<= 2;
101 1.1 hikaru }
102 1.1 hikaru
103 1.1 hikaru return (~(fusectl | me_strap)) & AE_MASK_C62X;
104 1.1 hikaru }
105 1.1 hikaru
106 1.1 hikaru static enum qat_sku
107 1.1 hikaru qat_c62x_get_sku(struct qat_softc *sc)
108 1.1 hikaru {
109 1.1 hikaru switch (sc->sc_ae_num) {
110 1.1 hikaru case 8:
111 1.1 hikaru return QAT_SKU_2;
112 1.1 hikaru case MAX_AE_C62X:
113 1.1 hikaru return QAT_SKU_4;
114 1.1 hikaru }
115 1.1 hikaru
116 1.1 hikaru return QAT_SKU_UNKNOWN;
117 1.1 hikaru }
118 1.1 hikaru
119 1.1 hikaru static uint32_t
120 1.1 hikaru qat_c62x_get_accel_cap(struct qat_softc *sc)
121 1.1 hikaru {
122 1.1 hikaru uint32_t cap;
123 1.1 hikaru pcireg_t legfuse, strap;
124 1.1 hikaru
125 1.1 hikaru legfuse = pci_conf_read(sc->sc_pc, sc->sc_pcitag, LEGFUSE_REG);
126 1.1 hikaru strap = pci_conf_read(sc->sc_pc, sc->sc_pcitag, SOFTSTRAP_REG_C62X);
127 1.1 hikaru
128 1.1 hikaru cap = QAT_ACCEL_CAP_CRYPTO_SYMMETRIC +
129 1.1 hikaru QAT_ACCEL_CAP_CRYPTO_ASYMMETRIC +
130 1.1 hikaru QAT_ACCEL_CAP_CIPHER +
131 1.1 hikaru QAT_ACCEL_CAP_AUTHENTICATION +
132 1.1 hikaru QAT_ACCEL_CAP_COMPRESSION +
133 1.1 hikaru QAT_ACCEL_CAP_ZUC +
134 1.1 hikaru QAT_ACCEL_CAP_SHA3;
135 1.1 hikaru
136 1.1 hikaru if (legfuse & LEGFUSE_ACCEL_MASK_CIPHER_SLICE) {
137 1.1 hikaru cap &= ~QAT_ACCEL_CAP_CRYPTO_SYMMETRIC;
138 1.1 hikaru cap &= ~QAT_ACCEL_CAP_CIPHER;
139 1.1 hikaru }
140 1.1 hikaru if (legfuse & LEGFUSE_ACCEL_MASK_AUTH_SLICE)
141 1.1 hikaru cap &= ~QAT_ACCEL_CAP_AUTHENTICATION;
142 1.1 hikaru if (legfuse & LEGFUSE_ACCEL_MASK_PKE_SLICE)
143 1.1 hikaru cap &= ~QAT_ACCEL_CAP_CRYPTO_ASYMMETRIC;
144 1.1 hikaru if (legfuse & LEGFUSE_ACCEL_MASK_COMPRESS_SLICE)
145 1.1 hikaru cap &= ~QAT_ACCEL_CAP_COMPRESSION;
146 1.1 hikaru if (legfuse & LEGFUSE_ACCEL_MASK_EIA3_SLICE)
147 1.1 hikaru cap &= ~QAT_ACCEL_CAP_ZUC;
148 1.1 hikaru
149 1.1 hikaru if ((strap | legfuse) & SOFTSTRAP_SS_POWERGATE_PKE_C62X)
150 1.1 hikaru cap &= ~QAT_ACCEL_CAP_CRYPTO_ASYMMETRIC;
151 1.1 hikaru if ((strap | legfuse) & SOFTSTRAP_SS_POWERGATE_CY_C62X)
152 1.1 hikaru cap &= ~QAT_ACCEL_CAP_COMPRESSION;
153 1.1 hikaru
154 1.1 hikaru return cap;
155 1.1 hikaru }
156 1.1 hikaru
157 1.1 hikaru static const char *
158 1.1 hikaru qat_c62x_get_fw_uof_name(struct qat_softc *sc)
159 1.1 hikaru {
160 1.1 hikaru
161 1.1 hikaru return AE_FW_UOF_NAME_C62X;
162 1.1 hikaru }
163 1.1 hikaru
164 1.1 hikaru static void
165 1.1 hikaru qat_c62x_enable_intr(struct qat_softc *sc)
166 1.1 hikaru {
167 1.1 hikaru
168 1.1 hikaru /* Enable bundle and misc interrupts */
169 1.1 hikaru qat_misc_write_4(sc, SMIAPF0_C62X, SMIA0_MASK_C62X);
170 1.1 hikaru qat_misc_write_4(sc, SMIAPF1_C62X, SMIA1_MASK_C62X);
171 1.1 hikaru }
172 1.1 hikaru
173 1.1 hikaru /* Worker thread to service arbiter mappings */
174 1.1 hikaru static uint32_t thrd_to_arb_map[] = {
175 1.1 hikaru 0x12222AAA, 0x11222AAA, 0x12222AAA, 0x11222AAA, 0x12222AAA,
176 1.1 hikaru 0x11222AAA, 0x12222AAA, 0x11222AAA, 0x12222AAA, 0x11222AAA
177 1.1 hikaru };
178 1.1 hikaru
179 1.1 hikaru static void
180 1.1 hikaru qat_c62x_get_arb_mapping(struct qat_softc *sc, const uint32_t **arb_map_config)
181 1.1 hikaru {
182 1.1 hikaru int i;
183 1.1 hikaru
184 1.1 hikaru for (i = 1; i < MAX_AE_C62X; i++) {
185 1.1 hikaru if ((~sc->sc_ae_mask) & (1 << i))
186 1.1 hikaru thrd_to_arb_map[i] = 0;
187 1.1 hikaru }
188 1.1 hikaru *arb_map_config = thrd_to_arb_map;
189 1.1 hikaru }
190 1.1 hikaru
191 1.1 hikaru static void
192 1.1 hikaru qat_c62x_enable_error_interrupts(struct qat_softc *sc)
193 1.1 hikaru {
194 1.1 hikaru qat_misc_write_4(sc, ERRMSK0, ERRMSK0_CERR_C62X); /* ME0-ME3 */
195 1.1 hikaru qat_misc_write_4(sc, ERRMSK1, ERRMSK1_CERR_C62X); /* ME4-ME7 */
196 1.1 hikaru qat_misc_write_4(sc, ERRMSK4, ERRMSK4_CERR_C62X); /* ME8-ME9 */
197 1.1 hikaru qat_misc_write_4(sc, ERRMSK5, ERRMSK5_CERR_C62X); /* SSM2-SSM4 */
198 1.1 hikaru
199 1.1 hikaru /* Reset everything except VFtoPF1_16. */
200 1.1 hikaru qat_misc_read_write_and_4(sc, ERRMSK3, VF2PF1_16_C62X);
201 1.1 hikaru /* Disable Secure RAM correctable error interrupt */
202 1.1 hikaru qat_misc_read_write_or_4(sc, ERRMSK3, ERRMSK3_CERR_C62X);
203 1.1 hikaru
204 1.1 hikaru /* RI CPP bus interface error detection and reporting. */
205 1.1 hikaru qat_misc_write_4(sc, RICPPINTCTL_C62X, RICPP_EN_C62X);
206 1.1 hikaru
207 1.1 hikaru /* TI CPP bus interface error detection and reporting. */
208 1.1 hikaru qat_misc_write_4(sc, TICPPINTCTL_C62X, TICPP_EN_C62X);
209 1.1 hikaru
210 1.1 hikaru /* Enable CFC Error interrupts and logging. */
211 1.1 hikaru qat_misc_write_4(sc, CPP_CFC_ERR_CTRL_C62X, CPP_CFC_UE_C62X);
212 1.1 hikaru
213 1.1 hikaru /* Enable SecureRAM to fix and log Correctable errors */
214 1.1 hikaru qat_misc_write_4(sc, SECRAMCERR_C62X, SECRAM_CERR_C62X);
215 1.1 hikaru
216 1.1 hikaru /* Enable SecureRAM Uncorrectable error interrupts and logging */
217 1.1 hikaru qat_misc_write_4(sc, SECRAMUERR, SECRAM_UERR_C62X);
218 1.1 hikaru
219 1.1 hikaru /* Enable Push/Pull Misc Uncorrectable error interrupts and logging */
220 1.1 hikaru qat_misc_write_4(sc, CPPMEMTGTERR, TGT_UERR_C62X);
221 1.1 hikaru }
222 1.1 hikaru
223 1.1 hikaru static void
224 1.1 hikaru qat_c62x_disable_error_interrupts(struct qat_softc *sc)
225 1.1 hikaru {
226 1.1 hikaru /* ME0-ME3 */
227 1.1 hikaru qat_misc_write_4(sc, ERRMSK0, ERRMSK0_UERR_C62X | ERRMSK0_CERR_C62X);
228 1.1 hikaru /* ME4-ME7 */
229 1.1 hikaru qat_misc_write_4(sc, ERRMSK1, ERRMSK1_UERR_C62X | ERRMSK1_CERR_C62X);
230 1.1 hikaru /* Secure RAM, CPP Push Pull, RI, TI, SSM0-SSM1, CFC */
231 1.1 hikaru qat_misc_write_4(sc, ERRMSK3, ERRMSK3_UERR_C62X | ERRMSK3_CERR_C62X);
232 1.1 hikaru /* ME8-ME9 */
233 1.1 hikaru qat_misc_write_4(sc, ERRMSK4, ERRMSK4_UERR_C62X | ERRMSK4_CERR_C62X);
234 1.1 hikaru /* SSM2-SSM4 */
235 1.1 hikaru qat_misc_write_4(sc, ERRMSK5, ERRMSK5_UERR_C62X | ERRMSK5_CERR_C62X);
236 1.1 hikaru }
237 1.1 hikaru
238 1.1 hikaru static void
239 1.1 hikaru qat_c62x_enable_error_correction(struct qat_softc *sc)
240 1.1 hikaru {
241 1.1 hikaru u_int i, mask;
242 1.1 hikaru
243 1.1 hikaru /* Enable Accel Engine error detection & correction */
244 1.1 hikaru for (i = 0, mask = sc->sc_ae_mask; mask; i++, mask >>= 1) {
245 1.1 hikaru if (!(mask & 1))
246 1.1 hikaru continue;
247 1.1 hikaru qat_misc_read_write_or_4(sc, AE_CTX_ENABLES_C62X(i),
248 1.1 hikaru ENABLE_AE_ECC_ERR_C62X);
249 1.1 hikaru qat_misc_read_write_or_4(sc, AE_MISC_CONTROL_C62X(i),
250 1.1 hikaru ENABLE_AE_ECC_PARITY_CORR_C62X);
251 1.1 hikaru }
252 1.1 hikaru
253 1.1 hikaru /* Enable shared memory error detection & correction */
254 1.1 hikaru for (i = 0, mask = sc->sc_accel_mask; mask; i++, mask >>= 1) {
255 1.1 hikaru if (!(mask & 1))
256 1.1 hikaru continue;
257 1.1 hikaru
258 1.1 hikaru qat_misc_read_write_or_4(sc, UERRSSMSH(i), ERRSSMSH_EN_C62X);
259 1.1 hikaru qat_misc_read_write_or_4(sc, CERRSSMSH(i), ERRSSMSH_EN_C62X);
260 1.1 hikaru qat_misc_read_write_or_4(sc, PPERR(i), PPERR_EN_C62X);
261 1.1 hikaru }
262 1.1 hikaru
263 1.1 hikaru qat_c62x_enable_error_interrupts(sc);
264 1.1 hikaru }
265 1.1 hikaru
266 1.1 hikaru const struct qat_hw qat_hw_c62x = {
267 1.1 hikaru .qhw_sram_bar_id = BAR_SRAM_ID_C62X,
268 1.1 hikaru .qhw_misc_bar_id = BAR_PMISC_ID_C62X,
269 1.1 hikaru .qhw_etr_bar_id = BAR_ETR_ID_C62X,
270 1.1 hikaru .qhw_cap_global_offset = CAP_GLOBAL_OFFSET_C62X,
271 1.1 hikaru .qhw_ae_offset = AE_OFFSET_C62X,
272 1.1 hikaru .qhw_ae_local_offset = AE_LOCAL_OFFSET_C62X,
273 1.1 hikaru .qhw_etr_bundle_size = ETR_BUNDLE_SIZE_C62X,
274 1.1 hikaru .qhw_num_banks = ETR_MAX_BANKS_C62X,
275 1.1 hikaru .qhw_num_rings_per_bank = ETR_MAX_RINGS_PER_BANK,
276 1.1 hikaru .qhw_num_accel = MAX_ACCEL_C62X,
277 1.1 hikaru .qhw_num_engines = MAX_AE_C62X,
278 1.1 hikaru .qhw_tx_rx_gap = ETR_TX_RX_GAP_C62X,
279 1.1 hikaru .qhw_tx_rings_mask = ETR_TX_RINGS_MASK_C62X,
280 1.1 hikaru .qhw_clock_per_sec = CLOCK_PER_SEC_C62X,
281 1.1 hikaru .qhw_fw_auth = true,
282 1.1 hikaru .qhw_fw_req_size = FW_REQ_DEFAULT_SZ_HW17,
283 1.1 hikaru .qhw_fw_resp_size = FW_RESP_DEFAULT_SZ_HW17,
284 1.1 hikaru .qhw_ring_asym_tx = 0,
285 1.1 hikaru .qhw_ring_asym_rx = 8,
286 1.1 hikaru .qhw_ring_sym_tx = 2,
287 1.1 hikaru .qhw_ring_sym_rx = 10,
288 1.1 hikaru .qhw_mof_fwname = AE_FW_MOF_NAME_C62X,
289 1.1 hikaru .qhw_mmp_fwname = AE_FW_MMP_NAME_C62X,
290 1.1 hikaru .qhw_prod_type = AE_FW_PROD_TYPE_C62X,
291 1.1 hikaru .qhw_get_accel_mask = qat_c62x_get_accel_mask,
292 1.1 hikaru .qhw_get_ae_mask = qat_c62x_get_ae_mask,
293 1.1 hikaru .qhw_get_sku = qat_c62x_get_sku,
294 1.1 hikaru .qhw_get_accel_cap = qat_c62x_get_accel_cap,
295 1.1 hikaru .qhw_get_fw_uof_name = qat_c62x_get_fw_uof_name,
296 1.1 hikaru .qhw_enable_intr = qat_c62x_enable_intr,
297 1.1 hikaru .qhw_init_admin_comms = qat_adm_mailbox_init,
298 1.1 hikaru .qhw_send_admin_init = qat_adm_mailbox_send_init,
299 1.1 hikaru .qhw_init_arb = qat_arb_init,
300 1.1 hikaru .qhw_get_arb_mapping = qat_c62x_get_arb_mapping,
301 1.1 hikaru .qhw_enable_error_correction = qat_c62x_enable_error_correction,
302 1.1 hikaru .qhw_disable_error_interrupts = qat_c62x_disable_error_interrupts,
303 1.1 hikaru .qhw_set_ssm_wdtimer = qat_set_ssm_wdtimer,
304 1.1 hikaru .qhw_check_slice_hang = qat_check_slice_hang,
305 1.1 hikaru .qhw_crypto_setup_desc = qat_hw17_crypto_setup_desc,
306 1.1 hikaru .qhw_crypto_setup_req_params = qat_hw17_crypto_setup_req_params,
307 1.1 hikaru .qhw_crypto_opaque_offset = offsetof(struct fw_la_resp, opaque_data),
308 1.1 hikaru };
309