radeonfb.c revision 1.110 1 1.110 macallan /* $NetBSD: radeonfb.c,v 1.110 2020/09/28 05:43:58 macallan Exp $ */
2 1.1 gdamore
3 1.1 gdamore /*-
4 1.1 gdamore * Copyright (c) 2006 Itronix Inc.
5 1.1 gdamore * All rights reserved.
6 1.1 gdamore *
7 1.1 gdamore * Written by Garrett D'Amore for Itronix Inc.
8 1.1 gdamore *
9 1.1 gdamore * Redistribution and use in source and binary forms, with or without
10 1.1 gdamore * modification, are permitted provided that the following conditions
11 1.1 gdamore * are met:
12 1.1 gdamore * 1. Redistributions of source code must retain the above copyright
13 1.1 gdamore * notice, this list of conditions and the following disclaimer.
14 1.1 gdamore * 2. Redistributions in binary form must reproduce the above copyright
15 1.1 gdamore * notice, this list of conditions and the following disclaimer in the
16 1.1 gdamore * documentation and/or other materials provided with the distribution.
17 1.1 gdamore * 3. The name of Itronix Inc. may not be used to endorse
18 1.1 gdamore * or promote products derived from this software without specific
19 1.1 gdamore * prior written permission.
20 1.1 gdamore *
21 1.1 gdamore * THIS SOFTWARE IS PROVIDED BY ITRONIX INC. ``AS IS'' AND ANY EXPRESS
22 1.1 gdamore * OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED
23 1.1 gdamore * WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
24 1.1 gdamore * ARE DISCLAIMED. IN NO EVENT SHALL ITRONIX INC. BE LIABLE FOR ANY
25 1.1 gdamore * DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
26 1.1 gdamore * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE
27 1.1 gdamore * GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
28 1.1 gdamore * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY,
29 1.1 gdamore * WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING
30 1.1 gdamore * NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS
31 1.1 gdamore * SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
32 1.11 ad */
33 1.1 gdamore
34 1.1 gdamore /*
35 1.1 gdamore * ATI Technologies Inc. ("ATI") has not assisted in the creation of, and
36 1.1 gdamore * does not endorse, this software. ATI will not be responsible or liable
37 1.1 gdamore * for any actual or alleged damage or loss caused by or in connection with
38 1.1 gdamore * the use of or reliance on this software.
39 1.1 gdamore */
40 1.1 gdamore
41 1.1 gdamore /*
42 1.1 gdamore * Portions of this code were taken from XFree86's Radeon driver, which bears
43 1.1 gdamore * this notice:
44 1.1 gdamore *
45 1.1 gdamore * Copyright 2000 ATI Technologies Inc., Markham, Ontario, and
46 1.1 gdamore * VA Linux Systems Inc., Fremont, California.
47 1.1 gdamore *
48 1.1 gdamore * All Rights Reserved.
49 1.1 gdamore *
50 1.1 gdamore * Permission is hereby granted, free of charge, to any person obtaining
51 1.1 gdamore * a copy of this software and associated documentation files (the
52 1.1 gdamore * "Software"), to deal in the Software without restriction, including
53 1.1 gdamore * without limitation on the rights to use, copy, modify, merge,
54 1.1 gdamore * publish, distribute, sublicense, and/or sell copies of the Software,
55 1.1 gdamore * and to permit persons to whom the Software is furnished to do so,
56 1.1 gdamore * subject to the following conditions:
57 1.1 gdamore *
58 1.1 gdamore * The above copyright notice and this permission notice (including the
59 1.1 gdamore * next paragraph) shall be included in all copies or substantial
60 1.1 gdamore * portions of the Software.
61 1.1 gdamore *
62 1.1 gdamore * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
63 1.1 gdamore * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
64 1.1 gdamore * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
65 1.1 gdamore * NON-INFRINGEMENT. IN NO EVENT SHALL ATI, VA LINUX SYSTEMS AND/OR
66 1.1 gdamore * THEIR SUPPLIERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY,
67 1.1 gdamore * WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
68 1.1 gdamore * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
69 1.1 gdamore * DEALINGS IN THE SOFTWARE.
70 1.1 gdamore */
71 1.1 gdamore
72 1.1 gdamore #include <sys/cdefs.h>
73 1.110 macallan __KERNEL_RCSID(0, "$NetBSD: radeonfb.c,v 1.110 2020/09/28 05:43:58 macallan Exp $");
74 1.1 gdamore
75 1.1 gdamore #include <sys/param.h>
76 1.1 gdamore #include <sys/systm.h>
77 1.1 gdamore #include <sys/device.h>
78 1.1 gdamore #include <sys/malloc.h>
79 1.21 ad #include <sys/bus.h>
80 1.5 macallan #include <sys/kernel.h>
81 1.5 macallan #include <sys/lwp.h>
82 1.5 macallan #include <sys/kauth.h>
83 1.107 macallan #include <sys/kmem.h>
84 1.1 gdamore
85 1.1 gdamore #include <dev/wscons/wsdisplayvar.h>
86 1.1 gdamore #include <dev/wscons/wsconsio.h>
87 1.1 gdamore #include <dev/wsfont/wsfont.h>
88 1.1 gdamore #include <dev/rasops/rasops.h>
89 1.1 gdamore #include <dev/videomode/videomode.h>
90 1.1 gdamore #include <dev/videomode/edidvar.h>
91 1.1 gdamore #include <dev/wscons/wsdisplay_vconsvar.h>
92 1.41 cegger #include <dev/pci/wsdisplay_pci.h>
93 1.54 macallan #include <dev/wscons/wsdisplay_glyphcachevar.h>
94 1.1 gdamore
95 1.1 gdamore #include <dev/pci/pcidevs.h>
96 1.1 gdamore #include <dev/pci/pcireg.h>
97 1.1 gdamore #include <dev/pci/pcivar.h>
98 1.26 phx #include <dev/pci/pciio.h>
99 1.1 gdamore #include <dev/pci/radeonfbreg.h>
100 1.1 gdamore #include <dev/pci/radeonfbvar.h>
101 1.14 macallan #include "opt_radeonfb.h"
102 1.48 macallan #include "opt_vcons.h"
103 1.1 gdamore
104 1.49 macallan #ifdef RADEONFB_DEPTH_32
105 1.49 macallan #define RADEONFB_DEFAULT_DEPTH 32
106 1.49 macallan #else
107 1.49 macallan #define RADEONFB_DEFAULT_DEPTH 8
108 1.49 macallan #endif
109 1.49 macallan
110 1.31 cegger static int radeonfb_match(device_t, cfdata_t, void *);
111 1.31 cegger static void radeonfb_attach(device_t, device_t, void *);
112 1.12 christos static int radeonfb_ioctl(void *, void *, unsigned long, void *, int,
113 1.1 gdamore struct lwp *);
114 1.1 gdamore static paddr_t radeonfb_mmap(void *, void *, off_t, int);
115 1.1 gdamore static int radeonfb_scratch_test(struct radeonfb_softc *, int, uint32_t);
116 1.1 gdamore static void radeonfb_loadbios(struct radeonfb_softc *,
117 1.44 dyoung const struct pci_attach_args *);
118 1.1 gdamore
119 1.1 gdamore static uintmax_t radeonfb_getprop_num(struct radeonfb_softc *, const char *,
120 1.1 gdamore uintmax_t);
121 1.1 gdamore static int radeonfb_getclocks(struct radeonfb_softc *);
122 1.1 gdamore static int radeonfb_gettmds(struct radeonfb_softc *);
123 1.1 gdamore static int radeonfb_calc_dividers(struct radeonfb_softc *, uint32_t,
124 1.92 macallan uint32_t *, uint32_t *, int);
125 1.92 macallan /* flags for radeonfb_calc_dividers */
126 1.92 macallan #define NO_ODD_FBDIV 1
127 1.92 macallan
128 1.1 gdamore static int radeonfb_getconnectors(struct radeonfb_softc *);
129 1.1 gdamore static const struct videomode *radeonfb_modelookup(const char *);
130 1.1 gdamore static void radeonfb_init_screen(void *, struct vcons_screen *, int, long *);
131 1.1 gdamore static void radeonfb_pllwriteupdate(struct radeonfb_softc *, int);
132 1.1 gdamore static void radeonfb_pllwaitatomicread(struct radeonfb_softc *, int);
133 1.92 macallan static void radeonfb_program_vclk(struct radeonfb_softc *, int, int, int);
134 1.1 gdamore static void radeonfb_modeswitch(struct radeonfb_display *);
135 1.1 gdamore static void radeonfb_setcrtc(struct radeonfb_display *, int);
136 1.1 gdamore static void radeonfb_init_misc(struct radeonfb_softc *);
137 1.1 gdamore static void radeonfb_set_fbloc(struct radeonfb_softc *);
138 1.70 macallan static void radeonfb_init_palette(struct radeonfb_display *);
139 1.1 gdamore static void radeonfb_r300cg_workaround(struct radeonfb_softc *);
140 1.1 gdamore
141 1.1 gdamore static int radeonfb_isblank(struct radeonfb_display *);
142 1.1 gdamore static void radeonfb_blank(struct radeonfb_display *, int);
143 1.1 gdamore static int radeonfb_set_cursor(struct radeonfb_display *,
144 1.1 gdamore struct wsdisplay_cursor *);
145 1.1 gdamore static int radeonfb_set_curpos(struct radeonfb_display *,
146 1.1 gdamore struct wsdisplay_curpos *);
147 1.82 macallan static void radeonfb_putpal(struct radeonfb_display *, int, int, int, int);
148 1.82 macallan static int radeonfb_putcmap(struct radeonfb_display *, struct wsdisplay_cmap *);
149 1.82 macallan static int radeonfb_getcmap(struct radeonfb_display *, struct wsdisplay_cmap *);
150 1.1 gdamore
151 1.1 gdamore /* acceleration support */
152 1.2 macallan static void radeonfb_rectfill(struct radeonfb_display *, int dstx, int dsty,
153 1.1 gdamore int width, int height, uint32_t color);
154 1.64 macallan static void radeonfb_rectfill_a(void *, int, int, int, int, long);
155 1.54 macallan static void radeonfb_bitblt(void *, int srcx, int srcy,
156 1.54 macallan int dstx, int dsty, int width, int height, int rop);
157 1.2 macallan
158 1.1 gdamore /* hw cursor support */
159 1.1 gdamore static void radeonfb_cursor_cmap(struct radeonfb_display *);
160 1.1 gdamore static void radeonfb_cursor_shape(struct radeonfb_display *);
161 1.1 gdamore static void radeonfb_cursor_position(struct radeonfb_display *);
162 1.1 gdamore static void radeonfb_cursor_visible(struct radeonfb_display *);
163 1.1 gdamore static void radeonfb_cursor_update(struct radeonfb_display *, unsigned);
164 1.1 gdamore
165 1.62 uebayasi static inline void radeonfb_wait_fifo(struct radeonfb_softc *, int);
166 1.1 gdamore static void radeonfb_engine_idle(struct radeonfb_softc *);
167 1.1 gdamore static void radeonfb_engine_flush(struct radeonfb_softc *);
168 1.1 gdamore static void radeonfb_engine_reset(struct radeonfb_softc *);
169 1.1 gdamore static void radeonfb_engine_init(struct radeonfb_display *);
170 1.83 joerg static inline void radeonfb_unclip(struct radeonfb_softc *) __unused;
171 1.1 gdamore
172 1.1 gdamore static void radeonfb_eraserows(void *, int, int, long);
173 1.1 gdamore static void radeonfb_erasecols(void *, int, int, int, long);
174 1.1 gdamore static void radeonfb_copyrows(void *, int, int, int);
175 1.1 gdamore static void radeonfb_copycols(void *, int, int, int, int);
176 1.1 gdamore static void radeonfb_cursor(void *, int, int, int);
177 1.2 macallan static void radeonfb_putchar(void *, int, int, unsigned, long);
178 1.49 macallan static void radeonfb_putchar_aa32(void *, int, int, unsigned, long);
179 1.55 macallan static void radeonfb_putchar_aa8(void *, int, int, unsigned, long);
180 1.73 macallan #ifndef RADEONFB_ALWAYS_ACCEL_PUTCHAR
181 1.38 macallan static void radeonfb_putchar_wrapper(void *, int, int, unsigned, long);
182 1.73 macallan #endif
183 1.1 gdamore
184 1.59 macallan static int radeonfb_set_backlight(struct radeonfb_display *, int);
185 1.9 macallan static int radeonfb_get_backlight(struct radeonfb_display *);
186 1.59 macallan static void radeonfb_switch_backlight(struct radeonfb_display *, int);
187 1.9 macallan static void radeonfb_lvds_callout(void *);
188 1.9 macallan
189 1.34 macallan static void radeonfb_brightness_up(device_t);
190 1.34 macallan static void radeonfb_brightness_down(device_t);
191 1.34 macallan
192 1.1 gdamore static struct videomode *radeonfb_best_refresh(struct videomode *,
193 1.1 gdamore struct videomode *);
194 1.1 gdamore static void radeonfb_pickres(struct radeonfb_display *, uint16_t *,
195 1.1 gdamore uint16_t *, int);
196 1.11 ad static const struct videomode *radeonfb_port_mode(struct radeonfb_softc *,
197 1.9 macallan struct radeonfb_port *, int, int);
198 1.1 gdamore
199 1.14 macallan static int radeonfb_drm_print(void *, const char *);
200 1.14 macallan
201 1.36 macallan #ifdef RADEONFB_DEBUG
202 1.1 gdamore int radeon_debug = 1;
203 1.1 gdamore #define DPRINTF(x) \
204 1.1 gdamore if (radeon_debug) printf x
205 1.1 gdamore #define PRINTREG(r) DPRINTF((#r " = %08x\n", GET32(sc, r)))
206 1.1 gdamore #define PRINTPLL(r) DPRINTF((#r " = %08x\n", GETPLL(sc, r)))
207 1.1 gdamore #else
208 1.1 gdamore #define DPRINTF(x)
209 1.1 gdamore #define PRINTREG(r)
210 1.1 gdamore #define PRINTPLL(r)
211 1.1 gdamore #endif
212 1.1 gdamore
213 1.1 gdamore #define ROUNDUP(x,y) (((x) + ((y) - 1)) & ~((y) - 1))
214 1.1 gdamore
215 1.1 gdamore #ifndef RADEON_DEFAULT_MODE
216 1.1 gdamore /* any reasonably modern display should handle this */
217 1.1 gdamore #define RADEON_DEFAULT_MODE "1024x768x60"
218 1.1 gdamore #endif
219 1.1 gdamore
220 1.36 macallan extern const u_char rasops_cmap[768];
221 1.36 macallan
222 1.1 gdamore const char *radeonfb_default_mode = RADEON_DEFAULT_MODE;
223 1.1 gdamore
224 1.1 gdamore static struct {
225 1.1 gdamore int size; /* minimum memory size (MB) */
226 1.1 gdamore int maxx; /* maximum x dimension */
227 1.1 gdamore int maxy; /* maximum y dimension */
228 1.1 gdamore int maxbpp; /* maximum bpp */
229 1.1 gdamore int maxdisp; /* maximum logical display count */
230 1.1 gdamore } radeonfb_limits[] = {
231 1.1 gdamore { 32, 2048, 1536, 32, 2 },
232 1.1 gdamore { 16, 1600, 1200, 32, 2 },
233 1.1 gdamore { 8, 1600, 1200, 32, 1 },
234 1.7 christos { 0, 0, 0, 0, 0 },
235 1.1 gdamore };
236 1.1 gdamore
237 1.1 gdamore static struct wsscreen_descr radeonfb_stdscreen = {
238 1.1 gdamore "fb", /* name */
239 1.1 gdamore 0, 0, /* ncols, nrows */
240 1.1 gdamore NULL, /* textops */
241 1.2 macallan 8, 16, /* fontwidth, fontheight */
242 1.89 macallan WSSCREEN_WSCOLORS | WSSCREEN_UNDERLINE | WSSCREEN_RESIZE, /* capabilities */
243 1.7 christos 0, /* modecookie */
244 1.1 gdamore };
245 1.1 gdamore
246 1.1 gdamore struct wsdisplay_accessops radeonfb_accessops = {
247 1.1 gdamore radeonfb_ioctl,
248 1.1 gdamore radeonfb_mmap,
249 1.1 gdamore NULL, /* vcons_alloc_screen */
250 1.1 gdamore NULL, /* vcons_free_screen */
251 1.1 gdamore NULL, /* vcons_show_screen */
252 1.7 christos NULL, /* load_font */
253 1.7 christos NULL, /* pollc */
254 1.7 christos NULL, /* scroll */
255 1.1 gdamore };
256 1.1 gdamore
257 1.1 gdamore static struct {
258 1.1 gdamore uint16_t devid;
259 1.1 gdamore uint16_t family;
260 1.1 gdamore uint16_t flags;
261 1.11 ad } radeonfb_devices[] =
262 1.1 gdamore {
263 1.1 gdamore /* R100 family */
264 1.1 gdamore { PCI_PRODUCT_ATI_RADEON_R100_QD, RADEON_R100, 0 },
265 1.1 gdamore { PCI_PRODUCT_ATI_RADEON_R100_QE, RADEON_R100, 0 },
266 1.1 gdamore { PCI_PRODUCT_ATI_RADEON_R100_QF, RADEON_R100, 0 },
267 1.1 gdamore { PCI_PRODUCT_ATI_RADEON_R100_QG, RADEON_R100, 0 },
268 1.1 gdamore
269 1.1 gdamore /* RV100 family */
270 1.1 gdamore { PCI_PRODUCT_ATI_RADEON_RV100_LY, RADEON_RV100, RFB_MOB },
271 1.1 gdamore { PCI_PRODUCT_ATI_RADEON_RV100_LZ, RADEON_RV100, RFB_MOB },
272 1.1 gdamore { PCI_PRODUCT_ATI_RADEON_RV100_QY, RADEON_RV100, 0 },
273 1.1 gdamore { PCI_PRODUCT_ATI_RADEON_RV100_QZ, RADEON_RV100, 0 },
274 1.1 gdamore
275 1.1 gdamore /* RS100 family */
276 1.1 gdamore { PCI_PRODUCT_ATI_RADEON_RS100_4136, RADEON_RS100, 0 },
277 1.1 gdamore { PCI_PRODUCT_ATI_RADEON_RS100_4336, RADEON_RS100, RFB_MOB },
278 1.1 gdamore
279 1.1 gdamore /* RS200/RS250 family */
280 1.1 gdamore { PCI_PRODUCT_ATI_RADEON_RS200_4337, RADEON_RS200, RFB_MOB },
281 1.1 gdamore { PCI_PRODUCT_ATI_RADEON_RS200_A7, RADEON_RS200, 0 },
282 1.1 gdamore { PCI_PRODUCT_ATI_RADEON_RS250_B7, RADEON_RS200, RFB_MOB },
283 1.1 gdamore { PCI_PRODUCT_ATI_RADEON_RS250_D7, RADEON_RS200, 0 },
284 1.1 gdamore
285 1.1 gdamore /* R200 family */
286 1.1 gdamore /* add more R200 products? , 5148 */
287 1.1 gdamore { PCI_PRODUCT_ATI_RADEON_R200_BB, RADEON_R200, 0 },
288 1.1 gdamore { PCI_PRODUCT_ATI_RADEON_R200_BC, RADEON_R200, 0 },
289 1.1 gdamore { PCI_PRODUCT_ATI_RADEON_R200_QH, RADEON_R200, 0 },
290 1.1 gdamore { PCI_PRODUCT_ATI_RADEON_R200_QL, RADEON_R200, 0 },
291 1.1 gdamore { PCI_PRODUCT_ATI_RADEON_R200_QM, RADEON_R200, 0 },
292 1.1 gdamore
293 1.1 gdamore /* RV200 family */
294 1.1 gdamore { PCI_PRODUCT_ATI_RADEON_RV200_LW, RADEON_RV200, RFB_MOB },
295 1.1 gdamore { PCI_PRODUCT_ATI_RADEON_RV200_LX, RADEON_RV200, RFB_MOB },
296 1.1 gdamore { PCI_PRODUCT_ATI_RADEON_RV200_QW, RADEON_RV200, 0 },
297 1.1 gdamore { PCI_PRODUCT_ATI_RADEON_RV200_QX, RADEON_RV200, 0 },
298 1.1 gdamore
299 1.1 gdamore /* RV250 family */
300 1.1 gdamore { PCI_PRODUCT_ATI_RADEON_RV250_4966, RADEON_RV250, 0 },
301 1.1 gdamore { PCI_PRODUCT_ATI_RADEON_RV250_4967, RADEON_RV250, 0 },
302 1.1 gdamore { PCI_PRODUCT_ATI_RADEON_RV250_4C64, RADEON_RV250, RFB_MOB },
303 1.1 gdamore { PCI_PRODUCT_ATI_RADEON_RV250_4C66, RADEON_RV250, RFB_MOB },
304 1.1 gdamore { PCI_PRODUCT_ATI_RADEON_RV250_4C67, RADEON_RV250, RFB_MOB },
305 1.1 gdamore
306 1.1 gdamore /* RS300 family */
307 1.1 gdamore { PCI_PRODUCT_ATI_RADEON_RS300_X5, RADEON_RS300, 0 },
308 1.1 gdamore { PCI_PRODUCT_ATI_RADEON_RS300_X4, RADEON_RS300, 0 },
309 1.1 gdamore { PCI_PRODUCT_ATI_RADEON_RS300_7834, RADEON_RS300, 0 },
310 1.1 gdamore { PCI_PRODUCT_ATI_RADEON_RS300_7835, RADEON_RS300, RFB_MOB },
311 1.1 gdamore
312 1.1 gdamore /* RV280 family */
313 1.1 gdamore { PCI_PRODUCT_ATI_RADEON_RV280_5960, RADEON_RV280, 0 },
314 1.1 gdamore { PCI_PRODUCT_ATI_RADEON_RV280_5961, RADEON_RV280, 0 },
315 1.1 gdamore { PCI_PRODUCT_ATI_RADEON_RV280_5962, RADEON_RV280, 0 },
316 1.1 gdamore { PCI_PRODUCT_ATI_RADEON_RV280_5963, RADEON_RV280, 0 },
317 1.1 gdamore { PCI_PRODUCT_ATI_RADEON_RV280_5964, RADEON_RV280, 0 },
318 1.1 gdamore { PCI_PRODUCT_ATI_RADEON_RV280_5C61, RADEON_RV280, RFB_MOB },
319 1.1 gdamore { PCI_PRODUCT_ATI_RADEON_RV280_5C63, RADEON_RV280, RFB_MOB },
320 1.1 gdamore
321 1.1 gdamore /* R300 family */
322 1.1 gdamore { PCI_PRODUCT_ATI_RADEON_R300_AD, RADEON_R300, 0 },
323 1.1 gdamore { PCI_PRODUCT_ATI_RADEON_R300_AE, RADEON_R300, 0 },
324 1.1 gdamore { PCI_PRODUCT_ATI_RADEON_R300_AF, RADEON_R300, 0 },
325 1.1 gdamore { PCI_PRODUCT_ATI_RADEON_R300_AG, RADEON_R300, 0 },
326 1.1 gdamore { PCI_PRODUCT_ATI_RADEON_R300_ND, RADEON_R300, 0 },
327 1.1 gdamore { PCI_PRODUCT_ATI_RADEON_R300_NE, RADEON_R300, 0 },
328 1.1 gdamore { PCI_PRODUCT_ATI_RADEON_R300_NF, RADEON_R300, 0 },
329 1.1 gdamore { PCI_PRODUCT_ATI_RADEON_R300_NG, RADEON_R300, 0 },
330 1.1 gdamore
331 1.1 gdamore /* RV350/RV360 family */
332 1.1 gdamore { PCI_PRODUCT_ATI_RADEON_RV350_AP, RADEON_RV350, 0 },
333 1.1 gdamore { PCI_PRODUCT_ATI_RADEON_RV350_AQ, RADEON_RV350, 0 },
334 1.1 gdamore { PCI_PRODUCT_ATI_RADEON_RV360_AR, RADEON_RV350, 0 },
335 1.1 gdamore { PCI_PRODUCT_ATI_RADEON_RV350_AS, RADEON_RV350, 0 },
336 1.1 gdamore { PCI_PRODUCT_ATI_RADEON_RV350_AT, RADEON_RV350, 0 },
337 1.1 gdamore { PCI_PRODUCT_ATI_RADEON_RV350_AV, RADEON_RV350, 0 },
338 1.1 gdamore { PCI_PRODUCT_ATI_RADEON_RV350_NP, RADEON_RV350, RFB_MOB },
339 1.1 gdamore { PCI_PRODUCT_ATI_RADEON_RV350_NQ, RADEON_RV350, RFB_MOB },
340 1.1 gdamore { PCI_PRODUCT_ATI_RADEON_RV350_NR, RADEON_RV350, RFB_MOB },
341 1.1 gdamore { PCI_PRODUCT_ATI_RADEON_RV350_NS, RADEON_RV350, RFB_MOB },
342 1.1 gdamore { PCI_PRODUCT_ATI_RADEON_RV350_NT, RADEON_RV350, RFB_MOB },
343 1.1 gdamore { PCI_PRODUCT_ATI_RADEON_RV350_NV, RADEON_RV350, RFB_MOB },
344 1.1 gdamore
345 1.1 gdamore /* R350/R360 family */
346 1.1 gdamore { PCI_PRODUCT_ATI_RADEON_R350_AH, RADEON_R350, 0 },
347 1.1 gdamore { PCI_PRODUCT_ATI_RADEON_R350_AI, RADEON_R350, 0 },
348 1.1 gdamore { PCI_PRODUCT_ATI_RADEON_R350_AJ, RADEON_R350, 0 },
349 1.1 gdamore { PCI_PRODUCT_ATI_RADEON_R350_AK, RADEON_R350, 0 },
350 1.1 gdamore { PCI_PRODUCT_ATI_RADEON_R350_NH, RADEON_R350, 0 },
351 1.1 gdamore { PCI_PRODUCT_ATI_RADEON_R350_NI, RADEON_R350, 0 },
352 1.1 gdamore { PCI_PRODUCT_ATI_RADEON_R350_NK, RADEON_R350, 0 },
353 1.1 gdamore { PCI_PRODUCT_ATI_RADEON_R360_NJ, RADEON_R350, 0 },
354 1.1 gdamore
355 1.1 gdamore /* RV380/RV370 family */
356 1.1 gdamore { PCI_PRODUCT_ATI_RADEON_RV380_3150, RADEON_RV380, RFB_MOB },
357 1.1 gdamore { PCI_PRODUCT_ATI_RADEON_RV380_3154, RADEON_RV380, RFB_MOB },
358 1.1 gdamore { PCI_PRODUCT_ATI_RADEON_RV380_3E50, RADEON_RV380, 0 },
359 1.1 gdamore { PCI_PRODUCT_ATI_RADEON_RV380_3E54, RADEON_RV380, 0 },
360 1.1 gdamore { PCI_PRODUCT_ATI_RADEON_RV370_5460, RADEON_RV380, RFB_MOB },
361 1.1 gdamore { PCI_PRODUCT_ATI_RADEON_RV370_5464, RADEON_RV380, RFB_MOB },
362 1.1 gdamore { PCI_PRODUCT_ATI_RADEON_RV370_5B60, RADEON_RV380, 0 },
363 1.74 macallan { PCI_PRODUCT_ATI_RADEON_RV370_5B63, RADEON_RV380, 0 },
364 1.1 gdamore { PCI_PRODUCT_ATI_RADEON_RV370_5B64, RADEON_RV380, 0 },
365 1.1 gdamore { PCI_PRODUCT_ATI_RADEON_RV370_5B65, RADEON_RV380, 0 },
366 1.1 gdamore
367 1.71 macallan #if notyet
368 1.1 gdamore /* R420/R423 family */
369 1.1 gdamore { PCI_PRODUCT_ATI_RADEON_R420_JH, RADEON_R420, 0 },
370 1.1 gdamore { PCI_PRODUCT_ATI_RADEON_R420_JI, RADEON_R420, 0 },
371 1.1 gdamore { PCI_PRODUCT_ATI_RADEON_R420_JJ, RADEON_R420, 0 },
372 1.1 gdamore { PCI_PRODUCT_ATI_RADEON_R420_JK, RADEON_R420, 0 },
373 1.1 gdamore { PCI_PRODUCT_ATI_RADEON_R420_JL, RADEON_R420, 0 },
374 1.1 gdamore { PCI_PRODUCT_ATI_RADEON_R420_JM, RADEON_R420, 0 },
375 1.1 gdamore { PCI_PRODUCT_ATI_RADEON_R420_JN, RADEON_R420, RFB_MOB },
376 1.1 gdamore { PCI_PRODUCT_ATI_RADEON_R420_JP, RADEON_R420, 0 },
377 1.1 gdamore { PCI_PRODUCT_ATI_RADEON_R423_UH, RADEON_R420, 0 },
378 1.1 gdamore { PCI_PRODUCT_ATI_RADEON_R423_UI, RADEON_R420, 0 },
379 1.1 gdamore { PCI_PRODUCT_ATI_RADEON_R423_UJ, RADEON_R420, 0 },
380 1.1 gdamore { PCI_PRODUCT_ATI_RADEON_R423_UK, RADEON_R420, 0 },
381 1.1 gdamore { PCI_PRODUCT_ATI_RADEON_R423_UQ, RADEON_R420, 0 },
382 1.1 gdamore { PCI_PRODUCT_ATI_RADEON_R423_UR, RADEON_R420, 0 },
383 1.1 gdamore { PCI_PRODUCT_ATI_RADEON_R423_UT, RADEON_R420, 0 },
384 1.1 gdamore { PCI_PRODUCT_ATI_RADEON_R423_5D57, RADEON_R420, 0 },
385 1.22 bjs { PCI_PRODUCT_ATI_RADEON_R430_554F, RADEON_R420, 0 },
386 1.110 macallan #endif
387 1.90 macallan
388 1.90 macallan /* R5xx family */
389 1.110 macallan { 0x7240, RADEON_R580, RFB_IS_AVIVO },
390 1.1 gdamore { 0, 0, 0 }
391 1.1 gdamore };
392 1.1 gdamore
393 1.1 gdamore static struct {
394 1.1 gdamore int divider;
395 1.1 gdamore int mask;
396 1.1 gdamore } radeonfb_dividers[] = {
397 1.69 macallan { 16, 5 },
398 1.69 macallan { 12, 7 },
399 1.69 macallan { 8, 3 },
400 1.69 macallan { 6, 6 },
401 1.69 macallan { 4, 2 },
402 1.69 macallan { 3, 4 },
403 1.69 macallan { 2, 1 },
404 1.1 gdamore { 1, 0 },
405 1.1 gdamore { 0, 0 }
406 1.1 gdamore };
407 1.1 gdamore
408 1.1 gdamore /*
409 1.1 gdamore * This table taken from X11.
410 1.1 gdamore */
411 1.1 gdamore static const struct {
412 1.1 gdamore int family;
413 1.1 gdamore struct radeon_tmds_pll plls[4];
414 1.1 gdamore } radeonfb_tmds_pll[] = {
415 1.1 gdamore { RADEON_R100, {{12000, 0xa1b}, {-1, 0xa3f}}},
416 1.1 gdamore { RADEON_RV100, {{12000, 0xa1b}, {-1, 0xa3f}}},
417 1.1 gdamore { RADEON_RS100, {{0, 0}}},
418 1.1 gdamore { RADEON_RV200, {{15000, 0xa1b}, {-1, 0xa3f}}},
419 1.1 gdamore { RADEON_RS200, {{15000, 0xa1b}, {-1, 0xa3f}}},
420 1.1 gdamore { RADEON_R200, {{15000, 0xa1b}, {-1, 0xa3f}}},
421 1.1 gdamore { RADEON_RV250, {{15500, 0x81b}, {-1, 0x83f}}},
422 1.1 gdamore { RADEON_RS300, {{0, 0}}},
423 1.91 macallan { RADEON_RV280, {{13000, 0x400f4}, {15000, 0x400f7}, {-1, 0x40111}}},
424 1.1 gdamore { RADEON_R300, {{-1, 0xb01cb}}},
425 1.1 gdamore { RADEON_R350, {{-1, 0xb01cb}}},
426 1.1 gdamore { RADEON_RV350, {{15000, 0xb0155}, {-1, 0xb01cb}}},
427 1.1 gdamore { RADEON_RV380, {{15000, 0xb0155}, {-1, 0xb01cb}}},
428 1.1 gdamore { RADEON_R420, {{-1, 0xb01cb}}},
429 1.110 macallan { RADEON_R580, {{-1, 0xb01cb}}}, /* XXX likely bogus */
430 1.1 gdamore };
431 1.1 gdamore
432 1.9 macallan #define RADEONFB_BACKLIGHT_MAX 255 /* Maximum backlight level. */
433 1.9 macallan
434 1.1 gdamore
435 1.47 macallan CFATTACH_DECL_NEW(radeonfb, sizeof (struct radeonfb_softc),
436 1.1 gdamore radeonfb_match, radeonfb_attach, NULL, NULL);
437 1.1 gdamore
438 1.1 gdamore static int
439 1.31 cegger radeonfb_match(device_t parent, cfdata_t match, void *aux)
440 1.1 gdamore {
441 1.44 dyoung const struct pci_attach_args *pa = aux;
442 1.1 gdamore int i;
443 1.1 gdamore
444 1.1 gdamore if (PCI_VENDOR(pa->pa_id) != PCI_VENDOR_ATI)
445 1.1 gdamore return 0;
446 1.1 gdamore
447 1.1 gdamore for (i = 0; radeonfb_devices[i].devid; i++) {
448 1.1 gdamore if (PCI_PRODUCT(pa->pa_id) == radeonfb_devices[i].devid)
449 1.1 gdamore return 100; /* high to defeat VGA/VESA */
450 1.1 gdamore }
451 1.1 gdamore
452 1.1 gdamore return 0;
453 1.1 gdamore }
454 1.1 gdamore
455 1.1 gdamore static void
456 1.31 cegger radeonfb_attach(device_t parent, device_t dev, void *aux)
457 1.1 gdamore {
458 1.33 cegger struct radeonfb_softc *sc = device_private(dev);
459 1.44 dyoung const struct pci_attach_args *pa = aux;
460 1.9 macallan const char *mptr;
461 1.1 gdamore bus_size_t bsz;
462 1.5 macallan pcireg_t screg;
463 1.34 macallan int i, j, fg, bg, ul, flags;
464 1.1 gdamore uint32_t v;
465 1.1 gdamore
466 1.47 macallan sc->sc_dev = dev;
467 1.1 gdamore sc->sc_id = pa->pa_id;
468 1.1 gdamore for (i = 0; radeonfb_devices[i].devid; i++) {
469 1.1 gdamore if (PCI_PRODUCT(sc->sc_id) == radeonfb_devices[i].devid)
470 1.1 gdamore break;
471 1.1 gdamore }
472 1.1 gdamore
473 1.53 drochner pci_aprint_devinfo(pa, NULL);
474 1.1 gdamore
475 1.84 riastrad DPRINTF(("%s", prop_dictionary_externalize(device_properties(dev))));
476 1.17 macallan
477 1.1 gdamore KASSERT(radeonfb_devices[i].devid != 0);
478 1.1 gdamore sc->sc_pt = pa->pa_tag;
479 1.16 macallan sc->sc_iot = pa->pa_iot;
480 1.1 gdamore sc->sc_pc = pa->pa_pc;
481 1.1 gdamore sc->sc_family = radeonfb_devices[i].family;
482 1.1 gdamore sc->sc_flags = radeonfb_devices[i].flags;
483 1.104 macallan sc->sc_bios = NULL;
484 1.104 macallan sc->sc_biossz = 0;
485 1.1 gdamore
486 1.5 macallan /* enable memory and IO access */
487 1.5 macallan screg = pci_conf_read(sc->sc_pc, sc->sc_pt, PCI_COMMAND_STATUS_REG);
488 1.43 dyoung screg |= PCI_COMMAND_IO_ENABLE | PCI_COMMAND_MEM_ENABLE;
489 1.5 macallan pci_conf_write(sc->sc_pc, sc->sc_pt, PCI_COMMAND_STATUS_REG, screg);
490 1.5 macallan
491 1.1 gdamore /*
492 1.1 gdamore * Some flags are general to entire chip families, and rather
493 1.1 gdamore * than clutter up the table with them, we go ahead and set
494 1.1 gdamore * them here.
495 1.1 gdamore */
496 1.1 gdamore switch (sc->sc_family) {
497 1.1 gdamore case RADEON_RS100:
498 1.1 gdamore case RADEON_RS200:
499 1.1 gdamore sc->sc_flags |= RFB_IGP | RFB_RV100;
500 1.1 gdamore break;
501 1.1 gdamore
502 1.1 gdamore case RADEON_RV100:
503 1.1 gdamore case RADEON_RV200:
504 1.1 gdamore case RADEON_RV250:
505 1.1 gdamore case RADEON_RV280:
506 1.1 gdamore sc->sc_flags |= RFB_RV100;
507 1.1 gdamore break;
508 1.1 gdamore
509 1.1 gdamore case RADEON_RS300:
510 1.1 gdamore sc->sc_flags |= RFB_SDAC | RFB_IGP | RFB_RV100;
511 1.1 gdamore break;
512 1.1 gdamore
513 1.1 gdamore case RADEON_R300:
514 1.1 gdamore case RADEON_RV350:
515 1.1 gdamore case RADEON_R350:
516 1.1 gdamore case RADEON_RV380:
517 1.1 gdamore case RADEON_R420:
518 1.110 macallan case RADEON_R580:
519 1.1 gdamore /* newer chips */
520 1.1 gdamore sc->sc_flags |= RFB_R300;
521 1.1 gdamore break;
522 1.1 gdamore
523 1.1 gdamore case RADEON_R100:
524 1.1 gdamore sc->sc_flags |= RFB_NCRTC2;
525 1.1 gdamore break;
526 1.1 gdamore }
527 1.1 gdamore
528 1.17 macallan if ((sc->sc_family == RADEON_RV200) ||
529 1.17 macallan (sc->sc_family == RADEON_RV250) ||
530 1.17 macallan (sc->sc_family == RADEON_RV280) ||
531 1.17 macallan (sc->sc_family == RADEON_RV350)) {
532 1.18 macallan bool inverted = 0;
533 1.17 macallan /* backlight level is linear */
534 1.17 macallan DPRINTF(("found RV* chip, backlight is supposedly linear\n"));
535 1.47 macallan prop_dictionary_get_bool(device_properties(sc->sc_dev),
536 1.17 macallan "backlight_level_reverted", &inverted);
537 1.17 macallan if (inverted) {
538 1.17 macallan DPRINTF(("nope, it's inverted\n"));
539 1.17 macallan sc->sc_flags |= RFB_INV_BLIGHT;
540 1.17 macallan }
541 1.17 macallan } else
542 1.17 macallan sc->sc_flags |= RFB_INV_BLIGHT;
543 1.17 macallan
544 1.1 gdamore /*
545 1.1 gdamore * XXX: to support true multihead, this must change.
546 1.1 gdamore */
547 1.1 gdamore sc->sc_ndisplays = 1;
548 1.1 gdamore
549 1.1 gdamore /* XXX: */
550 1.1 gdamore if (!HAS_CRTC2(sc)) {
551 1.1 gdamore sc->sc_ndisplays = 1;
552 1.1 gdamore }
553 1.1 gdamore
554 1.1 gdamore if (pci_mapreg_map(pa, RADEON_MAPREG_MMIO, PCI_MAPREG_TYPE_MEM, 0,
555 1.1 gdamore &sc->sc_regt, &sc->sc_regh, &sc->sc_regaddr,
556 1.1 gdamore &sc->sc_regsz) != 0) {
557 1.1 gdamore aprint_error("%s: unable to map registers!\n", XNAME(sc));
558 1.1 gdamore goto error;
559 1.1 gdamore }
560 1.1 gdamore
561 1.34 macallan if (pci_mapreg_info(sc->sc_pc, sc->sc_pt, PCI_MAPREG_ROM,
562 1.34 macallan PCI_MAPREG_TYPE_ROM, &sc->sc_romaddr, &sc->sc_romsz, &flags) != 0)
563 1.34 macallan {
564 1.34 macallan aprint_error("%s: unable to find ROM!\n", XNAME(sc));
565 1.34 macallan goto error;
566 1.34 macallan }
567 1.34 macallan sc->sc_romt = sc->sc_memt;
568 1.34 macallan
569 1.68 macallan sc->sc_mapped = TRUE;
570 1.68 macallan
571 1.1 gdamore /* scratch register test... */
572 1.1 gdamore if (radeonfb_scratch_test(sc, RADEON_BIOS_0_SCRATCH, 0x55555555) ||
573 1.1 gdamore radeonfb_scratch_test(sc, RADEON_BIOS_0_SCRATCH, 0xaaaaaaaa)) {
574 1.1 gdamore aprint_error("%s: scratch register test failed!\n", XNAME(sc));
575 1.1 gdamore goto error;
576 1.1 gdamore }
577 1.1 gdamore
578 1.66 macallan PRINTREG(RADEON_CRTC_EXT_CNTL);
579 1.66 macallan PRINTREG(RADEON_CRTC_GEN_CNTL);
580 1.66 macallan PRINTREG(RADEON_CRTC2_GEN_CNTL);
581 1.66 macallan PRINTREG(RADEON_DISP_OUTPUT_CNTL);
582 1.66 macallan PRINTREG(RADEON_DAC_CNTL2);
583 1.1 gdamore PRINTREG(RADEON_BIOS_4_SCRATCH);
584 1.1 gdamore PRINTREG(RADEON_FP_GEN_CNTL);
585 1.36 macallan sc->sc_fp_gen_cntl = GET32(sc, RADEON_FP_GEN_CNTL);
586 1.1 gdamore PRINTREG(RADEON_FP2_GEN_CNTL);
587 1.1 gdamore PRINTREG(RADEON_TMDS_CNTL);
588 1.1 gdamore PRINTREG(RADEON_TMDS_TRANSMITTER_CNTL);
589 1.1 gdamore PRINTREG(RADEON_TMDS_PLL_CNTL);
590 1.1 gdamore PRINTREG(RADEON_LVDS_GEN_CNTL);
591 1.91 macallan PRINTREG(RADEON_DISP_HW_DEBUG);
592 1.110 macallan if (!IS_AVIVO(sc)) {
593 1.110 macallan PRINTREG(RADEON_PIXCLKS_CNTL);
594 1.110 macallan PRINTREG(RADEON_CRTC_H_SYNC_STRT_WID);
595 1.110 macallan PRINTREG(RADEON_FP_H_SYNC_STRT_WID);
596 1.110 macallan PRINTREG(RADEON_CRTC2_H_SYNC_STRT_WID);
597 1.110 macallan PRINTREG(RADEON_FP_H2_SYNC_STRT_WID);
598 1.110 macallan }
599 1.99 macallan /*
600 1.99 macallan * XXX
601 1.99 macallan * This was if (IS_RV100()), which is set for all pre-R3xx chips.
602 1.99 macallan * I suspect this only makes sense on Sun XVR-100 with firmware that doesn't
603 1.99 macallan * support DVI, so for now let's restrict it to only actual RV100
604 1.99 macallan */
605 1.99 macallan if (sc->sc_family == RADEON_RV100)
606 1.69 macallan PUT32(sc, RADEON_TMDS_PLL_CNTL, 0xa27);
607 1.1 gdamore
608 1.69 macallan /* XXX
609 1.69 macallan * according to xf86-video-radeon R3xx has this bit backwards
610 1.69 macallan */
611 1.69 macallan if (IS_R300(sc)) {
612 1.69 macallan PATCH32(sc, RADEON_TMDS_TRANSMITTER_CNTL,
613 1.69 macallan 0,
614 1.69 macallan ~(RADEON_TMDS_TRANSMITTER_PLLEN | RADEON_TMDS_TRANSMITTER_PLLRST));
615 1.69 macallan } else {
616 1.69 macallan PATCH32(sc, RADEON_TMDS_TRANSMITTER_CNTL,
617 1.69 macallan RADEON_TMDS_TRANSMITTER_PLLEN,
618 1.69 macallan ~(RADEON_TMDS_TRANSMITTER_PLLEN | RADEON_TMDS_TRANSMITTER_PLLRST));
619 1.69 macallan }
620 1.89 macallan
621 1.1 gdamore radeonfb_i2c_init(sc);
622 1.1 gdamore
623 1.1 gdamore radeonfb_loadbios(sc, pa);
624 1.1 gdamore
625 1.39 macallan #ifdef RADEONFB_BIOS_INIT
626 1.1 gdamore if (radeonfb_bios_init(sc)) {
627 1.1 gdamore aprint_error("%s: BIOS inititialization failed\n", XNAME(sc));
628 1.1 gdamore }
629 1.1 gdamore #endif
630 1.1 gdamore
631 1.1 gdamore if (radeonfb_getclocks(sc)) {
632 1.1 gdamore aprint_error("%s: Unable to get reference clocks from BIOS\n",
633 1.1 gdamore XNAME(sc));
634 1.1 gdamore goto error;
635 1.1 gdamore }
636 1.1 gdamore
637 1.1 gdamore if (radeonfb_gettmds(sc)) {
638 1.1 gdamore aprint_error("%s: Unable to identify TMDS PLL settings\n",
639 1.1 gdamore XNAME(sc));
640 1.1 gdamore goto error;
641 1.1 gdamore }
642 1.1 gdamore
643 1.1 gdamore aprint_verbose("%s: refclk = %d.%03d MHz, refdiv = %d "
644 1.1 gdamore "minpll = %d, maxpll = %d\n", XNAME(sc),
645 1.1 gdamore (int)sc->sc_refclk / 1000, (int)sc->sc_refclk % 1000,
646 1.1 gdamore (int)sc->sc_refdiv, (int)sc->sc_minpll, (int)sc->sc_maxpll);
647 1.1 gdamore
648 1.1 gdamore radeonfb_getconnectors(sc);
649 1.1 gdamore
650 1.1 gdamore radeonfb_set_fbloc(sc);
651 1.1 gdamore
652 1.81 macallan /* 64 MB should be enough -- more just wastes map entries */
653 1.81 macallan if (sc->sc_memsz > (64 << 20))
654 1.81 macallan sc->sc_memsz = (64 << 20);
655 1.81 macallan
656 1.1 gdamore for (i = 0; radeonfb_limits[i].size; i++) {
657 1.1 gdamore if (sc->sc_memsz >= radeonfb_limits[i].size) {
658 1.1 gdamore sc->sc_maxx = radeonfb_limits[i].maxx;
659 1.1 gdamore sc->sc_maxy = radeonfb_limits[i].maxy;
660 1.1 gdamore sc->sc_maxbpp = radeonfb_limits[i].maxbpp;
661 1.1 gdamore /* framebuffer offset, start at a 4K page */
662 1.1 gdamore sc->sc_fboffset = sc->sc_memsz /
663 1.1 gdamore radeonfb_limits[i].maxdisp;
664 1.1 gdamore /*
665 1.1 gdamore * we use the fbsize to figure out where we can store
666 1.1 gdamore * things like cursor data.
667 1.1 gdamore */
668 1.1 gdamore sc->sc_fbsize =
669 1.1 gdamore ROUNDUP(ROUNDUP(sc->sc_maxx * sc->sc_maxbpp / 8 ,
670 1.1 gdamore RADEON_STRIDEALIGN) * sc->sc_maxy,
671 1.1 gdamore 4096);
672 1.1 gdamore break;
673 1.1 gdamore }
674 1.1 gdamore }
675 1.1 gdamore
676 1.1 gdamore
677 1.1 gdamore radeonfb_init_misc(sc);
678 1.1 gdamore
679 1.1 gdamore /* program the DAC wirings */
680 1.1 gdamore for (i = 0; i < (HAS_CRTC2(sc) ? 2 : 1); i++) {
681 1.1 gdamore switch (sc->sc_ports[i].rp_dac_type) {
682 1.1 gdamore case RADEON_DAC_PRIMARY:
683 1.1 gdamore PATCH32(sc, RADEON_DAC_CNTL2,
684 1.1 gdamore i ? RADEON_DAC2_DAC_CLK_SEL : 0,
685 1.1 gdamore ~RADEON_DAC2_DAC_CLK_SEL);
686 1.1 gdamore break;
687 1.1 gdamore case RADEON_DAC_TVDAC:
688 1.1 gdamore /* we always use the TVDAC to drive a secondary analog
689 1.1 gdamore * CRT for now. if we ever support TV-out this will
690 1.1 gdamore * have to change.
691 1.1 gdamore */
692 1.1 gdamore SET32(sc, RADEON_DAC_CNTL2,
693 1.1 gdamore RADEON_DAC2_DAC2_CLK_SEL);
694 1.1 gdamore PATCH32(sc, RADEON_DISP_HW_DEBUG,
695 1.1 gdamore i ? 0 : RADEON_CRT2_DISP1_SEL,
696 1.1 gdamore ~RADEON_CRT2_DISP1_SEL);
697 1.69 macallan /* we're using CRTC2 for the 2nd port */
698 1.70 macallan if (sc->sc_ports[i].rp_number == 1) {
699 1.69 macallan PATCH32(sc, RADEON_DISP_OUTPUT_CNTL,
700 1.69 macallan RADEON_DISP_DAC2_SOURCE_CRTC2,
701 1.69 macallan ~RADEON_DISP_DAC2_SOURCE_MASK);
702 1.69 macallan }
703 1.69 macallan
704 1.1 gdamore break;
705 1.1 gdamore }
706 1.70 macallan DPRINTF(("%s: port %d tmds type %d\n", __func__, i,
707 1.70 macallan sc->sc_ports[i].rp_tmds_type));
708 1.69 macallan switch (sc->sc_ports[i].rp_tmds_type) {
709 1.69 macallan case RADEON_TMDS_INT:
710 1.69 macallan /* point FP0 at the CRTC this port uses */
711 1.70 macallan DPRINTF(("%s: plugging internal TMDS into CRTC %d\n",
712 1.70 macallan __func__, sc->sc_ports[i].rp_number));
713 1.69 macallan if (IS_R300(sc)) {
714 1.69 macallan PATCH32(sc, RADEON_FP_GEN_CNTL,
715 1.69 macallan sc->sc_ports[i].rp_number ?
716 1.69 macallan R200_FP_SOURCE_SEL_CRTC2 :
717 1.69 macallan R200_FP_SOURCE_SEL_CRTC1,
718 1.69 macallan ~R200_FP_SOURCE_SEL_MASK);
719 1.69 macallan } else {
720 1.69 macallan PATCH32(sc, RADEON_FP_GEN_CNTL,
721 1.69 macallan sc->sc_ports[i].rp_number ?
722 1.69 macallan RADEON_FP_SEL_CRTC2 :
723 1.69 macallan RADEON_FP_SEL_CRTC1,
724 1.69 macallan ~RADEON_FP_SEL_MASK);
725 1.69 macallan }
726 1.93 macallan break;
727 1.91 macallan case RADEON_TMDS_EXT:
728 1.91 macallan /* point FP2 at the CRTC this port uses */
729 1.91 macallan DPRINTF(("%s: plugging external TMDS into CRTC %d\n",
730 1.91 macallan __func__, sc->sc_ports[i].rp_number));
731 1.91 macallan if (IS_R300(sc)) {
732 1.91 macallan PATCH32(sc, RADEON_FP2_GEN_CNTL,
733 1.91 macallan sc->sc_ports[i].rp_number ?
734 1.91 macallan R200_FP2_SOURCE_SEL_CRTC2 :
735 1.91 macallan R200_FP2_SOURCE_SEL_CRTC1,
736 1.91 macallan ~R200_FP2_SOURCE_SEL_CRTC2);
737 1.91 macallan } else {
738 1.91 macallan PATCH32(sc, RADEON_FP2_GEN_CNTL,
739 1.91 macallan sc->sc_ports[i].rp_number ?
740 1.91 macallan RADEON_FP2_SRC_SEL_CRTC2 :
741 1.91 macallan RADEON_FP2_SRC_SEL_CRTC1,
742 1.91 macallan ~RADEON_FP2_SRC_SEL_CRTC2);
743 1.91 macallan }
744 1.93 macallan break;
745 1.69 macallan }
746 1.1 gdamore }
747 1.1 gdamore PRINTREG(RADEON_DAC_CNTL2);
748 1.1 gdamore PRINTREG(RADEON_DISP_HW_DEBUG);
749 1.1 gdamore
750 1.91 macallan PRINTREG(RADEON_DAC_CNTL);
751 1.1 gdamore /* other DAC programming */
752 1.1 gdamore v = GET32(sc, RADEON_DAC_CNTL);
753 1.1 gdamore v &= (RADEON_DAC_RANGE_CNTL_MASK | RADEON_DAC_BLANKING);
754 1.1 gdamore v |= RADEON_DAC_MASK_ALL | RADEON_DAC_8BIT_EN;
755 1.1 gdamore PUT32(sc, RADEON_DAC_CNTL, v);
756 1.1 gdamore PRINTREG(RADEON_DAC_CNTL);
757 1.11 ad
758 1.1 gdamore /* XXX: this may need more investigation */
759 1.1 gdamore PUT32(sc, RADEON_TV_DAC_CNTL, 0x00280203);
760 1.1 gdamore PRINTREG(RADEON_TV_DAC_CNTL);
761 1.1 gdamore
762 1.1 gdamore /* enable TMDS */
763 1.1 gdamore SET32(sc, RADEON_FP_GEN_CNTL,
764 1.1 gdamore RADEON_FP_TMDS_EN |
765 1.1 gdamore RADEON_FP_CRTC_DONT_SHADOW_VPAR |
766 1.1 gdamore RADEON_FP_CRTC_DONT_SHADOW_HEND);
767 1.36 macallan /*
768 1.36 macallan * XXX
769 1.36 macallan * no idea why this is necessary - if I do not clear this bit on my
770 1.36 macallan * iBook G4 the screen remains black, even though it's already clear.
771 1.36 macallan * It needs to be set on my Sun XVR-100 for the DVI port to work
772 1.69 macallan * TODO:
773 1.69 macallan * see if this is still necessary now that CRTCs, DACs and outputs are
774 1.69 macallan * getting wired up in a halfway sane way
775 1.36 macallan */
776 1.36 macallan if (sc->sc_fp_gen_cntl & RADEON_FP_SEL_CRTC2) {
777 1.36 macallan SET32(sc, RADEON_FP_GEN_CNTL, RADEON_FP_SEL_CRTC2);
778 1.69 macallan } else {
779 1.36 macallan CLR32(sc, RADEON_FP_GEN_CNTL, RADEON_FP_SEL_CRTC2);
780 1.69 macallan }
781 1.1 gdamore
782 1.1 gdamore /*
783 1.1 gdamore * we use bus_space_map instead of pci_mapreg, because we don't
784 1.1 gdamore * need the full aperature space. no point in wasting virtual
785 1.1 gdamore * address space we don't intend to use, right?
786 1.1 gdamore */
787 1.1 gdamore if ((sc->sc_memsz < (4096 * 1024)) ||
788 1.1 gdamore (pci_mapreg_info(sc->sc_pc, sc->sc_pt, RADEON_MAPREG_VRAM,
789 1.1 gdamore PCI_MAPREG_TYPE_MEM, &sc->sc_memaddr, &bsz, NULL) != 0) ||
790 1.1 gdamore (bsz < sc->sc_memsz)) {
791 1.1 gdamore sc->sc_memsz = 0;
792 1.1 gdamore aprint_error("%s: Bad frame buffer configuration\n",
793 1.1 gdamore XNAME(sc));
794 1.1 gdamore goto error;
795 1.1 gdamore }
796 1.1 gdamore
797 1.1 gdamore sc->sc_memt = pa->pa_memt;
798 1.1 gdamore if (bus_space_map(sc->sc_memt, sc->sc_memaddr, sc->sc_memsz,
799 1.1 gdamore BUS_SPACE_MAP_LINEAR, &sc->sc_memh) != 0) {
800 1.1 gdamore sc->sc_memsz = 0;
801 1.1 gdamore aprint_error("%s: Unable to map frame buffer\n", XNAME(sc));
802 1.1 gdamore goto error;
803 1.1 gdamore }
804 1.1 gdamore
805 1.1 gdamore aprint_normal("%s: %d MB aperture at 0x%08x, "
806 1.1 gdamore "%d KB registers at 0x%08x\n", XNAME(sc),
807 1.1 gdamore (int)sc->sc_memsz >> 20, (unsigned)sc->sc_memaddr,
808 1.1 gdamore (int)sc->sc_regsz >> 10, (unsigned)sc->sc_regaddr);
809 1.1 gdamore
810 1.1 gdamore /* setup default video mode from devprop (allows PROM override) */
811 1.1 gdamore sc->sc_defaultmode = radeonfb_default_mode;
812 1.47 macallan if (prop_dictionary_get_cstring_nocopy(device_properties(sc->sc_dev),
813 1.9 macallan "videomode", &mptr)) {
814 1.9 macallan
815 1.9 macallan strncpy(sc->sc_modebuf, mptr, sizeof(sc->sc_modebuf));
816 1.9 macallan sc->sc_defaultmode = sc->sc_modebuf;
817 1.1 gdamore }
818 1.1 gdamore
819 1.1 gdamore /* initialize some basic display parameters */
820 1.1 gdamore for (i = 0; i < sc->sc_ndisplays; i++) {
821 1.1 gdamore struct radeonfb_display *dp = &sc->sc_displays[i];
822 1.1 gdamore struct rasops_info *ri;
823 1.1 gdamore long defattr;
824 1.1 gdamore struct wsemuldisplaydev_attach_args aa;
825 1.11 ad
826 1.1 gdamore /*
827 1.1 gdamore * Figure out how many "displays" (desktops) we are going to
828 1.1 gdamore * support. If more than one, then each CRTC gets its own
829 1.1 gdamore * programming.
830 1.1 gdamore *
831 1.1 gdamore * XXX: this code needs to change to support mergedfb.
832 1.1 gdamore * XXX: would be nice to allow this to be overridden
833 1.1 gdamore */
834 1.1 gdamore if (HAS_CRTC2(sc) && (sc->sc_ndisplays == 1)) {
835 1.1 gdamore DPRINTF(("dual crtcs!\n"));
836 1.1 gdamore dp->rd_ncrtcs = 2;
837 1.69 macallan dp->rd_crtcs[0].rc_port =
838 1.69 macallan &sc->sc_ports[0];
839 1.69 macallan dp->rd_crtcs[0].rc_number = sc->sc_ports[0].rp_number;
840 1.69 macallan dp->rd_crtcs[1].rc_port =
841 1.69 macallan &sc->sc_ports[1];
842 1.69 macallan dp->rd_crtcs[1].rc_number = sc->sc_ports[1].rp_number;
843 1.1 gdamore } else {
844 1.1 gdamore dp->rd_ncrtcs = 1;
845 1.69 macallan dp->rd_crtcs[0].rc_port =
846 1.69 macallan &sc->sc_ports[i];
847 1.69 macallan dp->rd_crtcs[0].rc_number = sc->sc_ports[i].rp_number;
848 1.1 gdamore }
849 1.1 gdamore
850 1.1 gdamore dp->rd_softc = sc;
851 1.1 gdamore dp->rd_wsmode = WSDISPLAYIO_MODE_EMUL;
852 1.2 macallan dp->rd_bpp = RADEONFB_DEFAULT_DEPTH; /* XXX */
853 1.49 macallan
854 1.1 gdamore /* for text mode, we pick a resolution that won't
855 1.1 gdamore * require panning */
856 1.1 gdamore radeonfb_pickres(dp, &dp->rd_virtx, &dp->rd_virty, 0);
857 1.1 gdamore
858 1.1 gdamore aprint_normal("%s: display %d: "
859 1.8 macallan "initial virtual resolution %dx%d at %d bpp\n",
860 1.1 gdamore XNAME(sc), i, dp->rd_virtx, dp->rd_virty, dp->rd_bpp);
861 1.80 macallan aprint_normal_dev(sc->sc_dev, "using %d MB per display\n",
862 1.80 macallan sc->sc_fboffset >> 20);
863 1.1 gdamore /* now select the *video mode* that we will use */
864 1.1 gdamore for (j = 0; j < dp->rd_ncrtcs; j++) {
865 1.1 gdamore const struct videomode *vmp;
866 1.9 macallan vmp = radeonfb_port_mode(sc, dp->rd_crtcs[j].rc_port,
867 1.1 gdamore dp->rd_virtx, dp->rd_virty);
868 1.8 macallan
869 1.8 macallan /*
870 1.8 macallan * virtual resolution should be at least as high as
871 1.8 macallan * physical
872 1.8 macallan */
873 1.8 macallan if (dp->rd_virtx < vmp->hdisplay ||
874 1.8 macallan dp->rd_virty < vmp->vdisplay) {
875 1.8 macallan dp->rd_virtx = vmp->hdisplay;
876 1.8 macallan dp->rd_virty = vmp->vdisplay;
877 1.8 macallan }
878 1.8 macallan
879 1.1 gdamore dp->rd_crtcs[j].rc_videomode = *vmp;
880 1.1 gdamore printf("%s: port %d: physical %dx%d %dHz\n",
881 1.1 gdamore XNAME(sc), j, vmp->hdisplay, vmp->vdisplay,
882 1.1 gdamore DIVIDE(DIVIDE(vmp->dot_clock * 1000,
883 1.1 gdamore vmp->htotal), vmp->vtotal));
884 1.1 gdamore }
885 1.1 gdamore
886 1.1 gdamore /* N.B.: radeon wants 64-byte aligned stride */
887 1.2 macallan dp->rd_stride = dp->rd_virtx * dp->rd_bpp / 8;
888 1.1 gdamore dp->rd_stride = ROUNDUP(dp->rd_stride, RADEON_STRIDEALIGN);
889 1.1 gdamore
890 1.1 gdamore dp->rd_offset = sc->sc_fboffset * i;
891 1.1 gdamore dp->rd_fbptr = (vaddr_t)bus_space_vaddr(sc->sc_memt,
892 1.1 gdamore sc->sc_memh) + dp->rd_offset;
893 1.110 macallan dp->rd_curoff = sc->sc_fboffset - 16384; /* 16KB cursor space */
894 1.1 gdamore dp->rd_curptr = dp->rd_fbptr + dp->rd_curoff;
895 1.1 gdamore
896 1.1 gdamore DPRINTF(("fpbtr = %p\n", (void *)dp->rd_fbptr));
897 1.1 gdamore
898 1.1 gdamore switch (dp->rd_bpp) {
899 1.1 gdamore case 8:
900 1.1 gdamore dp->rd_format = 2;
901 1.1 gdamore break;
902 1.1 gdamore case 32:
903 1.1 gdamore dp->rd_format = 6;
904 1.1 gdamore break;
905 1.1 gdamore default:
906 1.1 gdamore aprint_error("%s: bad depth %d\n", XNAME(sc),
907 1.1 gdamore dp->rd_bpp);
908 1.1 gdamore goto error;
909 1.1 gdamore }
910 1.45 njoly DPRINTF(("init engine\n"));
911 1.2 macallan /* XXX: this seems suspicious - per display engine
912 1.2 macallan initialization? */
913 1.110 macallan
914 1.110 macallan radeonfb_modeswitch(dp);
915 1.2 macallan radeonfb_engine_init(dp);
916 1.2 macallan
917 1.1 gdamore /* copy the template into place */
918 1.1 gdamore dp->rd_wsscreens_storage[0] = radeonfb_stdscreen;
919 1.1 gdamore dp->rd_wsscreens = dp->rd_wsscreens_storage;
920 1.1 gdamore
921 1.1 gdamore /* and make up the list */
922 1.1 gdamore dp->rd_wsscreenlist.nscreens = 1;
923 1.46 christos dp->rd_wsscreenlist.screens = (void *)&dp->rd_wsscreens;
924 1.8 macallan
925 1.1 gdamore vcons_init(&dp->rd_vd, dp, dp->rd_wsscreens,
926 1.1 gdamore &radeonfb_accessops);
927 1.1 gdamore
928 1.1 gdamore dp->rd_vd.init_screen = radeonfb_init_screen;
929 1.1 gdamore
930 1.64 macallan #ifdef RADEONFB_DEBUG
931 1.64 macallan dp->rd_virty -= 200;
932 1.64 macallan #endif
933 1.64 macallan
934 1.34 macallan dp->rd_console = 0;
935 1.47 macallan prop_dictionary_get_bool(device_properties(sc->sc_dev),
936 1.34 macallan "is_console", &dp->rd_console);
937 1.1 gdamore
938 1.1 gdamore dp->rd_vscreen.scr_flags |= VCONS_SCREEN_IS_STATIC;
939 1.1 gdamore
940 1.8 macallan
941 1.1 gdamore vcons_init_screen(&dp->rd_vd, &dp->rd_vscreen,
942 1.1 gdamore dp->rd_console, &defattr);
943 1.1 gdamore
944 1.1 gdamore ri = &dp->rd_vscreen.scr_ri;
945 1.8 macallan
946 1.8 macallan /* clear the screen */
947 1.8 macallan rasops_unpack_attr(defattr, &fg, &bg, &ul);
948 1.76 macallan dp->rd_bg = ri->ri_devcmap[bg & 0xf];
949 1.8 macallan radeonfb_rectfill(dp, 0, 0, ri->ri_width, ri->ri_height,
950 1.76 macallan dp->rd_bg);
951 1.8 macallan
952 1.1 gdamore dp->rd_wsscreens->textops = &ri->ri_ops;
953 1.1 gdamore dp->rd_wsscreens->capabilities = ri->ri_caps;
954 1.1 gdamore dp->rd_wsscreens->nrows = ri->ri_rows;
955 1.1 gdamore dp->rd_wsscreens->ncols = ri->ri_cols;
956 1.1 gdamore
957 1.1 gdamore #ifdef SPLASHSCREEN
958 1.1 gdamore dp->rd_splash.si_depth = ri->ri_depth;
959 1.1 gdamore dp->rd_splash.si_bits = ri->ri_bits;
960 1.1 gdamore dp->rd_splash.si_hwbits = ri->ri_hwbits;
961 1.1 gdamore dp->rd_splash.si_width = ri->ri_width;
962 1.1 gdamore dp->rd_splash.si_height = ri->ri_height;
963 1.1 gdamore dp->rd_splash.si_stride = ri->ri_stride;
964 1.1 gdamore dp->rd_splash.si_fillrect = NULL;
965 1.1 gdamore #endif
966 1.54 macallan dp->rd_gc.gc_bitblt = radeonfb_bitblt;
967 1.64 macallan dp->rd_gc.gc_rectfill = radeonfb_rectfill_a;
968 1.54 macallan dp->rd_gc.gc_rop = RADEON_ROP3_S;
969 1.54 macallan dp->rd_gc.gc_blitcookie = dp;
970 1.80 macallan /*
971 1.80 macallan * use memory between framebuffer and cursor area as glyph
972 1.80 macallan * cache, cap at 4096 lines
973 1.80 macallan */
974 1.54 macallan glyphcache_init(&dp->rd_gc, dp->rd_virty + 4,
975 1.100 riastrad uimin(4096,
976 1.80 macallan (dp->rd_curoff / dp->rd_stride) - (dp->rd_virty + 4)),
977 1.64 macallan dp->rd_virtx,
978 1.54 macallan ri->ri_font->fontwidth,
979 1.54 macallan ri->ri_font->fontheight,
980 1.54 macallan defattr);
981 1.89 macallan dp->rd_vd.show_screen_cookie = &dp->rd_gc;
982 1.89 macallan dp->rd_vd.show_screen_cb = glyphcache_adapt;
983 1.89 macallan
984 1.1 gdamore if (dp->rd_console) {
985 1.1 gdamore
986 1.1 gdamore wsdisplay_cnattach(dp->rd_wsscreens, ri, 0, 0,
987 1.1 gdamore defattr);
988 1.1 gdamore #ifdef SPLASHSCREEN
989 1.42 jmcneill if (splash_render(&dp->rd_splash,
990 1.42 jmcneill SPLASH_F_CENTER|SPLASH_F_FILL) == 0)
991 1.42 jmcneill SCREEN_DISABLE_DRAWING(&dp->rd_vscreen);
992 1.42 jmcneill else
993 1.1 gdamore #endif
994 1.42 jmcneill vcons_replay_msgbuf(&dp->rd_vscreen);
995 1.1 gdamore } else {
996 1.1 gdamore
997 1.1 gdamore /*
998 1.1 gdamore * since we're not the console we can postpone
999 1.1 gdamore * the rest until someone actually allocates a
1000 1.1 gdamore * screen for us. but we do clear the screen
1001 1.1 gdamore * at least.
1002 1.1 gdamore */
1003 1.1 gdamore memset(ri->ri_bits, 0, 1024);
1004 1.1 gdamore
1005 1.1 gdamore #ifdef SPLASHSCREEN
1006 1.42 jmcneill if (splash_render(&dp->rd_splash,
1007 1.42 jmcneill SPLASH_F_CENTER|SPLASH_F_FILL) == 0)
1008 1.42 jmcneill SCREEN_DISABLE_DRAWING(&dp->rd_vscreen);
1009 1.1 gdamore #endif
1010 1.1 gdamore }
1011 1.1 gdamore
1012 1.1 gdamore aa.console = dp->rd_console;
1013 1.1 gdamore aa.scrdata = &dp->rd_wsscreenlist;
1014 1.1 gdamore aa.accessops = &radeonfb_accessops;
1015 1.1 gdamore aa.accesscookie = &dp->rd_vd;
1016 1.1 gdamore
1017 1.47 macallan config_found(sc->sc_dev, &aa, wsemuldisplaydevprint);
1018 1.36 macallan
1019 1.2 macallan radeonfb_blank(dp, 0);
1020 1.59 macallan
1021 1.9 macallan /* Initialise delayed lvds operations for backlight. */
1022 1.15 ad callout_init(&dp->rd_bl_lvds_co, 0);
1023 1.9 macallan callout_setfunc(&dp->rd_bl_lvds_co,
1024 1.9 macallan radeonfb_lvds_callout, dp);
1025 1.110 macallan
1026 1.59 macallan dp->rd_bl_on = 1;
1027 1.108 macallan if (sc->sc_flags & RFB_MOB) {
1028 1.108 macallan dp->rd_bl_level = radeonfb_get_backlight(dp);
1029 1.108 macallan } else
1030 1.108 macallan dp->rd_bl_level = 128;
1031 1.110 macallan
1032 1.59 macallan radeonfb_set_backlight(dp, dp->rd_bl_level);
1033 1.1 gdamore }
1034 1.72 macallan for (i = 0; i < RADEON_NDISPLAYS; i++)
1035 1.70 macallan radeonfb_init_palette(&sc->sc_displays[i]);
1036 1.110 macallan
1037 1.110 macallan if (HAS_CRTC2(sc) && !IS_AVIVO(sc)) {
1038 1.66 macallan CLR32(sc, RADEON_CRTC2_GEN_CNTL, RADEON_CRTC2_DISP_DIS);
1039 1.66 macallan }
1040 1.70 macallan
1041 1.110 macallan if (!IS_AVIVO(sc)) {
1042 1.110 macallan CLR32(sc, RADEON_CRTC_EXT_CNTL, RADEON_CRTC_DISPLAY_DIS);
1043 1.110 macallan SET32(sc, RADEON_FP_GEN_CNTL, RADEON_FP_FPON);
1044 1.110 macallan }
1045 1.110 macallan
1046 1.34 macallan pmf_event_register(dev, PMFE_DISPLAY_BRIGHTNESS_UP,
1047 1.34 macallan radeonfb_brightness_up, TRUE);
1048 1.34 macallan pmf_event_register(dev, PMFE_DISPLAY_BRIGHTNESS_DOWN,
1049 1.34 macallan radeonfb_brightness_down, TRUE);
1050 1.34 macallan
1051 1.88 macallan /*
1052 1.88 macallan * if we attach a DRM we need to unmap registers in
1053 1.88 macallan * WSDISPLAYIO_MODE_MAPPED, since this keeps us from doing things like
1054 1.88 macallan * screen blanking we only do it if needed
1055 1.88 macallan */
1056 1.88 macallan sc->sc_needs_unmap =
1057 1.88 macallan (config_found_ia(dev, "drm", aux, radeonfb_drm_print) != 0);
1058 1.88 macallan DPRINTF(("needs_unmap: %d\n", sc->sc_needs_unmap));
1059 1.14 macallan
1060 1.110 macallan if (!IS_AVIVO(sc)) {
1061 1.110 macallan PRINTREG(RADEON_CRTC_EXT_CNTL);
1062 1.110 macallan PRINTREG(RADEON_CRTC_GEN_CNTL);
1063 1.110 macallan PRINTREG(RADEON_CRTC2_GEN_CNTL);
1064 1.110 macallan PRINTREG(RADEON_DISP_OUTPUT_CNTL);
1065 1.110 macallan PRINTREG(RADEON_DAC_CNTL2);
1066 1.110 macallan PRINTREG(RADEON_FP_GEN_CNTL);
1067 1.110 macallan PRINTREG(RADEON_FP2_GEN_CNTL);
1068 1.110 macallan PRINTREG(RADEON_TMDS_CNTL);
1069 1.110 macallan PRINTREG(RADEON_TMDS_TRANSMITTER_CNTL);
1070 1.110 macallan PRINTREG(RADEON_TMDS_PLL_CNTL);
1071 1.110 macallan PRINTREG(RADEON_PIXCLKS_CNTL);
1072 1.110 macallan }
1073 1.1 gdamore return;
1074 1.1 gdamore
1075 1.1 gdamore error:
1076 1.1 gdamore if (sc->sc_biossz)
1077 1.1 gdamore free(sc->sc_bios, M_DEVBUF);
1078 1.1 gdamore
1079 1.1 gdamore if (sc->sc_regsz)
1080 1.1 gdamore bus_space_unmap(sc->sc_regt, sc->sc_regh, sc->sc_regsz);
1081 1.1 gdamore
1082 1.1 gdamore if (sc->sc_memsz)
1083 1.1 gdamore bus_space_unmap(sc->sc_memt, sc->sc_memh, sc->sc_memsz);
1084 1.1 gdamore }
1085 1.1 gdamore
1086 1.56 macallan static void
1087 1.56 macallan radeonfb_map(struct radeonfb_softc *sc)
1088 1.56 macallan {
1089 1.68 macallan if (!sc->sc_mapped) {
1090 1.68 macallan if (bus_space_map(sc->sc_regt, sc->sc_regaddr, sc->sc_regsz, 0,
1091 1.68 macallan &sc->sc_regh) != 0) {
1092 1.68 macallan aprint_error_dev(sc->sc_dev,
1093 1.68 macallan "unable to map registers!\n");
1094 1.68 macallan return;
1095 1.68 macallan }
1096 1.68 macallan if (bus_space_map(sc->sc_memt, sc->sc_memaddr, sc->sc_memsz,
1097 1.68 macallan BUS_SPACE_MAP_LINEAR, &sc->sc_memh) != 0) {
1098 1.68 macallan sc->sc_memsz = 0;
1099 1.68 macallan aprint_error_dev(sc->sc_dev,
1100 1.68 macallan "Unable to map frame buffer\n");
1101 1.68 macallan return;
1102 1.68 macallan }
1103 1.68 macallan sc->sc_mapped = TRUE;
1104 1.56 macallan }
1105 1.56 macallan }
1106 1.56 macallan
1107 1.56 macallan static void
1108 1.56 macallan radeonfb_unmap(struct radeonfb_softc *sc)
1109 1.56 macallan {
1110 1.88 macallan if (!sc->sc_needs_unmap)
1111 1.88 macallan return;
1112 1.88 macallan
1113 1.68 macallan if (sc->sc_mapped) {
1114 1.68 macallan bus_space_unmap(sc->sc_regt, sc->sc_regh, sc->sc_regsz);
1115 1.68 macallan bus_space_unmap(sc->sc_memt, sc->sc_memh, sc->sc_memsz);
1116 1.68 macallan sc->sc_mapped = FALSE;
1117 1.68 macallan }
1118 1.56 macallan }
1119 1.56 macallan
1120 1.14 macallan static int
1121 1.14 macallan radeonfb_drm_print(void *aux, const char *pnp)
1122 1.14 macallan {
1123 1.14 macallan if (pnp)
1124 1.28 jmcneill aprint_normal("drm at %s", pnp);
1125 1.28 jmcneill return (UNCONF);
1126 1.14 macallan }
1127 1.14 macallan
1128 1.1 gdamore int
1129 1.1 gdamore radeonfb_ioctl(void *v, void *vs,
1130 1.12 christos unsigned long cmd, void *d, int flag, struct lwp *l)
1131 1.1 gdamore {
1132 1.1 gdamore struct vcons_data *vd;
1133 1.1 gdamore struct radeonfb_display *dp;
1134 1.1 gdamore struct radeonfb_softc *sc;
1135 1.9 macallan struct wsdisplay_param *param;
1136 1.79 macallan struct vcons_screen *ms;
1137 1.1 gdamore
1138 1.1 gdamore vd = (struct vcons_data *)v;
1139 1.79 macallan ms = vd->active;
1140 1.1 gdamore dp = (struct radeonfb_display *)vd->cookie;
1141 1.1 gdamore sc = dp->rd_softc;
1142 1.1 gdamore
1143 1.82 macallan /* can't do these without registers being mapped */
1144 1.82 macallan if (!sc->sc_mapped) {
1145 1.82 macallan switch (cmd) {
1146 1.82 macallan case WSDISPLAYIO_GVIDEO:
1147 1.82 macallan case WSDISPLAYIO_SVIDEO:
1148 1.82 macallan case WSDISPLAYIO_GETCMAP:
1149 1.82 macallan case WSDISPLAYIO_PUTCMAP:
1150 1.82 macallan case WSDISPLAYIO_SCURSOR:
1151 1.82 macallan case WSDISPLAYIO_GCURPOS:
1152 1.82 macallan case WSDISPLAYIO_SCURPOS:
1153 1.82 macallan case WSDISPLAYIO_SETPARAM:
1154 1.82 macallan return EINVAL;
1155 1.82 macallan }
1156 1.82 macallan }
1157 1.82 macallan
1158 1.1 gdamore switch (cmd) {
1159 1.1 gdamore case WSDISPLAYIO_GTYPE:
1160 1.1 gdamore *(unsigned *)d = WSDISPLAY_TYPE_PCIMISC;
1161 1.1 gdamore return 0;
1162 1.1 gdamore
1163 1.1 gdamore case WSDISPLAYIO_GINFO:
1164 1.1 gdamore if (vd->active != NULL) {
1165 1.1 gdamore struct wsdisplay_fbinfo *fb;
1166 1.1 gdamore fb = (struct wsdisplay_fbinfo *)d;
1167 1.11 ad fb->width = dp->rd_virtx;
1168 1.11 ad fb->height = dp->rd_virty;
1169 1.1 gdamore fb->depth = dp->rd_bpp;
1170 1.1 gdamore fb->cmsize = 256;
1171 1.1 gdamore return 0;
1172 1.1 gdamore } else
1173 1.1 gdamore return ENODEV;
1174 1.1 gdamore case WSDISPLAYIO_GVIDEO:
1175 1.1 gdamore if (radeonfb_isblank(dp))
1176 1.1 gdamore *(unsigned *)d = WSDISPLAYIO_VIDEO_OFF;
1177 1.1 gdamore else
1178 1.1 gdamore *(unsigned *)d = WSDISPLAYIO_VIDEO_ON;
1179 1.1 gdamore return 0;
1180 1.1 gdamore
1181 1.1 gdamore case WSDISPLAYIO_SVIDEO:
1182 1.110 macallan if (dp->rd_wsmode != WSDISPLAYIO_MODE_MAPPED) {
1183 1.110 macallan radeonfb_blank(dp,
1184 1.110 macallan (*(unsigned int *)d == WSDISPLAYIO_VIDEO_OFF));
1185 1.110 macallan radeonfb_switch_backlight(dp,
1186 1.110 macallan (*(unsigned int *)d == WSDISPLAYIO_VIDEO_ON));
1187 1.110 macallan }
1188 1.106 macallan pmf_event_inject(NULL,
1189 1.106 macallan (*(unsigned int *)d == WSDISPLAYIO_VIDEO_ON) ?
1190 1.106 macallan PMFE_DISPLAY_ON : PMFE_DISPLAY_OFF);
1191 1.1 gdamore return 0;
1192 1.1 gdamore
1193 1.1 gdamore case WSDISPLAYIO_GETCMAP:
1194 1.1 gdamore if (dp->rd_bpp == 8)
1195 1.82 macallan return radeonfb_getcmap(dp,
1196 1.1 gdamore (struct wsdisplay_cmap *)d);
1197 1.1 gdamore return EINVAL;
1198 1.11 ad
1199 1.1 gdamore case WSDISPLAYIO_PUTCMAP:
1200 1.1 gdamore if (dp->rd_bpp == 8)
1201 1.82 macallan return radeonfb_putcmap(dp,
1202 1.1 gdamore (struct wsdisplay_cmap *)d);
1203 1.1 gdamore return EINVAL;
1204 1.11 ad
1205 1.1 gdamore case WSDISPLAYIO_LINEBYTES:
1206 1.1 gdamore *(unsigned *)d = dp->rd_stride;
1207 1.1 gdamore return 0;
1208 1.1 gdamore
1209 1.1 gdamore case WSDISPLAYIO_SMODE:
1210 1.1 gdamore if (*(int *)d != dp->rd_wsmode) {
1211 1.1 gdamore dp->rd_wsmode = *(int *)d;
1212 1.82 macallan if ((dp->rd_wsmode == WSDISPLAYIO_MODE_EMUL) ||
1213 1.82 macallan (dp->rd_wsmode == WSDISPLAYIO_MODE_DUMBFB))
1214 1.82 macallan radeonfb_map(sc);
1215 1.82 macallan
1216 1.1 gdamore if ((dp->rd_wsmode == WSDISPLAYIO_MODE_EMUL) &&
1217 1.1 gdamore (dp->rd_vd.active)) {
1218 1.17 macallan radeonfb_engine_init(dp);
1219 1.54 macallan glyphcache_wipe(&dp->rd_gc);
1220 1.70 macallan radeonfb_init_palette(dp);
1221 1.36 macallan radeonfb_modeswitch(dp);
1222 1.76 macallan radeonfb_rectfill(dp, 0, 0, dp->rd_virtx,
1223 1.76 macallan dp->rd_virty, dp->rd_bg);
1224 1.1 gdamore vcons_redraw_screen(dp->rd_vd.active);
1225 1.82 macallan }
1226 1.82 macallan if (dp->rd_wsmode == WSDISPLAYIO_MODE_MAPPED)
1227 1.56 macallan radeonfb_unmap(sc);
1228 1.1 gdamore }
1229 1.1 gdamore return 0;
1230 1.1 gdamore
1231 1.1 gdamore case WSDISPLAYIO_GCURMAX:
1232 1.1 gdamore ((struct wsdisplay_curpos *)d)->x = RADEON_CURSORMAXX;
1233 1.1 gdamore ((struct wsdisplay_curpos *)d)->y = RADEON_CURSORMAXY;
1234 1.1 gdamore return 0;
1235 1.1 gdamore
1236 1.1 gdamore case WSDISPLAYIO_SCURSOR:
1237 1.1 gdamore return radeonfb_set_cursor(dp, (struct wsdisplay_cursor *)d);
1238 1.1 gdamore
1239 1.1 gdamore case WSDISPLAYIO_GCURSOR:
1240 1.1 gdamore return EPASSTHROUGH;
1241 1.1 gdamore
1242 1.1 gdamore case WSDISPLAYIO_GCURPOS:
1243 1.1 gdamore ((struct wsdisplay_curpos *)d)->x = dp->rd_cursor.rc_pos.x;
1244 1.1 gdamore ((struct wsdisplay_curpos *)d)->y = dp->rd_cursor.rc_pos.y;
1245 1.1 gdamore return 0;
1246 1.1 gdamore
1247 1.1 gdamore case WSDISPLAYIO_SCURPOS:
1248 1.1 gdamore return radeonfb_set_curpos(dp, (struct wsdisplay_curpos *)d);
1249 1.1 gdamore
1250 1.1 gdamore case WSDISPLAYIO_SSPLASH:
1251 1.1 gdamore #if defined(SPLASHSCREEN)
1252 1.1 gdamore if (*(int *)d == 1) {
1253 1.1 gdamore SCREEN_DISABLE_DRAWING(&dp->rd_vscreen);
1254 1.1 gdamore splash_render(&dp->rd_splash,
1255 1.1 gdamore SPLASH_F_CENTER|SPLASH_F_FILL);
1256 1.1 gdamore } else
1257 1.1 gdamore SCREEN_ENABLE_DRAWING(&dp->rd_vscreen);
1258 1.1 gdamore return 0;
1259 1.1 gdamore #else
1260 1.1 gdamore return ENODEV;
1261 1.1 gdamore #endif
1262 1.9 macallan case WSDISPLAYIO_GETPARAM:
1263 1.9 macallan param = (struct wsdisplay_param *)d;
1264 1.59 macallan switch (param->param) {
1265 1.59 macallan case WSDISPLAYIO_PARAM_BRIGHTNESS:
1266 1.59 macallan param->min = 0;
1267 1.59 macallan param->max = 255;
1268 1.59 macallan param->curval = dp->rd_bl_level;
1269 1.59 macallan return 0;
1270 1.59 macallan case WSDISPLAYIO_PARAM_BACKLIGHT:
1271 1.9 macallan param->min = 0;
1272 1.9 macallan param->max = RADEONFB_BACKLIGHT_MAX;
1273 1.59 macallan param->curval = dp->rd_bl_on;
1274 1.9 macallan return 0;
1275 1.9 macallan }
1276 1.9 macallan return EPASSTHROUGH;
1277 1.9 macallan
1278 1.9 macallan case WSDISPLAYIO_SETPARAM:
1279 1.9 macallan param = (struct wsdisplay_param *)d;
1280 1.59 macallan switch (param->param) {
1281 1.59 macallan case WSDISPLAYIO_PARAM_BRIGHTNESS:
1282 1.59 macallan radeonfb_set_backlight(dp, param->curval);
1283 1.59 macallan return 0;
1284 1.59 macallan case WSDISPLAYIO_PARAM_BACKLIGHT:
1285 1.59 macallan radeonfb_switch_backlight(dp, param->curval);
1286 1.59 macallan return 0;
1287 1.9 macallan }
1288 1.9 macallan return EPASSTHROUGH;
1289 1.1 gdamore
1290 1.26 phx /* PCI config read/write passthrough. */
1291 1.26 phx case PCI_IOC_CFGREAD:
1292 1.26 phx case PCI_IOC_CFGWRITE:
1293 1.40 cegger return pci_devioctl(sc->sc_pc, sc->sc_pt, cmd, d, flag, l);
1294 1.26 phx
1295 1.41 cegger case WSDISPLAYIO_GET_BUSID:
1296 1.47 macallan return wsdisplayio_busid_pci(sc->sc_dev, sc->sc_pc,
1297 1.41 cegger sc->sc_pt, d);
1298 1.41 cegger
1299 1.48 macallan case WSDISPLAYIO_GET_EDID: {
1300 1.48 macallan struct wsdisplayio_edid_info *ei = d;
1301 1.48 macallan return wsdisplayio_get_edid(sc->sc_dev, ei);
1302 1.48 macallan }
1303 1.48 macallan
1304 1.79 macallan case WSDISPLAYIO_GET_FBINFO: {
1305 1.79 macallan struct wsdisplayio_fbinfo *fbi = d;
1306 1.79 macallan return wsdisplayio_get_fbinfo(&ms->scr_ri, fbi);
1307 1.79 macallan }
1308 1.79 macallan
1309 1.1 gdamore default:
1310 1.1 gdamore return EPASSTHROUGH;
1311 1.1 gdamore }
1312 1.1 gdamore }
1313 1.1 gdamore
1314 1.1 gdamore paddr_t
1315 1.1 gdamore radeonfb_mmap(void *v, void *vs, off_t offset, int prot)
1316 1.1 gdamore {
1317 1.1 gdamore struct vcons_data *vd;
1318 1.1 gdamore struct radeonfb_display *dp;
1319 1.1 gdamore struct radeonfb_softc *sc;
1320 1.1 gdamore paddr_t pa;
1321 1.1 gdamore
1322 1.1 gdamore vd = (struct vcons_data *)v;
1323 1.1 gdamore dp = (struct radeonfb_display *)vd->cookie;
1324 1.1 gdamore sc = dp->rd_softc;
1325 1.1 gdamore
1326 1.1 gdamore if ((offset >= 0) && (offset < (dp->rd_virty * dp->rd_stride))) {
1327 1.1 gdamore pa = bus_space_mmap(sc->sc_memt,
1328 1.1 gdamore sc->sc_memaddr + dp->rd_offset + offset, 0,
1329 1.1 gdamore prot, BUS_SPACE_MAP_LINEAR);
1330 1.1 gdamore return pa;
1331 1.1 gdamore }
1332 1.1 gdamore
1333 1.5 macallan /*
1334 1.5 macallan * restrict all other mappings to processes with superuser privileges
1335 1.5 macallan * or the kernel itself
1336 1.5 macallan */
1337 1.58 elad if (kauth_authorize_machdep(kauth_cred_get(), KAUTH_MACHDEP_UNMANAGEDMEM,
1338 1.58 elad NULL, NULL, NULL, NULL) != 0) {
1339 1.47 macallan aprint_error_dev(sc->sc_dev, "mmap() rejected.\n");
1340 1.32 elad return -1;
1341 1.5 macallan }
1342 1.5 macallan
1343 1.11 ad if ((offset >= sc->sc_regaddr) &&
1344 1.3 macallan (offset < sc->sc_regaddr + sc->sc_regsz)) {
1345 1.11 ad return bus_space_mmap(sc->sc_regt, offset, 0, prot,
1346 1.3 macallan BUS_SPACE_MAP_LINEAR);
1347 1.3 macallan }
1348 1.3 macallan
1349 1.11 ad if ((offset >= sc->sc_memaddr) &&
1350 1.3 macallan (offset < sc->sc_memaddr + sc->sc_memsz)) {
1351 1.11 ad return bus_space_mmap(sc->sc_memt, offset, 0, prot,
1352 1.3 macallan BUS_SPACE_MAP_LINEAR);
1353 1.3 macallan }
1354 1.5 macallan
1355 1.34 macallan if ((offset >= sc->sc_romaddr) &&
1356 1.34 macallan (offset < sc->sc_romaddr + sc->sc_romsz)) {
1357 1.34 macallan return bus_space_mmap(sc->sc_memt, offset, 0, prot,
1358 1.34 macallan BUS_SPACE_MAP_LINEAR);
1359 1.34 macallan }
1360 1.34 macallan
1361 1.25 macallan #ifdef PCI_MAGIC_IO_RANGE
1362 1.5 macallan /* allow mapping of IO space */
1363 1.25 macallan if ((offset >= PCI_MAGIC_IO_RANGE) &&
1364 1.25 macallan (offset < PCI_MAGIC_IO_RANGE + 0x10000)) {
1365 1.25 macallan pa = bus_space_mmap(sc->sc_iot, offset - PCI_MAGIC_IO_RANGE,
1366 1.25 macallan 0, prot, 0);
1367 1.5 macallan return pa;
1368 1.11 ad }
1369 1.49 macallan #endif /* PCI_MAGIC_IO_RANGE */
1370 1.5 macallan
1371 1.1 gdamore return -1;
1372 1.1 gdamore }
1373 1.1 gdamore
1374 1.2 macallan static void
1375 1.44 dyoung radeonfb_loadbios(struct radeonfb_softc *sc, const struct pci_attach_args *pa)
1376 1.1 gdamore {
1377 1.1 gdamore bus_space_tag_t romt;
1378 1.1 gdamore bus_space_handle_t romh, biosh;
1379 1.1 gdamore bus_size_t romsz;
1380 1.1 gdamore bus_addr_t ptr;
1381 1.101 macallan uint32_t busctl, crtcg, crtc2g = 0, viphctl, seprom, extc;
1382 1.101 macallan int bios_voodoo = 0;
1383 1.1 gdamore
1384 1.1 gdamore if (pci_mapreg_map(pa, PCI_MAPREG_ROM, PCI_MAPREG_TYPE_ROM,
1385 1.1 gdamore BUS_SPACE_MAP_PREFETCHABLE, &romt, &romh, NULL, &romsz) != 0) {
1386 1.1 gdamore aprint_verbose("%s: unable to map BIOS!\n", XNAME(sc));
1387 1.1 gdamore return;
1388 1.1 gdamore }
1389 1.1 gdamore
1390 1.85 riastrad pci_find_rom(pa, romt, romh, romsz, PCI_ROM_CODE_TYPE_X86, &biosh,
1391 1.1 gdamore &sc->sc_biossz);
1392 1.101 macallan if (sc->sc_biossz != 0) goto foundit;
1393 1.101 macallan
1394 1.101 macallan aprint_verbose("trying to read disabled BIOS...\n");
1395 1.101 macallan
1396 1.101 macallan bios_voodoo = 1;
1397 1.101 macallan seprom = radeonfb_get32(sc, RADEON_SEPROM_CNTL1);
1398 1.101 macallan radeonfb_put32(sc, RADEON_SEPROM_CNTL1,
1399 1.101 macallan (seprom & ~RADEON_SCK_PRESCALE_MASK) |
1400 1.101 macallan (0xc << RADEON_SCK_PRESCALE_SHIFT));
1401 1.101 macallan viphctl = radeonfb_get32(sc, RADEON_VIPH_CONTROL);
1402 1.101 macallan radeonfb_put32(sc, RADEON_VIPH_CONTROL, viphctl & ~RADEON_VIPH_EN);
1403 1.101 macallan busctl = radeonfb_get32(sc, RADEON_BUS_CNTL);
1404 1.101 macallan radeonfb_put32(sc, RADEON_BUS_CNTL, busctl & ~RADEON_BUS_BIOS_DIS_ROM);
1405 1.101 macallan crtcg = radeonfb_get32(sc, RADEON_CRTC_GEN_CNTL);
1406 1.101 macallan radeonfb_put32(sc, RADEON_CRTC_GEN_CNTL, ((crtcg & ~RADEON_CRTC_EN) |
1407 1.101 macallan (RADEON_CRTC_DISP_REQ_EN_B |
1408 1.101 macallan RADEON_CRTC_EXT_DISP_EN)));
1409 1.101 macallan if (HAS_CRTC2(sc)) {
1410 1.101 macallan crtc2g = radeonfb_get32(sc, RADEON_CRTC2_GEN_CNTL);
1411 1.101 macallan radeonfb_put32(sc, RADEON_CRTC2_GEN_CNTL,
1412 1.101 macallan (crtc2g & ~RADEON_CRTC2_EN) |
1413 1.101 macallan RADEON_CRTC2_DISP_REQ_EN_B);
1414 1.101 macallan }
1415 1.101 macallan extc = radeonfb_get32(sc, RADEON_CRTC_EXT_CNTL);
1416 1.101 macallan radeonfb_put32(sc, RADEON_CRTC_EXT_CNTL, (extc & ~RADEON_CRTC_CRT_ON) |
1417 1.101 macallan (RADEON_CRTC_SYNC_TRISTAT |
1418 1.101 macallan RADEON_CRTC_DISPLAY_DIS));
1419 1.101 macallan pci_find_rom(pa, romt, romh, romsz, PCI_ROM_CODE_TYPE_X86, &biosh,
1420 1.101 macallan &sc->sc_biossz);
1421 1.1 gdamore
1422 1.101 macallan foundit:
1423 1.102 macallan if (sc->sc_biossz > 0) {
1424 1.102 macallan sc->sc_bios = malloc(sc->sc_biossz, M_DEVBUF, M_WAITOK);
1425 1.102 macallan bus_space_read_region_1(romt, biosh, 0, sc->sc_bios,
1426 1.102 macallan sc->sc_biossz);
1427 1.102 macallan }
1428 1.1 gdamore
1429 1.101 macallan if (bios_voodoo != 0) {
1430 1.101 macallan radeonfb_put32(sc, RADEON_CRTC_EXT_CNTL, extc);
1431 1.101 macallan if (HAS_CRTC2(sc)) {
1432 1.101 macallan radeonfb_put32(sc, RADEON_CRTC2_GEN_CNTL, crtc2g);
1433 1.101 macallan }
1434 1.101 macallan radeonfb_put32(sc, RADEON_CRTC_GEN_CNTL, crtcg);
1435 1.101 macallan radeonfb_put32(sc, RADEON_BUS_CNTL, busctl);
1436 1.101 macallan radeonfb_put32(sc, RADEON_VIPH_CONTROL, viphctl);
1437 1.101 macallan radeonfb_put32(sc, RADEON_SEPROM_CNTL1, seprom);
1438 1.101 macallan }
1439 1.101 macallan
1440 1.1 gdamore /* unmap the PCI expansion rom */
1441 1.1 gdamore bus_space_unmap(romt, romh, romsz);
1442 1.101 macallan
1443 1.1 gdamore /* turn off rom decoder now */
1444 1.1 gdamore pci_conf_write(pa->pa_pc, pa->pa_tag, PCI_MAPREG_ROM,
1445 1.1 gdamore pci_conf_read(pa->pa_pc, pa->pa_tag, PCI_MAPREG_ROM) &
1446 1.1 gdamore ~PCI_MAPREG_ROM_ENABLE);
1447 1.1 gdamore
1448 1.104 macallan if (sc->sc_biossz > 0) {
1449 1.104 macallan ptr = GETBIOS16(sc, 0x48);
1450 1.104 macallan if ((GETBIOS32(sc, ptr + 4) == 0x41544f4d /* "ATOM" */) ||
1451 1.104 macallan (GETBIOS32(sc, ptr + 4) == 0x4d4f5441 /* "MOTA" */)) {
1452 1.104 macallan sc->sc_flags |= RFB_ATOM;
1453 1.104 macallan }
1454 1.101 macallan
1455 1.101 macallan aprint_verbose("%s: Found %d KB %s BIOS\n", XNAME(sc),
1456 1.101 macallan (unsigned)sc->sc_biossz >> 10,
1457 1.101 macallan IS_ATOM(sc) ? "ATOM" : "Legacy");
1458 1.101 macallan }
1459 1.1 gdamore }
1460 1.1 gdamore
1461 1.1 gdamore
1462 1.1 gdamore uint32_t
1463 1.1 gdamore radeonfb_get32(struct radeonfb_softc *sc, uint32_t reg)
1464 1.1 gdamore {
1465 1.1 gdamore
1466 1.1 gdamore return bus_space_read_4(sc->sc_regt, sc->sc_regh, reg);
1467 1.1 gdamore }
1468 1.1 gdamore
1469 1.1 gdamore void
1470 1.1 gdamore radeonfb_put32(struct radeonfb_softc *sc, uint32_t reg, uint32_t val)
1471 1.1 gdamore {
1472 1.1 gdamore
1473 1.1 gdamore bus_space_write_4(sc->sc_regt, sc->sc_regh, reg, val);
1474 1.1 gdamore }
1475 1.1 gdamore
1476 1.1 gdamore void
1477 1.55 macallan radeonfb_put32s(struct radeonfb_softc *sc, uint32_t reg, uint32_t val)
1478 1.55 macallan {
1479 1.55 macallan
1480 1.55 macallan bus_space_write_stream_4(sc->sc_regt, sc->sc_regh, reg, val);
1481 1.55 macallan }
1482 1.55 macallan
1483 1.55 macallan void
1484 1.1 gdamore radeonfb_mask32(struct radeonfb_softc *sc, uint32_t reg,
1485 1.1 gdamore uint32_t andmask, uint32_t ormask)
1486 1.1 gdamore {
1487 1.1 gdamore int s;
1488 1.1 gdamore uint32_t val;
1489 1.1 gdamore
1490 1.1 gdamore s = splhigh();
1491 1.1 gdamore val = radeonfb_get32(sc, reg);
1492 1.1 gdamore val = (val & andmask) | ormask;
1493 1.1 gdamore radeonfb_put32(sc, reg, val);
1494 1.1 gdamore splx(s);
1495 1.1 gdamore }
1496 1.1 gdamore
1497 1.1 gdamore uint32_t
1498 1.1 gdamore radeonfb_getindex(struct radeonfb_softc *sc, uint32_t idx)
1499 1.1 gdamore {
1500 1.1 gdamore int s;
1501 1.1 gdamore uint32_t val;
1502 1.1 gdamore
1503 1.1 gdamore s = splhigh();
1504 1.1 gdamore radeonfb_put32(sc, RADEON_MM_INDEX, idx);
1505 1.1 gdamore val = radeonfb_get32(sc, RADEON_MM_DATA);
1506 1.1 gdamore splx(s);
1507 1.1 gdamore
1508 1.1 gdamore return (val);
1509 1.1 gdamore }
1510 1.1 gdamore
1511 1.1 gdamore void
1512 1.1 gdamore radeonfb_putindex(struct radeonfb_softc *sc, uint32_t idx, uint32_t val)
1513 1.1 gdamore {
1514 1.1 gdamore int s;
1515 1.1 gdamore
1516 1.1 gdamore s = splhigh();
1517 1.1 gdamore radeonfb_put32(sc, RADEON_MM_INDEX, idx);
1518 1.1 gdamore radeonfb_put32(sc, RADEON_MM_DATA, val);
1519 1.1 gdamore splx(s);
1520 1.1 gdamore }
1521 1.1 gdamore
1522 1.1 gdamore void
1523 1.1 gdamore radeonfb_maskindex(struct radeonfb_softc *sc, uint32_t idx,
1524 1.1 gdamore uint32_t andmask, uint32_t ormask)
1525 1.1 gdamore {
1526 1.1 gdamore int s;
1527 1.1 gdamore uint32_t val;
1528 1.1 gdamore
1529 1.1 gdamore s = splhigh();
1530 1.1 gdamore radeonfb_put32(sc, RADEON_MM_INDEX, idx);
1531 1.1 gdamore val = radeonfb_get32(sc, RADEON_MM_DATA);
1532 1.1 gdamore val = (val & andmask) | ormask;
1533 1.1 gdamore radeonfb_put32(sc, RADEON_MM_DATA, val);
1534 1.1 gdamore splx(s);
1535 1.1 gdamore }
1536 1.1 gdamore
1537 1.1 gdamore uint32_t
1538 1.1 gdamore radeonfb_getpll(struct radeonfb_softc *sc, uint32_t idx)
1539 1.1 gdamore {
1540 1.1 gdamore int s;
1541 1.1 gdamore uint32_t val;
1542 1.1 gdamore
1543 1.1 gdamore s = splhigh();
1544 1.69 macallan radeonfb_put32(sc, RADEON_CLOCK_CNTL_INDEX, (idx & 0x3f));
1545 1.1 gdamore val = radeonfb_get32(sc, RADEON_CLOCK_CNTL_DATA);
1546 1.1 gdamore if (HAS_R300CG(sc))
1547 1.1 gdamore radeonfb_r300cg_workaround(sc);
1548 1.1 gdamore splx(s);
1549 1.1 gdamore
1550 1.1 gdamore return (val);
1551 1.1 gdamore }
1552 1.1 gdamore
1553 1.1 gdamore void
1554 1.1 gdamore radeonfb_putpll(struct radeonfb_softc *sc, uint32_t idx, uint32_t val)
1555 1.1 gdamore {
1556 1.1 gdamore int s;
1557 1.1 gdamore
1558 1.1 gdamore s = splhigh();
1559 1.1 gdamore radeonfb_put32(sc, RADEON_CLOCK_CNTL_INDEX, (idx & 0x3f) |
1560 1.1 gdamore RADEON_PLL_WR_EN);
1561 1.1 gdamore radeonfb_put32(sc, RADEON_CLOCK_CNTL_DATA, val);
1562 1.1 gdamore radeonfb_put32(sc, RADEON_CLOCK_CNTL_INDEX, 0);
1563 1.1 gdamore splx(s);
1564 1.1 gdamore }
1565 1.1 gdamore
1566 1.1 gdamore void
1567 1.1 gdamore radeonfb_maskpll(struct radeonfb_softc *sc, uint32_t idx,
1568 1.1 gdamore uint32_t andmask, uint32_t ormask)
1569 1.1 gdamore {
1570 1.1 gdamore int s;
1571 1.1 gdamore uint32_t val;
1572 1.1 gdamore
1573 1.1 gdamore s = splhigh();
1574 1.1 gdamore radeonfb_put32(sc, RADEON_CLOCK_CNTL_INDEX, (idx & 0x3f) |
1575 1.1 gdamore RADEON_PLL_WR_EN);
1576 1.1 gdamore val = radeonfb_get32(sc, RADEON_CLOCK_CNTL_DATA);
1577 1.1 gdamore val = (val & andmask) | ormask;
1578 1.1 gdamore radeonfb_put32(sc, RADEON_CLOCK_CNTL_DATA, val);
1579 1.1 gdamore radeonfb_put32(sc, RADEON_CLOCK_CNTL_INDEX, 0);
1580 1.1 gdamore splx(s);
1581 1.1 gdamore }
1582 1.1 gdamore
1583 1.1 gdamore int
1584 1.1 gdamore radeonfb_scratch_test(struct radeonfb_softc *sc, int reg, uint32_t v)
1585 1.1 gdamore {
1586 1.1 gdamore uint32_t saved;
1587 1.1 gdamore
1588 1.1 gdamore saved = GET32(sc, reg);
1589 1.1 gdamore PUT32(sc, reg, v);
1590 1.1 gdamore if (GET32(sc, reg) != v) {
1591 1.1 gdamore return -1;
1592 1.1 gdamore }
1593 1.1 gdamore PUT32(sc, reg, saved);
1594 1.1 gdamore return 0;
1595 1.1 gdamore }
1596 1.1 gdamore
1597 1.1 gdamore uintmax_t
1598 1.1 gdamore radeonfb_getprop_num(struct radeonfb_softc *sc, const char *name,
1599 1.1 gdamore uintmax_t defval)
1600 1.1 gdamore {
1601 1.1 gdamore prop_number_t pn;
1602 1.47 macallan pn = prop_dictionary_get(device_properties(sc->sc_dev), name);
1603 1.1 gdamore if (pn == NULL) {
1604 1.1 gdamore return defval;
1605 1.1 gdamore }
1606 1.1 gdamore KASSERT(prop_object_type(pn) == PROP_TYPE_NUMBER);
1607 1.109 martin return prop_number_unsigned_value(pn);
1608 1.1 gdamore }
1609 1.1 gdamore
1610 1.1 gdamore int
1611 1.1 gdamore radeonfb_getclocks(struct radeonfb_softc *sc)
1612 1.1 gdamore {
1613 1.1 gdamore bus_addr_t ptr;
1614 1.1 gdamore int refclk = 0;
1615 1.1 gdamore int refdiv = 0;
1616 1.1 gdamore int minpll = 0;
1617 1.1 gdamore int maxpll = 0;
1618 1.1 gdamore
1619 1.1 gdamore /* load initial property values if port/board provides them */
1620 1.1 gdamore refclk = radeonfb_getprop_num(sc, "refclk", 0) & 0xffff;
1621 1.1 gdamore refdiv = radeonfb_getprop_num(sc, "refdiv", 0) & 0xffff;
1622 1.1 gdamore minpll = radeonfb_getprop_num(sc, "minpll", 0) & 0xffffffffU;
1623 1.1 gdamore maxpll = radeonfb_getprop_num(sc, "maxpll", 0) & 0xffffffffU;
1624 1.1 gdamore
1625 1.69 macallan PRINTPLL(RADEON_PPLL_REF_DIV);
1626 1.69 macallan PRINTPLL(RADEON_PPLL_DIV_0);
1627 1.69 macallan PRINTPLL(RADEON_PPLL_DIV_1);
1628 1.69 macallan PRINTPLL(RADEON_PPLL_DIV_2);
1629 1.69 macallan PRINTPLL(RADEON_PPLL_DIV_3);
1630 1.69 macallan PRINTREG(RADEON_CLOCK_CNTL_INDEX);
1631 1.69 macallan PRINTPLL(RADEON_P2PLL_REF_DIV);
1632 1.69 macallan PRINTPLL(RADEON_P2PLL_DIV_0);
1633 1.69 macallan
1634 1.1 gdamore if (refclk && refdiv && minpll && maxpll)
1635 1.1 gdamore goto dontprobe;
1636 1.1 gdamore
1637 1.1 gdamore if (!sc->sc_biossz) {
1638 1.1 gdamore /* no BIOS */
1639 1.1 gdamore aprint_verbose("%s: No video BIOS, using default clocks\n",
1640 1.1 gdamore XNAME(sc));
1641 1.1 gdamore if (IS_IGP(sc))
1642 1.1 gdamore refclk = refclk ? refclk : 1432;
1643 1.1 gdamore else
1644 1.1 gdamore refclk = refclk ? refclk : 2700;
1645 1.20 macallan refdiv = refdiv ? refdiv : 12;
1646 1.1 gdamore minpll = minpll ? minpll : 12500;
1647 1.69 macallan /* XXX
1648 1.69 macallan * Need to check if the firmware or something programmed a
1649 1.69 macallan * higher value than this, and if so, bump it.
1650 1.69 macallan * The RV280 in my iBook is unhappy if the PLL input is less
1651 1.69 macallan * than 360MHz
1652 1.69 macallan */
1653 1.69 macallan maxpll = maxpll ? maxpll : 40000/*35000*/;
1654 1.1 gdamore } else if (IS_ATOM(sc)) {
1655 1.1 gdamore /* ATOM BIOS */
1656 1.1 gdamore ptr = GETBIOS16(sc, 0x48);
1657 1.1 gdamore ptr = GETBIOS16(sc, ptr + 32); /* aka MasterDataStart */
1658 1.1 gdamore ptr = GETBIOS16(sc, ptr + 12); /* pll info block */
1659 1.1 gdamore refclk = refclk ? refclk : GETBIOS16(sc, ptr + 82);
1660 1.1 gdamore minpll = minpll ? minpll : GETBIOS16(sc, ptr + 78);
1661 1.1 gdamore maxpll = maxpll ? maxpll : GETBIOS16(sc, ptr + 32);
1662 1.1 gdamore /*
1663 1.1 gdamore * ATOM BIOS doesn't supply a reference divider, so we
1664 1.1 gdamore * have to probe for it.
1665 1.1 gdamore */
1666 1.1 gdamore if (refdiv < 2)
1667 1.1 gdamore refdiv = GETPLL(sc, RADEON_PPLL_REF_DIV) &
1668 1.1 gdamore RADEON_PPLL_REF_DIV_MASK;
1669 1.1 gdamore /*
1670 1.1 gdamore * if probe is zero, just assume one that should work
1671 1.1 gdamore * for most parts
1672 1.1 gdamore */
1673 1.1 gdamore if (refdiv < 2)
1674 1.1 gdamore refdiv = 12;
1675 1.11 ad
1676 1.1 gdamore } else {
1677 1.69 macallan uint32_t tmp = GETPLL(sc, RADEON_PPLL_REF_DIV);
1678 1.1 gdamore /* Legacy BIOS */
1679 1.1 gdamore ptr = GETBIOS16(sc, 0x48);
1680 1.1 gdamore ptr = GETBIOS16(sc, ptr + 0x30);
1681 1.69 macallan if (IS_R300(sc)) {
1682 1.69 macallan refdiv = refdiv ? refdiv :
1683 1.69 macallan (tmp & R300_PPLL_REF_DIV_ACC_MASK) >>
1684 1.69 macallan R300_PPLL_REF_DIV_ACC_SHIFT;
1685 1.69 macallan } else {
1686 1.69 macallan refdiv = refdiv ? refdiv :
1687 1.69 macallan tmp & RADEON_PPLL_REF_DIV_MASK;
1688 1.69 macallan }
1689 1.1 gdamore refclk = refclk ? refclk : GETBIOS16(sc, ptr + 0x0E);
1690 1.1 gdamore refdiv = refdiv ? refdiv : GETBIOS16(sc, ptr + 0x10);
1691 1.1 gdamore minpll = minpll ? minpll : GETBIOS32(sc, ptr + 0x12);
1692 1.1 gdamore maxpll = maxpll ? maxpll : GETBIOS32(sc, ptr + 0x16);
1693 1.1 gdamore }
1694 1.1 gdamore
1695 1.1 gdamore
1696 1.1 gdamore dontprobe:
1697 1.1 gdamore sc->sc_refclk = refclk * 10;
1698 1.1 gdamore sc->sc_refdiv = refdiv;
1699 1.1 gdamore sc->sc_minpll = minpll * 10;
1700 1.1 gdamore sc->sc_maxpll = maxpll * 10;
1701 1.1 gdamore return 0;
1702 1.1 gdamore }
1703 1.1 gdamore
1704 1.1 gdamore int
1705 1.1 gdamore radeonfb_calc_dividers(struct radeonfb_softc *sc, uint32_t dotclock,
1706 1.92 macallan uint32_t *postdivbit, uint32_t *feedbackdiv, int flags)
1707 1.1 gdamore {
1708 1.1 gdamore int i;
1709 1.1 gdamore uint32_t outfreq;
1710 1.1 gdamore int div;
1711 1.1 gdamore
1712 1.1 gdamore DPRINTF(("dot clock: %u\n", dotclock));
1713 1.1 gdamore for (i = 0; (div = radeonfb_dividers[i].divider) != 0; i++) {
1714 1.97 macallan
1715 1.97 macallan if ((flags & NO_ODD_FBDIV) && ((div & 1) != 0))
1716 1.97 macallan continue;
1717 1.97 macallan
1718 1.96 macallan /*
1719 1.96 macallan * XXX
1720 1.96 macallan * the rv350 in my last generation 14" iBook G4 produces
1721 1.96 macallan * garbage with dividers > 4. No idea if this is a hardware
1722 1.96 macallan * limitation or an error in the divider table.
1723 1.96 macallan */
1724 1.97 macallan if ((sc->sc_family == RADEON_RV350) && (div > 4))
1725 1.97 macallan continue;
1726 1.97 macallan
1727 1.1 gdamore outfreq = div * dotclock;
1728 1.1 gdamore if ((outfreq >= sc->sc_minpll) &&
1729 1.1 gdamore (outfreq <= sc->sc_maxpll)) {
1730 1.1 gdamore DPRINTF(("outfreq: %u\n", outfreq));
1731 1.1 gdamore *postdivbit =
1732 1.1 gdamore ((uint32_t)radeonfb_dividers[i].mask << 16);
1733 1.1 gdamore DPRINTF(("post divider: %d (mask %x)\n", div,
1734 1.1 gdamore *postdivbit));
1735 1.1 gdamore break;
1736 1.1 gdamore }
1737 1.1 gdamore }
1738 1.1 gdamore
1739 1.1 gdamore if (div == 0)
1740 1.1 gdamore return 1;
1741 1.1 gdamore
1742 1.1 gdamore *feedbackdiv = DIVIDE(sc->sc_refdiv * outfreq, sc->sc_refclk);
1743 1.1 gdamore DPRINTF(("feedback divider: %d\n", *feedbackdiv));
1744 1.1 gdamore return 0;
1745 1.1 gdamore }
1746 1.1 gdamore
1747 1.1 gdamore #if 0
1748 1.36 macallan #ifdef RADEONFB_DEBUG
1749 1.1 gdamore static void
1750 1.1 gdamore dump_buffer(const char *pfx, void *buffer, unsigned int size)
1751 1.1 gdamore {
1752 1.1 gdamore char asc[17];
1753 1.1 gdamore unsigned ptr = (unsigned)buffer;
1754 1.1 gdamore char *start = (char *)(ptr & ~0xf);
1755 1.1 gdamore char *end = (char *)(ptr + size);
1756 1.1 gdamore
1757 1.1 gdamore end = (char *)(((unsigned)end + 0xf) & ~0xf);
1758 1.1 gdamore
1759 1.1 gdamore if (pfx == NULL) {
1760 1.1 gdamore pfx = "";
1761 1.1 gdamore }
1762 1.1 gdamore
1763 1.1 gdamore while (start < end) {
1764 1.1 gdamore unsigned offset = (unsigned)start & 0xf;
1765 1.1 gdamore if (offset == 0) {
1766 1.1 gdamore printf("%s%x: ", pfx, (unsigned)start);
1767 1.1 gdamore }
1768 1.1 gdamore if (((unsigned)start < ptr) ||
1769 1.1 gdamore ((unsigned)start >= (ptr + size))) {
1770 1.1 gdamore printf(" ");
1771 1.1 gdamore asc[offset] = ' ';
1772 1.1 gdamore } else {
1773 1.1 gdamore printf("%02x", *(unsigned char *)start);
1774 1.1 gdamore if ((*start >= ' ') && (*start <= '~')) {
1775 1.1 gdamore asc[offset] = *start;
1776 1.1 gdamore } else {
1777 1.1 gdamore asc[offset] = '.';
1778 1.1 gdamore }
1779 1.1 gdamore }
1780 1.1 gdamore asc[offset + 1] = 0;
1781 1.1 gdamore if (offset % 2) {
1782 1.1 gdamore printf(" ");
1783 1.1 gdamore }
1784 1.1 gdamore if (offset == 15) {
1785 1.1 gdamore printf(" %s\n", asc);
1786 1.1 gdamore }
1787 1.1 gdamore start++;
1788 1.1 gdamore }
1789 1.1 gdamore }
1790 1.1 gdamore #endif
1791 1.1 gdamore #endif
1792 1.1 gdamore
1793 1.1 gdamore int
1794 1.1 gdamore radeonfb_getconnectors(struct radeonfb_softc *sc)
1795 1.1 gdamore {
1796 1.1 gdamore int i;
1797 1.1 gdamore int found = 0;
1798 1.1 gdamore
1799 1.1 gdamore for (i = 0; i < 2; i++) {
1800 1.1 gdamore sc->sc_ports[i].rp_mon_type = RADEON_MT_UNKNOWN;
1801 1.1 gdamore sc->sc_ports[i].rp_ddc_type = RADEON_DDC_NONE;
1802 1.1 gdamore sc->sc_ports[i].rp_dac_type = RADEON_DAC_UNKNOWN;
1803 1.1 gdamore sc->sc_ports[i].rp_conn_type = RADEON_CONN_NONE;
1804 1.1 gdamore sc->sc_ports[i].rp_tmds_type = RADEON_TMDS_UNKNOWN;
1805 1.1 gdamore }
1806 1.1 gdamore
1807 1.1 gdamore /*
1808 1.1 gdamore * This logic is borrowed from Xorg's radeon driver.
1809 1.1 gdamore */
1810 1.1 gdamore if (!sc->sc_biossz)
1811 1.1 gdamore goto nobios;
1812 1.1 gdamore
1813 1.1 gdamore if (IS_ATOM(sc)) {
1814 1.1 gdamore /* not done yet */
1815 1.1 gdamore } else {
1816 1.1 gdamore uint16_t ptr;
1817 1.1 gdamore int port = 0;
1818 1.1 gdamore
1819 1.1 gdamore ptr = GETBIOS16(sc, 0x48);
1820 1.1 gdamore ptr = GETBIOS16(sc, ptr + 0x50);
1821 1.1 gdamore for (i = 1; i < 4; i++) {
1822 1.1 gdamore uint16_t entry;
1823 1.1 gdamore uint8_t conn, ddc, dac, tmds;
1824 1.1 gdamore
1825 1.1 gdamore /*
1826 1.1 gdamore * Parse the connector table. From reading the code,
1827 1.1 gdamore * it appears to made up of 16-bit entries for each
1828 1.1 gdamore * connector. The 16-bits are defined as:
1829 1.1 gdamore *
1830 1.1 gdamore * bits 12-15 - connector type (0 == end of table)
1831 1.1 gdamore * bits 8-11 - DDC type
1832 1.1 gdamore * bits 5-7 - ???
1833 1.1 gdamore * bit 4 - TMDS type (1 = EXT, 0 = INT)
1834 1.1 gdamore * bits 1-3 - ???
1835 1.1 gdamore * bit 0 - DAC, 1 = TVDAC, 0 = primary
1836 1.1 gdamore */
1837 1.1 gdamore if (!GETBIOS8(sc, ptr + i * 2) && i > 1)
1838 1.1 gdamore break;
1839 1.1 gdamore entry = GETBIOS16(sc, ptr + i * 2);
1840 1.1 gdamore
1841 1.1 gdamore conn = (entry >> 12) & 0xf;
1842 1.1 gdamore ddc = (entry >> 8) & 0xf;
1843 1.1 gdamore dac = (entry & 0x1) ? RADEON_DAC_TVDAC :
1844 1.1 gdamore RADEON_DAC_PRIMARY;
1845 1.1 gdamore tmds = ((entry >> 4) & 0x1) ? RADEON_TMDS_EXT :
1846 1.1 gdamore RADEON_TMDS_INT;
1847 1.1 gdamore
1848 1.1 gdamore if (conn == RADEON_CONN_NONE)
1849 1.1 gdamore continue; /* no connector */
1850 1.1 gdamore
1851 1.91 macallan /*
1852 1.91 macallan * XXX
1853 1.91 macallan * both Mac Mini variants have both outputs wired to
1854 1.91 macallan * the same connector and share the DDC lines
1855 1.91 macallan */
1856 1.1 gdamore if ((found > 0) &&
1857 1.1 gdamore (sc->sc_ports[port].rp_ddc_type == ddc)) {
1858 1.1 gdamore /* duplicate entry for same connector */
1859 1.1 gdamore continue;
1860 1.1 gdamore }
1861 1.1 gdamore
1862 1.1 gdamore /* internal DDC_DVI port gets priority */
1863 1.1 gdamore if ((ddc == RADEON_DDC_DVI) || (port == 1))
1864 1.1 gdamore port = 0;
1865 1.1 gdamore else
1866 1.1 gdamore port = 1;
1867 1.1 gdamore
1868 1.1 gdamore sc->sc_ports[port].rp_ddc_type =
1869 1.1 gdamore ddc > RADEON_DDC_CRT2 ? RADEON_DDC_NONE : ddc;
1870 1.1 gdamore sc->sc_ports[port].rp_dac_type = dac;
1871 1.1 gdamore sc->sc_ports[port].rp_conn_type =
1872 1.100 riastrad uimin(conn, RADEON_CONN_UNSUPPORTED) ;
1873 1.1 gdamore
1874 1.1 gdamore sc->sc_ports[port].rp_tmds_type = tmds;
1875 1.1 gdamore
1876 1.1 gdamore if ((conn != RADEON_CONN_DVI_I) &&
1877 1.1 gdamore (conn != RADEON_CONN_DVI_D) &&
1878 1.1 gdamore (tmds == RADEON_TMDS_INT))
1879 1.1 gdamore sc->sc_ports[port].rp_tmds_type =
1880 1.1 gdamore RADEON_TMDS_UNKNOWN;
1881 1.69 macallan sc->sc_ports[port].rp_number = i - 1;
1882 1.1 gdamore
1883 1.1 gdamore found += (port + 1);
1884 1.1 gdamore }
1885 1.1 gdamore }
1886 1.1 gdamore
1887 1.1 gdamore nobios:
1888 1.1 gdamore if (!found) {
1889 1.90 macallan bool dvi_ext = FALSE, dvi_int = FALSE;
1890 1.1 gdamore DPRINTF(("No connector info in BIOS!\n"));
1891 1.90 macallan prop_dictionary_get_bool(device_properties(sc->sc_dev),
1892 1.90 macallan "dvi-internal", &dvi_int);
1893 1.90 macallan prop_dictionary_get_bool(device_properties(sc->sc_dev),
1894 1.90 macallan "dvi-external", &dvi_ext);
1895 1.90 macallan if (dvi_ext) {
1896 1.90 macallan sc->sc_ports[0].rp_mon_type = RADEON_MT_UNKNOWN;
1897 1.91 macallan sc->sc_ports[0].rp_ddc_type = RADEON_DDC_CRT2;
1898 1.91 macallan sc->sc_ports[0].rp_dac_type = RADEON_DAC_PRIMARY;
1899 1.90 macallan sc->sc_ports[0].rp_conn_type = RADEON_CONN_DVI_I;
1900 1.91 macallan sc->sc_ports[0].rp_tmds_type = RADEON_TMDS_EXT; /* output to fp2 */
1901 1.91 macallan sc->sc_ports[0].rp_number = 0;
1902 1.91 macallan sc->sc_ports[1].rp_mon_type = RADEON_MT_UNKNOWN;
1903 1.91 macallan sc->sc_ports[1].rp_ddc_type = RADEON_DDC_NONE;
1904 1.91 macallan sc->sc_ports[1].rp_dac_type = RADEON_DAC_UNKNOWN;
1905 1.91 macallan sc->sc_ports[1].rp_conn_type = RADEON_CONN_NONE;
1906 1.91 macallan sc->sc_ports[1].rp_tmds_type = RADEON_TMDS_UNKNOWN;
1907 1.91 macallan sc->sc_ports[1].rp_number = 1;
1908 1.90 macallan } else if (dvi_int) {
1909 1.90 macallan sc->sc_ports[0].rp_mon_type = RADEON_MT_UNKNOWN;
1910 1.91 macallan sc->sc_ports[0].rp_ddc_type = RADEON_DDC_CRT2;
1911 1.91 macallan sc->sc_ports[0].rp_dac_type = RADEON_DAC_PRIMARY;
1912 1.90 macallan sc->sc_ports[0].rp_conn_type = RADEON_CONN_DVI_I;
1913 1.90 macallan sc->sc_ports[0].rp_tmds_type = RADEON_TMDS_INT;
1914 1.91 macallan sc->sc_ports[0].rp_number = 0;
1915 1.96 macallan sc->sc_ports[1].rp_mon_type = RADEON_MT_UNKNOWN;
1916 1.96 macallan sc->sc_ports[1].rp_ddc_type = RADEON_DDC_NONE;
1917 1.96 macallan sc->sc_ports[1].rp_dac_type = RADEON_DAC_UNKNOWN;
1918 1.96 macallan sc->sc_ports[1].rp_conn_type = RADEON_CONN_NONE;
1919 1.96 macallan sc->sc_ports[1].rp_tmds_type = RADEON_TMDS_UNKNOWN;
1920 1.96 macallan sc->sc_ports[1].rp_number = 1;
1921 1.90 macallan } else if IS_MOBILITY(sc) {
1922 1.69 macallan /* default, port 0 = internal TMDS, port 1 = CRT */
1923 1.69 macallan sc->sc_ports[0].rp_mon_type = RADEON_MT_UNKNOWN;
1924 1.69 macallan sc->sc_ports[0].rp_ddc_type = RADEON_DDC_DVI;
1925 1.69 macallan sc->sc_ports[0].rp_dac_type = RADEON_DAC_TVDAC;
1926 1.69 macallan sc->sc_ports[0].rp_conn_type = RADEON_CONN_DVI_D;
1927 1.69 macallan sc->sc_ports[0].rp_tmds_type = RADEON_TMDS_INT;
1928 1.69 macallan sc->sc_ports[0].rp_number = 0;
1929 1.69 macallan
1930 1.69 macallan sc->sc_ports[1].rp_mon_type = RADEON_MT_UNKNOWN;
1931 1.69 macallan sc->sc_ports[1].rp_ddc_type = RADEON_DDC_VGA;
1932 1.69 macallan sc->sc_ports[1].rp_dac_type = RADEON_DAC_PRIMARY;
1933 1.69 macallan sc->sc_ports[1].rp_conn_type = RADEON_CONN_CRT;
1934 1.69 macallan sc->sc_ports[1].rp_tmds_type = RADEON_TMDS_EXT;
1935 1.69 macallan sc->sc_ports[1].rp_number = 1;
1936 1.69 macallan } else {
1937 1.69 macallan /* default, port 0 = DVI, port 1 = CRT */
1938 1.69 macallan sc->sc_ports[0].rp_mon_type = RADEON_MT_UNKNOWN;
1939 1.69 macallan sc->sc_ports[0].rp_ddc_type = RADEON_DDC_DVI;
1940 1.69 macallan sc->sc_ports[0].rp_dac_type = RADEON_DAC_TVDAC;
1941 1.69 macallan sc->sc_ports[0].rp_conn_type = RADEON_CONN_DVI_D;
1942 1.69 macallan sc->sc_ports[0].rp_tmds_type = RADEON_TMDS_INT;
1943 1.104 macallan sc->sc_ports[0].rp_number = 0;
1944 1.69 macallan
1945 1.69 macallan sc->sc_ports[1].rp_mon_type = RADEON_MT_UNKNOWN;
1946 1.69 macallan sc->sc_ports[1].rp_ddc_type = RADEON_DDC_VGA;
1947 1.69 macallan sc->sc_ports[1].rp_dac_type = RADEON_DAC_PRIMARY;
1948 1.69 macallan sc->sc_ports[1].rp_conn_type = RADEON_CONN_CRT;
1949 1.70 macallan sc->sc_ports[1].rp_tmds_type = RADEON_TMDS_UNKNOWN;
1950 1.104 macallan sc->sc_ports[1].rp_number = 1;
1951 1.69 macallan }
1952 1.1 gdamore }
1953 1.1 gdamore
1954 1.1 gdamore /*
1955 1.1 gdamore * Fixup for RS300/RS350/RS400 chips, that lack a primary DAC.
1956 1.1 gdamore * these chips should use TVDAC for the VGA port.
1957 1.1 gdamore */
1958 1.1 gdamore if (HAS_SDAC(sc)) {
1959 1.1 gdamore if (sc->sc_ports[0].rp_conn_type == RADEON_CONN_CRT) {
1960 1.1 gdamore sc->sc_ports[0].rp_dac_type = RADEON_DAC_TVDAC;
1961 1.1 gdamore sc->sc_ports[1].rp_dac_type = RADEON_DAC_PRIMARY;
1962 1.1 gdamore } else {
1963 1.1 gdamore sc->sc_ports[1].rp_dac_type = RADEON_DAC_TVDAC;
1964 1.1 gdamore sc->sc_ports[0].rp_dac_type = RADEON_DAC_PRIMARY;
1965 1.1 gdamore }
1966 1.1 gdamore } else if (!HAS_CRTC2(sc)) {
1967 1.1 gdamore sc->sc_ports[0].rp_dac_type = RADEON_DAC_PRIMARY;
1968 1.1 gdamore }
1969 1.1 gdamore
1970 1.1 gdamore for (i = 0; i < 2; i++) {
1971 1.1 gdamore char edid[128];
1972 1.1 gdamore uint8_t ddc;
1973 1.1 gdamore struct edid_info *eip = &sc->sc_ports[i].rp_edid;
1974 1.13 macallan prop_data_t edid_data;
1975 1.1 gdamore
1976 1.1 gdamore DPRINTF(("Port #%d:\n", i));
1977 1.69 macallan DPRINTF((" conn = %d\n", sc->sc_ports[i].rp_conn_type));
1978 1.1 gdamore DPRINTF((" ddc = %d\n", sc->sc_ports[i].rp_ddc_type));
1979 1.1 gdamore DPRINTF((" dac = %d\n", sc->sc_ports[i].rp_dac_type));
1980 1.69 macallan DPRINTF((" tmds = %d\n", sc->sc_ports[i].rp_tmds_type));
1981 1.69 macallan DPRINTF((" crtc = %d\n", sc->sc_ports[i].rp_number));
1982 1.1 gdamore
1983 1.1 gdamore sc->sc_ports[i].rp_edid_valid = 0;
1984 1.13 macallan /* first look for static EDID data */
1985 1.13 macallan if ((edid_data = prop_dictionary_get(device_properties(
1986 1.101 macallan sc->sc_dev), "EDID")) != NULL) {
1987 1.13 macallan
1988 1.69 macallan aprint_debug_dev(sc->sc_dev, "using static EDID\n");
1989 1.109 martin memcpy(edid, prop_data_value(edid_data), 128);
1990 1.13 macallan if (edid_parse(edid, eip) == 0) {
1991 1.13 macallan
1992 1.1 gdamore sc->sc_ports[i].rp_edid_valid = 1;
1993 1.101 macallan #ifdef RADEONFB_DEBUG
1994 1.101 macallan edid_print(eip);
1995 1.101 macallan #endif
1996 1.1 gdamore }
1997 1.1 gdamore }
1998 1.13 macallan /* if we didn't find any we'll try to talk to the monitor */
1999 1.13 macallan if (sc->sc_ports[i].rp_edid_valid != 1) {
2000 1.13 macallan
2001 1.13 macallan ddc = sc->sc_ports[i].rp_ddc_type;
2002 1.13 macallan if (ddc != RADEON_DDC_NONE) {
2003 1.13 macallan if ((radeonfb_i2c_read_edid(sc, ddc, edid)
2004 1.13 macallan == 0) && (edid_parse(edid, eip) == 0)) {
2005 1.13 macallan
2006 1.13 macallan sc->sc_ports[i].rp_edid_valid = 1;
2007 1.63 macallan #ifdef RADEONFB_DEBUG
2008 1.13 macallan edid_print(eip);
2009 1.63 macallan #endif
2010 1.13 macallan }
2011 1.13 macallan }
2012 1.13 macallan }
2013 1.1 gdamore }
2014 1.1 gdamore
2015 1.1 gdamore return found;
2016 1.1 gdamore }
2017 1.1 gdamore
2018 1.1 gdamore int
2019 1.1 gdamore radeonfb_gettmds(struct radeonfb_softc *sc)
2020 1.1 gdamore {
2021 1.1 gdamore int i;
2022 1.1 gdamore
2023 1.1 gdamore if (!sc->sc_biossz) {
2024 1.1 gdamore goto nobios;
2025 1.1 gdamore }
2026 1.1 gdamore
2027 1.1 gdamore if (IS_ATOM(sc)) {
2028 1.1 gdamore /* XXX: not done yet */
2029 1.1 gdamore } else {
2030 1.1 gdamore uint16_t ptr;
2031 1.1 gdamore int n;
2032 1.1 gdamore
2033 1.1 gdamore ptr = GETBIOS16(sc, 0x48);
2034 1.1 gdamore ptr = GETBIOS16(sc, ptr + 0x34);
2035 1.1 gdamore DPRINTF(("DFP table revision %d\n", GETBIOS8(sc, ptr)));
2036 1.11 ad if (GETBIOS8(sc, ptr) == 3) {
2037 1.1 gdamore /* revision three table */
2038 1.1 gdamore n = GETBIOS8(sc, ptr + 5) + 1;
2039 1.100 riastrad n = uimin(n, 4);
2040 1.1 gdamore
2041 1.1 gdamore memset(sc->sc_tmds_pll, 0, sizeof (sc->sc_tmds_pll));
2042 1.1 gdamore for (i = 0; i < n; i++) {
2043 1.1 gdamore sc->sc_tmds_pll[i].rtp_pll = GETBIOS32(sc,
2044 1.1 gdamore ptr + i * 10 + 8);
2045 1.1 gdamore sc->sc_tmds_pll[i].rtp_freq = GETBIOS16(sc,
2046 1.1 gdamore ptr + i * 10 + 0x10);
2047 1.1 gdamore DPRINTF(("TMDS_PLL dot clock %d pll %x\n",
2048 1.1 gdamore sc->sc_tmds_pll[i].rtp_freq,
2049 1.1 gdamore sc->sc_tmds_pll[i].rtp_pll));
2050 1.1 gdamore }
2051 1.1 gdamore return 0;
2052 1.1 gdamore }
2053 1.1 gdamore }
2054 1.1 gdamore
2055 1.1 gdamore nobios:
2056 1.1 gdamore DPRINTF(("no suitable DFP table present\n"));
2057 1.1 gdamore for (i = 0;
2058 1.1 gdamore i < sizeof (radeonfb_tmds_pll) / sizeof (radeonfb_tmds_pll[0]);
2059 1.1 gdamore i++) {
2060 1.1 gdamore int j;
2061 1.1 gdamore
2062 1.1 gdamore if (radeonfb_tmds_pll[i].family != sc->sc_family)
2063 1.1 gdamore continue;
2064 1.1 gdamore
2065 1.1 gdamore for (j = 0; j < 4; j++) {
2066 1.1 gdamore sc->sc_tmds_pll[j] = radeonfb_tmds_pll[i].plls[j];
2067 1.1 gdamore DPRINTF(("TMDS_PLL dot clock %d pll %x\n",
2068 1.1 gdamore sc->sc_tmds_pll[j].rtp_freq,
2069 1.1 gdamore sc->sc_tmds_pll[j].rtp_pll));
2070 1.1 gdamore }
2071 1.1 gdamore return 0;
2072 1.1 gdamore }
2073 1.1 gdamore
2074 1.1 gdamore return -1;
2075 1.1 gdamore }
2076 1.1 gdamore
2077 1.1 gdamore const struct videomode *
2078 1.1 gdamore radeonfb_modelookup(const char *name)
2079 1.1 gdamore {
2080 1.1 gdamore int i;
2081 1.1 gdamore
2082 1.101 macallan for (i = 0; i < videomode_count; i++) {
2083 1.1 gdamore if (!strcmp(name, videomode_list[i].name))
2084 1.1 gdamore return &videomode_list[i];
2085 1.101 macallan }
2086 1.1 gdamore return NULL;
2087 1.1 gdamore }
2088 1.1 gdamore
2089 1.1 gdamore void
2090 1.1 gdamore radeonfb_pllwriteupdate(struct radeonfb_softc *sc, int crtc)
2091 1.1 gdamore {
2092 1.1 gdamore if (crtc) {
2093 1.1 gdamore while (GETPLL(sc, RADEON_P2PLL_REF_DIV) &
2094 1.1 gdamore RADEON_P2PLL_ATOMIC_UPDATE_R);
2095 1.1 gdamore SETPLL(sc, RADEON_P2PLL_REF_DIV, RADEON_P2PLL_ATOMIC_UPDATE_W);
2096 1.1 gdamore } else {
2097 1.1 gdamore while (GETPLL(sc, RADEON_PPLL_REF_DIV) &
2098 1.1 gdamore RADEON_PPLL_ATOMIC_UPDATE_R);
2099 1.1 gdamore SETPLL(sc, RADEON_PPLL_REF_DIV, RADEON_PPLL_ATOMIC_UPDATE_W);
2100 1.1 gdamore }
2101 1.1 gdamore }
2102 1.1 gdamore
2103 1.1 gdamore void
2104 1.1 gdamore radeonfb_pllwaitatomicread(struct radeonfb_softc *sc, int crtc)
2105 1.1 gdamore {
2106 1.1 gdamore int i;
2107 1.1 gdamore
2108 1.1 gdamore for (i = 10000; i; i--) {
2109 1.1 gdamore if (crtc) {
2110 1.1 gdamore if (GETPLL(sc, RADEON_P2PLL_REF_DIV) &
2111 1.1 gdamore RADEON_P2PLL_ATOMIC_UPDATE_R)
2112 1.1 gdamore break;
2113 1.1 gdamore } else {
2114 1.1 gdamore if (GETPLL(sc, RADEON_PPLL_REF_DIV) &
2115 1.1 gdamore RADEON_PPLL_ATOMIC_UPDATE_R)
2116 1.1 gdamore break;
2117 1.1 gdamore }
2118 1.1 gdamore }
2119 1.1 gdamore }
2120 1.1 gdamore
2121 1.1 gdamore void
2122 1.92 macallan radeonfb_program_vclk(struct radeonfb_softc *sc, int dotclock, int crtc, int flags)
2123 1.1 gdamore {
2124 1.2 macallan uint32_t pbit = 0;
2125 1.2 macallan uint32_t feed = 0;
2126 1.96 macallan uint32_t data, refdiv, div0, r2xxref;
2127 1.1 gdamore
2128 1.92 macallan radeonfb_calc_dividers(sc, dotclock, &pbit, &feed, flags);
2129 1.1 gdamore
2130 1.1 gdamore if (crtc == 0) {
2131 1.1 gdamore
2132 1.69 macallan refdiv = GETPLL(sc, RADEON_PPLL_REF_DIV);
2133 1.96 macallan
2134 1.96 macallan /*
2135 1.96 macallan * XXX
2136 1.96 macallan * the RV350 in my last generation iBook G4 behaves like an
2137 1.96 macallan * r2xx here - try to detect that and not screw up the reference
2138 1.96 macallan * divider.
2139 1.96 macallan * xf86-video-radeon just skips PLL programming altogether
2140 1.96 macallan * on iBooks, probably for this reason.
2141 1.96 macallan */
2142 1.96 macallan r2xxref = (refdiv & ~RADEON_PPLL_REF_DIV_MASK) | sc->sc_refdiv;
2143 1.96 macallan if (IS_R300(sc) && (r2xxref != refdiv)) {
2144 1.69 macallan refdiv = (refdiv & ~R300_PPLL_REF_DIV_ACC_MASK) |
2145 1.69 macallan (sc->sc_refdiv << R300_PPLL_REF_DIV_ACC_SHIFT);
2146 1.69 macallan } else {
2147 1.69 macallan refdiv = (refdiv & ~RADEON_PPLL_REF_DIV_MASK) |
2148 1.69 macallan sc->sc_refdiv;
2149 1.69 macallan }
2150 1.96 macallan DPRINTF(("refdiv %08x\n", refdiv));
2151 1.69 macallan div0 = GETPLL(sc, RADEON_PPLL_DIV_0);
2152 1.96 macallan DPRINTF(("div0 %08x\n", div0));
2153 1.69 macallan div0 &= ~(RADEON_PPLL_FB3_DIV_MASK |
2154 1.69 macallan RADEON_PPLL_POST3_DIV_MASK);
2155 1.69 macallan div0 |= pbit;
2156 1.69 macallan div0 |= (feed & RADEON_PPLL_FB3_DIV_MASK);
2157 1.96 macallan DPRINTF(("div0 %08x\n", div0));
2158 1.69 macallan
2159 1.69 macallan if ((refdiv == GETPLL(sc, RADEON_PPLL_REF_DIV)) &&
2160 1.69 macallan (div0 == GETPLL(sc, RADEON_PPLL_DIV_0))) {
2161 1.69 macallan /*
2162 1.69 macallan * nothing to do here, the PLL is already where we
2163 1.69 macallan * want it
2164 1.69 macallan */
2165 1.69 macallan PATCH32(sc, RADEON_CLOCK_CNTL_INDEX, 0,
2166 1.69 macallan ~RADEON_PLL_DIV_SEL);
2167 1.69 macallan aprint_debug_dev(sc->sc_dev, "no need to touch the PLL\n");
2168 1.69 macallan return;
2169 1.69 macallan }
2170 1.1 gdamore
2171 1.69 macallan /* alright, we do need to reprogram stuff */
2172 1.1 gdamore PATCHPLL(sc, RADEON_VCLK_ECP_CNTL,
2173 1.1 gdamore RADEON_VCLK_SRC_SEL_CPUCLK,
2174 1.1 gdamore ~RADEON_VCLK_SRC_SEL_MASK);
2175 1.11 ad
2176 1.1 gdamore /* put vclk into reset, use atomic updates */
2177 1.1 gdamore SETPLL(sc, RADEON_PPLL_CNTL,
2178 1.1 gdamore RADEON_PPLL_REFCLK_SEL |
2179 1.1 gdamore RADEON_PPLL_FBCLK_SEL |
2180 1.1 gdamore RADEON_PPLL_RESET |
2181 1.1 gdamore RADEON_PPLL_ATOMIC_UPDATE_EN |
2182 1.1 gdamore RADEON_PPLL_VGA_ATOMIC_UPDATE_EN);
2183 1.1 gdamore
2184 1.69 macallan /* select clock 0 */
2185 1.1 gdamore PATCH32(sc, RADEON_CLOCK_CNTL_INDEX, 0,
2186 1.1 gdamore ~RADEON_PLL_DIV_SEL);
2187 1.11 ad
2188 1.69 macallan PUTPLL(sc, RADEON_PPLL_REF_DIV, refdiv);
2189 1.1 gdamore
2190 1.69 macallan /* xf86-video-radeon does this, not sure why */
2191 1.69 macallan PUTPLL(sc, RADEON_PPLL_DIV_0, div0);
2192 1.69 macallan PUTPLL(sc, RADEON_PPLL_DIV_0, div0);
2193 1.1 gdamore
2194 1.1 gdamore /* use the atomic update */
2195 1.1 gdamore radeonfb_pllwriteupdate(sc, crtc);
2196 1.1 gdamore
2197 1.1 gdamore /* and wait for it to complete */
2198 1.1 gdamore radeonfb_pllwaitatomicread(sc, crtc);
2199 1.1 gdamore
2200 1.1 gdamore /* program HTOTAL (why?) */
2201 1.1 gdamore PUTPLL(sc, RADEON_HTOTAL_CNTL, 0);
2202 1.1 gdamore
2203 1.1 gdamore /* drop reset */
2204 1.1 gdamore CLRPLL(sc, RADEON_PPLL_CNTL,
2205 1.1 gdamore RADEON_PPLL_RESET | RADEON_PPLL_SLEEP |
2206 1.1 gdamore RADEON_PPLL_ATOMIC_UPDATE_EN |
2207 1.1 gdamore RADEON_PPLL_VGA_ATOMIC_UPDATE_EN);
2208 1.1 gdamore
2209 1.1 gdamore PRINTPLL(RADEON_PPLL_CNTL);
2210 1.69 macallan PRINTPLL(RADEON_PPLL_REF_DIV);
2211 1.69 macallan PRINTPLL(RADEON_PPLL_DIV_3);
2212 1.1 gdamore
2213 1.1 gdamore /* give clock time to lock */
2214 1.1 gdamore delay(50000);
2215 1.1 gdamore
2216 1.1 gdamore PATCHPLL(sc, RADEON_VCLK_ECP_CNTL,
2217 1.1 gdamore RADEON_VCLK_SRC_SEL_PPLLCLK,
2218 1.1 gdamore ~RADEON_VCLK_SRC_SEL_MASK);
2219 1.1 gdamore
2220 1.1 gdamore } else {
2221 1.1 gdamore
2222 1.1 gdamore PATCHPLL(sc, RADEON_PIXCLKS_CNTL,
2223 1.1 gdamore RADEON_PIX2CLK_SRC_SEL_CPUCLK,
2224 1.1 gdamore ~RADEON_PIX2CLK_SRC_SEL_MASK);
2225 1.1 gdamore
2226 1.1 gdamore /* put vclk into reset, use atomic updates */
2227 1.1 gdamore SETPLL(sc, RADEON_P2PLL_CNTL,
2228 1.1 gdamore RADEON_P2PLL_RESET |
2229 1.1 gdamore RADEON_P2PLL_ATOMIC_UPDATE_EN |
2230 1.1 gdamore RADEON_P2PLL_VGA_ATOMIC_UPDATE_EN);
2231 1.1 gdamore
2232 1.1 gdamore /* program reference divider */
2233 1.1 gdamore PATCHPLL(sc, RADEON_P2PLL_REF_DIV, sc->sc_refdiv,
2234 1.1 gdamore ~RADEON_P2PLL_REF_DIV_MASK);
2235 1.1 gdamore
2236 1.1 gdamore /* program feedback and post dividers */
2237 1.1 gdamore data = GETPLL(sc, RADEON_P2PLL_DIV_0);
2238 1.1 gdamore data &= ~(RADEON_P2PLL_FB0_DIV_MASK |
2239 1.1 gdamore RADEON_P2PLL_POST0_DIV_MASK);
2240 1.1 gdamore data |= pbit;
2241 1.1 gdamore data |= (feed & RADEON_P2PLL_FB0_DIV_MASK);
2242 1.1 gdamore PUTPLL(sc, RADEON_P2PLL_DIV_0, data);
2243 1.69 macallan PUTPLL(sc, RADEON_P2PLL_DIV_0, data);
2244 1.69 macallan
2245 1.69 macallan PRINTPLL(RADEON_P2PLL_REF_DIV);
2246 1.69 macallan PRINTPLL(RADEON_P2PLL_DIV_0);
2247 1.1 gdamore
2248 1.1 gdamore /* use the atomic update */
2249 1.1 gdamore radeonfb_pllwriteupdate(sc, crtc);
2250 1.1 gdamore
2251 1.1 gdamore /* and wait for it to complete */
2252 1.1 gdamore radeonfb_pllwaitatomicread(sc, crtc);
2253 1.1 gdamore
2254 1.1 gdamore /* program HTOTAL (why?) */
2255 1.1 gdamore PUTPLL(sc, RADEON_HTOTAL2_CNTL, 0);
2256 1.1 gdamore
2257 1.1 gdamore /* drop reset */
2258 1.1 gdamore CLRPLL(sc, RADEON_P2PLL_CNTL,
2259 1.1 gdamore RADEON_P2PLL_RESET | RADEON_P2PLL_SLEEP |
2260 1.1 gdamore RADEON_P2PLL_ATOMIC_UPDATE_EN |
2261 1.1 gdamore RADEON_P2PLL_VGA_ATOMIC_UPDATE_EN);
2262 1.1 gdamore
2263 1.1 gdamore /* allow time for clock to lock */
2264 1.1 gdamore delay(50000);
2265 1.1 gdamore
2266 1.1 gdamore PATCHPLL(sc, RADEON_PIXCLKS_CNTL,
2267 1.1 gdamore RADEON_PIX2CLK_SRC_SEL_P2PLLCLK,
2268 1.1 gdamore ~RADEON_PIX2CLK_SRC_SEL_MASK);
2269 1.1 gdamore }
2270 1.1 gdamore PRINTREG(RADEON_CRTC_MORE_CNTL);
2271 1.1 gdamore }
2272 1.1 gdamore
2273 1.1 gdamore void
2274 1.1 gdamore radeonfb_modeswitch(struct radeonfb_display *dp)
2275 1.1 gdamore {
2276 1.1 gdamore struct radeonfb_softc *sc = dp->rd_softc;
2277 1.1 gdamore int i;
2278 1.1 gdamore
2279 1.110 macallan if (IS_AVIVO(sc)) {
2280 1.110 macallan /*
2281 1.110 macallan * no actual mode setting yet, we just make sure the CRTCs
2282 1.110 macallan * point at the right memory ranges and use the same pitch
2283 1.110 macallan * for the drawing engine
2284 1.110 macallan */
2285 1.110 macallan if (GET32(sc, AVIVO_D1CRTC_CONTROL) & AVIVO_CRTC_EN) {
2286 1.110 macallan CLR32(sc, AVIVO_D1GRPH_CONTROL, AVIVO_D1GRPH_MACRO_ADDRESS_MODE);
2287 1.110 macallan dp->rd_stride = GET32(sc, AVIVO_D1GRPH_PITCH);
2288 1.110 macallan PUT32(sc, AVIVO_D1GRPH_PRIMARY_SURFACE_ADDRESS, 0);
2289 1.110 macallan }
2290 1.110 macallan if (GET32(sc, AVIVO_D2CRTC_CONTROL) & AVIVO_CRTC_EN) {
2291 1.110 macallan CLR32(sc, AVIVO_D2GRPH_CONTROL, AVIVO_D1GRPH_MACRO_ADDRESS_MODE);
2292 1.110 macallan dp->rd_stride = GET32(sc, AVIVO_D2GRPH_PITCH);
2293 1.110 macallan PUT32(sc, AVIVO_D2GRPH_PRIMARY_SURFACE_ADDRESS, 0);
2294 1.110 macallan }
2295 1.110 macallan return;
2296 1.110 macallan }
2297 1.110 macallan
2298 1.1 gdamore /* blank the display while we switch modes */
2299 1.110 macallan //radeonfb_blank(dp, 1);
2300 1.1 gdamore
2301 1.1 gdamore #if 0
2302 1.1 gdamore SET32(sc, RADEON_CRTC_EXT_CNTL,
2303 1.1 gdamore RADEON_CRTC_VSYNC_DIS | RADEON_CRTC_HSYNC_DIS |
2304 1.1 gdamore RADEON_CRTC_DISPLAY_DIS /* | RADEON_CRTC_DISP_REQ_EN_B */);
2305 1.1 gdamore #endif
2306 1.1 gdamore
2307 1.1 gdamore /* these registers might get in the way... */
2308 1.1 gdamore PUT32(sc, RADEON_OVR_CLR, 0);
2309 1.1 gdamore PUT32(sc, RADEON_OVR_WID_LEFT_RIGHT, 0);
2310 1.1 gdamore PUT32(sc, RADEON_OVR_WID_TOP_BOTTOM, 0);
2311 1.1 gdamore PUT32(sc, RADEON_OV0_SCALE_CNTL, 0);
2312 1.1 gdamore PUT32(sc, RADEON_SUBPIC_CNTL, 0);
2313 1.1 gdamore PUT32(sc, RADEON_VIPH_CONTROL, 0);
2314 1.1 gdamore PUT32(sc, RADEON_I2C_CNTL_1, 0);
2315 1.1 gdamore PUT32(sc, RADEON_GEN_INT_CNTL, 0);
2316 1.1 gdamore PUT32(sc, RADEON_CAP0_TRIG_CNTL, 0);
2317 1.1 gdamore PUT32(sc, RADEON_CAP1_TRIG_CNTL, 0);
2318 1.1 gdamore
2319 1.1 gdamore for (i = 0; i < dp->rd_ncrtcs; i++)
2320 1.1 gdamore radeonfb_setcrtc(dp, i);
2321 1.1 gdamore
2322 1.92 macallan #if 0
2323 1.92 macallan /*
2324 1.92 macallan * DVO chip voodoo from xf86-video-radeon
2325 1.92 macallan * apparently this is needed for some powerbooks with DVI outputs
2326 1.92 macallan */
2327 1.92 macallan
2328 1.92 macallan uint8_t data[5][2] = {{0x8, 0x030}, {0x9, 0}, {0xa, 0x90}, {0xc, 0x89}, {0x8, 0x3b}};
2329 1.92 macallan int n = 0;
2330 1.92 macallan iic_acquire_bus(&sc->sc_i2c[0].ric_controller, 0);
2331 1.92 macallan for (i = 0; i < 5; i++)
2332 1.92 macallan n += iic_exec(&sc->sc_i2c[0].ric_controller, I2C_OP_WRITE, 0x38, data[i], 2, NULL, 0, 0);
2333 1.92 macallan iic_release_bus(&sc->sc_i2c[0].ric_controller, 0);
2334 1.92 macallan printf("n = %d\n", n);
2335 1.92 macallan #endif
2336 1.92 macallan
2337 1.1 gdamore /* activate the display */
2338 1.36 macallan radeonfb_blank(dp, 0);
2339 1.1 gdamore }
2340 1.1 gdamore
2341 1.1 gdamore void
2342 1.1 gdamore radeonfb_setcrtc(struct radeonfb_display *dp, int index)
2343 1.1 gdamore {
2344 1.92 macallan int crtc, flags = 0;
2345 1.1 gdamore struct videomode *mode;
2346 1.1 gdamore struct radeonfb_softc *sc;
2347 1.1 gdamore struct radeonfb_crtc *cp;
2348 1.110 macallan uint32_t v, hd, vd;
2349 1.1 gdamore uint32_t gencntl;
2350 1.1 gdamore uint32_t htotaldisp;
2351 1.1 gdamore uint32_t hsyncstrt;
2352 1.1 gdamore uint32_t vtotaldisp;
2353 1.1 gdamore uint32_t vsyncstrt;
2354 1.1 gdamore uint32_t fphsyncstrt;
2355 1.1 gdamore uint32_t fpvsyncstrt;
2356 1.1 gdamore uint32_t fphtotaldisp;
2357 1.1 gdamore uint32_t fpvtotaldisp;
2358 1.1 gdamore uint32_t pitch;
2359 1.1 gdamore
2360 1.1 gdamore sc = dp->rd_softc;
2361 1.92 macallan
2362 1.92 macallan if ((sc->sc_ports[index].rp_tmds_type == RADEON_TMDS_INT) ||
2363 1.92 macallan (sc->sc_ports[index].rp_tmds_type == RADEON_TMDS_EXT)) {
2364 1.92 macallan flags |= NO_ODD_FBDIV;
2365 1.92 macallan }
2366 1.92 macallan
2367 1.1 gdamore cp = &dp->rd_crtcs[index];
2368 1.1 gdamore crtc = cp->rc_number;
2369 1.1 gdamore mode = &cp->rc_videomode;
2370 1.1 gdamore
2371 1.2 macallan #if 1
2372 1.65 macallan pitch = dp->rd_stride / dp->rd_bpp;
2373 1.1 gdamore #else
2374 1.1 gdamore pitch = (((sc->sc_maxx * sc->sc_maxbpp) + ((sc->sc_maxbpp * 8) - 1)) /
2375 1.1 gdamore (sc->sc_maxbpp * 8));
2376 1.1 gdamore #endif
2377 1.1 gdamore switch (crtc) {
2378 1.1 gdamore case 0:
2379 1.1 gdamore gencntl = RADEON_CRTC_GEN_CNTL;
2380 1.1 gdamore htotaldisp = RADEON_CRTC_H_TOTAL_DISP;
2381 1.1 gdamore hsyncstrt = RADEON_CRTC_H_SYNC_STRT_WID;
2382 1.1 gdamore vtotaldisp = RADEON_CRTC_V_TOTAL_DISP;
2383 1.1 gdamore vsyncstrt = RADEON_CRTC_V_SYNC_STRT_WID;
2384 1.92 macallan /* should probably leave those alone on non-LVDS */
2385 1.1 gdamore fpvsyncstrt = RADEON_FP_V_SYNC_STRT_WID;
2386 1.1 gdamore fphsyncstrt = RADEON_FP_H_SYNC_STRT_WID;
2387 1.1 gdamore fpvtotaldisp = RADEON_FP_CRTC_V_TOTAL_DISP;
2388 1.1 gdamore fphtotaldisp = RADEON_FP_CRTC_H_TOTAL_DISP;
2389 1.1 gdamore break;
2390 1.1 gdamore case 1:
2391 1.1 gdamore gencntl = RADEON_CRTC2_GEN_CNTL;
2392 1.1 gdamore htotaldisp = RADEON_CRTC2_H_TOTAL_DISP;
2393 1.1 gdamore hsyncstrt = RADEON_CRTC2_H_SYNC_STRT_WID;
2394 1.1 gdamore vtotaldisp = RADEON_CRTC2_V_TOTAL_DISP;
2395 1.1 gdamore vsyncstrt = RADEON_CRTC2_V_SYNC_STRT_WID;
2396 1.1 gdamore fpvsyncstrt = RADEON_FP_V2_SYNC_STRT_WID;
2397 1.1 gdamore fphsyncstrt = RADEON_FP_H2_SYNC_STRT_WID;
2398 1.92 macallan /* XXX these registers don't seem to exist */
2399 1.92 macallan fpvtotaldisp = 0;//RADEON_FP_CRTC2_V_TOTAL_DISP;
2400 1.92 macallan fphtotaldisp = 0;//RADEON_FP_CRTC2_H_TOTAL_DISP;
2401 1.1 gdamore break;
2402 1.1 gdamore default:
2403 1.1 gdamore panic("Bad CRTC!");
2404 1.1 gdamore break;
2405 1.1 gdamore }
2406 1.1 gdamore
2407 1.1 gdamore /*
2408 1.1 gdamore * CRTC_GEN_CNTL - depth, accelerator mode, etc.
2409 1.1 gdamore */
2410 1.1 gdamore /* only bother with 32bpp and 8bpp */
2411 1.1 gdamore v = dp->rd_format << RADEON_CRTC_PIX_WIDTH_SHIFT;
2412 1.1 gdamore
2413 1.1 gdamore if (crtc == 1) {
2414 1.1 gdamore v |= RADEON_CRTC2_CRT2_ON | RADEON_CRTC2_EN;
2415 1.1 gdamore } else {
2416 1.1 gdamore v |= RADEON_CRTC_EXT_DISP_EN | RADEON_CRTC_EN;
2417 1.1 gdamore }
2418 1.1 gdamore
2419 1.1 gdamore if (mode->flags & VID_DBLSCAN)
2420 1.1 gdamore v |= RADEON_CRTC2_DBL_SCAN_EN;
2421 1.1 gdamore
2422 1.1 gdamore if (mode->flags & VID_INTERLACE)
2423 1.1 gdamore v |= RADEON_CRTC2_INTERLACE_EN;
2424 1.1 gdamore
2425 1.1 gdamore if (mode->flags & VID_CSYNC) {
2426 1.1 gdamore v |= RADEON_CRTC2_CSYNC_EN;
2427 1.1 gdamore if (crtc == 1)
2428 1.1 gdamore v |= RADEON_CRTC2_VSYNC_TRISTAT;
2429 1.1 gdamore }
2430 1.11 ad
2431 1.1 gdamore PUT32(sc, gencntl, v);
2432 1.1 gdamore DPRINTF(("CRTC%s_GEN_CNTL = %08x\n", crtc ? "2" : "", v));
2433 1.1 gdamore
2434 1.1 gdamore /*
2435 1.1 gdamore * CRTC_EXT_CNTL - preserve disable flags, set ATI linear and EXT_CNT
2436 1.1 gdamore */
2437 1.1 gdamore v = GET32(sc, RADEON_CRTC_EXT_CNTL);
2438 1.1 gdamore if (crtc == 0) {
2439 1.1 gdamore v &= (RADEON_CRTC_VSYNC_DIS | RADEON_CRTC_HSYNC_DIS |
2440 1.1 gdamore RADEON_CRTC_DISPLAY_DIS);
2441 1.1 gdamore v |= RADEON_XCRT_CNT_EN | RADEON_VGA_ATI_LINEAR;
2442 1.1 gdamore if (mode->flags & VID_CSYNC)
2443 1.1 gdamore v |= RADEON_CRTC_VSYNC_TRISTAT;
2444 1.1 gdamore }
2445 1.1 gdamore /* unconditional turn on CRT, in case first CRTC is DFP */
2446 1.1 gdamore v |= RADEON_CRTC_CRT_ON;
2447 1.1 gdamore PUT32(sc, RADEON_CRTC_EXT_CNTL, v);
2448 1.1 gdamore PRINTREG(RADEON_CRTC_EXT_CNTL);
2449 1.1 gdamore
2450 1.110 macallan hd = ((GET32(sc, htotaldisp) >> 16) + 1) * 8;
2451 1.110 macallan vd = (GET32(sc, vtotaldisp) >> 16) + 1;
2452 1.110 macallan DPRINTF(("res %d x %d\n", hd, vd));
2453 1.110 macallan
2454 1.110 macallan if ((hd != mode->hdisplay) || (vd != mode->vdisplay)) {
2455 1.110 macallan
2456 1.110 macallan /*
2457 1.110 macallan * H_TOTAL_DISP
2458 1.110 macallan */
2459 1.110 macallan v = ((mode->hdisplay / 8) - 1) << 16;
2460 1.110 macallan v |= (mode->htotal / 8) - 1;
2461 1.110 macallan PRINTREG(RADEON_CRTC_H_TOTAL_DISP);
2462 1.110 macallan PUT32(sc, htotaldisp, v);
2463 1.110 macallan DPRINTF(("CRTC%s_H_TOTAL_DISP = %08x\n", crtc ? "2" : "", v));
2464 1.110 macallan if (fphtotaldisp) {
2465 1.110 macallan PRINTREG(RADEON_FP_CRTC_H_TOTAL_DISP);
2466 1.110 macallan PUT32(sc, fphtotaldisp, v);
2467 1.110 macallan DPRINTF(("FP_H%s_TOTAL_DISP = %08x\n", crtc ? "2" : "", v));
2468 1.110 macallan }
2469 1.110 macallan /*
2470 1.110 macallan * H_SYNC_STRT_WID
2471 1.110 macallan */
2472 1.110 macallan v = (((mode->hsync_end - mode->hsync_start) / 8) << 16);
2473 1.110 macallan v |= (mode->hsync_start - 8); /* match xf86-video-radeon */
2474 1.110 macallan if (mode->flags & VID_NHSYNC)
2475 1.110 macallan v |= RADEON_CRTC_H_SYNC_POL;
2476 1.110 macallan PUT32(sc, hsyncstrt, v);
2477 1.110 macallan DPRINTF(("CRTC%s_H_SYNC_STRT_WID = %08x\n", crtc ? "2" : "", v));
2478 1.110 macallan if (fphsyncstrt) {
2479 1.110 macallan PUT32(sc, fphsyncstrt, v);
2480 1.110 macallan DPRINTF(("FP_H%s_SYNC_STRT_WID = %08x\n", crtc ? "2" : "", v));
2481 1.110 macallan }
2482 1.1 gdamore
2483 1.110 macallan /*
2484 1.110 macallan * V_TOTAL_DISP
2485 1.110 macallan */
2486 1.110 macallan v = ((mode->vdisplay - 1) << 16);
2487 1.110 macallan v |= (mode->vtotal - 1);
2488 1.110 macallan PUT32(sc, vtotaldisp, v);
2489 1.110 macallan DPRINTF(("CRTC%s_V_TOTAL_DISP = %08x\n", crtc ? "2" : "", v));
2490 1.110 macallan if (fpvtotaldisp) {
2491 1.110 macallan PUT32(sc, fpvtotaldisp, v);
2492 1.110 macallan DPRINTF(("FP_V%s_TOTAL_DISP = %08x\n", crtc ? "2" : "", v));
2493 1.110 macallan }
2494 1.1 gdamore
2495 1.110 macallan /*
2496 1.110 macallan * V_SYNC_STRT_WID
2497 1.110 macallan */
2498 1.110 macallan v = ((mode->vsync_end - mode->vsync_start) << 16);
2499 1.110 macallan v |= (mode->vsync_start - 1);
2500 1.110 macallan if (mode->flags & VID_NVSYNC)
2501 1.110 macallan v |= RADEON_CRTC_V_SYNC_POL;
2502 1.110 macallan PUT32(sc, vsyncstrt, v);
2503 1.110 macallan DPRINTF(("CRTC%s_V_SYNC_STRT_WID = %08x\n", crtc ? "2" : "", v));
2504 1.110 macallan if (fpvsyncstrt) {
2505 1.110 macallan PUT32(sc, fpvsyncstrt, v);
2506 1.110 macallan DPRINTF(("FP_V%s_SYNC_STRT_WID = %08x\n", crtc ? "2" : "", v));
2507 1.110 macallan }
2508 1.92 macallan }
2509 1.92 macallan radeonfb_program_vclk(sc, mode->dot_clock, crtc, flags);
2510 1.1 gdamore
2511 1.1 gdamore switch (crtc) {
2512 1.1 gdamore case 0:
2513 1.1 gdamore PUT32(sc, RADEON_CRTC_OFFSET, 0);
2514 1.1 gdamore PUT32(sc, RADEON_CRTC_OFFSET_CNTL, 0);
2515 1.1 gdamore PUT32(sc, RADEON_CRTC_PITCH, pitch);
2516 1.1 gdamore CLR32(sc, RADEON_DISP_MERGE_CNTL, RADEON_DISP_RGB_OFFSET_EN);
2517 1.1 gdamore
2518 1.1 gdamore CLR32(sc, RADEON_CRTC_EXT_CNTL,
2519 1.1 gdamore RADEON_CRTC_VSYNC_DIS | RADEON_CRTC_HSYNC_DIS |
2520 1.1 gdamore RADEON_CRTC_DISPLAY_DIS /* | RADEON_CRTC_DISP_REQ_EN_B */);
2521 1.1 gdamore CLR32(sc, RADEON_CRTC_GEN_CNTL, RADEON_CRTC_DISP_REQ_EN_B);
2522 1.1 gdamore PRINTREG(RADEON_CRTC_EXT_CNTL);
2523 1.1 gdamore PRINTREG(RADEON_CRTC_GEN_CNTL);
2524 1.1 gdamore PRINTREG(RADEON_CLOCK_CNTL_INDEX);
2525 1.1 gdamore break;
2526 1.1 gdamore
2527 1.1 gdamore case 1:
2528 1.1 gdamore PUT32(sc, RADEON_CRTC2_OFFSET, 0);
2529 1.1 gdamore PUT32(sc, RADEON_CRTC2_OFFSET_CNTL, 0);
2530 1.1 gdamore PUT32(sc, RADEON_CRTC2_PITCH, pitch);
2531 1.1 gdamore CLR32(sc, RADEON_DISP2_MERGE_CNTL, RADEON_DISP2_RGB_OFFSET_EN);
2532 1.1 gdamore CLR32(sc, RADEON_CRTC2_GEN_CNTL,
2533 1.1 gdamore RADEON_CRTC2_VSYNC_DIS |
2534 1.1 gdamore RADEON_CRTC2_HSYNC_DIS |
2535 1.11 ad RADEON_CRTC2_DISP_DIS | RADEON_CRTC2_DISP_REQ_EN_B);
2536 1.1 gdamore PRINTREG(RADEON_CRTC2_GEN_CNTL);
2537 1.1 gdamore break;
2538 1.1 gdamore }
2539 1.1 gdamore }
2540 1.1 gdamore
2541 1.1 gdamore int
2542 1.1 gdamore radeonfb_isblank(struct radeonfb_display *dp)
2543 1.1 gdamore {
2544 1.110 macallan struct radeonfb_softc *sc = dp->rd_softc;
2545 1.1 gdamore uint32_t reg, mask;
2546 1.1 gdamore
2547 1.110 macallan if (IS_AVIVO(sc)) return 0;
2548 1.110 macallan
2549 1.68 macallan if(!dp->rd_softc->sc_mapped)
2550 1.68 macallan return 1;
2551 1.68 macallan
2552 1.1 gdamore if (dp->rd_crtcs[0].rc_number) {
2553 1.1 gdamore reg = RADEON_CRTC2_GEN_CNTL;
2554 1.1 gdamore mask = RADEON_CRTC2_DISP_DIS;
2555 1.1 gdamore } else {
2556 1.1 gdamore reg = RADEON_CRTC_EXT_CNTL;
2557 1.1 gdamore mask = RADEON_CRTC_DISPLAY_DIS;
2558 1.1 gdamore }
2559 1.1 gdamore return ((GET32(dp->rd_softc, reg) & mask) ? 1 : 0);
2560 1.1 gdamore }
2561 1.1 gdamore
2562 1.1 gdamore void
2563 1.1 gdamore radeonfb_blank(struct radeonfb_display *dp, int blank)
2564 1.1 gdamore {
2565 1.1 gdamore struct radeonfb_softc *sc = dp->rd_softc;
2566 1.1 gdamore uint32_t reg, mask;
2567 1.1 gdamore uint32_t fpreg, fpval;
2568 1.1 gdamore int i;
2569 1.1 gdamore
2570 1.110 macallan if(IS_AVIVO(sc)) return;
2571 1.110 macallan
2572 1.68 macallan if (!sc->sc_mapped)
2573 1.68 macallan return;
2574 1.68 macallan
2575 1.1 gdamore for (i = 0; i < dp->rd_ncrtcs; i++) {
2576 1.1 gdamore
2577 1.1 gdamore if (dp->rd_crtcs[i].rc_number) {
2578 1.1 gdamore reg = RADEON_CRTC2_GEN_CNTL;
2579 1.1 gdamore mask = RADEON_CRTC2_DISP_DIS;
2580 1.1 gdamore fpreg = RADEON_FP2_GEN_CNTL;
2581 1.1 gdamore fpval = RADEON_FP2_ON;
2582 1.1 gdamore } else {
2583 1.1 gdamore reg = RADEON_CRTC_EXT_CNTL;
2584 1.1 gdamore mask = RADEON_CRTC_DISPLAY_DIS;
2585 1.1 gdamore fpreg = RADEON_FP_GEN_CNTL;
2586 1.1 gdamore fpval = RADEON_FP_FPON;
2587 1.1 gdamore }
2588 1.11 ad
2589 1.1 gdamore if (blank) {
2590 1.1 gdamore SET32(sc, reg, mask);
2591 1.1 gdamore CLR32(sc, fpreg, fpval);
2592 1.1 gdamore } else {
2593 1.1 gdamore CLR32(sc, reg, mask);
2594 1.1 gdamore SET32(sc, fpreg, fpval);
2595 1.1 gdamore }
2596 1.1 gdamore }
2597 1.1 gdamore PRINTREG(RADEON_FP_GEN_CNTL);
2598 1.1 gdamore PRINTREG(RADEON_FP2_GEN_CNTL);
2599 1.1 gdamore }
2600 1.1 gdamore
2601 1.1 gdamore void
2602 1.1 gdamore radeonfb_init_screen(void *cookie, struct vcons_screen *scr, int existing,
2603 1.1 gdamore long *defattr)
2604 1.1 gdamore {
2605 1.1 gdamore struct radeonfb_display *dp = cookie;
2606 1.1 gdamore struct rasops_info *ri = &scr->scr_ri;
2607 1.1 gdamore
2608 1.1 gdamore /* initialize font subsystem */
2609 1.1 gdamore wsfont_init();
2610 1.1 gdamore
2611 1.89 macallan scr->scr_flags |= VCONS_LOADFONT;
2612 1.89 macallan
2613 1.1 gdamore DPRINTF(("init screen called, existing %d\n", existing));
2614 1.1 gdamore
2615 1.1 gdamore ri->ri_depth = dp->rd_bpp;
2616 1.1 gdamore ri->ri_width = dp->rd_virtx;
2617 1.1 gdamore ri->ri_height = dp->rd_virty;
2618 1.1 gdamore ri->ri_stride = dp->rd_stride;
2619 1.1 gdamore ri->ri_flg = RI_CENTER;
2620 1.61 macallan switch (ri->ri_depth) {
2621 1.61 macallan case 8:
2622 1.89 macallan ri->ri_flg |= RI_ENABLE_ALPHA | RI_8BIT_IS_RGB | RI_PREFER_ALPHA;
2623 1.61 macallan break;
2624 1.61 macallan case 32:
2625 1.89 macallan ri->ri_flg |= RI_ENABLE_ALPHA | RI_PREFER_ALPHA;
2626 1.61 macallan /* we run radeons in RGB even on SPARC hardware */
2627 1.61 macallan ri->ri_rnum = 8;
2628 1.61 macallan ri->ri_gnum = 8;
2629 1.61 macallan ri->ri_bnum = 8;
2630 1.61 macallan ri->ri_rpos = 16;
2631 1.61 macallan ri->ri_gpos = 8;
2632 1.61 macallan ri->ri_bpos = 0;
2633 1.61 macallan break;
2634 1.55 macallan }
2635 1.61 macallan
2636 1.1 gdamore ri->ri_bits = (void *)dp->rd_fbptr;
2637 1.1 gdamore
2638 1.48 macallan #ifdef VCONS_DRAW_INTR
2639 1.48 macallan scr->scr_flags |= VCONS_DONT_READ;
2640 1.48 macallan #endif
2641 1.48 macallan
2642 1.1 gdamore if (existing) {
2643 1.1 gdamore ri->ri_flg |= RI_CLEAR;
2644 1.1 gdamore
2645 1.1 gdamore /* start a modeswitch now */
2646 1.110 macallan //radeonfb_modeswitch(dp);
2647 1.1 gdamore }
2648 1.1 gdamore
2649 1.1 gdamore /*
2650 1.1 gdamore * XXX: font selection should be based on properties, with some
2651 1.1 gdamore * normal/reasonable default.
2652 1.1 gdamore */
2653 1.1 gdamore
2654 1.1 gdamore /* initialize and look for an initial font */
2655 1.52 macallan rasops_init(ri, 0, 0);
2656 1.64 macallan ri->ri_caps = WSSCREEN_UNDERLINE | WSSCREEN_HILIT |
2657 1.89 macallan WSSCREEN_WSCOLORS | WSSCREEN_REVERSE | WSSCREEN_RESIZE;
2658 1.1 gdamore
2659 1.2 macallan rasops_reconfig(ri, dp->rd_virty / ri->ri_font->fontheight,
2660 1.2 macallan dp->rd_virtx / ri->ri_font->fontwidth);
2661 1.2 macallan
2662 1.1 gdamore /* enable acceleration */
2663 1.38 macallan dp->rd_putchar = ri->ri_ops.putchar;
2664 1.1 gdamore ri->ri_ops.copyrows = radeonfb_copyrows;
2665 1.1 gdamore ri->ri_ops.copycols = radeonfb_copycols;
2666 1.1 gdamore ri->ri_ops.eraserows = radeonfb_eraserows;
2667 1.1 gdamore ri->ri_ops.erasecols = radeonfb_erasecols;
2668 1.49 macallan /* pick a putchar method based on font and Radeon model */
2669 1.49 macallan if (ri->ri_font->stride < ri->ri_font->fontwidth) {
2670 1.49 macallan /* got a bitmap font */
2671 1.110 macallan #if !defined(RADEONFB_ALWAYS_ACCEL_PUTCHAR)
2672 1.110 macallan if (IS_R300(dp->rd_softc) && 0) {
2673 1.49 macallan /*
2674 1.49 macallan * radeonfb_putchar() doesn't work right on some R3xx
2675 1.49 macallan * so we use software drawing here, the wrapper just
2676 1.49 macallan * makes sure the engine is idle before scribbling
2677 1.49 macallan * into vram
2678 1.49 macallan */
2679 1.49 macallan ri->ri_ops.putchar = radeonfb_putchar_wrapper;
2680 1.73 macallan } else
2681 1.73 macallan #endif
2682 1.49 macallan ri->ri_ops.putchar = radeonfb_putchar;
2683 1.48 macallan } else {
2684 1.49 macallan /* got an alpha font */
2685 1.55 macallan switch(ri->ri_depth) {
2686 1.55 macallan case 32:
2687 1.55 macallan ri->ri_ops.putchar = radeonfb_putchar_aa32;
2688 1.55 macallan break;
2689 1.55 macallan case 8:
2690 1.55 macallan ri->ri_ops.putchar = radeonfb_putchar_aa8;
2691 1.55 macallan break;
2692 1.55 macallan default:
2693 1.55 macallan /* XXX this should never happen */
2694 1.64 macallan panic("%s: depth is not 8 or 32 but we got an" \
2695 1.64 macallan " alpha font?!", __func__);
2696 1.55 macallan }
2697 1.8 macallan }
2698 1.1 gdamore ri->ri_ops.cursor = radeonfb_cursor;
2699 1.1 gdamore }
2700 1.1 gdamore
2701 1.110 macallan static uint32_t
2702 1.110 macallan radeonfb_avivo_INMC(struct radeonfb_softc *sc, uint32_t addr)
2703 1.110 macallan {
2704 1.110 macallan uint32_t data;
2705 1.110 macallan
2706 1.110 macallan PUT32(sc, AVIVO_MC_INDEX, (addr & 0xff) | 0x7f0000);
2707 1.110 macallan (void)GET32(sc, AVIVO_MC_INDEX);
2708 1.110 macallan data = GET32(sc, AVIVO_MC_DATA);
2709 1.110 macallan PUT32(sc, AVIVO_MC_INDEX, 0);
2710 1.110 macallan (void)GET32(sc, AVIVO_MC_INDEX);
2711 1.110 macallan return data;
2712 1.110 macallan }
2713 1.110 macallan
2714 1.110 macallan static void
2715 1.110 macallan radeonfb_avivo_OUTMC(struct radeonfb_softc *sc, uint32_t addr, uint32_t data)
2716 1.110 macallan {
2717 1.110 macallan
2718 1.110 macallan PUT32(sc, AVIVO_MC_INDEX, (addr & 0xff) | 0x7f0000);
2719 1.110 macallan (void)GET32(sc, AVIVO_MC_INDEX);
2720 1.110 macallan PUT32(sc, AVIVO_MC_DATA, data);
2721 1.110 macallan PUT32(sc, AVIVO_MC_INDEX, 0);
2722 1.110 macallan (void)GET32(sc, AVIVO_MC_INDEX);
2723 1.110 macallan }
2724 1.110 macallan
2725 1.1 gdamore void
2726 1.1 gdamore radeonfb_set_fbloc(struct radeonfb_softc *sc)
2727 1.1 gdamore {
2728 1.110 macallan uint32_t gen = 0, ext = 0, gen2 = 0;
2729 1.1 gdamore uint32_t agploc, aperbase, apersize, mcfbloc;
2730 1.1 gdamore
2731 1.1 gdamore
2732 1.110 macallan if (IS_AVIVO(sc)) {
2733 1.110 macallan agploc = radeonfb_avivo_INMC(sc, R520_MC_AGP_LOCATION);
2734 1.110 macallan } else {
2735 1.110 macallan gen = GET32(sc, RADEON_CRTC_GEN_CNTL);
2736 1.110 macallan /* XXX */
2737 1.110 macallan ext = GET32(sc, RADEON_CRTC_EXT_CNTL) & ~RADEON_CRTC_DISPLAY_DIS;
2738 1.110 macallan agploc = GET32(sc, RADEON_MC_AGP_LOCATION);
2739 1.110 macallan PUT32(sc, RADEON_CRTC_GEN_CNTL, gen | RADEON_CRTC_DISP_REQ_EN_B);
2740 1.110 macallan PUT32(sc, RADEON_CRTC_EXT_CNTL, ext | RADEON_CRTC_DISPLAY_DIS);
2741 1.64 macallan #if 0
2742 1.110 macallan PUT32(sc, RADEON_CRTC_GEN_CNTL, gen | RADEON_CRTC_DISPLAY_DIS);
2743 1.110 macallan PUT32(sc, RADEON_CRTC_EXT_CNTL, ext | RADEON_CRTC_DISP_REQ_EN_B);
2744 1.64 macallan #endif
2745 1.1 gdamore
2746 1.110 macallan if (HAS_CRTC2(sc)) {
2747 1.110 macallan gen2 = GET32(sc, RADEON_CRTC2_GEN_CNTL);
2748 1.110 macallan PUT32(sc, RADEON_CRTC2_GEN_CNTL,
2749 1.110 macallan gen2 | RADEON_CRTC2_DISP_REQ_EN_B);
2750 1.110 macallan }
2751 1.110 macallan
2752 1.110 macallan delay(100000);
2753 1.1 gdamore }
2754 1.1 gdamore
2755 1.110 macallan aperbase = GET32(sc, RADEON_CONFIG_APER_0_BASE);
2756 1.110 macallan apersize = GET32(sc, RADEON_CONFIG_APER_SIZE);
2757 1.110 macallan
2758 1.1 gdamore
2759 1.1 gdamore mcfbloc = (aperbase >> 16) |
2760 1.1 gdamore ((aperbase + (apersize - 1)) & 0xffff0000);
2761 1.1 gdamore
2762 1.1 gdamore sc->sc_aperbase = (mcfbloc & 0xffff) << 16;
2763 1.1 gdamore sc->sc_memsz = apersize;
2764 1.110 macallan DPRINTF(("aperbase = %08x\n", aperbase));
2765 1.1 gdamore
2766 1.1 gdamore if (((agploc & 0xffff) << 16) !=
2767 1.1 gdamore ((mcfbloc & 0xffff0000U) + 0x10000)) {
2768 1.1 gdamore agploc = mcfbloc & 0xffff0000U;
2769 1.1 gdamore agploc |= ((agploc + 0x10000) >> 16);
2770 1.1 gdamore }
2771 1.1 gdamore
2772 1.1 gdamore PUT32(sc, RADEON_HOST_PATH_CNTL, 0);
2773 1.1 gdamore
2774 1.110 macallan if (IS_AVIVO(sc)) {
2775 1.110 macallan radeonfb_avivo_OUTMC(sc, R520_MC_FB_LOCATION, mcfbloc);
2776 1.110 macallan radeonfb_avivo_OUTMC(sc, R520_MC_AGP_LOCATION, agploc);
2777 1.110 macallan PRINTREG(AVIVO_HDP_FB_LOCATION);
2778 1.110 macallan DPRINTF((" FB loc %08x\n", radeonfb_avivo_INMC(sc, R520_MC_FB_LOCATION)));
2779 1.110 macallan DPRINTF(("AGP loc %08x\n", radeonfb_avivo_INMC(sc, R520_MC_AGP_LOCATION)));
2780 1.110 macallan } else {
2781 1.110 macallan PUT32(sc, RADEON_MC_FB_LOCATION, mcfbloc);
2782 1.110 macallan PUT32(sc, RADEON_MC_AGP_LOCATION, agploc);
2783 1.110 macallan PRINTREG(RADEON_MC_FB_LOCATION);
2784 1.110 macallan PRINTREG(RADEON_MC_AGP_LOCATION);
2785 1.1 gdamore
2786 1.110 macallan PUT32(sc, RADEON_DISPLAY_BASE_ADDR, sc->sc_aperbase);
2787 1.1 gdamore
2788 1.110 macallan if (HAS_CRTC2(sc))
2789 1.110 macallan PUT32(sc, RADEON_DISPLAY2_BASE_ADDR, sc->sc_aperbase);
2790 1.1 gdamore
2791 1.110 macallan PUT32(sc, RADEON_OV0_BASE_ADDR, sc->sc_aperbase);
2792 1.110 macallan delay(100000);
2793 1.1 gdamore
2794 1.110 macallan PUT32(sc, RADEON_CRTC_GEN_CNTL, gen);
2795 1.110 macallan PUT32(sc, RADEON_CRTC_EXT_CNTL, ext);
2796 1.1 gdamore
2797 1.110 macallan if (HAS_CRTC2(sc))
2798 1.110 macallan PUT32(sc, RADEON_CRTC2_GEN_CNTL, gen2);
2799 1.110 macallan }
2800 1.1 gdamore #if 0
2801 1.1 gdamore /* XXX: what is this AGP garbage? :-) */
2802 1.1 gdamore PUT32(sc, RADEON_AGP_CNTL, 0x00100000);
2803 1.1 gdamore #endif
2804 1.1 gdamore }
2805 1.1 gdamore
2806 1.1 gdamore void
2807 1.1 gdamore radeonfb_init_misc(struct radeonfb_softc *sc)
2808 1.1 gdamore {
2809 1.1 gdamore PUT32(sc, RADEON_BUS_CNTL,
2810 1.1 gdamore RADEON_BUS_MASTER_DIS |
2811 1.1 gdamore RADEON_BUS_PREFETCH_MODE_ACT |
2812 1.1 gdamore RADEON_BUS_PCI_READ_RETRY_EN |
2813 1.1 gdamore RADEON_BUS_PCI_WRT_RETRY_EN |
2814 1.1 gdamore (3 << RADEON_BUS_RETRY_WS_SHIFT) |
2815 1.1 gdamore RADEON_BUS_MSTR_RD_MULT |
2816 1.1 gdamore RADEON_BUS_MSTR_RD_LINE |
2817 1.1 gdamore RADEON_BUS_RD_DISCARD_EN |
2818 1.1 gdamore RADEON_BUS_MSTR_DISCONNECT_EN |
2819 1.1 gdamore RADEON_BUS_READ_BURST);
2820 1.1 gdamore
2821 1.1 gdamore PUT32(sc, RADEON_BUS_CNTL1, 0xf0);
2822 1.1 gdamore /* PUT32(sc, RADEON_SEPROM_CNTL1, 0x09ff0000); */
2823 1.1 gdamore PUT32(sc, RADEON_FCP_CNTL, RADEON_FCP0_SRC_GND);
2824 1.1 gdamore PUT32(sc, RADEON_RBBM_CNTL,
2825 1.1 gdamore (3 << RADEON_RB_SETTLE_SHIFT) |
2826 1.1 gdamore (4 << RADEON_ABORTCLKS_HI_SHIFT) |
2827 1.1 gdamore (4 << RADEON_ABORTCLKS_CP_SHIFT) |
2828 1.1 gdamore (4 << RADEON_ABORTCLKS_CFIFO_SHIFT));
2829 1.1 gdamore
2830 1.1 gdamore /* XXX: figure out what these mean! */
2831 1.1 gdamore PUT32(sc, RADEON_AGP_CNTL, 0x00100000);
2832 1.1 gdamore PUT32(sc, RADEON_HOST_PATH_CNTL, 0);
2833 1.64 macallan #if 0
2834 1.64 macallan PUT32(sc, RADEON_DISP_MISC_CNTL, 0x5bb00400);
2835 1.64 macallan #endif
2836 1.1 gdamore
2837 1.1 gdamore PUT32(sc, RADEON_GEN_INT_CNTL, 0);
2838 1.1 gdamore PUT32(sc, RADEON_GEN_INT_STATUS, GET32(sc, RADEON_GEN_INT_STATUS));
2839 1.1 gdamore }
2840 1.1 gdamore
2841 1.82 macallan static void
2842 1.82 macallan radeonfb_putpal(struct radeonfb_display *dp, int idx, int r, int g, int b)
2843 1.1 gdamore {
2844 1.70 macallan struct radeonfb_softc *sc = dp->rd_softc;
2845 1.82 macallan int crtc, cc;
2846 1.1 gdamore uint32_t vclk;
2847 1.1 gdamore
2848 1.110 macallan if (IS_AVIVO(sc)) {
2849 1.110 macallan for (cc = 0; cc < dp->rd_ncrtcs; cc++) {
2850 1.110 macallan crtc = dp->rd_crtcs[cc].rc_number;
2851 1.1 gdamore
2852 1.110 macallan if (crtc)
2853 1.110 macallan PUT32(sc, AVIVO_DC_LUT_RW_SELECT, 1);
2854 1.110 macallan else
2855 1.110 macallan PUT32(sc, AVIVO_DC_LUT_RW_SELECT, 0);
2856 1.70 macallan
2857 1.110 macallan PUT32(sc, AVIVO_DC_LUT_RW_INDEX, idx);
2858 1.110 macallan PUT32(sc, AVIVO_DC_LUT_30_COLOR,
2859 1.110 macallan (r << 22) | (g << 12) | (b << 2));
2860 1.110 macallan }
2861 1.110 macallan
2862 1.110 macallan } else {
2863 1.110 macallan vclk = GETPLL(sc, RADEON_VCLK_ECP_CNTL);
2864 1.110 macallan PUTPLL(sc, RADEON_VCLK_ECP_CNTL,
2865 1.110 macallan vclk & ~RADEON_PIXCLK_DAC_ALWAYS_ONb);
2866 1.110 macallan
2867 1.110 macallan /* init the palette for every CRTC used by this display */
2868 1.110 macallan for (cc = 0; cc < dp->rd_ncrtcs; cc++) {
2869 1.110 macallan crtc = dp->rd_crtcs[cc].rc_number;
2870 1.110 macallan
2871 1.110 macallan if (crtc)
2872 1.110 macallan SET32(sc, RADEON_DAC_CNTL2,
2873 1.110 macallan RADEON_DAC2_PALETTE_ACC_CTL);
2874 1.110 macallan else
2875 1.110 macallan CLR32(sc, RADEON_DAC_CNTL2,
2876 1.110 macallan RADEON_DAC2_PALETTE_ACC_CTL);
2877 1.110 macallan
2878 1.110 macallan PUT32(sc, RADEON_PALETTE_INDEX, idx);
2879 1.110 macallan PUT32(sc, RADEON_PALETTE_30_DATA,
2880 1.110 macallan (r << 22) | (g << 12) | (b << 2));
2881 1.110 macallan }
2882 1.70 macallan
2883 1.110 macallan PUTPLL(sc, RADEON_VCLK_ECP_CNTL, vclk);
2884 1.82 macallan }
2885 1.82 macallan }
2886 1.82 macallan
2887 1.82 macallan /*
2888 1.82 macallan * This loads a linear color map for true color.
2889 1.82 macallan */
2890 1.82 macallan void
2891 1.82 macallan radeonfb_init_palette(struct radeonfb_display *dp)
2892 1.82 macallan {
2893 1.82 macallan int i;
2894 1.82 macallan
2895 1.82 macallan #define DAC_WIDTH ((1 << 10) - 1)
2896 1.82 macallan #define CLUT_WIDTH ((1 << 8) - 1)
2897 1.82 macallan #define CLUT_COLOR(i) ((i * DAC_WIDTH * 2 / CLUT_WIDTH + 1) / 2)
2898 1.82 macallan
2899 1.82 macallan if (dp->rd_bpp == 8) {
2900 1.70 macallan
2901 1.82 macallan /* R3G3B2 palette */
2902 1.82 macallan uint32_t tmp, r, g, b;
2903 1.82 macallan
2904 1.82 macallan for (i = 0; i <= CLUT_WIDTH; ++i) {
2905 1.82 macallan tmp = i & 0xe0;
2906 1.36 macallan
2907 1.82 macallan /*
2908 1.82 macallan * replicate bits so 0xe0 maps to a red value of 0xff
2909 1.82 macallan * in order to make white look actually white
2910 1.82 macallan */
2911 1.82 macallan tmp |= (tmp >> 3) | (tmp >> 6);
2912 1.82 macallan r = tmp;
2913 1.70 macallan
2914 1.82 macallan tmp = (i & 0x1c) << 3;
2915 1.82 macallan tmp |= (tmp >> 3) | (tmp >> 6);
2916 1.82 macallan g = tmp;
2917 1.82 macallan
2918 1.82 macallan tmp = (i & 0x03) << 6;
2919 1.82 macallan tmp |= tmp >> 2;
2920 1.82 macallan tmp |= tmp >> 4;
2921 1.82 macallan b = tmp;
2922 1.55 macallan
2923 1.82 macallan radeonfb_putpal(dp, i, r, g, b);
2924 1.82 macallan }
2925 1.82 macallan } else {
2926 1.82 macallan /* linear ramp */
2927 1.82 macallan for (i = 0; i <= CLUT_WIDTH; ++i) {
2928 1.82 macallan radeonfb_putpal(dp, i, i, i, i);
2929 1.36 macallan }
2930 1.1 gdamore }
2931 1.82 macallan }
2932 1.82 macallan
2933 1.82 macallan static int
2934 1.82 macallan radeonfb_putcmap(struct radeonfb_display *dp, struct wsdisplay_cmap *cm)
2935 1.82 macallan {
2936 1.82 macallan u_char *r, *g, *b;
2937 1.82 macallan u_int index = cm->index;
2938 1.82 macallan u_int count = cm->count;
2939 1.82 macallan int i, error;
2940 1.82 macallan u_char rbuf[256], gbuf[256], bbuf[256];
2941 1.82 macallan
2942 1.82 macallan #ifdef GENFB_DEBUG
2943 1.82 macallan aprint_debug("putcmap: %d %d\n",index, count);
2944 1.82 macallan #endif
2945 1.94 riastrad if (index >= 256 || count > 256 - index)
2946 1.82 macallan return EINVAL;
2947 1.82 macallan error = copyin(cm->red, &rbuf[index], count);
2948 1.82 macallan if (error)
2949 1.82 macallan return error;
2950 1.82 macallan error = copyin(cm->green, &gbuf[index], count);
2951 1.82 macallan if (error)
2952 1.82 macallan return error;
2953 1.82 macallan error = copyin(cm->blue, &bbuf[index], count);
2954 1.82 macallan if (error)
2955 1.82 macallan return error;
2956 1.82 macallan
2957 1.82 macallan memcpy(&dp->rd_cmap_red[index], &rbuf[index], count);
2958 1.82 macallan memcpy(&dp->rd_cmap_green[index], &gbuf[index], count);
2959 1.82 macallan memcpy(&dp->rd_cmap_blue[index], &bbuf[index], count);
2960 1.82 macallan
2961 1.82 macallan r = &dp->rd_cmap_red[index];
2962 1.82 macallan g = &dp->rd_cmap_green[index];
2963 1.82 macallan b = &dp->rd_cmap_blue[index];
2964 1.82 macallan
2965 1.82 macallan for (i = 0; i < count; i++) {
2966 1.82 macallan radeonfb_putpal(dp, index, *r, *g, *b);
2967 1.82 macallan index++;
2968 1.82 macallan r++, g++, b++;
2969 1.82 macallan }
2970 1.82 macallan return 0;
2971 1.82 macallan }
2972 1.82 macallan
2973 1.82 macallan static int
2974 1.82 macallan radeonfb_getcmap(struct radeonfb_display *dp, struct wsdisplay_cmap *cm)
2975 1.82 macallan {
2976 1.82 macallan u_int index = cm->index;
2977 1.82 macallan u_int count = cm->count;
2978 1.82 macallan int error;
2979 1.82 macallan
2980 1.94 riastrad if (index >= 256 || count > 256 - index)
2981 1.82 macallan return EINVAL;
2982 1.1 gdamore
2983 1.82 macallan error = copyout(&dp->rd_cmap_red[index], cm->red, count);
2984 1.82 macallan if (error)
2985 1.82 macallan return error;
2986 1.82 macallan error = copyout(&dp->rd_cmap_green[index], cm->green, count);
2987 1.82 macallan if (error)
2988 1.82 macallan return error;
2989 1.82 macallan error = copyout(&dp->rd_cmap_blue[index], cm->blue, count);
2990 1.82 macallan if (error)
2991 1.82 macallan return error;
2992 1.1 gdamore
2993 1.82 macallan return 0;
2994 1.1 gdamore }
2995 1.1 gdamore
2996 1.1 gdamore /*
2997 1.1 gdamore * Bugs in some R300 hardware requires this when accessing CLOCK_CNTL_INDEX.
2998 1.1 gdamore */
2999 1.1 gdamore void
3000 1.1 gdamore radeonfb_r300cg_workaround(struct radeonfb_softc *sc)
3001 1.1 gdamore {
3002 1.1 gdamore uint32_t tmp, save;
3003 1.1 gdamore
3004 1.1 gdamore save = GET32(sc, RADEON_CLOCK_CNTL_INDEX);
3005 1.1 gdamore tmp = save & ~(0x3f | RADEON_PLL_WR_EN);
3006 1.1 gdamore PUT32(sc, RADEON_CLOCK_CNTL_INDEX, tmp);
3007 1.1 gdamore tmp = GET32(sc, RADEON_CLOCK_CNTL_DATA);
3008 1.1 gdamore PUT32(sc, RADEON_CLOCK_CNTL_INDEX, save);
3009 1.1 gdamore }
3010 1.1 gdamore
3011 1.1 gdamore /*
3012 1.1 gdamore * Acceleration entry points.
3013 1.1 gdamore */
3014 1.49 macallan
3015 1.49 macallan /* this one draws characters using bitmap fonts */
3016 1.2 macallan static void
3017 1.2 macallan radeonfb_putchar(void *cookie, int row, int col, u_int c, long attr)
3018 1.1 gdamore {
3019 1.1 gdamore struct rasops_info *ri = cookie;
3020 1.1 gdamore struct vcons_screen *scr = ri->ri_hw;
3021 1.1 gdamore struct radeonfb_display *dp = scr->scr_cookie;
3022 1.48 macallan struct radeonfb_softc *sc = dp->rd_softc;
3023 1.35 macallan struct wsdisplay_font *font = PICK_FONT(ri, c);
3024 1.48 macallan uint32_t w, h;
3025 1.48 macallan int xd, yd, offset, i;
3026 1.48 macallan uint32_t bg, fg, gmc;
3027 1.48 macallan uint32_t reg;
3028 1.48 macallan uint8_t *data8;
3029 1.48 macallan uint16_t *data16;
3030 1.105 rin uint32_t *data32;
3031 1.48 macallan void *data;
3032 1.1 gdamore
3033 1.1 gdamore if (dp->rd_wsmode != WSDISPLAYIO_MODE_EMUL)
3034 1.1 gdamore return;
3035 1.1 gdamore
3036 1.35 macallan if (!CHAR_IN_FONT(c, font))
3037 1.1 gdamore return;
3038 1.1 gdamore
3039 1.35 macallan w = font->fontwidth;
3040 1.35 macallan h = font->fontheight;
3041 1.1 gdamore
3042 1.48 macallan bg = ri->ri_devcmap[(attr >> 16) & 0xf];
3043 1.48 macallan fg = ri->ri_devcmap[(attr >> 24) & 0xf];
3044 1.48 macallan
3045 1.48 macallan xd = ri->ri_xorigin + col * w;
3046 1.48 macallan yd = ri->ri_yorigin + row * h;
3047 1.48 macallan
3048 1.48 macallan if (c == 0x20) {
3049 1.48 macallan radeonfb_rectfill(dp, xd, yd, w, h, bg);
3050 1.48 macallan return;
3051 1.35 macallan }
3052 1.50 macallan data = WSFONT_GLYPH(c, font);
3053 1.1 gdamore
3054 1.48 macallan gmc = dp->rd_format << RADEON_GMC_DST_DATATYPE_SHIFT;
3055 1.1 gdamore
3056 1.48 macallan radeonfb_wait_fifo(sc, 9);
3057 1.48 macallan
3058 1.48 macallan PUT32(sc, RADEON_DP_GUI_MASTER_CNTL,
3059 1.48 macallan RADEON_GMC_BRUSH_NONE |
3060 1.48 macallan RADEON_GMC_SRC_DATATYPE_MONO_FG_BG |
3061 1.48 macallan RADEON_GMC_DST_CLIPPING |
3062 1.48 macallan RADEON_ROP3_S |
3063 1.48 macallan RADEON_DP_SRC_SOURCE_HOST_DATA |
3064 1.48 macallan RADEON_GMC_CLR_CMP_CNTL_DIS |
3065 1.48 macallan RADEON_GMC_WR_MSK_DIS |
3066 1.48 macallan gmc);
3067 1.48 macallan
3068 1.48 macallan PUT32(sc, RADEON_SC_LEFT, xd);
3069 1.48 macallan PUT32(sc, RADEON_SC_RIGHT, xd + w);
3070 1.48 macallan PUT32(sc, RADEON_DP_SRC_FRGD_CLR, fg);
3071 1.48 macallan PUT32(sc, RADEON_DP_SRC_BKGD_CLR, bg);
3072 1.48 macallan PUT32(sc, RADEON_DP_CNTL,
3073 1.48 macallan RADEON_DST_X_LEFT_TO_RIGHT |
3074 1.48 macallan RADEON_DST_Y_TOP_TO_BOTTOM);
3075 1.1 gdamore
3076 1.48 macallan PUT32(sc, RADEON_SRC_X_Y, 0);
3077 1.48 macallan offset = 32 - (font->stride << 3);
3078 1.48 macallan PUT32(sc, RADEON_DST_X_Y, ((xd - offset) << 16) | yd);
3079 1.48 macallan PUT32(sc, RADEON_DST_WIDTH_HEIGHT, (32 << 16) | h);
3080 1.48 macallan
3081 1.48 macallan radeonfb_wait_fifo(sc, h);
3082 1.48 macallan switch (font->stride) {
3083 1.48 macallan case 1: {
3084 1.48 macallan data8 = data;
3085 1.48 macallan for (i = 0; i < h; i++) {
3086 1.48 macallan reg = *data8;
3087 1.67 macallan #if BYTE_ORDER == LITTLE_ENDIAN
3088 1.67 macallan reg = reg << 24;
3089 1.67 macallan #endif
3090 1.49 macallan bus_space_write_stream_4(sc->sc_regt,
3091 1.48 macallan sc->sc_regh, RADEON_HOST_DATA0, reg);
3092 1.48 macallan data8++;
3093 1.48 macallan }
3094 1.48 macallan break;
3095 1.48 macallan }
3096 1.48 macallan case 2: {
3097 1.48 macallan data16 = data;
3098 1.48 macallan for (i = 0; i < h; i++) {
3099 1.48 macallan reg = *data16;
3100 1.67 macallan #if BYTE_ORDER == LITTLE_ENDIAN
3101 1.67 macallan reg = reg << 16;
3102 1.67 macallan #endif
3103 1.49 macallan bus_space_write_stream_4(sc->sc_regt,
3104 1.48 macallan sc->sc_regh, RADEON_HOST_DATA0, reg);
3105 1.48 macallan data16++;
3106 1.48 macallan }
3107 1.48 macallan break;
3108 1.48 macallan }
3109 1.105 rin case 4: {
3110 1.105 rin data32 = data;
3111 1.105 rin for (i = 0; i < h; i++) {
3112 1.105 rin reg = *data32;
3113 1.105 rin bus_space_write_stream_4(sc->sc_regt,
3114 1.105 rin sc->sc_regh, RADEON_HOST_DATA0, reg);
3115 1.105 rin data32++;
3116 1.105 rin }
3117 1.105 rin break;
3118 1.105 rin }
3119 1.1 gdamore }
3120 1.64 macallan if (attr & 1)
3121 1.64 macallan radeonfb_rectfill(dp, xd, yd + h - 2, w, 1, fg);
3122 1.1 gdamore }
3123 1.1 gdamore
3124 1.49 macallan /* ... while this one is for anti-aliased ones */
3125 1.49 macallan static void
3126 1.49 macallan radeonfb_putchar_aa32(void *cookie, int row, int col, u_int c, long attr)
3127 1.49 macallan {
3128 1.49 macallan struct rasops_info *ri = cookie;
3129 1.49 macallan struct vcons_screen *scr = ri->ri_hw;
3130 1.49 macallan struct radeonfb_display *dp = scr->scr_cookie;
3131 1.49 macallan struct radeonfb_softc *sc = dp->rd_softc;
3132 1.49 macallan struct wsdisplay_font *font = PICK_FONT(ri, c);
3133 1.49 macallan uint32_t bg, fg, gmc;
3134 1.49 macallan uint8_t *data;
3135 1.49 macallan int w, h, xd, yd;
3136 1.49 macallan int i, r, g, b, aval;
3137 1.49 macallan int rf, gf, bf, rb, gb, bb;
3138 1.49 macallan uint32_t pixel;
3139 1.54 macallan int rv;
3140 1.49 macallan
3141 1.49 macallan if (dp->rd_wsmode != WSDISPLAYIO_MODE_EMUL)
3142 1.49 macallan return;
3143 1.49 macallan
3144 1.49 macallan if (!CHAR_IN_FONT(c, font))
3145 1.49 macallan return;
3146 1.49 macallan
3147 1.49 macallan w = font->fontwidth;
3148 1.49 macallan h = font->fontheight;
3149 1.49 macallan
3150 1.49 macallan bg = ri->ri_devcmap[(attr >> 16) & 0xf];
3151 1.49 macallan fg = ri->ri_devcmap[(attr >> 24) & 0xf];
3152 1.49 macallan
3153 1.49 macallan xd = ri->ri_xorigin + col * w;
3154 1.49 macallan yd = ri->ri_yorigin + row * h;
3155 1.49 macallan
3156 1.49 macallan if (c == 0x20) {
3157 1.49 macallan radeonfb_rectfill(dp, xd, yd, w, h, bg);
3158 1.64 macallan if (attr & 1)
3159 1.64 macallan radeonfb_rectfill(dp, xd, yd + h - 2, w, 1, fg);
3160 1.49 macallan return;
3161 1.49 macallan }
3162 1.54 macallan rv = glyphcache_try(&dp->rd_gc, c, xd, yd, attr);
3163 1.54 macallan if (rv == GC_OK)
3164 1.54 macallan return;
3165 1.54 macallan
3166 1.50 macallan data = WSFONT_GLYPH(c, font);
3167 1.49 macallan
3168 1.49 macallan gmc = dp->rd_format << RADEON_GMC_DST_DATATYPE_SHIFT;
3169 1.49 macallan
3170 1.49 macallan radeonfb_wait_fifo(sc, 5);
3171 1.49 macallan
3172 1.49 macallan PUT32(sc, RADEON_DP_GUI_MASTER_CNTL,
3173 1.49 macallan RADEON_GMC_BRUSH_NONE |
3174 1.49 macallan RADEON_GMC_SRC_DATATYPE_COLOR |
3175 1.49 macallan RADEON_ROP3_S |
3176 1.49 macallan RADEON_DP_SRC_SOURCE_HOST_DATA |
3177 1.49 macallan RADEON_GMC_CLR_CMP_CNTL_DIS |
3178 1.49 macallan RADEON_GMC_WR_MSK_DIS |
3179 1.49 macallan gmc);
3180 1.49 macallan
3181 1.49 macallan PUT32(sc, RADEON_DP_CNTL,
3182 1.49 macallan RADEON_DST_X_LEFT_TO_RIGHT |
3183 1.49 macallan RADEON_DST_Y_TOP_TO_BOTTOM);
3184 1.49 macallan
3185 1.49 macallan PUT32(sc, RADEON_SRC_X_Y, 0);
3186 1.49 macallan PUT32(sc, RADEON_DST_X_Y, (xd << 16) | yd);
3187 1.49 macallan PUT32(sc, RADEON_DST_WIDTH_HEIGHT, (w << 16) | h);
3188 1.49 macallan
3189 1.49 macallan rf = (fg >> 16) & 0xff;
3190 1.49 macallan rb = (bg >> 16) & 0xff;
3191 1.49 macallan gf = (fg >> 8) & 0xff;
3192 1.49 macallan gb = (bg >> 8) & 0xff;
3193 1.49 macallan bf = fg & 0xff;
3194 1.49 macallan bb = bg & 0xff;
3195 1.49 macallan
3196 1.49 macallan /*
3197 1.49 macallan * I doubt we can upload data faster than even the slowest Radeon
3198 1.49 macallan * could process them, especially when doing the alpha blending stuff
3199 1.49 macallan * along the way, so just make sure there's some room in the FIFO and
3200 1.49 macallan * then hammer away
3201 1.51 macallan * As it turns out we can, so make periodic stops to let the FIFO
3202 1.51 macallan * drain.
3203 1.49 macallan */
3204 1.51 macallan radeonfb_wait_fifo(sc, 20);
3205 1.49 macallan for (i = 0; i < ri->ri_fontscale; i++) {
3206 1.49 macallan aval = *data;
3207 1.49 macallan data++;
3208 1.49 macallan if (aval == 0) {
3209 1.49 macallan pixel = bg;
3210 1.49 macallan } else if (aval == 255) {
3211 1.49 macallan pixel = fg;
3212 1.49 macallan } else {
3213 1.49 macallan r = aval * rf + (255 - aval) * rb;
3214 1.49 macallan g = aval * gf + (255 - aval) * gb;
3215 1.49 macallan b = aval * bf + (255 - aval) * bb;
3216 1.49 macallan pixel = (r & 0xff00) << 8 |
3217 1.49 macallan (g & 0xff00) |
3218 1.49 macallan (b & 0xff00) >> 8;
3219 1.49 macallan }
3220 1.51 macallan if (i & 16)
3221 1.51 macallan radeonfb_wait_fifo(sc, 20);
3222 1.49 macallan PUT32(sc, RADEON_HOST_DATA0, pixel);
3223 1.49 macallan }
3224 1.64 macallan if (rv == GC_ADD) {
3225 1.54 macallan glyphcache_add(&dp->rd_gc, c, xd, yd);
3226 1.96 macallan } else if (attr & 1)
3227 1.96 macallan radeonfb_rectfill(dp, xd, yd + h - 2, w, 1, fg);
3228 1.49 macallan }
3229 1.49 macallan
3230 1.55 macallan static void
3231 1.55 macallan radeonfb_putchar_aa8(void *cookie, int row, int col, u_int c, long attr)
3232 1.55 macallan {
3233 1.55 macallan struct rasops_info *ri = cookie;
3234 1.55 macallan struct vcons_screen *scr = ri->ri_hw;
3235 1.55 macallan struct radeonfb_display *dp = scr->scr_cookie;
3236 1.55 macallan struct radeonfb_softc *sc = dp->rd_softc;
3237 1.55 macallan struct wsdisplay_font *font = PICK_FONT(ri, c);
3238 1.64 macallan uint32_t bg, fg, latch = 0, bg8, fg8, pixel, gmc;
3239 1.55 macallan int i, x, y, wi, he, r, g, b, aval;
3240 1.55 macallan int r1, g1, b1, r0, g0, b0, fgo, bgo;
3241 1.55 macallan uint8_t *data8;
3242 1.57 macallan int rv, cnt;
3243 1.55 macallan
3244 1.55 macallan if (dp->rd_wsmode != WSDISPLAYIO_MODE_EMUL)
3245 1.55 macallan return;
3246 1.55 macallan
3247 1.55 macallan if (!CHAR_IN_FONT(c, font))
3248 1.55 macallan return;
3249 1.55 macallan
3250 1.55 macallan wi = font->fontwidth;
3251 1.55 macallan he = font->fontheight;
3252 1.55 macallan
3253 1.55 macallan bg = ri->ri_devcmap[(attr >> 16) & 0xf];
3254 1.64 macallan fg = ri->ri_devcmap[(attr >> 24) & 0xf];
3255 1.55 macallan
3256 1.55 macallan x = ri->ri_xorigin + col * wi;
3257 1.55 macallan y = ri->ri_yorigin + row * he;
3258 1.55 macallan
3259 1.55 macallan if (c == 0x20) {
3260 1.55 macallan radeonfb_rectfill(dp, x, y, wi, he, bg);
3261 1.64 macallan if (attr & 1)
3262 1.64 macallan radeonfb_rectfill(dp, x, y + he - 2, wi, 1, fg);
3263 1.55 macallan return;
3264 1.55 macallan }
3265 1.55 macallan rv = glyphcache_try(&dp->rd_gc, c, x, y, attr);
3266 1.55 macallan if (rv == GC_OK)
3267 1.55 macallan return;
3268 1.55 macallan
3269 1.55 macallan data8 = WSFONT_GLYPH(c, font);
3270 1.55 macallan
3271 1.55 macallan gmc = dp->rd_format << RADEON_GMC_DST_DATATYPE_SHIFT;
3272 1.55 macallan
3273 1.55 macallan radeonfb_wait_fifo(sc, 5);
3274 1.55 macallan
3275 1.55 macallan PUT32(sc, RADEON_DP_GUI_MASTER_CNTL,
3276 1.55 macallan RADEON_GMC_BRUSH_NONE |
3277 1.55 macallan RADEON_GMC_SRC_DATATYPE_COLOR |
3278 1.55 macallan RADEON_ROP3_S |
3279 1.55 macallan RADEON_DP_SRC_SOURCE_HOST_DATA |
3280 1.55 macallan RADEON_GMC_CLR_CMP_CNTL_DIS |
3281 1.55 macallan RADEON_GMC_WR_MSK_DIS |
3282 1.55 macallan gmc);
3283 1.55 macallan
3284 1.55 macallan PUT32(sc, RADEON_DP_CNTL,
3285 1.55 macallan RADEON_DST_X_LEFT_TO_RIGHT |
3286 1.55 macallan RADEON_DST_Y_TOP_TO_BOTTOM);
3287 1.55 macallan
3288 1.55 macallan PUT32(sc, RADEON_SRC_X_Y, 0);
3289 1.55 macallan PUT32(sc, RADEON_DST_X_Y, (x << 16) | y);
3290 1.55 macallan PUT32(sc, RADEON_DST_WIDTH_HEIGHT, (wi << 16) | he);
3291 1.55 macallan
3292 1.55 macallan /*
3293 1.55 macallan * we need the RGB colours here, so get offsets into rasops_cmap
3294 1.55 macallan */
3295 1.55 macallan fgo = ((attr >> 24) & 0xf) * 3;
3296 1.55 macallan bgo = ((attr >> 16) & 0xf) * 3;
3297 1.55 macallan
3298 1.55 macallan r0 = rasops_cmap[bgo];
3299 1.55 macallan r1 = rasops_cmap[fgo];
3300 1.55 macallan g0 = rasops_cmap[bgo + 1];
3301 1.55 macallan g1 = rasops_cmap[fgo + 1];
3302 1.55 macallan b0 = rasops_cmap[bgo + 2];
3303 1.55 macallan b1 = rasops_cmap[fgo + 2];
3304 1.55 macallan #define R3G3B2(r, g, b) ((r & 0xe0) | ((g >> 3) & 0x1c) | (b >> 6))
3305 1.55 macallan bg8 = R3G3B2(r0, g0, b0);
3306 1.55 macallan fg8 = R3G3B2(r1, g1, b1);
3307 1.57 macallan
3308 1.57 macallan radeonfb_wait_fifo(sc, 20);
3309 1.57 macallan cnt = 0;
3310 1.55 macallan for (i = 0; i < ri->ri_fontscale; i++) {
3311 1.55 macallan aval = *data8;
3312 1.55 macallan if (aval == 0) {
3313 1.55 macallan pixel = bg8;
3314 1.55 macallan } else if (aval == 255) {
3315 1.55 macallan pixel = fg8;
3316 1.55 macallan } else {
3317 1.55 macallan r = aval * r1 + (255 - aval) * r0;
3318 1.55 macallan g = aval * g1 + (255 - aval) * g0;
3319 1.55 macallan b = aval * b1 + (255 - aval) * b0;
3320 1.55 macallan pixel = ((r & 0xe000) >> 8) |
3321 1.55 macallan ((g & 0xe000) >> 11) |
3322 1.55 macallan ((b & 0xc000) >> 14);
3323 1.55 macallan }
3324 1.67 macallan latch |= pixel << (8 * (i & 3));
3325 1.55 macallan /* write in 32bit chunks */
3326 1.55 macallan if ((i & 3) == 3) {
3327 1.67 macallan PUT32(sc, RADEON_HOST_DATA0, latch);
3328 1.55 macallan /*
3329 1.55 macallan * not strictly necessary, old data should be shifted
3330 1.55 macallan * out
3331 1.55 macallan */
3332 1.55 macallan latch = 0;
3333 1.57 macallan cnt++;
3334 1.57 macallan if (cnt > 16) {
3335 1.57 macallan cnt = 0;
3336 1.57 macallan radeonfb_wait_fifo(sc, 20);
3337 1.57 macallan }
3338 1.55 macallan }
3339 1.55 macallan data8++;
3340 1.55 macallan }
3341 1.55 macallan /* if we have pixels left in latch write them out */
3342 1.55 macallan if ((i & 3) != 0) {
3343 1.60 macallan /*
3344 1.60 macallan * radeon is weird - apparently leftover pixels are written
3345 1.60 macallan * from the middle, not from the left as everything else
3346 1.60 macallan */
3347 1.55 macallan PUT32(sc, RADEON_HOST_DATA0, latch);
3348 1.55 macallan }
3349 1.55 macallan
3350 1.64 macallan if (rv == GC_ADD) {
3351 1.55 macallan glyphcache_add(&dp->rd_gc, c, x, y);
3352 1.64 macallan } else
3353 1.64 macallan if (attr & 1)
3354 1.64 macallan radeonfb_rectfill(dp, x, y + he - 2, wi, 1, fg);
3355 1.55 macallan }
3356 1.55 macallan
3357 1.38 macallan /*
3358 1.38 macallan * wrapper for software character drawing
3359 1.38 macallan * just sync the engine and call rasops*_putchar()
3360 1.38 macallan */
3361 1.38 macallan
3362 1.73 macallan #ifndef RADEONFB_ALWAYS_ACCEL_PUTCHAR
3363 1.38 macallan static void
3364 1.38 macallan radeonfb_putchar_wrapper(void *cookie, int row, int col, u_int c, long attr)
3365 1.38 macallan {
3366 1.38 macallan struct rasops_info *ri = cookie;
3367 1.38 macallan struct vcons_screen *scr = ri->ri_hw;
3368 1.38 macallan struct radeonfb_display *dp = scr->scr_cookie;
3369 1.38 macallan
3370 1.38 macallan radeonfb_engine_idle(dp->rd_softc);
3371 1.38 macallan dp->rd_putchar(ri, row, col, c, attr);
3372 1.38 macallan }
3373 1.73 macallan #endif
3374 1.38 macallan
3375 1.2 macallan static void
3376 1.1 gdamore radeonfb_eraserows(void *cookie, int row, int nrows, long fillattr)
3377 1.1 gdamore {
3378 1.1 gdamore struct rasops_info *ri = cookie;
3379 1.1 gdamore struct vcons_screen *scr = ri->ri_hw;
3380 1.1 gdamore struct radeonfb_display *dp = scr->scr_cookie;
3381 1.1 gdamore uint32_t x, y, w, h, fg, bg, ul;
3382 1.1 gdamore
3383 1.1 gdamore /* XXX: check for full emulation mode? */
3384 1.1 gdamore if (dp->rd_wsmode == WSDISPLAYIO_MODE_EMUL) {
3385 1.1 gdamore x = ri->ri_xorigin;
3386 1.1 gdamore y = ri->ri_yorigin + ri->ri_font->fontheight * row;
3387 1.1 gdamore w = ri->ri_emuwidth;
3388 1.1 gdamore h = ri->ri_font->fontheight * nrows;
3389 1.1 gdamore
3390 1.1 gdamore rasops_unpack_attr(fillattr, &fg, &bg, &ul);
3391 1.2 macallan radeonfb_rectfill(dp, x, y, w, h, ri->ri_devcmap[bg & 0xf]);
3392 1.1 gdamore }
3393 1.1 gdamore }
3394 1.1 gdamore
3395 1.2 macallan static void
3396 1.1 gdamore radeonfb_copyrows(void *cookie, int srcrow, int dstrow, int nrows)
3397 1.1 gdamore {
3398 1.1 gdamore struct rasops_info *ri = cookie;
3399 1.1 gdamore struct vcons_screen *scr = ri->ri_hw;
3400 1.1 gdamore struct radeonfb_display *dp = scr->scr_cookie;
3401 1.1 gdamore uint32_t x, ys, yd, w, h;
3402 1.1 gdamore
3403 1.1 gdamore if (dp->rd_wsmode == WSDISPLAYIO_MODE_EMUL) {
3404 1.1 gdamore x = ri->ri_xorigin;
3405 1.1 gdamore ys = ri->ri_yorigin + ri->ri_font->fontheight * srcrow;
3406 1.1 gdamore yd = ri->ri_yorigin + ri->ri_font->fontheight * dstrow;
3407 1.1 gdamore w = ri->ri_emuwidth;
3408 1.1 gdamore h = ri->ri_font->fontheight * nrows;
3409 1.1 gdamore radeonfb_bitblt(dp, x, ys, x, yd, w, h,
3410 1.54 macallan RADEON_ROP3_S);
3411 1.1 gdamore }
3412 1.1 gdamore }
3413 1.1 gdamore
3414 1.2 macallan static void
3415 1.1 gdamore radeonfb_copycols(void *cookie, int row, int srccol, int dstcol, int ncols)
3416 1.1 gdamore {
3417 1.1 gdamore struct rasops_info *ri = cookie;
3418 1.1 gdamore struct vcons_screen *scr = ri->ri_hw;
3419 1.1 gdamore struct radeonfb_display *dp = scr->scr_cookie;
3420 1.1 gdamore uint32_t xs, xd, y, w, h;
3421 1.1 gdamore
3422 1.1 gdamore if (dp->rd_wsmode == WSDISPLAYIO_MODE_EMUL) {
3423 1.1 gdamore xs = ri->ri_xorigin + ri->ri_font->fontwidth * srccol;
3424 1.1 gdamore xd = ri->ri_xorigin + ri->ri_font->fontwidth * dstcol;
3425 1.1 gdamore y = ri->ri_yorigin + ri->ri_font->fontheight * row;
3426 1.1 gdamore w = ri->ri_font->fontwidth * ncols;
3427 1.1 gdamore h = ri->ri_font->fontheight;
3428 1.1 gdamore radeonfb_bitblt(dp, xs, y, xd, y, w, h,
3429 1.54 macallan RADEON_ROP3_S);
3430 1.1 gdamore }
3431 1.1 gdamore }
3432 1.1 gdamore
3433 1.2 macallan static void
3434 1.1 gdamore radeonfb_erasecols(void *cookie, int row, int startcol, int ncols,
3435 1.1 gdamore long fillattr)
3436 1.1 gdamore {
3437 1.1 gdamore struct rasops_info *ri = cookie;
3438 1.1 gdamore struct vcons_screen *scr = ri->ri_hw;
3439 1.1 gdamore struct radeonfb_display *dp = scr->scr_cookie;
3440 1.1 gdamore uint32_t x, y, w, h, fg, bg, ul;
3441 1.1 gdamore
3442 1.1 gdamore if (dp->rd_wsmode == WSDISPLAYIO_MODE_EMUL) {
3443 1.1 gdamore x = ri->ri_xorigin + ri->ri_font->fontwidth * startcol;
3444 1.1 gdamore y = ri->ri_yorigin + ri->ri_font->fontheight * row;
3445 1.1 gdamore w = ri->ri_font->fontwidth * ncols;
3446 1.1 gdamore h = ri->ri_font->fontheight;
3447 1.1 gdamore
3448 1.1 gdamore rasops_unpack_attr(fillattr, &fg, &bg, &ul);
3449 1.2 macallan radeonfb_rectfill(dp, x, y, w, h, ri->ri_devcmap[bg & 0xf]);
3450 1.1 gdamore }
3451 1.1 gdamore }
3452 1.1 gdamore
3453 1.2 macallan static void
3454 1.1 gdamore radeonfb_cursor(void *cookie, int on, int row, int col)
3455 1.1 gdamore {
3456 1.1 gdamore struct rasops_info *ri = cookie;
3457 1.1 gdamore struct vcons_screen *scr = ri->ri_hw;
3458 1.1 gdamore struct radeonfb_display *dp = scr->scr_cookie;
3459 1.1 gdamore int x, y, wi, he;
3460 1.11 ad
3461 1.1 gdamore wi = ri->ri_font->fontwidth;
3462 1.1 gdamore he = ri->ri_font->fontheight;
3463 1.11 ad
3464 1.1 gdamore if (dp->rd_wsmode == WSDISPLAYIO_MODE_EMUL) {
3465 1.1 gdamore x = ri->ri_ccol * wi + ri->ri_xorigin;
3466 1.1 gdamore y = ri->ri_crow * he + ri->ri_yorigin;
3467 1.1 gdamore /* first turn off the old cursor */
3468 1.1 gdamore if (ri->ri_flg & RI_CURSOR) {
3469 1.1 gdamore radeonfb_bitblt(dp, x, y, x, y, wi, he,
3470 1.54 macallan RADEON_ROP3_Dn);
3471 1.1 gdamore ri->ri_flg &= ~RI_CURSOR;
3472 1.1 gdamore }
3473 1.1 gdamore ri->ri_crow = row;
3474 1.1 gdamore ri->ri_ccol = col;
3475 1.1 gdamore /* then (possibly) turn on the new one */
3476 1.1 gdamore if (on) {
3477 1.1 gdamore x = ri->ri_ccol * wi + ri->ri_xorigin;
3478 1.1 gdamore y = ri->ri_crow * he + ri->ri_yorigin;
3479 1.1 gdamore radeonfb_bitblt(dp, x, y, x, y, wi, he,
3480 1.54 macallan RADEON_ROP3_Dn);
3481 1.2 macallan ri->ri_flg |= RI_CURSOR;
3482 1.1 gdamore }
3483 1.1 gdamore } else {
3484 1.1 gdamore scr->scr_ri.ri_crow = row;
3485 1.1 gdamore scr->scr_ri.ri_ccol = col;
3486 1.1 gdamore scr->scr_ri.ri_flg &= ~RI_CURSOR;
3487 1.1 gdamore }
3488 1.1 gdamore }
3489 1.1 gdamore
3490 1.1 gdamore /*
3491 1.1 gdamore * Underlying acceleration support.
3492 1.1 gdamore */
3493 1.1 gdamore
3494 1.2 macallan static void
3495 1.2 macallan radeonfb_rectfill(struct radeonfb_display *dp, int dstx, int dsty,
3496 1.1 gdamore int width, int height, uint32_t color)
3497 1.1 gdamore {
3498 1.1 gdamore struct radeonfb_softc *sc = dp->rd_softc;
3499 1.1 gdamore uint32_t gmc;
3500 1.1 gdamore
3501 1.1 gdamore gmc = dp->rd_format << RADEON_GMC_DST_DATATYPE_SHIFT;
3502 1.1 gdamore
3503 1.1 gdamore radeonfb_wait_fifo(sc, 6);
3504 1.1 gdamore
3505 1.1 gdamore PUT32(sc, RADEON_DP_GUI_MASTER_CNTL,
3506 1.1 gdamore RADEON_GMC_BRUSH_SOLID_COLOR |
3507 1.1 gdamore RADEON_GMC_SRC_DATATYPE_COLOR |
3508 1.1 gdamore RADEON_GMC_CLR_CMP_CNTL_DIS |
3509 1.1 gdamore RADEON_ROP3_P | gmc);
3510 1.1 gdamore
3511 1.1 gdamore PUT32(sc, RADEON_DP_BRUSH_FRGD_CLR, color);
3512 1.1 gdamore PUT32(sc, RADEON_DP_WRITE_MASK, 0xffffffff);
3513 1.1 gdamore PUT32(sc, RADEON_DP_CNTL,
3514 1.1 gdamore RADEON_DST_X_LEFT_TO_RIGHT |
3515 1.1 gdamore RADEON_DST_Y_TOP_TO_BOTTOM);
3516 1.1 gdamore PUT32(sc, RADEON_DST_Y_X, (dsty << 16) | dstx);
3517 1.1 gdamore PUT32(sc, RADEON_DST_WIDTH_HEIGHT, (width << 16) | (height));
3518 1.1 gdamore }
3519 1.1 gdamore
3520 1.2 macallan static void
3521 1.64 macallan radeonfb_rectfill_a(void *cookie, int dstx, int dsty,
3522 1.64 macallan int width, int height, long attr)
3523 1.64 macallan {
3524 1.64 macallan struct radeonfb_display *dp = cookie;
3525 1.64 macallan
3526 1.64 macallan radeonfb_rectfill(dp, dstx, dsty, width, height,
3527 1.64 macallan dp->rd_vscreen.scr_ri.ri_devcmap[(attr >> 24 & 0xf)]);
3528 1.64 macallan }
3529 1.64 macallan
3530 1.64 macallan static void
3531 1.54 macallan radeonfb_bitblt(void *cookie, int srcx, int srcy,
3532 1.54 macallan int dstx, int dsty, int width, int height, int rop)
3533 1.1 gdamore {
3534 1.54 macallan struct radeonfb_display *dp = cookie;
3535 1.1 gdamore struct radeonfb_softc *sc = dp->rd_softc;
3536 1.1 gdamore uint32_t gmc;
3537 1.1 gdamore uint32_t dir;
3538 1.1 gdamore
3539 1.1 gdamore if (dsty < srcy) {
3540 1.1 gdamore dir = RADEON_DST_Y_TOP_TO_BOTTOM;
3541 1.1 gdamore } else {
3542 1.1 gdamore srcy += height - 1;
3543 1.1 gdamore dsty += height - 1;
3544 1.1 gdamore dir = 0;
3545 1.1 gdamore }
3546 1.6 gdamore if (dstx < srcx) {
3547 1.1 gdamore dir |= RADEON_DST_X_LEFT_TO_RIGHT;
3548 1.1 gdamore } else {
3549 1.1 gdamore srcx += width - 1;
3550 1.1 gdamore dstx += width - 1;
3551 1.1 gdamore }
3552 1.1 gdamore
3553 1.1 gdamore gmc = dp->rd_format << RADEON_GMC_DST_DATATYPE_SHIFT;
3554 1.11 ad
3555 1.1 gdamore radeonfb_wait_fifo(sc, 6);
3556 1.1 gdamore
3557 1.1 gdamore PUT32(sc, RADEON_DP_GUI_MASTER_CNTL,
3558 1.110 macallan RADEON_GMC_BRUSH_NONE |
3559 1.1 gdamore RADEON_GMC_SRC_DATATYPE_COLOR |
3560 1.1 gdamore RADEON_GMC_CLR_CMP_CNTL_DIS |
3561 1.1 gdamore RADEON_DP_SRC_SOURCE_MEMORY |
3562 1.1 gdamore rop | gmc);
3563 1.1 gdamore
3564 1.54 macallan PUT32(sc, RADEON_DP_WRITE_MASK, 0xffffffff);
3565 1.1 gdamore PUT32(sc, RADEON_DP_CNTL, dir);
3566 1.1 gdamore PUT32(sc, RADEON_SRC_Y_X, (srcy << 16) | srcx);
3567 1.1 gdamore PUT32(sc, RADEON_DST_Y_X, (dsty << 16) | dstx);
3568 1.1 gdamore PUT32(sc, RADEON_DST_WIDTH_HEIGHT, (width << 16) | (height));
3569 1.1 gdamore }
3570 1.1 gdamore
3571 1.2 macallan static void
3572 1.1 gdamore radeonfb_engine_idle(struct radeonfb_softc *sc)
3573 1.1 gdamore {
3574 1.1 gdamore
3575 1.1 gdamore radeonfb_wait_fifo(sc, 64);
3576 1.48 macallan while ((GET32(sc, RADEON_RBBM_STATUS) &
3577 1.48 macallan RADEON_RBBM_ACTIVE) != 0);
3578 1.48 macallan radeonfb_engine_flush(sc);
3579 1.1 gdamore }
3580 1.1 gdamore
3581 1.55 macallan static inline void
3582 1.1 gdamore radeonfb_wait_fifo(struct radeonfb_softc *sc, int n)
3583 1.1 gdamore {
3584 1.1 gdamore int i;
3585 1.1 gdamore
3586 1.1 gdamore for (i = RADEON_TIMEOUT; i; i--) {
3587 1.1 gdamore if ((GET32(sc, RADEON_RBBM_STATUS) &
3588 1.1 gdamore RADEON_RBBM_FIFOCNT_MASK) >= n)
3589 1.1 gdamore return;
3590 1.1 gdamore }
3591 1.110 macallan #ifdef RADEONFB_DEBUG
3592 1.1 gdamore if (!i)
3593 1.1 gdamore printf("%s: timed out waiting for fifo (%x)\n",
3594 1.1 gdamore XNAME(sc), GET32(sc, RADEON_RBBM_STATUS));
3595 1.1 gdamore #endif
3596 1.1 gdamore }
3597 1.1 gdamore
3598 1.2 macallan static void
3599 1.1 gdamore radeonfb_engine_flush(struct radeonfb_softc *sc)
3600 1.1 gdamore {
3601 1.48 macallan int i = 0;
3602 1.48 macallan
3603 1.110 macallan if (IS_R300(sc) || IS_AVIVO(sc)) {
3604 1.48 macallan SET32(sc, R300_DSTCACHE_CTLSTAT, R300_RB2D_DC_FLUSH_ALL);
3605 1.48 macallan while (GET32(sc, R300_DSTCACHE_CTLSTAT) & R300_RB2D_DC_BUSY) {
3606 1.48 macallan i++;
3607 1.48 macallan }
3608 1.48 macallan } else {
3609 1.48 macallan SET32(sc, RADEON_RB2D_DSTCACHE_CTLSTAT,
3610 1.48 macallan RADEON_RB2D_DC_FLUSH_ALL);
3611 1.48 macallan while (GET32(sc, RADEON_RB2D_DSTCACHE_CTLSTAT) &
3612 1.48 macallan RADEON_RB2D_DC_BUSY) {
3613 1.48 macallan i++;
3614 1.48 macallan }
3615 1.1 gdamore }
3616 1.1 gdamore #ifdef DIAGNOSTIC
3617 1.48 macallan if (i > RADEON_TIMEOUT)
3618 1.1 gdamore printf("%s: engine flush timed out!\n", XNAME(sc));
3619 1.1 gdamore #endif
3620 1.1 gdamore }
3621 1.1 gdamore
3622 1.2 macallan static inline void
3623 1.2 macallan radeonfb_unclip(struct radeonfb_softc *sc)
3624 1.2 macallan {
3625 1.2 macallan
3626 1.2 macallan radeonfb_wait_fifo(sc, 2);
3627 1.4 macallan PUT32(sc, RADEON_SC_TOP_LEFT, 0);
3628 1.5 macallan PUT32(sc, RADEON_SC_BOTTOM_RIGHT, 0x1fff1fff);
3629 1.2 macallan }
3630 1.2 macallan
3631 1.2 macallan static void
3632 1.1 gdamore radeonfb_engine_init(struct radeonfb_display *dp)
3633 1.1 gdamore {
3634 1.1 gdamore struct radeonfb_softc *sc = dp->rd_softc;
3635 1.1 gdamore uint32_t pitch;
3636 1.1 gdamore
3637 1.1 gdamore /* no 3D */
3638 1.1 gdamore PUT32(sc, RADEON_RB3D_CNTL, 0);
3639 1.1 gdamore
3640 1.110 macallan if (IS_AVIVO(sc)) {
3641 1.110 macallan
3642 1.110 macallan #if 0
3643 1.110 macallan /* XXX the xf86-video-radeon does this, causes lockups here */
3644 1.110 macallan psel = GET32(sc, R400_GB_PIPE_SELECT);
3645 1.110 macallan PRINTREG(R400_GB_PIPE_SELECT);
3646 1.110 macallan DPRINTF(("PLL %08x %08x\n", GETPLL(sc, R500_DYN_SCLK_PWMEM_PIPE),
3647 1.110 macallan (1 | ((psel >> 8) & 0xf) << 4)));
3648 1.110 macallan PUTPLL(sc, R500_DYN_SCLK_PWMEM_PIPE, (1 | ((psel >> 8) & 0xf) << 4));
3649 1.110 macallan #endif
3650 1.110 macallan SET32(sc, RADEON_WAIT_UNTIL, RADEON_WAIT_2D_IDLECLEAN | RADEON_WAIT_3D_IDLECLEAN);
3651 1.110 macallan SET32(sc, R300_DST_PIPE_CONFIG, R300_PIPE_AUTO_CONFIG);
3652 1.110 macallan SET32(sc, R300_RB2D_DSTCACHE_MODE, R300_DC_AUTOFLUSH_ENABLE |
3653 1.110 macallan R300_DC_DC_DISABLE_IGNORE_PE);
3654 1.110 macallan }
3655 1.110 macallan
3656 1.110 macallan PRINTREG(RADEON_RB3D_CNTL);
3657 1.110 macallan PRINTREG(RADEON_DP_GUI_MASTER_CNTL);
3658 1.110 macallan PRINTREG(RADEON_RBBM_STATUS);
3659 1.110 macallan
3660 1.1 gdamore radeonfb_engine_reset(sc);
3661 1.110 macallan PRINTREG(RADEON_RBBM_STATUS);
3662 1.110 macallan
3663 1.110 macallan /*
3664 1.110 macallan * Apple OF hands us some radeons with tiling enabled - explicitly
3665 1.110 macallan * disable it here
3666 1.110 macallan */
3667 1.110 macallan PUT32(sc, RADEON_SURFACE_CNTL, RADEON_SURF_TRANSLATION_DIS);
3668 1.1 gdamore
3669 1.1 gdamore radeonfb_wait_fifo(sc, 1);
3670 1.110 macallan if (!IS_R300(sc) && !IS_AVIVO(sc))
3671 1.1 gdamore PUT32(sc, RADEON_RB2D_DSTCACHE_MODE, 0);
3672 1.1 gdamore
3673 1.1 gdamore radeonfb_wait_fifo(sc, 3);
3674 1.1 gdamore
3675 1.110 macallan /*
3676 1.110 macallan * XXX
3677 1.110 macallan * I strongly suspect this works mostly by accident on !AVIVO
3678 1.110 macallan * AVIVO uses all 22 bits for the framebuffer offset, so it can
3679 1.110 macallan * address up to 4GB. Older chips probably use bits 20-22 for other
3680 1.110 macallan * things and we just so happen to set the right ones by having our
3681 1.110 macallan * PCI/AGP space above 0x80000000.
3682 1.110 macallan * Either way, r5xx does not work if we set these bits, while older
3683 1.110 macallan * chips don't work without.
3684 1.110 macallan */
3685 1.110 macallan pitch = (dp->rd_stride + 0x3f) >> 6;
3686 1.110 macallan if (IS_AVIVO(sc)) {
3687 1.110 macallan pitch = pitch << 22;
3688 1.110 macallan } else
3689 1.110 macallan pitch = (pitch << 22) | (sc->sc_aperbase >> 10);
3690 1.1 gdamore
3691 1.110 macallan PUT32(sc, RADEON_DEFAULT_PITCH_OFFSET, pitch);
3692 1.110 macallan PUT32(sc, RADEON_DST_PITCH_OFFSET, pitch);
3693 1.110 macallan PUT32(sc, RADEON_SRC_PITCH_OFFSET, pitch);
3694 1.1 gdamore
3695 1.78 martin (void)GET32(sc, RADEON_DP_DATATYPE);
3696 1.1 gdamore
3697 1.1 gdamore /* default scissors -- no clipping */
3698 1.1 gdamore radeonfb_wait_fifo(sc, 1);
3699 1.1 gdamore PUT32(sc, RADEON_DEFAULT_SC_BOTTOM_RIGHT,
3700 1.1 gdamore RADEON_DEFAULT_SC_RIGHT_MAX | RADEON_DEFAULT_SC_BOTTOM_MAX);
3701 1.1 gdamore
3702 1.1 gdamore radeonfb_wait_fifo(sc, 1);
3703 1.1 gdamore PUT32(sc, RADEON_DP_GUI_MASTER_CNTL,
3704 1.1 gdamore (dp->rd_format << RADEON_GMC_DST_DATATYPE_SHIFT) |
3705 1.1 gdamore RADEON_GMC_CLR_CMP_CNTL_DIS |
3706 1.1 gdamore RADEON_GMC_BRUSH_SOLID_COLOR |
3707 1.1 gdamore RADEON_GMC_SRC_DATATYPE_COLOR);
3708 1.1 gdamore
3709 1.48 macallan radeonfb_wait_fifo(sc, 10);
3710 1.1 gdamore PUT32(sc, RADEON_DST_LINE_START, 0);
3711 1.1 gdamore PUT32(sc, RADEON_DST_LINE_END, 0);
3712 1.1 gdamore PUT32(sc, RADEON_DP_BRUSH_FRGD_CLR, 0xffffffff);
3713 1.1 gdamore PUT32(sc, RADEON_DP_BRUSH_BKGD_CLR, 0);
3714 1.1 gdamore PUT32(sc, RADEON_DP_SRC_FRGD_CLR, 0xffffffff);
3715 1.1 gdamore PUT32(sc, RADEON_DP_SRC_BKGD_CLR, 0);
3716 1.1 gdamore PUT32(sc, RADEON_DP_WRITE_MASK, 0xffffffff);
3717 1.48 macallan PUT32(sc, RADEON_SC_TOP_LEFT, 0);
3718 1.48 macallan PUT32(sc, RADEON_SC_BOTTOM_RIGHT, 0x1fff1fff);
3719 1.48 macallan PUT32(sc, RADEON_AUX_SC_CNTL, 0);
3720 1.1 gdamore radeonfb_engine_idle(sc);
3721 1.1 gdamore }
3722 1.1 gdamore
3723 1.2 macallan static void
3724 1.1 gdamore radeonfb_engine_reset(struct radeonfb_softc *sc)
3725 1.1 gdamore {
3726 1.1 gdamore uint32_t hpc, rbbm, mclkcntl, clkindex;
3727 1.1 gdamore
3728 1.1 gdamore radeonfb_engine_flush(sc);
3729 1.1 gdamore
3730 1.1 gdamore clkindex = GET32(sc, RADEON_CLOCK_CNTL_INDEX);
3731 1.1 gdamore if (HAS_R300CG(sc))
3732 1.1 gdamore radeonfb_r300cg_workaround(sc);
3733 1.1 gdamore mclkcntl = GETPLL(sc, RADEON_MCLK_CNTL);
3734 1.1 gdamore
3735 1.1 gdamore /*
3736 1.1 gdamore * According to comments in XFree code, resetting the HDP via
3737 1.1 gdamore * the RBBM_SOFT_RESET can cause bad behavior on some systems.
3738 1.1 gdamore * So we use HOST_PATH_CNTL instead.
3739 1.1 gdamore */
3740 1.1 gdamore
3741 1.1 gdamore hpc = GET32(sc, RADEON_HOST_PATH_CNTL);
3742 1.1 gdamore rbbm = GET32(sc, RADEON_RBBM_SOFT_RESET);
3743 1.110 macallan if (IS_R300(sc) || IS_AVIVO(sc)) {
3744 1.1 gdamore PUT32(sc, RADEON_RBBM_SOFT_RESET, rbbm |
3745 1.1 gdamore RADEON_SOFT_RESET_CP |
3746 1.1 gdamore RADEON_SOFT_RESET_HI |
3747 1.1 gdamore RADEON_SOFT_RESET_E2);
3748 1.1 gdamore GET32(sc, RADEON_RBBM_SOFT_RESET);
3749 1.1 gdamore PUT32(sc, RADEON_RBBM_SOFT_RESET, 0);
3750 1.1 gdamore /*
3751 1.1 gdamore * XXX: this bit is not defined in any ATI docs I have,
3752 1.1 gdamore * nor in the XFree code, but XFree does it. Why?
3753 1.1 gdamore */
3754 1.110 macallan SET32(sc, RADEON_RB2D_DSTCACHE_MODE, R300_DC_DC_DISABLE_IGNORE_PE);
3755 1.1 gdamore } else {
3756 1.1 gdamore PUT32(sc, RADEON_RBBM_SOFT_RESET, rbbm |
3757 1.1 gdamore RADEON_SOFT_RESET_CP |
3758 1.1 gdamore RADEON_SOFT_RESET_SE |
3759 1.1 gdamore RADEON_SOFT_RESET_RE |
3760 1.1 gdamore RADEON_SOFT_RESET_PP |
3761 1.1 gdamore RADEON_SOFT_RESET_E2 |
3762 1.1 gdamore RADEON_SOFT_RESET_RB);
3763 1.1 gdamore GET32(sc, RADEON_RBBM_SOFT_RESET);
3764 1.1 gdamore PUT32(sc, RADEON_RBBM_SOFT_RESET, rbbm &
3765 1.1 gdamore ~(RADEON_SOFT_RESET_CP |
3766 1.1 gdamore RADEON_SOFT_RESET_SE |
3767 1.1 gdamore RADEON_SOFT_RESET_RE |
3768 1.1 gdamore RADEON_SOFT_RESET_PP |
3769 1.1 gdamore RADEON_SOFT_RESET_E2 |
3770 1.1 gdamore RADEON_SOFT_RESET_RB));
3771 1.1 gdamore GET32(sc, RADEON_RBBM_SOFT_RESET);
3772 1.1 gdamore }
3773 1.1 gdamore
3774 1.1 gdamore PUT32(sc, RADEON_HOST_PATH_CNTL, hpc | RADEON_HDP_SOFT_RESET);
3775 1.1 gdamore GET32(sc, RADEON_HOST_PATH_CNTL);
3776 1.1 gdamore PUT32(sc, RADEON_HOST_PATH_CNTL, hpc);
3777 1.1 gdamore
3778 1.110 macallan if (!IS_R300(sc) && !IS_AVIVO(sc))
3779 1.1 gdamore PUT32(sc, RADEON_RBBM_SOFT_RESET, rbbm);
3780 1.1 gdamore
3781 1.1 gdamore PUT32(sc, RADEON_CLOCK_CNTL_INDEX, clkindex);
3782 1.69 macallan PRINTREG(RADEON_CLOCK_CNTL_INDEX);
3783 1.1 gdamore PUTPLL(sc, RADEON_MCLK_CNTL, mclkcntl);
3784 1.1 gdamore
3785 1.1 gdamore if (HAS_R300CG(sc))
3786 1.1 gdamore radeonfb_r300cg_workaround(sc);
3787 1.1 gdamore }
3788 1.1 gdamore
3789 1.2 macallan static int
3790 1.1 gdamore radeonfb_set_curpos(struct radeonfb_display *dp, struct wsdisplay_curpos *pos)
3791 1.1 gdamore {
3792 1.1 gdamore int x, y;
3793 1.1 gdamore
3794 1.1 gdamore x = pos->x;
3795 1.1 gdamore y = pos->y;
3796 1.1 gdamore
3797 1.1 gdamore /*
3798 1.1 gdamore * This doesn't let a cursor move off the screen. I'm not
3799 1.1 gdamore * sure if this will have negative effects for e.g. Xinerama.
3800 1.1 gdamore * I'd guess Xinerama handles it by changing the cursor shape,
3801 1.1 gdamore * but that needs verification.
3802 1.1 gdamore */
3803 1.1 gdamore if (x >= dp->rd_virtx)
3804 1.1 gdamore x = dp->rd_virtx - 1;
3805 1.1 gdamore if (x < 0)
3806 1.1 gdamore x = 0;
3807 1.1 gdamore if (y >= dp->rd_virty)
3808 1.1 gdamore y = dp->rd_virty - 1;
3809 1.1 gdamore if (y < 0)
3810 1.1 gdamore y = 0;
3811 1.1 gdamore
3812 1.1 gdamore dp->rd_cursor.rc_pos.x = x;
3813 1.1 gdamore dp->rd_cursor.rc_pos.y = y;
3814 1.1 gdamore
3815 1.1 gdamore radeonfb_cursor_position(dp);
3816 1.1 gdamore return 0;
3817 1.1 gdamore }
3818 1.1 gdamore
3819 1.2 macallan static int
3820 1.1 gdamore radeonfb_set_cursor(struct radeonfb_display *dp, struct wsdisplay_cursor *wc)
3821 1.1 gdamore {
3822 1.1 gdamore unsigned flags;
3823 1.1 gdamore
3824 1.1 gdamore uint8_t r[2], g[2], b[2];
3825 1.1 gdamore unsigned index, count;
3826 1.1 gdamore int i, err;
3827 1.1 gdamore int pitch, size;
3828 1.107 macallan struct radeonfb_cursor *nc = &dp->rd_tempcursor;
3829 1.1 gdamore
3830 1.1 gdamore flags = wc->which;
3831 1.1 gdamore
3832 1.1 gdamore /* copy old values */
3833 1.107 macallan memcpy(nc, &dp->rd_cursor, sizeof(struct radeonfb_cursor));
3834 1.1 gdamore
3835 1.1 gdamore if (flags & WSDISPLAY_CURSOR_DOCMAP) {
3836 1.1 gdamore index = wc->cmap.index;
3837 1.1 gdamore count = wc->cmap.count;
3838 1.94 riastrad
3839 1.94 riastrad if (index >= 2 || count > 2 - index)
3840 1.1 gdamore return EINVAL;
3841 1.1 gdamore
3842 1.1 gdamore err = copyin(wc->cmap.red, &r[index], count);
3843 1.1 gdamore if (err)
3844 1.1 gdamore return err;
3845 1.1 gdamore err = copyin(wc->cmap.green, &g[index], count);
3846 1.1 gdamore if (err)
3847 1.1 gdamore return err;
3848 1.1 gdamore err = copyin(wc->cmap.blue, &b[index], count);
3849 1.1 gdamore if (err)
3850 1.1 gdamore return err;
3851 1.1 gdamore
3852 1.1 gdamore for (i = index; i < index + count; i++) {
3853 1.107 macallan nc->rc_cmap[i] =
3854 1.1 gdamore (r[i] << 16) + (g[i] << 8) + (b[i] << 0);
3855 1.1 gdamore }
3856 1.1 gdamore }
3857 1.1 gdamore
3858 1.1 gdamore if (flags & WSDISPLAY_CURSOR_DOSHAPE) {
3859 1.1 gdamore if ((wc->size.x > RADEON_CURSORMAXX) ||
3860 1.1 gdamore (wc->size.y > RADEON_CURSORMAXY))
3861 1.1 gdamore return EINVAL;
3862 1.1 gdamore
3863 1.1 gdamore /* figure bytes per line */
3864 1.1 gdamore pitch = (wc->size.x + 7) / 8;
3865 1.1 gdamore size = pitch * wc->size.y;
3866 1.1 gdamore
3867 1.1 gdamore /* clear the old cursor and mask */
3868 1.107 macallan memset(nc->rc_image, 0, 512);
3869 1.107 macallan memset(nc->rc_mask, 0, 512);
3870 1.1 gdamore
3871 1.107 macallan nc->rc_size = wc->size;
3872 1.1 gdamore
3873 1.107 macallan if ((err = copyin(wc->image, nc->rc_image, size)) != 0)
3874 1.1 gdamore return err;
3875 1.1 gdamore
3876 1.107 macallan if ((err = copyin(wc->mask, nc->rc_mask, size)) != 0)
3877 1.1 gdamore return err;
3878 1.1 gdamore }
3879 1.1 gdamore
3880 1.1 gdamore if (flags & WSDISPLAY_CURSOR_DOHOT) {
3881 1.107 macallan nc->rc_hot = wc->hot;
3882 1.107 macallan if (nc->rc_hot.x >= nc->rc_size.x)
3883 1.107 macallan nc->rc_hot.x = nc->rc_size.x - 1;
3884 1.107 macallan if (nc->rc_hot.y >= nc->rc_size.y)
3885 1.107 macallan nc->rc_hot.y = nc->rc_size.y - 1;
3886 1.1 gdamore }
3887 1.1 gdamore
3888 1.1 gdamore if (flags & WSDISPLAY_CURSOR_DOPOS) {
3889 1.107 macallan nc->rc_pos = wc->pos;
3890 1.107 macallan if (nc->rc_pos.x >= dp->rd_virtx)
3891 1.107 macallan nc->rc_pos.x = dp->rd_virtx - 1;
3892 1.7 christos #if 0
3893 1.107 macallan if (nc->rc_pos.x < 0)
3894 1.107 macallan nc->rc_pos.x = 0;
3895 1.7 christos #endif
3896 1.107 macallan if (nc->rc_pos.y >= dp->rd_virty)
3897 1.107 macallan nc->rc_pos.y = dp->rd_virty - 1;
3898 1.7 christos #if 0
3899 1.107 macallan if (nc->rc_pos.y < 0)
3900 1.107 macallan nc->rc_pos.y = 0;
3901 1.7 christos #endif
3902 1.1 gdamore }
3903 1.1 gdamore if (flags & WSDISPLAY_CURSOR_DOCUR) {
3904 1.107 macallan nc->rc_visible = wc->enable;
3905 1.1 gdamore }
3906 1.1 gdamore
3907 1.107 macallan memcpy(&dp->rd_cursor, nc, sizeof(struct radeonfb_cursor));
3908 1.1 gdamore radeonfb_cursor_update(dp, wc->which);
3909 1.1 gdamore
3910 1.1 gdamore return 0;
3911 1.1 gdamore }
3912 1.1 gdamore
3913 1.82 macallan static uint8_t
3914 1.82 macallan radeonfb_backwards(uint8_t d)
3915 1.82 macallan {
3916 1.82 macallan uint8_t l;
3917 1.82 macallan
3918 1.82 macallan l = d << 7;
3919 1.82 macallan l |= ((d & 0x02) << 5);
3920 1.82 macallan l |= ((d & 0x04) << 3);
3921 1.82 macallan l |= ((d & 0x08) << 1);
3922 1.82 macallan l |= ((d & 0x10) >> 1);
3923 1.82 macallan l |= ((d & 0x20) >> 3);
3924 1.82 macallan l |= ((d & 0x40) >> 5);
3925 1.82 macallan l |= ((d & 0x80) >> 7);
3926 1.82 macallan return l;
3927 1.82 macallan }
3928 1.82 macallan
3929 1.1 gdamore /*
3930 1.1 gdamore * Change the cursor shape. Call this with the cursor locked to avoid
3931 1.1 gdamore * flickering/tearing.
3932 1.1 gdamore */
3933 1.2 macallan static void
3934 1.1 gdamore radeonfb_cursor_shape(struct radeonfb_display *dp)
3935 1.1 gdamore {
3936 1.1 gdamore uint8_t and[512], xor[512];
3937 1.77 martin int i, j, src, dst /* , pitch */;
3938 1.1 gdamore const uint8_t *msk = dp->rd_cursor.rc_mask;
3939 1.1 gdamore const uint8_t *img = dp->rd_cursor.rc_image;
3940 1.1 gdamore
3941 1.1 gdamore /*
3942 1.1 gdamore * Radeon cursor data interleaves one line of AND data followed
3943 1.1 gdamore * by a line of XOR data. (Each line corresponds to a whole hardware
3944 1.1 gdamore * pitch - i.e. 64 pixels or 8 bytes.)
3945 1.1 gdamore *
3946 1.1 gdamore * The cursor is displayed using the following table:
3947 1.1 gdamore *
3948 1.1 gdamore * AND XOR Result
3949 1.1 gdamore * ----------------------
3950 1.1 gdamore * 0 0 Cursor color 0
3951 1.1 gdamore * 0 1 Cursor color 1
3952 1.1 gdamore * 1 0 Transparent
3953 1.1 gdamore * 1 1 Complement of background
3954 1.1 gdamore *
3955 1.1 gdamore * Our masks are therefore different from what we were passed.
3956 1.1 gdamore * Passed in, I'm assuming the data represents either color 0 or 1,
3957 1.1 gdamore * and a mask, so the passed in table looks like:
3958 1.1 gdamore *
3959 1.1 gdamore * IMG Mask Result
3960 1.1 gdamore * -----------------------
3961 1.1 gdamore * 0 0 Transparent
3962 1.1 gdamore * 0 1 Cursor color 0
3963 1.1 gdamore * 1 0 Transparent
3964 1.1 gdamore * 1 1 Cursor color 1
3965 1.1 gdamore *
3966 1.1 gdamore * IF mask bit == 1, AND = 0, XOR = color.
3967 1.1 gdamore * IF mask bit == 0, AND = 1, XOR = 0.
3968 1.1 gdamore *
3969 1.1 gdamore * hence: AND = ~(mask); XOR = color & ~(mask);
3970 1.1 gdamore */
3971 1.1 gdamore
3972 1.77 martin /* pitch = ((dp->rd_cursor.rc_size.x + 7) / 8); */
3973 1.1 gdamore
3974 1.1 gdamore /* start by assuming all bits are transparent */
3975 1.1 gdamore memset(and, 0xff, 512);
3976 1.1 gdamore memset(xor, 0x00, 512);
3977 1.1 gdamore
3978 1.1 gdamore src = 0;
3979 1.1 gdamore dst = 0;
3980 1.1 gdamore for (i = 0; i < 64; i++) {
3981 1.1 gdamore for (j = 0; j < 64; j += 8) {
3982 1.1 gdamore if ((i < dp->rd_cursor.rc_size.y) &&
3983 1.1 gdamore (j < dp->rd_cursor.rc_size.x)) {
3984 1.1 gdamore
3985 1.1 gdamore /* take care to leave odd bits alone */
3986 1.1 gdamore and[dst] &= ~(msk[src]);
3987 1.1 gdamore xor[dst] = img[src] & msk[src];
3988 1.1 gdamore src++;
3989 1.1 gdamore }
3990 1.1 gdamore dst++;
3991 1.1 gdamore }
3992 1.1 gdamore }
3993 1.1 gdamore
3994 1.82 macallan for (i = 0; i < 512; i++) {
3995 1.82 macallan and[i] = radeonfb_backwards(and[i]);
3996 1.82 macallan xor[i] = radeonfb_backwards(xor[i]);
3997 1.82 macallan }
3998 1.82 macallan
3999 1.1 gdamore /* copy the image into place */
4000 1.1 gdamore for (i = 0; i < 64; i++) {
4001 1.1 gdamore memcpy((uint8_t *)dp->rd_curptr + (i * 16),
4002 1.1 gdamore &and[i * 8], 8);
4003 1.1 gdamore memcpy((uint8_t *)dp->rd_curptr + (i * 16) + 8,
4004 1.1 gdamore &xor[i * 8], 8);
4005 1.1 gdamore }
4006 1.1 gdamore }
4007 1.1 gdamore
4008 1.110 macallan /*
4009 1.110 macallan * We use the cursor in 24bit mode on avivo, much simpler than the above.
4010 1.110 macallan * Should probably do the same on older radeons
4011 1.110 macallan */
4012 1.110 macallan static void
4013 1.110 macallan radeonfb_avivo_cursor_shape(struct radeonfb_display *dp)
4014 1.110 macallan {
4015 1.110 macallan const uint8_t *msk = dp->rd_cursor.rc_mask;
4016 1.110 macallan const uint8_t *img = dp->rd_cursor.rc_image;
4017 1.110 macallan uint32_t *out = (uint32_t *)dp->rd_curptr;
4018 1.110 macallan uint8_t bit;
4019 1.110 macallan int i, j, px;
4020 1.110 macallan
4021 1.110 macallan for (i = 0; i < 64 * 8; i++) {
4022 1.110 macallan bit = 0x01;
4023 1.110 macallan for (j = 0; j < 8; j++) {
4024 1.110 macallan px = ((*msk & bit) ? 2 : 0) | ((*img & bit) ? 1 : 0);
4025 1.110 macallan switch (px) {
4026 1.110 macallan case 0:
4027 1.110 macallan case 1:
4028 1.110 macallan *out = htole32(0x00000000);
4029 1.110 macallan break;
4030 1.110 macallan case 2:
4031 1.110 macallan *out = htole32(0xff000000 |
4032 1.110 macallan dp->rd_cursor.rc_cmap[0]);
4033 1.110 macallan break;
4034 1.110 macallan case 3:
4035 1.110 macallan *out = htole32(0xff000000 |
4036 1.110 macallan dp->rd_cursor.rc_cmap[1]);
4037 1.110 macallan break;
4038 1.110 macallan }
4039 1.110 macallan out++;
4040 1.110 macallan bit = bit << 1;
4041 1.110 macallan }
4042 1.110 macallan msk++;
4043 1.110 macallan img++;
4044 1.110 macallan }
4045 1.110 macallan }
4046 1.110 macallan
4047 1.2 macallan static void
4048 1.1 gdamore radeonfb_cursor_position(struct radeonfb_display *dp)
4049 1.1 gdamore {
4050 1.1 gdamore struct radeonfb_softc *sc = dp->rd_softc;
4051 1.1 gdamore uint32_t offset, hvoff, hvpos; /* registers */
4052 1.1 gdamore uint32_t coff; /* cursor offset */
4053 1.110 macallan int i, x, y, xoff, yoff, crtcoff, lock;
4054 1.1 gdamore
4055 1.1 gdamore /*
4056 1.1 gdamore * XXX: this also needs to handle pan/scan
4057 1.1 gdamore */
4058 1.1 gdamore for (i = 0; i < dp->rd_ncrtcs; i++) {
4059 1.1 gdamore
4060 1.1 gdamore struct radeonfb_crtc *rcp = &dp->rd_crtcs[i];
4061 1.1 gdamore
4062 1.110 macallan SET32(sc, AVIVO_D1CUR_UPDATE, AVIVO_D1CURSOR_UPDATE_LOCK);
4063 1.110 macallan PUT32(sc, AVIVO_D1CUR_SIZE, 0x003f003f);
4064 1.110 macallan if (IS_AVIVO(sc)) {
4065 1.110 macallan if (rcp->rc_number) {
4066 1.110 macallan offset = AVIVO_D2CUR_SURFACE_ADDRESS;
4067 1.110 macallan hvoff = AVIVO_D2CUR_HOT_SPOT;
4068 1.110 macallan hvpos = AVIVO_D2CUR_POSITION;
4069 1.110 macallan crtcoff = 0/*RADEON_CRTC_OFFSET*/;
4070 1.110 macallan } else {
4071 1.110 macallan offset = AVIVO_D1CUR_SURFACE_ADDRESS;
4072 1.110 macallan hvoff = AVIVO_D1CUR_HOT_SPOT;
4073 1.110 macallan hvpos = AVIVO_D1CUR_POSITION;
4074 1.110 macallan crtcoff = 0/*RADEON_CRTC_OFFSET*/;
4075 1.110 macallan }
4076 1.110 macallan lock = 0;
4077 1.1 gdamore } else {
4078 1.110 macallan if (rcp->rc_number) {
4079 1.110 macallan offset = RADEON_CUR2_OFFSET;
4080 1.110 macallan hvoff = RADEON_CUR2_HORZ_VERT_OFF;
4081 1.110 macallan hvpos = RADEON_CUR2_HORZ_VERT_POSN;
4082 1.110 macallan crtcoff = RADEON_CRTC2_OFFSET;
4083 1.110 macallan } else {
4084 1.110 macallan offset = RADEON_CUR_OFFSET;
4085 1.110 macallan hvoff = RADEON_CUR_HORZ_VERT_OFF;
4086 1.110 macallan hvpos = RADEON_CUR_HORZ_VERT_POSN;
4087 1.110 macallan crtcoff = RADEON_CRTC_OFFSET;
4088 1.110 macallan }
4089 1.110 macallan lock = RADEON_CUR_LOCK;
4090 1.1 gdamore }
4091 1.1 gdamore
4092 1.1 gdamore x = dp->rd_cursor.rc_pos.x;
4093 1.1 gdamore y = dp->rd_cursor.rc_pos.y;
4094 1.1 gdamore
4095 1.1 gdamore while (y < rcp->rc_yoffset) {
4096 1.1 gdamore rcp->rc_yoffset -= RADEON_PANINCREMENT;
4097 1.1 gdamore }
4098 1.1 gdamore while (y >= (rcp->rc_yoffset + rcp->rc_videomode.vdisplay)) {
4099 1.1 gdamore rcp->rc_yoffset += RADEON_PANINCREMENT;
4100 1.1 gdamore }
4101 1.1 gdamore while (x < rcp->rc_xoffset) {
4102 1.1 gdamore rcp->rc_xoffset -= RADEON_PANINCREMENT;
4103 1.1 gdamore }
4104 1.1 gdamore while (x >= (rcp->rc_xoffset + rcp->rc_videomode.hdisplay)) {
4105 1.1 gdamore rcp->rc_xoffset += RADEON_PANINCREMENT;
4106 1.1 gdamore }
4107 1.1 gdamore
4108 1.1 gdamore /* adjust for the cursor's hotspot */
4109 1.1 gdamore x -= dp->rd_cursor.rc_hot.x;
4110 1.1 gdamore y -= dp->rd_cursor.rc_hot.y;
4111 1.1 gdamore xoff = yoff = 0;
4112 1.1 gdamore
4113 1.1 gdamore if (x >= dp->rd_virtx)
4114 1.1 gdamore x = dp->rd_virtx - 1;
4115 1.1 gdamore if (y >= dp->rd_virty)
4116 1.1 gdamore y = dp->rd_virty - 1;
4117 1.1 gdamore
4118 1.1 gdamore /* now adjust cursor so it is relative to viewport */
4119 1.1 gdamore x -= rcp->rc_xoffset;
4120 1.1 gdamore y -= rcp->rc_yoffset;
4121 1.1 gdamore
4122 1.1 gdamore /*
4123 1.1 gdamore * no need to check for fall off, because we should
4124 1.1 gdamore * never move off the screen entirely!
4125 1.1 gdamore */
4126 1.1 gdamore coff = 0;
4127 1.1 gdamore if (x < 0) {
4128 1.1 gdamore xoff = -x;
4129 1.1 gdamore x = 0;
4130 1.1 gdamore }
4131 1.1 gdamore if (y < 0) {
4132 1.1 gdamore yoff = -y;
4133 1.1 gdamore y = 0;
4134 1.1 gdamore coff = (yoff * 2) * 8;
4135 1.1 gdamore }
4136 1.1 gdamore
4137 1.1 gdamore /* pan the display */
4138 1.110 macallan if (crtcoff != 0)
4139 1.110 macallan PUT32(sc, crtcoff, (rcp->rc_yoffset * dp->rd_stride) +
4140 1.110 macallan rcp->rc_xoffset);
4141 1.1 gdamore
4142 1.110 macallan PUT32(sc, offset, (dp->rd_curoff + coff) | lock);
4143 1.110 macallan PUT32(sc, hvoff, (xoff << 16) | (yoff) | lock);
4144 1.1 gdamore /* NB: this unlocks the cursor */
4145 1.1 gdamore PUT32(sc, hvpos, (x << 16) | y);
4146 1.110 macallan if (IS_AVIVO(sc))
4147 1.110 macallan CLR32(sc, AVIVO_D1CUR_UPDATE, AVIVO_D1CURSOR_UPDATE_LOCK);
4148 1.1 gdamore }
4149 1.1 gdamore }
4150 1.1 gdamore
4151 1.2 macallan static void
4152 1.1 gdamore radeonfb_cursor_visible(struct radeonfb_display *dp)
4153 1.1 gdamore {
4154 1.110 macallan struct radeonfb_softc *sc = dp->rd_softc;
4155 1.1 gdamore int i;
4156 1.1 gdamore uint32_t gencntl, bit;
4157 1.1 gdamore
4158 1.1 gdamore for (i = 0; i < dp->rd_ncrtcs; i++) {
4159 1.110 macallan if (IS_AVIVO(sc)) {
4160 1.110 macallan SET32(sc, AVIVO_D1CUR_UPDATE, AVIVO_D1CURSOR_UPDATE_LOCK);
4161 1.110 macallan if (dp->rd_crtcs[i].rc_number) {
4162 1.110 macallan gencntl = AVIVO_D2CUR_CONTROL;
4163 1.110 macallan bit = AVIVO_D1CURSOR_EN | (2 << 8);
4164 1.110 macallan } else {
4165 1.110 macallan gencntl = AVIVO_D1CUR_CONTROL;
4166 1.110 macallan bit = AVIVO_D1CURSOR_EN | (2 << 8);
4167 1.110 macallan }
4168 1.1 gdamore } else {
4169 1.110 macallan if (dp->rd_crtcs[i].rc_number) {
4170 1.110 macallan gencntl = RADEON_CRTC2_GEN_CNTL;
4171 1.110 macallan bit = RADEON_CRTC2_CUR_EN;
4172 1.110 macallan } else {
4173 1.110 macallan gencntl = RADEON_CRTC_GEN_CNTL;
4174 1.110 macallan bit = RADEON_CRTC_CUR_EN;
4175 1.110 macallan }
4176 1.1 gdamore }
4177 1.1 gdamore if (dp->rd_cursor.rc_visible)
4178 1.1 gdamore SET32(dp->rd_softc, gencntl, bit);
4179 1.1 gdamore else
4180 1.1 gdamore CLR32(dp->rd_softc, gencntl, bit);
4181 1.110 macallan if (IS_AVIVO(sc))
4182 1.110 macallan CLR32(sc, AVIVO_D1CUR_UPDATE, AVIVO_D1CURSOR_UPDATE_LOCK);
4183 1.110 macallan
4184 1.1 gdamore }
4185 1.1 gdamore }
4186 1.1 gdamore
4187 1.2 macallan static void
4188 1.1 gdamore radeonfb_cursor_cmap(struct radeonfb_display *dp)
4189 1.1 gdamore {
4190 1.1 gdamore int i;
4191 1.1 gdamore uint32_t c0reg, c1reg;
4192 1.1 gdamore struct radeonfb_softc *sc = dp->rd_softc;
4193 1.1 gdamore
4194 1.1 gdamore for (i = 0; i < dp->rd_ncrtcs; i++) {
4195 1.1 gdamore if (dp->rd_crtcs[i].rc_number) {
4196 1.1 gdamore c0reg = RADEON_CUR2_CLR0;
4197 1.1 gdamore c1reg = RADEON_CUR2_CLR1;
4198 1.1 gdamore } else {
4199 1.1 gdamore c0reg = RADEON_CUR_CLR0;
4200 1.1 gdamore c1reg = RADEON_CUR_CLR1;
4201 1.1 gdamore }
4202 1.1 gdamore
4203 1.1 gdamore PUT32(sc, c0reg, dp->rd_cursor.rc_cmap[0]);
4204 1.1 gdamore PUT32(sc, c1reg, dp->rd_cursor.rc_cmap[1]);
4205 1.1 gdamore }
4206 1.1 gdamore }
4207 1.1 gdamore
4208 1.2 macallan static void
4209 1.1 gdamore radeonfb_cursor_update(struct radeonfb_display *dp, unsigned which)
4210 1.1 gdamore {
4211 1.1 gdamore struct radeonfb_softc *sc;
4212 1.1 gdamore int i;
4213 1.1 gdamore
4214 1.1 gdamore sc = dp->rd_softc;
4215 1.110 macallan
4216 1.1 gdamore for (i = 0; i < dp->rd_ncrtcs; i++) {
4217 1.1 gdamore if (dp->rd_crtcs[i].rc_number) {
4218 1.110 macallan if (IS_AVIVO(sc)) {
4219 1.110 macallan SET32(sc, AVIVO_D2CUR_UPDATE, AVIVO_D1CURSOR_UPDATE_LOCK);
4220 1.110 macallan } else
4221 1.110 macallan SET32(sc, RADEON_CUR2_OFFSET, RADEON_CUR_LOCK);
4222 1.1 gdamore } else {
4223 1.110 macallan if (IS_AVIVO(sc)) {
4224 1.110 macallan SET32(sc, AVIVO_D1CUR_UPDATE, AVIVO_D1CURSOR_UPDATE_LOCK);
4225 1.110 macallan } else
4226 1.110 macallan SET32(sc, RADEON_CUR_OFFSET,RADEON_CUR_LOCK);
4227 1.1 gdamore }
4228 1.1 gdamore }
4229 1.1 gdamore
4230 1.110 macallan if (which & WSDISPLAY_CURSOR_DOCMAP) {
4231 1.110 macallan if (IS_AVIVO(sc)) {
4232 1.110 macallan /*
4233 1.110 macallan * we use an ARGB cursor here, so we need to rebuild
4234 1.110 macallan * the cursor image every time the palette changes
4235 1.110 macallan */
4236 1.110 macallan radeonfb_avivo_cursor_shape(dp);
4237 1.110 macallan } else
4238 1.110 macallan radeonfb_cursor_cmap(dp);
4239 1.110 macallan }
4240 1.1 gdamore
4241 1.110 macallan if (which & WSDISPLAY_CURSOR_DOSHAPE) {
4242 1.110 macallan if (IS_AVIVO(sc)) {
4243 1.110 macallan radeonfb_avivo_cursor_shape(dp);
4244 1.110 macallan } else
4245 1.110 macallan radeonfb_cursor_shape(dp);
4246 1.110 macallan }
4247 1.110 macallan
4248 1.1 gdamore if (which & WSDISPLAY_CURSOR_DOCUR)
4249 1.1 gdamore radeonfb_cursor_visible(dp);
4250 1.1 gdamore
4251 1.1 gdamore /* this one is unconditional, because it updates other stuff */
4252 1.1 gdamore radeonfb_cursor_position(dp);
4253 1.1 gdamore }
4254 1.1 gdamore
4255 1.1 gdamore static struct videomode *
4256 1.1 gdamore radeonfb_best_refresh(struct videomode *m1, struct videomode *m2)
4257 1.1 gdamore {
4258 1.1 gdamore int r1, r2;
4259 1.1 gdamore
4260 1.1 gdamore /* otherwise pick the higher refresh rate */
4261 1.1 gdamore r1 = DIVIDE(DIVIDE(m1->dot_clock, m1->htotal), m1->vtotal);
4262 1.1 gdamore r2 = DIVIDE(DIVIDE(m2->dot_clock, m2->htotal), m2->vtotal);
4263 1.1 gdamore
4264 1.1 gdamore return (r1 < r2 ? m2 : m1);
4265 1.1 gdamore }
4266 1.1 gdamore
4267 1.1 gdamore static const struct videomode *
4268 1.9 macallan radeonfb_port_mode(struct radeonfb_softc *sc, struct radeonfb_port *rp,
4269 1.9 macallan int x, int y)
4270 1.1 gdamore {
4271 1.1 gdamore struct edid_info *ep = &rp->rp_edid;
4272 1.1 gdamore struct videomode *vmp = NULL;
4273 1.1 gdamore int i;
4274 1.1 gdamore
4275 1.1 gdamore if (!rp->rp_edid_valid) {
4276 1.1 gdamore /* fallback to safe mode */
4277 1.9 macallan return radeonfb_modelookup(sc->sc_defaultmode);
4278 1.1 gdamore }
4279 1.11 ad
4280 1.1 gdamore /* always choose the preferred mode first! */
4281 1.1 gdamore if (ep->edid_preferred_mode) {
4282 1.1 gdamore
4283 1.1 gdamore /* XXX: add auto-stretching support for native mode */
4284 1.1 gdamore
4285 1.1 gdamore /* this may want panning to occur, btw */
4286 1.1 gdamore if ((ep->edid_preferred_mode->hdisplay <= x) &&
4287 1.1 gdamore (ep->edid_preferred_mode->vdisplay <= y))
4288 1.1 gdamore return ep->edid_preferred_mode;
4289 1.1 gdamore }
4290 1.1 gdamore
4291 1.1 gdamore for (i = 0; i < ep->edid_nmodes; i++) {
4292 1.1 gdamore /*
4293 1.1 gdamore * We elect to pick a resolution that is too large for
4294 1.1 gdamore * the monitor than one that is too small. This means
4295 1.1 gdamore * that we will prefer to pan rather than to try to
4296 1.1 gdamore * center a smaller display on a larger screen. In
4297 1.1 gdamore * practice, this shouldn't matter because if a
4298 1.1 gdamore * monitor can support a larger resolution, it can
4299 1.1 gdamore * probably also support the smaller. A specific
4300 1.1 gdamore * exception is fixed format panels, but hopefully
4301 1.1 gdamore * they are properly dealt with by the "autostretch"
4302 1.1 gdamore * logic above.
4303 1.1 gdamore */
4304 1.1 gdamore if ((ep->edid_modes[i].hdisplay > x) ||
4305 1.1 gdamore (ep->edid_modes[i].vdisplay > y)) {
4306 1.1 gdamore continue;
4307 1.1 gdamore }
4308 1.1 gdamore
4309 1.1 gdamore /*
4310 1.1 gdamore * at this point, the display mode is no larger than
4311 1.1 gdamore * what we've requested.
4312 1.1 gdamore */
4313 1.1 gdamore if (vmp == NULL)
4314 1.1 gdamore vmp = &ep->edid_modes[i];
4315 1.1 gdamore
4316 1.1 gdamore /* eliminate smaller modes */
4317 1.1 gdamore if ((vmp->hdisplay >= ep->edid_modes[i].hdisplay) ||
4318 1.1 gdamore (vmp->vdisplay >= ep->edid_modes[i].vdisplay))
4319 1.1 gdamore continue;
4320 1.1 gdamore
4321 1.1 gdamore if ((vmp->hdisplay < ep->edid_modes[i].hdisplay) ||
4322 1.1 gdamore (vmp->vdisplay < ep->edid_modes[i].vdisplay)) {
4323 1.1 gdamore vmp = &ep->edid_modes[i];
4324 1.1 gdamore continue;
4325 1.1 gdamore }
4326 1.1 gdamore
4327 1.1 gdamore KASSERT(vmp->hdisplay == ep->edid_modes[i].hdisplay);
4328 1.1 gdamore KASSERT(vmp->vdisplay == ep->edid_modes[i].vdisplay);
4329 1.1 gdamore
4330 1.1 gdamore vmp = radeonfb_best_refresh(vmp, &ep->edid_modes[i]);
4331 1.1 gdamore }
4332 1.1 gdamore
4333 1.9 macallan return (vmp ? vmp : radeonfb_modelookup(sc->sc_defaultmode));
4334 1.1 gdamore }
4335 1.1 gdamore
4336 1.1 gdamore static int
4337 1.1 gdamore radeonfb_hasres(struct videomode *list, int nlist, int x, int y)
4338 1.1 gdamore {
4339 1.1 gdamore int i;
4340 1.1 gdamore
4341 1.1 gdamore for (i = 0; i < nlist; i++) {
4342 1.1 gdamore if ((x == list[i].hdisplay) &&
4343 1.1 gdamore (y == list[i].vdisplay)) {
4344 1.1 gdamore return 1;
4345 1.1 gdamore }
4346 1.1 gdamore }
4347 1.1 gdamore return 0;
4348 1.1 gdamore }
4349 1.1 gdamore
4350 1.2 macallan static void
4351 1.1 gdamore radeonfb_pickres(struct radeonfb_display *dp, uint16_t *x, uint16_t *y,
4352 1.1 gdamore int pan)
4353 1.1 gdamore {
4354 1.1 gdamore struct radeonfb_port *rp;
4355 1.1 gdamore struct edid_info *ep;
4356 1.1 gdamore int i, j;
4357 1.1 gdamore
4358 1.1 gdamore *x = 0;
4359 1.1 gdamore *y = 0;
4360 1.1 gdamore
4361 1.1 gdamore if (pan) {
4362 1.1 gdamore for (i = 0; i < dp->rd_ncrtcs; i++) {
4363 1.1 gdamore rp = dp->rd_crtcs[i].rc_port;
4364 1.1 gdamore ep = &rp->rp_edid;
4365 1.1 gdamore if (!rp->rp_edid_valid) {
4366 1.1 gdamore /* monitor not present */
4367 1.1 gdamore continue;
4368 1.1 gdamore }
4369 1.1 gdamore
4370 1.1 gdamore /*
4371 1.1 gdamore * For now we are ignoring "conflict" that
4372 1.1 gdamore * could occur when mixing some modes like
4373 1.1 gdamore * 1280x1024 and 1400x800. It isn't clear
4374 1.1 gdamore * which is better, so the first one wins.
4375 1.1 gdamore */
4376 1.1 gdamore for (j = 0; j < ep->edid_nmodes; j++) {
4377 1.1 gdamore /*
4378 1.1 gdamore * ignore resolutions that are too big for
4379 1.1 gdamore * the radeon
4380 1.1 gdamore */
4381 1.1 gdamore if (ep->edid_modes[j].hdisplay >
4382 1.1 gdamore dp->rd_softc->sc_maxx)
4383 1.1 gdamore continue;
4384 1.1 gdamore if (ep->edid_modes[j].vdisplay >
4385 1.1 gdamore dp->rd_softc->sc_maxy)
4386 1.1 gdamore continue;
4387 1.1 gdamore
4388 1.1 gdamore /*
4389 1.1 gdamore * pick largest resolution, the
4390 1.1 gdamore * smaller monitor will pan
4391 1.1 gdamore */
4392 1.1 gdamore if ((ep->edid_modes[j].hdisplay >= *x) &&
4393 1.1 gdamore (ep->edid_modes[j].vdisplay >= *y)) {
4394 1.1 gdamore *x = ep->edid_modes[j].hdisplay;
4395 1.1 gdamore *y = ep->edid_modes[j].vdisplay;
4396 1.1 gdamore }
4397 1.1 gdamore }
4398 1.1 gdamore }
4399 1.1 gdamore
4400 1.1 gdamore } else {
4401 1.107 macallan struct videomode *modes;
4402 1.107 macallan size_t smodes;
4403 1.1 gdamore int nmodes = 0;
4404 1.1 gdamore int valid = 0;
4405 1.1 gdamore
4406 1.107 macallan smodes = sizeof(struct videomode) * 64;
4407 1.107 macallan modes = kmem_alloc(smodes, KM_SLEEP);
4408 1.107 macallan
4409 1.1 gdamore for (i = 0; i < dp->rd_ncrtcs; i++) {
4410 1.1 gdamore /*
4411 1.1 gdamore * pick the largest resolution in common.
4412 1.1 gdamore */
4413 1.1 gdamore rp = dp->rd_crtcs[i].rc_port;
4414 1.1 gdamore ep = &rp->rp_edid;
4415 1.1 gdamore
4416 1.1 gdamore if (!rp->rp_edid_valid)
4417 1.1 gdamore continue;
4418 1.1 gdamore
4419 1.1 gdamore if (!valid) {
4420 1.29 macallan /*
4421 1.29 macallan * Pick the preferred mode for this port
4422 1.29 macallan * if available.
4423 1.29 macallan */
4424 1.29 macallan if (ep->edid_preferred_mode) {
4425 1.29 macallan struct videomode *vmp =
4426 1.29 macallan ep->edid_preferred_mode;
4427 1.29 macallan
4428 1.29 macallan if ((vmp->hdisplay <=
4429 1.29 macallan dp->rd_softc->sc_maxx) &&
4430 1.29 macallan (vmp->vdisplay <=
4431 1.29 macallan dp->rd_softc->sc_maxy))
4432 1.29 macallan modes[nmodes++] = *vmp;
4433 1.29 macallan } else {
4434 1.29 macallan
4435 1.29 macallan /* initialize starting list */
4436 1.29 macallan for (j = 0; j < ep->edid_nmodes; j++) {
4437 1.29 macallan /*
4438 1.29 macallan * ignore resolutions that are
4439 1.29 macallan * too big for the radeon
4440 1.29 macallan */
4441 1.29 macallan if (ep->edid_modes[j].hdisplay >
4442 1.29 macallan dp->rd_softc->sc_maxx)
4443 1.29 macallan continue;
4444 1.29 macallan if (ep->edid_modes[j].vdisplay >
4445 1.29 macallan dp->rd_softc->sc_maxy)
4446 1.29 macallan continue;
4447 1.29 macallan
4448 1.29 macallan modes[nmodes] =
4449 1.29 macallan ep->edid_modes[j];
4450 1.29 macallan nmodes++;
4451 1.29 macallan }
4452 1.1 gdamore }
4453 1.1 gdamore valid = 1;
4454 1.1 gdamore } else {
4455 1.1 gdamore /* merge into preexisting list */
4456 1.1 gdamore for (j = 0; j < nmodes; j++) {
4457 1.1 gdamore if (!radeonfb_hasres(ep->edid_modes,
4458 1.1 gdamore ep->edid_nmodes,
4459 1.1 gdamore modes[j].hdisplay,
4460 1.1 gdamore modes[j].vdisplay)) {
4461 1.1 gdamore modes[j] = modes[nmodes];
4462 1.1 gdamore j--;
4463 1.1 gdamore nmodes--;
4464 1.1 gdamore }
4465 1.1 gdamore }
4466 1.1 gdamore }
4467 1.1 gdamore }
4468 1.1 gdamore
4469 1.1 gdamore /* now we have to pick from the merged list */
4470 1.1 gdamore for (i = 0; i < nmodes; i++) {
4471 1.1 gdamore if ((modes[i].hdisplay >= *x) &&
4472 1.1 gdamore (modes[i].vdisplay >= *y)) {
4473 1.1 gdamore *x = modes[i].hdisplay;
4474 1.1 gdamore *y = modes[i].vdisplay;
4475 1.1 gdamore }
4476 1.1 gdamore }
4477 1.107 macallan kmem_free(modes, smodes);
4478 1.107 macallan
4479 1.1 gdamore }
4480 1.1 gdamore
4481 1.1 gdamore if ((*x == 0) || (*y == 0)) {
4482 1.1 gdamore /* fallback to safe mode */
4483 1.1 gdamore *x = 640;
4484 1.1 gdamore *y = 480;
4485 1.1 gdamore }
4486 1.1 gdamore }
4487 1.9 macallan
4488 1.17 macallan /*
4489 1.17 macallan * backlight levels are linear on:
4490 1.17 macallan * - RV200, RV250, RV280, RV350
4491 1.17 macallan * - but NOT on PowerBook4,3 6,3 6,5
4492 1.17 macallan * according to Linux' radeonfb
4493 1.17 macallan */
4494 1.9 macallan
4495 1.9 macallan /* Get the current backlight level for the display. */
4496 1.9 macallan
4497 1.11 ad static int
4498 1.9 macallan radeonfb_get_backlight(struct radeonfb_display *dp)
4499 1.9 macallan {
4500 1.9 macallan int s;
4501 1.9 macallan uint32_t level;
4502 1.9 macallan
4503 1.9 macallan s = spltty();
4504 1.9 macallan
4505 1.9 macallan level = radeonfb_get32(dp->rd_softc, RADEON_LVDS_GEN_CNTL);
4506 1.9 macallan level &= RADEON_LVDS_BL_MOD_LEV_MASK;
4507 1.9 macallan level >>= RADEON_LVDS_BL_MOD_LEV_SHIFT;
4508 1.9 macallan
4509 1.11 ad /*
4510 1.11 ad * On some chips, we should negate the backlight level.
4511 1.11 ad * XXX Find out on which chips.
4512 1.11 ad */
4513 1.17 macallan if (dp->rd_softc->sc_flags & RFB_INV_BLIGHT)
4514 1.11 ad level = RADEONFB_BACKLIGHT_MAX - level;
4515 1.9 macallan
4516 1.9 macallan splx(s);
4517 1.9 macallan
4518 1.9 macallan return level;
4519 1.11 ad }
4520 1.9 macallan
4521 1.9 macallan /* Set the backlight to the given level for the display. */
4522 1.59 macallan static void
4523 1.59 macallan radeonfb_switch_backlight(struct radeonfb_display *dp, int on)
4524 1.59 macallan {
4525 1.59 macallan if (dp->rd_bl_on == on)
4526 1.59 macallan return;
4527 1.59 macallan dp->rd_bl_on = on;
4528 1.59 macallan radeonfb_set_backlight(dp, dp->rd_bl_level);
4529 1.59 macallan }
4530 1.9 macallan
4531 1.11 ad static int
4532 1.9 macallan radeonfb_set_backlight(struct radeonfb_display *dp, int level)
4533 1.9 macallan {
4534 1.95 maya struct radeonfb_softc *sc = dp->rd_softc;
4535 1.9 macallan int rlevel, s;
4536 1.9 macallan uint32_t lvds;
4537 1.9 macallan
4538 1.88 macallan if(!sc->sc_mapped)
4539 1.88 macallan return 0;
4540 1.88 macallan
4541 1.9 macallan s = spltty();
4542 1.59 macallan
4543 1.59 macallan dp->rd_bl_level = level;
4544 1.59 macallan if (dp->rd_bl_on == 0)
4545 1.59 macallan level = 0;
4546 1.59 macallan
4547 1.9 macallan if (level < 0)
4548 1.9 macallan level = 0;
4549 1.9 macallan else if (level >= RADEONFB_BACKLIGHT_MAX)
4550 1.9 macallan level = RADEONFB_BACKLIGHT_MAX;
4551 1.9 macallan
4552 1.9 macallan /* On some chips, we should negate the backlight level. */
4553 1.17 macallan if (dp->rd_softc->sc_flags & RFB_INV_BLIGHT) {
4554 1.88 macallan rlevel = RADEONFB_BACKLIGHT_MAX - level;
4555 1.17 macallan } else
4556 1.11 ad rlevel = level;
4557 1.9 macallan
4558 1.9 macallan callout_stop(&dp->rd_bl_lvds_co);
4559 1.110 macallan //radeonfb_engine_idle(sc);
4560 1.9 macallan
4561 1.11 ad /*
4562 1.9 macallan * Turn off the display if the backlight is set to 0, since the
4563 1.11 ad * display is useless without backlight anyway.
4564 1.9 macallan */
4565 1.9 macallan if (level == 0)
4566 1.9 macallan radeonfb_blank(dp, 1);
4567 1.9 macallan else if (radeonfb_get_backlight(dp) == 0)
4568 1.9 macallan radeonfb_blank(dp, 0);
4569 1.11 ad
4570 1.9 macallan lvds = radeonfb_get32(sc, RADEON_LVDS_GEN_CNTL);
4571 1.9 macallan lvds &= ~RADEON_LVDS_DISPLAY_DIS;
4572 1.9 macallan if (!(lvds & RADEON_LVDS_BLON) || !(lvds & RADEON_LVDS_ON)) {
4573 1.9 macallan lvds |= dp->rd_bl_lvds_val & RADEON_LVDS_DIGON;
4574 1.9 macallan lvds |= RADEON_LVDS_BLON | RADEON_LVDS_EN;
4575 1.9 macallan radeonfb_put32(sc, RADEON_LVDS_GEN_CNTL, lvds);
4576 1.9 macallan lvds &= ~RADEON_LVDS_BL_MOD_LEV_MASK;
4577 1.9 macallan lvds |= rlevel << RADEON_LVDS_BL_MOD_LEV_SHIFT;
4578 1.9 macallan lvds |= RADEON_LVDS_ON;
4579 1.9 macallan lvds |= dp->rd_bl_lvds_val & RADEON_LVDS_BL_MOD_EN;
4580 1.9 macallan } else {
4581 1.9 macallan lvds &= ~RADEON_LVDS_BL_MOD_LEV_MASK;
4582 1.9 macallan lvds |= rlevel << RADEON_LVDS_BL_MOD_LEV_SHIFT;
4583 1.9 macallan radeonfb_put32(sc, RADEON_LVDS_GEN_CNTL, lvds);
4584 1.9 macallan }
4585 1.11 ad
4586 1.9 macallan dp->rd_bl_lvds_val &= ~RADEON_LVDS_STATE_MASK;
4587 1.9 macallan dp->rd_bl_lvds_val |= lvds & RADEON_LVDS_STATE_MASK;
4588 1.9 macallan /* XXX What is the correct delay? */
4589 1.11 ad callout_schedule(&dp->rd_bl_lvds_co, 200 * hz);
4590 1.9 macallan
4591 1.9 macallan splx(s);
4592 1.9 macallan
4593 1.9 macallan return 0;
4594 1.9 macallan }
4595 1.9 macallan
4596 1.11 ad /*
4597 1.11 ad * Callout function for delayed operations on the LVDS_GEN_CNTL register.
4598 1.9 macallan * Set the delayed bits in the register, and clear the stored delayed
4599 1.9 macallan * value.
4600 1.9 macallan */
4601 1.9 macallan
4602 1.9 macallan static void radeonfb_lvds_callout(void *arg)
4603 1.9 macallan {
4604 1.9 macallan struct radeonfb_display *dp = arg;
4605 1.9 macallan int s;
4606 1.9 macallan
4607 1.9 macallan s = splhigh();
4608 1.9 macallan
4609 1.11 ad radeonfb_mask32(dp->rd_softc, RADEON_LVDS_GEN_CNTL, ~0,
4610 1.9 macallan dp->rd_bl_lvds_val);
4611 1.9 macallan dp->rd_bl_lvds_val = 0;
4612 1.9 macallan
4613 1.9 macallan splx(s);
4614 1.9 macallan }
4615 1.34 macallan
4616 1.34 macallan static void
4617 1.34 macallan radeonfb_brightness_up(device_t dev)
4618 1.34 macallan {
4619 1.34 macallan struct radeonfb_softc *sc = device_private(dev);
4620 1.59 macallan struct radeonfb_display *dp = &sc->sc_displays[0];
4621 1.34 macallan int level;
4622 1.34 macallan
4623 1.34 macallan /* we assume the main display is the first one - need a better way */
4624 1.34 macallan if (sc->sc_ndisplays < 1) return;
4625 1.59 macallan /* make sure pushing the hotkeys always has an effect */
4626 1.59 macallan dp->rd_bl_on = 1;
4627 1.59 macallan level = dp->rd_bl_level;
4628 1.100 riastrad level = uimin(RADEONFB_BACKLIGHT_MAX, level + 5);
4629 1.59 macallan radeonfb_set_backlight(dp, level);
4630 1.34 macallan }
4631 1.34 macallan
4632 1.34 macallan static void
4633 1.34 macallan radeonfb_brightness_down(device_t dev)
4634 1.34 macallan {
4635 1.34 macallan struct radeonfb_softc *sc = device_private(dev);
4636 1.59 macallan struct radeonfb_display *dp = &sc->sc_displays[0];
4637 1.34 macallan int level;
4638 1.34 macallan
4639 1.34 macallan /* we assume the main display is the first one - need a better way */
4640 1.34 macallan if (sc->sc_ndisplays < 1) return;
4641 1.59 macallan /* make sure pushing the hotkeys always has an effect */
4642 1.59 macallan dp->rd_bl_on = 1;
4643 1.59 macallan level = dp->rd_bl_level;
4644 1.100 riastrad level = uimax(0, level - 5);
4645 1.59 macallan radeonfb_set_backlight(dp, level);
4646 1.34 macallan }
4647