Home | History | Annotate | Line # | Download | only in pci
radeonfb.c revision 1.14
      1  1.13  macallan /* $NetBSD: radeonfb.c,v 1.14 2007/03/21 20:54:30 macallan Exp $ */
      2   1.1   gdamore 
      3   1.1   gdamore /*-
      4   1.1   gdamore  * Copyright (c) 2006 Itronix Inc.
      5   1.1   gdamore  * All rights reserved.
      6   1.1   gdamore  *
      7   1.1   gdamore  * Written by Garrett D'Amore for Itronix Inc.
      8   1.1   gdamore  *
      9   1.1   gdamore  * Redistribution and use in source and binary forms, with or without
     10   1.1   gdamore  * modification, are permitted provided that the following conditions
     11   1.1   gdamore  * are met:
     12   1.1   gdamore  * 1. Redistributions of source code must retain the above copyright
     13   1.1   gdamore  *    notice, this list of conditions and the following disclaimer.
     14   1.1   gdamore  * 2. Redistributions in binary form must reproduce the above copyright
     15   1.1   gdamore  *    notice, this list of conditions and the following disclaimer in the
     16   1.1   gdamore  *    documentation and/or other materials provided with the distribution.
     17   1.1   gdamore  * 3. The name of Itronix Inc. may not be used to endorse
     18   1.1   gdamore  *    or promote products derived from this software without specific
     19   1.1   gdamore  *    prior written permission.
     20   1.1   gdamore  *
     21   1.1   gdamore  * THIS SOFTWARE IS PROVIDED BY ITRONIX INC. ``AS IS'' AND ANY EXPRESS
     22   1.1   gdamore  * OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED
     23   1.1   gdamore  * WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
     24   1.1   gdamore  * ARE DISCLAIMED.  IN NO EVENT SHALL ITRONIX INC. BE LIABLE FOR ANY
     25   1.1   gdamore  * DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
     26   1.1   gdamore  * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE
     27   1.1   gdamore  * GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
     28   1.1   gdamore  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY,
     29   1.1   gdamore  * WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING
     30   1.1   gdamore  * NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS
     31   1.1   gdamore  * SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
     32  1.11        ad  */
     33   1.1   gdamore 
     34   1.1   gdamore /*
     35   1.1   gdamore  * ATI Technologies Inc. ("ATI") has not assisted in the creation of, and
     36   1.1   gdamore  * does not endorse, this software.  ATI will not be responsible or liable
     37   1.1   gdamore  * for any actual or alleged damage or loss caused by or in connection with
     38   1.1   gdamore  * the use of or reliance on this software.
     39   1.1   gdamore  */
     40   1.1   gdamore 
     41   1.1   gdamore /*
     42   1.1   gdamore  * Portions of this code were taken from XFree86's Radeon driver, which bears
     43   1.1   gdamore  * this notice:
     44   1.1   gdamore  *
     45   1.1   gdamore  * Copyright 2000 ATI Technologies Inc., Markham, Ontario, and
     46   1.1   gdamore  *                VA Linux Systems Inc., Fremont, California.
     47   1.1   gdamore  *
     48   1.1   gdamore  * All Rights Reserved.
     49   1.1   gdamore  *
     50   1.1   gdamore  * Permission is hereby granted, free of charge, to any person obtaining
     51   1.1   gdamore  * a copy of this software and associated documentation files (the
     52   1.1   gdamore  * "Software"), to deal in the Software without restriction, including
     53   1.1   gdamore  * without limitation on the rights to use, copy, modify, merge,
     54   1.1   gdamore  * publish, distribute, sublicense, and/or sell copies of the Software,
     55   1.1   gdamore  * and to permit persons to whom the Software is furnished to do so,
     56   1.1   gdamore  * subject to the following conditions:
     57   1.1   gdamore  *
     58   1.1   gdamore  * The above copyright notice and this permission notice (including the
     59   1.1   gdamore  * next paragraph) shall be included in all copies or substantial
     60   1.1   gdamore  * portions of the Software.
     61   1.1   gdamore  *
     62   1.1   gdamore  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
     63   1.1   gdamore  * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
     64   1.1   gdamore  * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
     65   1.1   gdamore  * NON-INFRINGEMENT.  IN NO EVENT SHALL ATI, VA LINUX SYSTEMS AND/OR
     66   1.1   gdamore  * THEIR SUPPLIERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY,
     67   1.1   gdamore  * WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
     68   1.1   gdamore  * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
     69   1.1   gdamore  * DEALINGS IN THE SOFTWARE.
     70   1.1   gdamore  */
     71   1.1   gdamore 
     72   1.1   gdamore #include <sys/cdefs.h>
     73  1.13  macallan __KERNEL_RCSID(0, "$NetBSD: radeonfb.c,v 1.14 2007/03/21 20:54:30 macallan Exp $");
     74   1.2  macallan 
     75   1.2  macallan #define RADEONFB_DEFAULT_DEPTH 32
     76   1.1   gdamore 
     77   1.1   gdamore #include <sys/param.h>
     78   1.1   gdamore #include <sys/systm.h>
     79   1.1   gdamore #include <sys/device.h>
     80   1.1   gdamore #include <sys/malloc.h>
     81   1.1   gdamore #include <machine/bus.h>
     82   1.5  macallan #include <sys/kernel.h>
     83   1.5  macallan #include <sys/lwp.h>
     84   1.5  macallan #include <sys/kauth.h>
     85   1.1   gdamore 
     86   1.1   gdamore #include <dev/wscons/wsdisplayvar.h>
     87   1.1   gdamore #include <dev/wscons/wsconsio.h>
     88   1.1   gdamore #include <dev/wsfont/wsfont.h>
     89   1.1   gdamore #include <dev/rasops/rasops.h>
     90   1.1   gdamore #include <dev/videomode/videomode.h>
     91   1.1   gdamore #include <dev/videomode/edidvar.h>
     92   1.1   gdamore #include <dev/wscons/wsdisplay_vconsvar.h>
     93   1.1   gdamore 
     94   1.1   gdamore #include <dev/pci/pcidevs.h>
     95   1.1   gdamore #include <dev/pci/pcireg.h>
     96   1.1   gdamore #include <dev/pci/pcivar.h>
     97   1.1   gdamore #include <dev/pci/radeonfbreg.h>
     98   1.1   gdamore #include <dev/pci/radeonfbvar.h>
     99  1.14  macallan #include "opt_radeonfb.h"
    100   1.1   gdamore 
    101   1.1   gdamore static int radeonfb_match(struct device *, struct cfdata *, void *);
    102   1.1   gdamore static void radeonfb_attach(struct device *, struct device *, void *);
    103  1.12  christos static int radeonfb_ioctl(void *, void *, unsigned long, void *, int,
    104   1.1   gdamore     struct lwp *);
    105   1.1   gdamore static paddr_t radeonfb_mmap(void *, void *, off_t, int);
    106   1.1   gdamore static int radeonfb_scratch_test(struct radeonfb_softc *, int, uint32_t);
    107   1.1   gdamore static void radeonfb_loadbios(struct radeonfb_softc *,
    108   1.1   gdamore     struct pci_attach_args *);
    109   1.1   gdamore 
    110   1.1   gdamore static uintmax_t radeonfb_getprop_num(struct radeonfb_softc *, const char *,
    111   1.1   gdamore     uintmax_t);
    112   1.1   gdamore static int radeonfb_getclocks(struct radeonfb_softc *);
    113   1.1   gdamore static int radeonfb_gettmds(struct radeonfb_softc *);
    114   1.1   gdamore static int radeonfb_calc_dividers(struct radeonfb_softc *, uint32_t,
    115   1.1   gdamore     uint32_t *, uint32_t *);
    116   1.1   gdamore static int radeonfb_getconnectors(struct radeonfb_softc *);
    117   1.1   gdamore static const struct videomode *radeonfb_modelookup(const char *);
    118   1.1   gdamore static void radeonfb_init_screen(void *, struct vcons_screen *, int, long *);
    119   1.1   gdamore static void radeonfb_pllwriteupdate(struct radeonfb_softc *, int);
    120   1.1   gdamore static void radeonfb_pllwaitatomicread(struct radeonfb_softc *, int);
    121   1.1   gdamore static void radeonfb_program_vclk(struct radeonfb_softc *, int, int);
    122   1.1   gdamore static void radeonfb_modeswitch(struct radeonfb_display *);
    123   1.1   gdamore static void radeonfb_setcrtc(struct radeonfb_display *, int);
    124   1.1   gdamore static void radeonfb_init_misc(struct radeonfb_softc *);
    125   1.1   gdamore static void radeonfb_set_fbloc(struct radeonfb_softc *);
    126   1.1   gdamore static void radeonfb_init_palette(struct radeonfb_softc *, int);
    127   1.1   gdamore static void radeonfb_r300cg_workaround(struct radeonfb_softc *);
    128   1.1   gdamore 
    129   1.1   gdamore static int radeonfb_isblank(struct radeonfb_display *);
    130   1.1   gdamore static void radeonfb_blank(struct radeonfb_display *, int);
    131   1.1   gdamore static int radeonfb_set_cursor(struct radeonfb_display *,
    132   1.1   gdamore     struct wsdisplay_cursor *);
    133   1.1   gdamore static int radeonfb_set_curpos(struct radeonfb_display *,
    134   1.1   gdamore     struct wsdisplay_curpos *);
    135   1.1   gdamore 
    136   1.1   gdamore /* acceleration support */
    137   1.2  macallan static void  radeonfb_rectfill(struct radeonfb_display *, int dstx, int dsty,
    138   1.1   gdamore     int width, int height, uint32_t color);
    139   1.1   gdamore static void radeonfb_bitblt(struct radeonfb_display *, int srcx, int srcy,
    140   1.1   gdamore     int dstx, int dsty, int width, int height, int rop, uint32_t mask);
    141   1.1   gdamore static void radeonfb_feed_bytes(struct radeonfb_display *, int, uint8_t *);
    142   1.1   gdamore static void radeonfb_setup_mono(struct radeonfb_display *, int, int, int,
    143   1.1   gdamore     int, uint32_t, uint32_t);
    144   1.2  macallan 
    145   1.1   gdamore /* hw cursor support */
    146   1.1   gdamore static void radeonfb_cursor_cmap(struct radeonfb_display *);
    147   1.1   gdamore static void radeonfb_cursor_shape(struct radeonfb_display *);
    148   1.1   gdamore static void radeonfb_cursor_position(struct radeonfb_display *);
    149   1.1   gdamore static void radeonfb_cursor_visible(struct radeonfb_display *);
    150   1.1   gdamore static void radeonfb_cursor_update(struct radeonfb_display *, unsigned);
    151   1.1   gdamore 
    152   1.1   gdamore static void radeonfb_wait_fifo(struct radeonfb_softc *, int);
    153   1.1   gdamore static void radeonfb_engine_idle(struct radeonfb_softc *);
    154   1.1   gdamore static void radeonfb_engine_flush(struct radeonfb_softc *);
    155   1.1   gdamore static void radeonfb_engine_reset(struct radeonfb_softc *);
    156   1.1   gdamore static void radeonfb_engine_init(struct radeonfb_display *);
    157   1.2  macallan static inline void radeonfb_unclip(struct radeonfb_softc *);
    158   1.1   gdamore 
    159   1.1   gdamore static void radeonfb_eraserows(void *, int, int, long);
    160   1.1   gdamore static void radeonfb_erasecols(void *, int, int, int, long);
    161   1.1   gdamore static void radeonfb_copyrows(void *, int, int, int);
    162   1.1   gdamore static void radeonfb_copycols(void *, int, int, int, int);
    163   1.1   gdamore static void radeonfb_cursor(void *, int, int, int);
    164   1.2  macallan static void radeonfb_putchar(void *, int, int, unsigned, long);
    165   1.1   gdamore static int radeonfb_allocattr(void *, int, int, int, long *);
    166   1.1   gdamore 
    167   1.9  macallan static int radeonfb_get_backlight(struct radeonfb_display *);
    168   1.9  macallan static int radeonfb_set_backlight(struct radeonfb_display *, int);
    169   1.9  macallan static void radeonfb_lvds_callout(void *);
    170   1.9  macallan 
    171   1.1   gdamore static struct videomode *radeonfb_best_refresh(struct videomode *,
    172   1.1   gdamore     struct videomode *);
    173   1.1   gdamore static void radeonfb_pickres(struct radeonfb_display *, uint16_t *,
    174   1.1   gdamore     uint16_t *, int);
    175  1.11        ad static const struct videomode *radeonfb_port_mode(struct radeonfb_softc *,
    176   1.9  macallan     struct radeonfb_port *, int, int);
    177   1.1   gdamore 
    178  1.14  macallan static int radeonfb_drm_print(void *, const char *);
    179  1.14  macallan 
    180   1.1   gdamore #ifdef	RADEON_DEBUG
    181   1.1   gdamore int	radeon_debug = 1;
    182   1.1   gdamore #define	DPRINTF(x)	\
    183   1.1   gdamore 	if (radeon_debug) printf x
    184   1.1   gdamore #define	PRINTREG(r)	DPRINTF((#r " = %08x\n", GET32(sc, r)))
    185   1.1   gdamore #define	PRINTPLL(r)	DPRINTF((#r " = %08x\n", GETPLL(sc, r)))
    186   1.1   gdamore #else
    187   1.1   gdamore #define	DPRINTF(x)
    188   1.1   gdamore #define	PRINTREG(r)
    189   1.1   gdamore #define	PRINTPLL(r)
    190   1.1   gdamore #endif
    191   1.1   gdamore 
    192   1.1   gdamore #define	ROUNDUP(x,y)	(((x) + ((y) - 1)) & ~((y) - 1))
    193   1.1   gdamore 
    194   1.1   gdamore #ifndef	RADEON_DEFAULT_MODE
    195   1.1   gdamore /* any reasonably modern display should handle this */
    196   1.1   gdamore #define	RADEON_DEFAULT_MODE	"1024x768x60"
    197  1.11        ad //#define	RADEON_DEFAULT_MODE	"1280x1024x60"
    198   1.1   gdamore #endif
    199   1.1   gdamore 
    200   1.1   gdamore const char	*radeonfb_default_mode = RADEON_DEFAULT_MODE;
    201   1.1   gdamore 
    202   1.1   gdamore static struct {
    203   1.1   gdamore 	int		size;		/* minimum memory size (MB) */
    204   1.1   gdamore 	int		maxx;		/* maximum x dimension */
    205   1.1   gdamore 	int		maxy;		/* maximum y dimension */
    206   1.1   gdamore 	int		maxbpp;		/* maximum bpp */
    207   1.1   gdamore 	int		maxdisp;	/* maximum logical display count */
    208   1.1   gdamore } radeonfb_limits[] = {
    209   1.1   gdamore 	{ 32,	2048, 1536, 32, 2 },
    210   1.1   gdamore 	{ 16,	1600, 1200, 32, 2 },
    211   1.1   gdamore 	{ 8,	1600, 1200, 32, 1 },
    212   1.7  christos 	{ 0,	0, 0, 0, 0 },
    213   1.1   gdamore };
    214   1.1   gdamore 
    215   1.1   gdamore static struct wsscreen_descr radeonfb_stdscreen = {
    216   1.1   gdamore 	"fb",		/* name */
    217   1.1   gdamore 	0, 0,		/* ncols, nrows */
    218   1.1   gdamore 	NULL,		/* textops */
    219   1.2  macallan 	8, 16,		/* fontwidth, fontheight */
    220   1.7  christos 	WSSCREEN_WSCOLORS, /* capabilities */
    221   1.7  christos 	0,		/* modecookie */
    222   1.1   gdamore };
    223   1.1   gdamore 
    224   1.1   gdamore struct wsdisplay_accessops radeonfb_accessops = {
    225   1.1   gdamore 	radeonfb_ioctl,
    226   1.1   gdamore 	radeonfb_mmap,
    227   1.1   gdamore 	NULL,		/* vcons_alloc_screen */
    228   1.1   gdamore 	NULL,		/* vcons_free_screen */
    229   1.1   gdamore 	NULL,		/* vcons_show_screen */
    230   1.7  christos 	NULL,		/* load_font */
    231   1.7  christos 	NULL,		/* pollc */
    232   1.7  christos 	NULL,		/* scroll */
    233   1.1   gdamore };
    234   1.1   gdamore 
    235   1.1   gdamore static struct {
    236   1.1   gdamore 	uint16_t	devid;
    237   1.1   gdamore 	uint16_t	family;
    238   1.1   gdamore 	uint16_t	flags;
    239  1.11        ad } radeonfb_devices[] =
    240   1.1   gdamore {
    241   1.1   gdamore 	/* R100 family */
    242   1.1   gdamore 	{ PCI_PRODUCT_ATI_RADEON_R100_QD,	RADEON_R100, 0 },
    243   1.1   gdamore 	{ PCI_PRODUCT_ATI_RADEON_R100_QE,	RADEON_R100, 0 },
    244   1.1   gdamore 	{ PCI_PRODUCT_ATI_RADEON_R100_QF,	RADEON_R100, 0 },
    245   1.1   gdamore 	{ PCI_PRODUCT_ATI_RADEON_R100_QG,	RADEON_R100, 0 },
    246   1.1   gdamore 
    247   1.1   gdamore 	/* RV100 family */
    248   1.1   gdamore 	{ PCI_PRODUCT_ATI_RADEON_RV100_LY,	RADEON_RV100, RFB_MOB },
    249   1.1   gdamore 	{ PCI_PRODUCT_ATI_RADEON_RV100_LZ,	RADEON_RV100, RFB_MOB },
    250   1.1   gdamore 	{ PCI_PRODUCT_ATI_RADEON_RV100_QY,	RADEON_RV100, 0 },
    251   1.1   gdamore 	{ PCI_PRODUCT_ATI_RADEON_RV100_QZ,	RADEON_RV100, 0 },
    252   1.1   gdamore 
    253   1.1   gdamore 	/* RS100 family */
    254   1.1   gdamore 	{ PCI_PRODUCT_ATI_RADEON_RS100_4136,	RADEON_RS100, 0 },
    255   1.1   gdamore 	{ PCI_PRODUCT_ATI_RADEON_RS100_4336,	RADEON_RS100, RFB_MOB },
    256   1.1   gdamore 
    257   1.1   gdamore 	/* RS200/RS250 family */
    258   1.1   gdamore 	{ PCI_PRODUCT_ATI_RADEON_RS200_4337,	RADEON_RS200, RFB_MOB },
    259   1.1   gdamore 	{ PCI_PRODUCT_ATI_RADEON_RS200_A7,	RADEON_RS200, 0 },
    260   1.1   gdamore 	{ PCI_PRODUCT_ATI_RADEON_RS250_B7,	RADEON_RS200, RFB_MOB },
    261   1.1   gdamore 	{ PCI_PRODUCT_ATI_RADEON_RS250_D7,	RADEON_RS200, 0 },
    262   1.1   gdamore 
    263   1.1   gdamore 	/* R200 family */
    264   1.1   gdamore 	/* add more R200 products? , 5148 */
    265   1.1   gdamore 	{ PCI_PRODUCT_ATI_RADEON_R200_BB,	RADEON_R200, 0 },
    266   1.1   gdamore 	{ PCI_PRODUCT_ATI_RADEON_R200_BC,	RADEON_R200, 0 },
    267   1.1   gdamore 	{ PCI_PRODUCT_ATI_RADEON_R200_QH,	RADEON_R200, 0 },
    268   1.1   gdamore 	{ PCI_PRODUCT_ATI_RADEON_R200_QL,	RADEON_R200, 0 },
    269   1.1   gdamore 	{ PCI_PRODUCT_ATI_RADEON_R200_QM,	RADEON_R200, 0 },
    270   1.1   gdamore 
    271   1.1   gdamore 	/* RV200 family */
    272   1.1   gdamore 	{ PCI_PRODUCT_ATI_RADEON_RV200_LW,	RADEON_RV200, RFB_MOB },
    273   1.1   gdamore 	{ PCI_PRODUCT_ATI_RADEON_RV200_LX,	RADEON_RV200, RFB_MOB },
    274   1.1   gdamore 	{ PCI_PRODUCT_ATI_RADEON_RV200_QW,	RADEON_RV200, 0 },
    275   1.1   gdamore 	{ PCI_PRODUCT_ATI_RADEON_RV200_QX,	RADEON_RV200, 0 },
    276   1.1   gdamore 
    277   1.1   gdamore 	/* RV250 family */
    278   1.1   gdamore 	{ PCI_PRODUCT_ATI_RADEON_RV250_4966,	RADEON_RV250, 0 },
    279   1.1   gdamore 	{ PCI_PRODUCT_ATI_RADEON_RV250_4967,	RADEON_RV250, 0 },
    280   1.1   gdamore 	{ PCI_PRODUCT_ATI_RADEON_RV250_4C64,	RADEON_RV250, RFB_MOB },
    281   1.1   gdamore 	{ PCI_PRODUCT_ATI_RADEON_RV250_4C66,	RADEON_RV250, RFB_MOB },
    282   1.1   gdamore 	{ PCI_PRODUCT_ATI_RADEON_RV250_4C67,	RADEON_RV250, RFB_MOB },
    283   1.1   gdamore 
    284   1.1   gdamore 	/* RS300 family */
    285   1.1   gdamore 	{ PCI_PRODUCT_ATI_RADEON_RS300_X5,	RADEON_RS300, 0 },
    286   1.1   gdamore 	{ PCI_PRODUCT_ATI_RADEON_RS300_X4,	RADEON_RS300, 0 },
    287   1.1   gdamore 	{ PCI_PRODUCT_ATI_RADEON_RS300_7834,	RADEON_RS300, 0 },
    288   1.1   gdamore 	{ PCI_PRODUCT_ATI_RADEON_RS300_7835,	RADEON_RS300, RFB_MOB },
    289   1.1   gdamore 
    290   1.1   gdamore 	/* RV280 family */
    291   1.1   gdamore 	{ PCI_PRODUCT_ATI_RADEON_RV280_5960,	RADEON_RV280, 0 },
    292   1.1   gdamore 	{ PCI_PRODUCT_ATI_RADEON_RV280_5961,	RADEON_RV280, 0 },
    293   1.1   gdamore 	{ PCI_PRODUCT_ATI_RADEON_RV280_5962,	RADEON_RV280, 0 },
    294   1.1   gdamore 	{ PCI_PRODUCT_ATI_RADEON_RV280_5963,	RADEON_RV280, 0 },
    295   1.1   gdamore 	{ PCI_PRODUCT_ATI_RADEON_RV280_5964,	RADEON_RV280, 0 },
    296   1.1   gdamore 	{ PCI_PRODUCT_ATI_RADEON_RV280_5C61,	RADEON_RV280, RFB_MOB },
    297   1.1   gdamore 	{ PCI_PRODUCT_ATI_RADEON_RV280_5C63,	RADEON_RV280, RFB_MOB },
    298   1.1   gdamore 
    299   1.1   gdamore 	/* R300 family */
    300   1.1   gdamore 	{ PCI_PRODUCT_ATI_RADEON_R300_AD,	RADEON_R300, 0 },
    301   1.1   gdamore 	{ PCI_PRODUCT_ATI_RADEON_R300_AE,	RADEON_R300, 0 },
    302   1.1   gdamore 	{ PCI_PRODUCT_ATI_RADEON_R300_AF,	RADEON_R300, 0 },
    303   1.1   gdamore 	{ PCI_PRODUCT_ATI_RADEON_R300_AG,	RADEON_R300, 0 },
    304   1.1   gdamore 	{ PCI_PRODUCT_ATI_RADEON_R300_ND,	RADEON_R300, 0 },
    305   1.1   gdamore 	{ PCI_PRODUCT_ATI_RADEON_R300_NE,	RADEON_R300, 0 },
    306   1.1   gdamore 	{ PCI_PRODUCT_ATI_RADEON_R300_NF,	RADEON_R300, 0 },
    307   1.1   gdamore 	{ PCI_PRODUCT_ATI_RADEON_R300_NG,	RADEON_R300, 0 },
    308   1.1   gdamore 
    309   1.1   gdamore 	/* RV350/RV360 family */
    310   1.1   gdamore 	{ PCI_PRODUCT_ATI_RADEON_RV350_AP,	RADEON_RV350, 0 },
    311   1.1   gdamore 	{ PCI_PRODUCT_ATI_RADEON_RV350_AQ,	RADEON_RV350, 0 },
    312   1.1   gdamore 	{ PCI_PRODUCT_ATI_RADEON_RV360_AR,	RADEON_RV350, 0 },
    313   1.1   gdamore 	{ PCI_PRODUCT_ATI_RADEON_RV350_AS,	RADEON_RV350, 0 },
    314   1.1   gdamore 	{ PCI_PRODUCT_ATI_RADEON_RV350_AT,	RADEON_RV350, 0 },
    315   1.1   gdamore 	{ PCI_PRODUCT_ATI_RADEON_RV350_AV,	RADEON_RV350, 0 },
    316   1.1   gdamore 	{ PCI_PRODUCT_ATI_RADEON_RV350_NP,	RADEON_RV350, RFB_MOB },
    317   1.1   gdamore 	{ PCI_PRODUCT_ATI_RADEON_RV350_NQ,	RADEON_RV350, RFB_MOB },
    318   1.1   gdamore 	{ PCI_PRODUCT_ATI_RADEON_RV350_NR,	RADEON_RV350, RFB_MOB },
    319   1.1   gdamore 	{ PCI_PRODUCT_ATI_RADEON_RV350_NS,	RADEON_RV350, RFB_MOB },
    320   1.1   gdamore 	{ PCI_PRODUCT_ATI_RADEON_RV350_NT,	RADEON_RV350, RFB_MOB },
    321   1.1   gdamore 	{ PCI_PRODUCT_ATI_RADEON_RV350_NV,	RADEON_RV350, RFB_MOB },
    322   1.1   gdamore 
    323   1.1   gdamore 	/* R350/R360 family */
    324   1.1   gdamore 	{ PCI_PRODUCT_ATI_RADEON_R350_AH,	RADEON_R350, 0 },
    325   1.1   gdamore 	{ PCI_PRODUCT_ATI_RADEON_R350_AI,	RADEON_R350, 0 },
    326   1.1   gdamore 	{ PCI_PRODUCT_ATI_RADEON_R350_AJ,	RADEON_R350, 0 },
    327   1.1   gdamore 	{ PCI_PRODUCT_ATI_RADEON_R350_AK,	RADEON_R350, 0 },
    328   1.1   gdamore 	{ PCI_PRODUCT_ATI_RADEON_R350_NH,	RADEON_R350, 0 },
    329   1.1   gdamore 	{ PCI_PRODUCT_ATI_RADEON_R350_NI,	RADEON_R350, 0 },
    330   1.1   gdamore 	{ PCI_PRODUCT_ATI_RADEON_R350_NK,	RADEON_R350, 0 },
    331   1.1   gdamore 	{ PCI_PRODUCT_ATI_RADEON_R360_NJ,	RADEON_R350, 0 },
    332   1.1   gdamore 
    333   1.1   gdamore 	/* RV380/RV370 family */
    334   1.1   gdamore 	{ PCI_PRODUCT_ATI_RADEON_RV380_3150,	RADEON_RV380, RFB_MOB },
    335   1.1   gdamore 	{ PCI_PRODUCT_ATI_RADEON_RV380_3154,	RADEON_RV380, RFB_MOB },
    336   1.1   gdamore 	{ PCI_PRODUCT_ATI_RADEON_RV380_3E50,	RADEON_RV380, 0 },
    337   1.1   gdamore 	{ PCI_PRODUCT_ATI_RADEON_RV380_3E54,	RADEON_RV380, 0 },
    338   1.1   gdamore 	{ PCI_PRODUCT_ATI_RADEON_RV370_5460,	RADEON_RV380, RFB_MOB },
    339   1.1   gdamore 	{ PCI_PRODUCT_ATI_RADEON_RV370_5464,	RADEON_RV380, RFB_MOB },
    340   1.1   gdamore 	{ PCI_PRODUCT_ATI_RADEON_RV370_5B60,	RADEON_RV380, 0 },
    341   1.1   gdamore 	{ PCI_PRODUCT_ATI_RADEON_RV370_5B64,	RADEON_RV380, 0 },
    342   1.1   gdamore 	{ PCI_PRODUCT_ATI_RADEON_RV370_5B65,	RADEON_RV380, 0 },
    343   1.1   gdamore 
    344   1.1   gdamore 	/* R420/R423 family */
    345   1.1   gdamore 	{ PCI_PRODUCT_ATI_RADEON_R420_JH,	RADEON_R420, 0 },
    346   1.1   gdamore 	{ PCI_PRODUCT_ATI_RADEON_R420_JI,	RADEON_R420, 0 },
    347   1.1   gdamore 	{ PCI_PRODUCT_ATI_RADEON_R420_JJ,	RADEON_R420, 0 },
    348   1.1   gdamore 	{ PCI_PRODUCT_ATI_RADEON_R420_JK,	RADEON_R420, 0 },
    349   1.1   gdamore 	{ PCI_PRODUCT_ATI_RADEON_R420_JL,	RADEON_R420, 0 },
    350   1.1   gdamore 	{ PCI_PRODUCT_ATI_RADEON_R420_JM,	RADEON_R420, 0 },
    351   1.1   gdamore 	{ PCI_PRODUCT_ATI_RADEON_R420_JN,	RADEON_R420, RFB_MOB },
    352   1.1   gdamore 	{ PCI_PRODUCT_ATI_RADEON_R420_JP,	RADEON_R420, 0 },
    353   1.1   gdamore 	{ PCI_PRODUCT_ATI_RADEON_R423_UH,	RADEON_R420, 0 },
    354   1.1   gdamore 	{ PCI_PRODUCT_ATI_RADEON_R423_UI,	RADEON_R420, 0 },
    355   1.1   gdamore 	{ PCI_PRODUCT_ATI_RADEON_R423_UJ,	RADEON_R420, 0 },
    356   1.1   gdamore 	{ PCI_PRODUCT_ATI_RADEON_R423_UK,	RADEON_R420, 0 },
    357   1.1   gdamore 	{ PCI_PRODUCT_ATI_RADEON_R423_UQ,	RADEON_R420, 0 },
    358   1.1   gdamore 	{ PCI_PRODUCT_ATI_RADEON_R423_UR,	RADEON_R420, 0 },
    359   1.1   gdamore 	{ PCI_PRODUCT_ATI_RADEON_R423_UT,	RADEON_R420, 0 },
    360   1.1   gdamore 	{ PCI_PRODUCT_ATI_RADEON_R423_5D57,	RADEON_R420, 0 },
    361   1.1   gdamore 
    362   1.1   gdamore 	{ 0, 0, 0 }
    363   1.1   gdamore };
    364   1.1   gdamore 
    365   1.1   gdamore static struct {
    366   1.1   gdamore 	int divider;
    367   1.1   gdamore 	int mask;
    368   1.1   gdamore } radeonfb_dividers[] = {
    369   1.1   gdamore 	{  1, 0 },
    370   1.1   gdamore 	{  2, 1 },
    371   1.1   gdamore 	{  3, 4 },
    372   1.1   gdamore 	{  4, 2 },
    373   1.1   gdamore 	{  6, 6 },
    374   1.1   gdamore 	{  8, 3 },
    375   1.1   gdamore 	{ 12, 7 },
    376   1.1   gdamore 	{  0, 0 }
    377   1.1   gdamore };
    378   1.1   gdamore 
    379   1.1   gdamore /*
    380   1.1   gdamore  * This table taken from X11.
    381   1.1   gdamore  */
    382   1.1   gdamore static const struct {
    383   1.1   gdamore 	int			family;
    384   1.1   gdamore 	struct radeon_tmds_pll	plls[4];
    385   1.1   gdamore } radeonfb_tmds_pll[] = {
    386   1.1   gdamore 	{ RADEON_R100,	{{12000, 0xa1b}, {-1, 0xa3f}}},
    387   1.1   gdamore 	{ RADEON_RV100,	{{12000, 0xa1b}, {-1, 0xa3f}}},
    388   1.1   gdamore 	{ RADEON_RS100, {{0, 0}}},
    389   1.1   gdamore 	{ RADEON_RV200,	{{15000, 0xa1b}, {-1, 0xa3f}}},
    390   1.1   gdamore 	{ RADEON_RS200,	{{15000, 0xa1b}, {-1, 0xa3f}}},
    391   1.1   gdamore 	{ RADEON_R200,	{{15000, 0xa1b}, {-1, 0xa3f}}},
    392   1.1   gdamore 	{ RADEON_RV250,	{{15500, 0x81b}, {-1, 0x83f}}},
    393   1.1   gdamore 	{ RADEON_RS300, {{0, 0}}},
    394   1.1   gdamore 	{ RADEON_RV280,	{{13000, 0x400f4}, {15000, 0x400f7}}},
    395   1.1   gdamore 	{ RADEON_R300,	{{-1, 0xb01cb}}},
    396   1.1   gdamore 	{ RADEON_R350,	{{-1, 0xb01cb}}},
    397   1.1   gdamore 	{ RADEON_RV350,	{{15000, 0xb0155}, {-1, 0xb01cb}}},
    398   1.1   gdamore 	{ RADEON_RV380,	{{15000, 0xb0155}, {-1, 0xb01cb}}},
    399   1.1   gdamore 	{ RADEON_R420,	{{-1, 0xb01cb}}},
    400   1.1   gdamore };
    401   1.1   gdamore 
    402   1.9  macallan #define RADEONFB_BACKLIGHT_MAX    255  /* Maximum backlight level. */
    403   1.9  macallan 
    404   1.1   gdamore 
    405   1.1   gdamore CFATTACH_DECL(radeonfb, sizeof (struct radeonfb_softc),
    406   1.1   gdamore     radeonfb_match, radeonfb_attach, NULL, NULL);
    407   1.1   gdamore 
    408   1.1   gdamore static int
    409   1.1   gdamore radeonfb_match(struct device *parent, struct cfdata *match, void *aux)
    410   1.1   gdamore {
    411   1.1   gdamore 	struct pci_attach_args	*pa = aux;
    412   1.1   gdamore 	int			i;
    413   1.1   gdamore 
    414   1.1   gdamore 	if (PCI_VENDOR(pa->pa_id) != PCI_VENDOR_ATI)
    415   1.1   gdamore 		return 0;
    416   1.1   gdamore 
    417   1.1   gdamore 	for (i = 0; radeonfb_devices[i].devid; i++) {
    418   1.1   gdamore 		if (PCI_PRODUCT(pa->pa_id) == radeonfb_devices[i].devid)
    419   1.1   gdamore 			return 100;	/* high to defeat VGA/VESA */
    420   1.1   gdamore 	}
    421   1.1   gdamore 
    422   1.1   gdamore 	return 0;
    423   1.1   gdamore }
    424   1.1   gdamore 
    425   1.1   gdamore static void
    426   1.1   gdamore radeonfb_attach(struct device *parent, struct device *dev, void *aux)
    427   1.1   gdamore {
    428   1.1   gdamore 	struct radeonfb_softc	*sc = (struct radeonfb_softc *)dev;
    429   1.1   gdamore 	struct pci_attach_args	*pa = aux;
    430   1.9  macallan 	const char		*mptr;
    431   1.1   gdamore 	bus_size_t		bsz;
    432   1.5  macallan 	pcireg_t		screg;
    433   1.8  macallan 	int			i, j, fg, bg, ul;
    434   1.1   gdamore 	uint32_t		v;
    435   1.1   gdamore 
    436   1.1   gdamore 	sc->sc_id = pa->pa_id;
    437   1.1   gdamore 	for (i = 0; radeonfb_devices[i].devid; i++) {
    438   1.1   gdamore 		if (PCI_PRODUCT(sc->sc_id) == radeonfb_devices[i].devid)
    439   1.1   gdamore 			break;
    440   1.1   gdamore 	}
    441   1.1   gdamore 
    442   1.1   gdamore 	pci_devinfo(sc->sc_id, pa->pa_class, 0, sc->sc_devinfo,
    443   1.1   gdamore 	    sizeof(sc->sc_devinfo));
    444   1.1   gdamore 
    445   1.1   gdamore 	aprint_naive("\n");
    446   1.1   gdamore 	aprint_normal(": %s\n", sc->sc_devinfo);
    447   1.1   gdamore 
    448   1.1   gdamore 	KASSERT(radeonfb_devices[i].devid != 0);
    449   1.1   gdamore 	sc->sc_pt = pa->pa_tag;
    450   1.1   gdamore 	sc->sc_pc = pa->pa_pc;
    451   1.1   gdamore 	sc->sc_family = radeonfb_devices[i].family;
    452   1.1   gdamore 	sc->sc_flags = radeonfb_devices[i].flags;
    453   1.1   gdamore 
    454   1.5  macallan 	/* enable memory and IO access */
    455   1.5  macallan 	screg = pci_conf_read(sc->sc_pc, sc->sc_pt, PCI_COMMAND_STATUS_REG);
    456   1.5  macallan 	screg |= PCI_FLAGS_IO_ENABLED | PCI_FLAGS_MEM_ENABLED;
    457   1.5  macallan 	pci_conf_write(sc->sc_pc, sc->sc_pt, PCI_COMMAND_STATUS_REG, screg);
    458   1.5  macallan 
    459   1.1   gdamore 	/*
    460   1.1   gdamore 	 * Some flags are general to entire chip families, and rather
    461   1.1   gdamore 	 * than clutter up the table with them, we go ahead and set
    462   1.1   gdamore 	 * them here.
    463   1.1   gdamore 	 */
    464   1.1   gdamore 	switch (sc->sc_family) {
    465   1.1   gdamore 	case RADEON_RS100:
    466   1.1   gdamore 	case RADEON_RS200:
    467   1.1   gdamore 		sc->sc_flags |= RFB_IGP | RFB_RV100;
    468   1.1   gdamore 		break;
    469   1.1   gdamore 
    470   1.1   gdamore 	case RADEON_RV100:
    471   1.1   gdamore 	case RADEON_RV200:
    472   1.1   gdamore 	case RADEON_RV250:
    473   1.1   gdamore 	case RADEON_RV280:
    474   1.1   gdamore 		sc->sc_flags |= RFB_RV100;
    475   1.1   gdamore 		break;
    476   1.1   gdamore 
    477   1.1   gdamore 	case RADEON_RS300:
    478   1.1   gdamore 		sc->sc_flags |= RFB_SDAC | RFB_IGP | RFB_RV100;
    479   1.1   gdamore 		break;
    480   1.1   gdamore 
    481   1.1   gdamore 	case RADEON_R300:
    482   1.1   gdamore 	case RADEON_RV350:
    483   1.1   gdamore 	case RADEON_R350:
    484   1.1   gdamore 	case RADEON_RV380:
    485   1.1   gdamore 	case RADEON_R420:
    486   1.1   gdamore 		/* newer chips */
    487   1.1   gdamore 		sc->sc_flags |= RFB_R300;
    488   1.1   gdamore 		break;
    489   1.1   gdamore 
    490   1.1   gdamore 	case RADEON_R100:
    491   1.1   gdamore 		sc->sc_flags |= RFB_NCRTC2;
    492   1.1   gdamore 		break;
    493   1.1   gdamore 	}
    494   1.1   gdamore 
    495   1.1   gdamore 	/*
    496   1.1   gdamore 	 * XXX: to support true multihead, this must change.
    497   1.1   gdamore 	 */
    498   1.1   gdamore 	sc->sc_ndisplays = 1;
    499   1.1   gdamore 
    500   1.1   gdamore 	/* XXX: */
    501   1.1   gdamore 	if (!HAS_CRTC2(sc)) {
    502   1.1   gdamore 		sc->sc_ndisplays = 1;
    503   1.1   gdamore 	}
    504   1.1   gdamore 
    505   1.1   gdamore 	if (pci_mapreg_map(pa, RADEON_MAPREG_MMIO, PCI_MAPREG_TYPE_MEM,	0,
    506   1.1   gdamore 		&sc->sc_regt, &sc->sc_regh, &sc->sc_regaddr,
    507   1.1   gdamore 		&sc->sc_regsz) != 0) {
    508   1.1   gdamore 		aprint_error("%s: unable to map registers!\n", XNAME(sc));
    509   1.1   gdamore 		goto error;
    510   1.1   gdamore 	}
    511   1.1   gdamore 
    512   1.5  macallan 	if (pci_mapreg_map(pa, RADEON_MAPREG_IO, PCI_MAPREG_TYPE_IO,	0,
    513   1.5  macallan 		&sc->sc_iot, &sc->sc_ioh, &sc->sc_ioaddr,
    514   1.5  macallan 		&sc->sc_iosz) != 0) {
    515   1.5  macallan 		aprint_error("%s: unable to map IO registers!\n", XNAME(sc));
    516   1.5  macallan 	}
    517   1.5  macallan 
    518   1.1   gdamore 	/* scratch register test... */
    519   1.1   gdamore 	if (radeonfb_scratch_test(sc, RADEON_BIOS_0_SCRATCH, 0x55555555) ||
    520   1.1   gdamore 	    radeonfb_scratch_test(sc, RADEON_BIOS_0_SCRATCH, 0xaaaaaaaa)) {
    521   1.1   gdamore 		aprint_error("%s: scratch register test failed!\n", XNAME(sc));
    522   1.1   gdamore 		goto error;
    523   1.1   gdamore 	}
    524   1.1   gdamore 
    525   1.1   gdamore 	PRINTREG(RADEON_BIOS_4_SCRATCH);
    526   1.1   gdamore 	PRINTREG(RADEON_FP_GEN_CNTL);
    527   1.1   gdamore 	PRINTREG(RADEON_FP2_GEN_CNTL);
    528   1.1   gdamore 	PRINTREG(RADEON_TMDS_CNTL);
    529   1.1   gdamore 	PRINTREG(RADEON_TMDS_TRANSMITTER_CNTL);
    530   1.1   gdamore 	PRINTREG(RADEON_TMDS_PLL_CNTL);
    531   1.1   gdamore 	PRINTREG(RADEON_LVDS_GEN_CNTL);
    532   1.1   gdamore 	PRINTREG(RADEON_FP_HORZ_STRETCH);
    533   1.1   gdamore 	PRINTREG(RADEON_FP_VERT_STRETCH);
    534   1.1   gdamore 
    535   1.1   gdamore 	/* XXX: RV100 specific */
    536   1.1   gdamore 	PUT32(sc, RADEON_TMDS_PLL_CNTL, 0xa27);
    537   1.1   gdamore 
    538   1.1   gdamore 	PATCH32(sc, RADEON_TMDS_TRANSMITTER_CNTL,
    539   1.1   gdamore 	    RADEON_TMDS_TRANSMITTER_PLLEN,
    540   1.1   gdamore 	    RADEON_TMDS_TRANSMITTER_PLLEN | RADEON_TMDS_TRANSMITTER_PLLRST);
    541   1.1   gdamore 
    542   1.1   gdamore 	radeonfb_i2c_init(sc);
    543   1.1   gdamore 
    544   1.1   gdamore 	radeonfb_loadbios(sc, pa);
    545   1.1   gdamore 
    546   1.1   gdamore #ifdef	RADEON_BIOS_INIT
    547   1.1   gdamore 	if (radeonfb_bios_init(sc)) {
    548   1.1   gdamore 		aprint_error("%s: BIOS inititialization failed\n", XNAME(sc));
    549   1.1   gdamore 		goto error;
    550   1.1   gdamore 	}
    551   1.1   gdamore #endif
    552   1.1   gdamore 
    553   1.1   gdamore 	if (radeonfb_getclocks(sc)) {
    554   1.1   gdamore 		aprint_error("%s: Unable to get reference clocks from BIOS\n",
    555   1.1   gdamore 		    XNAME(sc));
    556   1.1   gdamore 		goto error;
    557   1.1   gdamore 	}
    558   1.1   gdamore 
    559   1.1   gdamore 	if (radeonfb_gettmds(sc)) {
    560   1.1   gdamore 		aprint_error("%s: Unable to identify TMDS PLL settings\n",
    561   1.1   gdamore 		    XNAME(sc));
    562   1.1   gdamore 		goto error;
    563   1.1   gdamore 	}
    564   1.1   gdamore 
    565   1.1   gdamore 	aprint_verbose("%s: refclk = %d.%03d MHz, refdiv = %d "
    566   1.1   gdamore 	    "minpll = %d, maxpll = %d\n", XNAME(sc),
    567   1.1   gdamore 	    (int)sc->sc_refclk / 1000, (int)sc->sc_refclk % 1000,
    568   1.1   gdamore 	    (int)sc->sc_refdiv, (int)sc->sc_minpll, (int)sc->sc_maxpll);
    569   1.1   gdamore 
    570   1.1   gdamore 	radeonfb_getconnectors(sc);
    571   1.1   gdamore 
    572   1.1   gdamore 	radeonfb_set_fbloc(sc);
    573   1.1   gdamore 
    574   1.1   gdamore 	for (i = 0; radeonfb_limits[i].size; i++) {
    575   1.1   gdamore 		if (sc->sc_memsz >= radeonfb_limits[i].size) {
    576   1.1   gdamore 			sc->sc_maxx = radeonfb_limits[i].maxx;
    577   1.1   gdamore 			sc->sc_maxy = radeonfb_limits[i].maxy;
    578   1.1   gdamore 			sc->sc_maxbpp = radeonfb_limits[i].maxbpp;
    579   1.1   gdamore 			/* framebuffer offset, start at a 4K page */
    580   1.1   gdamore 			sc->sc_fboffset = sc->sc_memsz /
    581   1.1   gdamore 			    radeonfb_limits[i].maxdisp;
    582   1.1   gdamore 			/*
    583   1.1   gdamore 			 * we use the fbsize to figure out where we can store
    584   1.1   gdamore 			 * things like cursor data.
    585   1.1   gdamore 			 */
    586   1.1   gdamore 			sc->sc_fbsize =
    587   1.1   gdamore 			    ROUNDUP(ROUNDUP(sc->sc_maxx * sc->sc_maxbpp / 8 ,
    588   1.1   gdamore 					RADEON_STRIDEALIGN) * sc->sc_maxy,
    589   1.1   gdamore 				4096);
    590   1.1   gdamore 			break;
    591   1.1   gdamore 		}
    592   1.1   gdamore 	}
    593   1.1   gdamore 
    594   1.1   gdamore 
    595   1.1   gdamore 	radeonfb_init_misc(sc);
    596   1.1   gdamore 	radeonfb_init_palette(sc, 0);
    597   1.1   gdamore 	if (HAS_CRTC2(sc))
    598   1.1   gdamore 		radeonfb_init_palette(sc, 1);
    599   1.1   gdamore 
    600   1.1   gdamore 	/* program the DAC wirings */
    601   1.1   gdamore 	for (i = 0; i < (HAS_CRTC2(sc) ? 2 : 1); i++) {
    602   1.1   gdamore 		switch (sc->sc_ports[i].rp_dac_type) {
    603   1.1   gdamore 		case RADEON_DAC_PRIMARY:
    604   1.1   gdamore 			PATCH32(sc, RADEON_DAC_CNTL2,
    605   1.1   gdamore 			    i ? RADEON_DAC2_DAC_CLK_SEL : 0,
    606   1.1   gdamore 			    ~RADEON_DAC2_DAC_CLK_SEL);
    607   1.1   gdamore 			break;
    608   1.1   gdamore 		case RADEON_DAC_TVDAC:
    609   1.1   gdamore 			/* we always use the TVDAC to drive a secondary analog
    610   1.1   gdamore 			 * CRT for now.  if we ever support TV-out this will
    611   1.1   gdamore 			 * have to change.
    612   1.1   gdamore 			 */
    613   1.1   gdamore 			SET32(sc, RADEON_DAC_CNTL2,
    614   1.1   gdamore 			    RADEON_DAC2_DAC2_CLK_SEL);
    615   1.1   gdamore 			PATCH32(sc, RADEON_DISP_HW_DEBUG,
    616   1.1   gdamore 			    i ? 0 : RADEON_CRT2_DISP1_SEL,
    617   1.1   gdamore 			    ~RADEON_CRT2_DISP1_SEL);
    618   1.1   gdamore 			break;
    619   1.1   gdamore 		}
    620   1.1   gdamore 	}
    621   1.1   gdamore 	PRINTREG(RADEON_DAC_CNTL2);
    622   1.1   gdamore 	PRINTREG(RADEON_DISP_HW_DEBUG);
    623   1.1   gdamore 
    624   1.1   gdamore 	/* other DAC programming */
    625   1.1   gdamore 	v = GET32(sc, RADEON_DAC_CNTL);
    626   1.1   gdamore 	v &= (RADEON_DAC_RANGE_CNTL_MASK | RADEON_DAC_BLANKING);
    627   1.1   gdamore 	v |= RADEON_DAC_MASK_ALL | RADEON_DAC_8BIT_EN;
    628   1.1   gdamore 	PUT32(sc, RADEON_DAC_CNTL, v);
    629   1.1   gdamore 	PRINTREG(RADEON_DAC_CNTL);
    630  1.11        ad 
    631   1.1   gdamore 	/* XXX: this may need more investigation */
    632   1.1   gdamore 	PUT32(sc, RADEON_TV_DAC_CNTL, 0x00280203);
    633   1.1   gdamore 	PRINTREG(RADEON_TV_DAC_CNTL);
    634   1.1   gdamore 
    635   1.1   gdamore 	/* enable TMDS */
    636   1.1   gdamore 	SET32(sc, RADEON_FP_GEN_CNTL,
    637   1.1   gdamore 	    RADEON_FP_TMDS_EN |
    638   1.1   gdamore 		RADEON_FP_CRTC_DONT_SHADOW_VPAR |
    639   1.1   gdamore 		RADEON_FP_CRTC_DONT_SHADOW_HEND);
    640   1.1   gdamore 	CLR32(sc, RADEON_FP_GEN_CNTL, RADEON_FP_SEL_CRTC2);
    641   1.1   gdamore 	if (HAS_CRTC2(sc))
    642   1.1   gdamore 		SET32(sc, RADEON_FP2_GEN_CNTL, RADEON_FP2_SRC_SEL_CRTC2);
    643   1.1   gdamore 
    644   1.1   gdamore 	/*
    645   1.1   gdamore 	 * we use bus_space_map instead of pci_mapreg, because we don't
    646   1.1   gdamore 	 * need the full aperature space.  no point in wasting virtual
    647   1.1   gdamore 	 * address space we don't intend to use, right?
    648   1.1   gdamore 	 */
    649   1.1   gdamore 	if ((sc->sc_memsz < (4096 * 1024)) ||
    650   1.1   gdamore 	    (pci_mapreg_info(sc->sc_pc, sc->sc_pt, RADEON_MAPREG_VRAM,
    651   1.1   gdamore 		PCI_MAPREG_TYPE_MEM, &sc->sc_memaddr, &bsz, NULL) != 0) ||
    652   1.1   gdamore 	    (bsz < sc->sc_memsz)) {
    653   1.1   gdamore 		sc->sc_memsz = 0;
    654   1.1   gdamore 		aprint_error("%s: Bad frame buffer configuration\n",
    655   1.1   gdamore 		    XNAME(sc));
    656   1.1   gdamore 		goto error;
    657   1.1   gdamore 	}
    658   1.1   gdamore 
    659   1.1   gdamore 	/* 64 MB should be enough -- more just wastes map entries */
    660   1.1   gdamore 	if (sc->sc_memsz > (64 << 20))
    661   1.1   gdamore 		sc->sc_memsz = (64 << 20);
    662   1.1   gdamore 
    663   1.1   gdamore 	sc->sc_memt = pa->pa_memt;
    664   1.1   gdamore 	if (bus_space_map(sc->sc_memt, sc->sc_memaddr, sc->sc_memsz,
    665   1.1   gdamore 		BUS_SPACE_MAP_LINEAR, &sc->sc_memh) != 0) {
    666   1.1   gdamore 		sc->sc_memsz = 0;
    667   1.1   gdamore 		aprint_error("%s: Unable to map frame buffer\n", XNAME(sc));
    668   1.1   gdamore 		goto error;
    669   1.1   gdamore 	}
    670   1.1   gdamore 
    671   1.1   gdamore 	aprint_normal("%s: %d MB aperture at 0x%08x, "
    672   1.1   gdamore 	    "%d KB registers at 0x%08x\n", XNAME(sc),
    673   1.1   gdamore 	    (int)sc->sc_memsz >> 20, (unsigned)sc->sc_memaddr,
    674   1.1   gdamore 	    (int)sc->sc_regsz >> 10, (unsigned)sc->sc_regaddr);
    675   1.1   gdamore 
    676   1.1   gdamore 	/* setup default video mode from devprop (allows PROM override) */
    677   1.1   gdamore 	sc->sc_defaultmode = radeonfb_default_mode;
    678   1.9  macallan 	if (prop_dictionary_get_cstring_nocopy(device_properties(&sc->sc_dev),
    679   1.9  macallan 	    "videomode", &mptr)) {
    680   1.9  macallan 
    681   1.9  macallan 		strncpy(sc->sc_modebuf, mptr, sizeof(sc->sc_modebuf));
    682   1.9  macallan 		sc->sc_defaultmode = sc->sc_modebuf;
    683   1.1   gdamore 	}
    684   1.1   gdamore 
    685   1.1   gdamore 	/* initialize some basic display parameters */
    686   1.1   gdamore 	for (i = 0; i < sc->sc_ndisplays; i++) {
    687   1.1   gdamore 		struct radeonfb_display *dp = &sc->sc_displays[i];
    688   1.1   gdamore 		struct rasops_info *ri;
    689   1.1   gdamore 		long defattr;
    690   1.1   gdamore 		struct wsemuldisplaydev_attach_args aa;
    691  1.11        ad 
    692   1.1   gdamore 		/*
    693   1.1   gdamore 		 * Figure out how many "displays" (desktops) we are going to
    694   1.1   gdamore 		 * support.  If more than one, then each CRTC gets its own
    695   1.1   gdamore 		 * programming.
    696   1.1   gdamore 		 *
    697   1.1   gdamore 		 * XXX: this code needs to change to support mergedfb.
    698   1.1   gdamore 		 * XXX: would be nice to allow this to be overridden
    699   1.1   gdamore 		 */
    700   1.1   gdamore 		if (HAS_CRTC2(sc) && (sc->sc_ndisplays == 1)) {
    701   1.1   gdamore 			DPRINTF(("dual crtcs!\n"));
    702   1.1   gdamore 			dp->rd_ncrtcs = 2;
    703   1.1   gdamore 			dp->rd_crtcs[0].rc_number = 0;
    704   1.1   gdamore 			dp->rd_crtcs[1].rc_number = 1;
    705   1.1   gdamore 		} else {
    706   1.1   gdamore 			dp->rd_ncrtcs = 1;
    707   1.1   gdamore 			dp->rd_crtcs[0].rc_number = i;
    708   1.1   gdamore 		}
    709   1.1   gdamore 
    710   1.1   gdamore 		/* set up port pointer */
    711   1.1   gdamore 		for (j = 0; j < dp->rd_ncrtcs; j++) {
    712   1.1   gdamore 			dp->rd_crtcs[j].rc_port =
    713   1.1   gdamore 			    &sc->sc_ports[dp->rd_crtcs[j].rc_number];
    714   1.1   gdamore 		}
    715   1.1   gdamore 
    716   1.1   gdamore 		dp->rd_softc = sc;
    717   1.1   gdamore 		dp->rd_wsmode = WSDISPLAYIO_MODE_EMUL;
    718   1.1   gdamore 		dp->rd_bg = WS_DEFAULT_BG;
    719   1.2  macallan #if 0
    720   1.1   gdamore 		dp->rd_bpp = sc->sc_maxbpp;	/* XXX: for now */
    721   1.2  macallan #else
    722   1.2  macallan 		dp->rd_bpp = RADEONFB_DEFAULT_DEPTH;	/* XXX */
    723   1.2  macallan #endif
    724   1.1   gdamore 		/* for text mode, we pick a resolution that won't
    725   1.1   gdamore 		 * require panning */
    726   1.1   gdamore 		radeonfb_pickres(dp, &dp->rd_virtx, &dp->rd_virty, 0);
    727   1.1   gdamore 
    728   1.1   gdamore 		aprint_normal("%s: display %d: "
    729   1.8  macallan 		    "initial virtual resolution %dx%d at %d bpp\n",
    730   1.1   gdamore 		    XNAME(sc), i, dp->rd_virtx, dp->rd_virty, dp->rd_bpp);
    731   1.1   gdamore 
    732   1.1   gdamore 		/* now select the *video mode* that we will use */
    733   1.1   gdamore 		for (j = 0; j < dp->rd_ncrtcs; j++) {
    734   1.1   gdamore 			const struct videomode *vmp;
    735   1.9  macallan 			vmp = radeonfb_port_mode(sc, dp->rd_crtcs[j].rc_port,
    736   1.1   gdamore 			    dp->rd_virtx, dp->rd_virty);
    737   1.8  macallan 
    738   1.8  macallan 			/*
    739   1.8  macallan 			 * virtual resolution should be at least as high as
    740   1.8  macallan 			 * physical
    741   1.8  macallan 			 */
    742   1.8  macallan 			if (dp->rd_virtx < vmp->hdisplay ||
    743   1.8  macallan 			    dp->rd_virty < vmp->vdisplay) {
    744   1.8  macallan 				dp->rd_virtx = vmp->hdisplay;
    745   1.8  macallan 				dp->rd_virty = vmp->vdisplay;
    746   1.8  macallan 			}
    747   1.8  macallan 
    748   1.1   gdamore 			dp->rd_crtcs[j].rc_videomode = *vmp;
    749   1.1   gdamore 			printf("%s: port %d: physical %dx%d %dHz\n",
    750   1.1   gdamore 			    XNAME(sc), j, vmp->hdisplay, vmp->vdisplay,
    751   1.1   gdamore 			    DIVIDE(DIVIDE(vmp->dot_clock * 1000,
    752   1.1   gdamore 				       vmp->htotal), vmp->vtotal));
    753   1.1   gdamore 		}
    754   1.1   gdamore 
    755   1.1   gdamore 		/* N.B.: radeon wants 64-byte aligned stride */
    756   1.2  macallan 		dp->rd_stride = dp->rd_virtx * dp->rd_bpp / 8;
    757   1.1   gdamore 		dp->rd_stride = ROUNDUP(dp->rd_stride, RADEON_STRIDEALIGN);
    758   1.1   gdamore 
    759   1.1   gdamore 		dp->rd_offset = sc->sc_fboffset * i;
    760   1.1   gdamore 		dp->rd_fbptr = (vaddr_t)bus_space_vaddr(sc->sc_memt,
    761   1.1   gdamore 		    sc->sc_memh) + dp->rd_offset;
    762   1.1   gdamore 		dp->rd_curoff = sc->sc_fbsize;
    763   1.1   gdamore 		dp->rd_curptr = dp->rd_fbptr + dp->rd_curoff;
    764   1.1   gdamore 
    765   1.1   gdamore 		DPRINTF(("fpbtr = %p\n", (void *)dp->rd_fbptr));
    766   1.1   gdamore 
    767   1.1   gdamore 		switch (dp->rd_bpp) {
    768   1.1   gdamore 		case 8:
    769   1.1   gdamore 			dp->rd_format = 2;
    770   1.1   gdamore 			break;
    771   1.1   gdamore 		case 32:
    772   1.1   gdamore 			dp->rd_format = 6;
    773   1.1   gdamore 			break;
    774   1.1   gdamore 		default:
    775   1.1   gdamore 			aprint_error("%s: bad depth %d\n", XNAME(sc),
    776   1.1   gdamore 			    dp->rd_bpp);
    777   1.1   gdamore 			goto error;
    778   1.1   gdamore 		}
    779   1.1   gdamore 
    780   1.2  macallan 		printf("init engine\n");
    781   1.2  macallan 		/* XXX: this seems suspicious - per display engine
    782   1.2  macallan 		   initialization? */
    783   1.2  macallan 		radeonfb_engine_init(dp);
    784   1.2  macallan 
    785   1.1   gdamore 		/* copy the template into place */
    786   1.1   gdamore 		dp->rd_wsscreens_storage[0] = radeonfb_stdscreen;
    787   1.1   gdamore 		dp->rd_wsscreens = dp->rd_wsscreens_storage;
    788   1.1   gdamore 
    789   1.1   gdamore 		/* and make up the list */
    790   1.1   gdamore 		dp->rd_wsscreenlist.nscreens = 1;
    791   1.1   gdamore 		dp->rd_wsscreenlist.screens =
    792   1.1   gdamore 		    (const struct wsscreen_descr **)&dp->rd_wsscreens;
    793   1.8  macallan 
    794   1.1   gdamore 		vcons_init(&dp->rd_vd, dp, dp->rd_wsscreens,
    795   1.1   gdamore 		    &radeonfb_accessops);
    796   1.1   gdamore 
    797   1.1   gdamore 		dp->rd_vd.init_screen = radeonfb_init_screen;
    798   1.1   gdamore 
    799   1.2  macallan 		dp->rd_console = 1;
    800   1.1   gdamore 
    801   1.1   gdamore 		dp->rd_vscreen.scr_flags |= VCONS_SCREEN_IS_STATIC;
    802   1.1   gdamore 
    803   1.8  macallan 
    804   1.1   gdamore 		vcons_init_screen(&dp->rd_vd, &dp->rd_vscreen,
    805   1.1   gdamore 		    dp->rd_console, &defattr);
    806   1.1   gdamore 
    807   1.1   gdamore 		ri = &dp->rd_vscreen.scr_ri;
    808   1.8  macallan 
    809   1.8  macallan 		/* clear the screen */
    810   1.8  macallan 		rasops_unpack_attr(defattr, &fg, &bg, &ul);
    811   1.8  macallan 		radeonfb_rectfill(dp, 0, 0, ri->ri_width, ri->ri_height,
    812   1.8  macallan 		    ri->ri_devcmap[bg & 0xf]);
    813   1.8  macallan 
    814   1.1   gdamore 		dp->rd_wsscreens->textops = &ri->ri_ops;
    815   1.1   gdamore 		dp->rd_wsscreens->capabilities = ri->ri_caps;
    816   1.1   gdamore 		dp->rd_wsscreens->nrows = ri->ri_rows;
    817   1.1   gdamore 		dp->rd_wsscreens->ncols = ri->ri_cols;
    818   1.1   gdamore 
    819   1.1   gdamore #ifdef SPLASHSCREEN
    820   1.1   gdamore 		dp->rd_splash.si_depth = ri->ri_depth;
    821   1.1   gdamore 		dp->rd_splash.si_bits = ri->ri_bits;
    822   1.1   gdamore 		dp->rd_splash.si_hwbits = ri->ri_hwbits;
    823   1.1   gdamore 		dp->rd_splash.si_width = ri->ri_width;
    824   1.1   gdamore 		dp->rd_splash.si_height = ri->ri_height;
    825   1.1   gdamore 		dp->rd_splash.si_stride = ri->ri_stride;
    826   1.1   gdamore 		dp->rd_splash.si_fillrect = NULL;
    827   1.1   gdamore #endif
    828   1.1   gdamore 		if (dp->rd_console) {
    829   1.1   gdamore 
    830   1.1   gdamore 			wsdisplay_cnattach(dp->rd_wsscreens, ri, 0, 0,
    831   1.1   gdamore 			    defattr);
    832   1.1   gdamore #ifdef SPLASHSCREEN
    833   1.1   gdamore 			splash_render(&dp->rd_splash,
    834   1.1   gdamore 			    SPLASH_F_CENTER|SPLASH_F_FILL);
    835   1.1   gdamore #endif
    836   1.1   gdamore 
    837   1.1   gdamore #ifdef SPLASHSCREEN_PROGRESS
    838   1.1   gdamore 			dp->rd_progress.sp_top = (dp->rd_virty / 8) * 7;
    839   1.1   gdamore 			dp->rd_progress.sp_width = (dp->rd_virtx / 4) * 3;
    840   1.1   gdamore 			dp->rd_progress.sp_left = (dp->rd_virtx -
    841   1.1   gdamore 			    dp->rd_progress.sp_width) / 2;
    842   1.1   gdamore 			dp->rd_progress.sp_height = 20;
    843   1.1   gdamore 			dp->rd_progress.sp_state = -1;
    844   1.1   gdamore 			dp->rd_progress.sp_si = &dp->rd_splash;
    845   1.1   gdamore 			splash_progress_init(&dp->rd_progress);
    846   1.1   gdamore 			SCREEN_DISABLE_DRAWING(&dp->rd_vscreen);
    847   1.1   gdamore #endif
    848   1.1   gdamore 
    849   1.1   gdamore 		} else {
    850   1.1   gdamore 
    851   1.1   gdamore 			/*
    852   1.1   gdamore 			 * since we're not the console we can postpone
    853   1.1   gdamore 			 * the rest until someone actually allocates a
    854   1.1   gdamore 			 * screen for us.  but we do clear the screen
    855   1.1   gdamore 			 * at least.
    856   1.1   gdamore 			 */
    857   1.1   gdamore 			memset(ri->ri_bits, 0, 1024);
    858   1.1   gdamore 
    859   1.1   gdamore 			radeonfb_modeswitch(dp);
    860   1.1   gdamore #ifdef SPLASHSCREEN
    861   1.1   gdamore 			splash_render(&dp->rd_splash,
    862   1.1   gdamore 			    SPLASH_F_CENTER|SPLASH_F_FILL);
    863   1.1   gdamore 			SCREEN_DISABLE_DRAWING(&dp->rd_vscreen);
    864   1.1   gdamore #endif
    865   1.1   gdamore 		}
    866   1.1   gdamore 
    867   1.1   gdamore 		aa.console = dp->rd_console;
    868   1.1   gdamore 		aa.scrdata = &dp->rd_wsscreenlist;
    869   1.1   gdamore 		aa.accessops = &radeonfb_accessops;
    870   1.1   gdamore 		aa.accesscookie = &dp->rd_vd;
    871   1.1   gdamore 
    872   1.1   gdamore 		config_found(&sc->sc_dev, &aa, wsemuldisplaydevprint);
    873   1.2  macallan 		radeonfb_blank(dp, 0);
    874  1.11        ad 
    875   1.9  macallan 		/* Initialise delayed lvds operations for backlight. */
    876   1.9  macallan 		callout_init(&dp->rd_bl_lvds_co);
    877   1.9  macallan 		callout_setfunc(&dp->rd_bl_lvds_co,
    878   1.9  macallan 				radeonfb_lvds_callout, dp);
    879   1.1   gdamore 	}
    880   1.1   gdamore 
    881  1.14  macallan 	config_found_ia(dev, "drm", aux, radeonfb_drm_print);
    882  1.14  macallan 
    883   1.1   gdamore 	return;
    884   1.1   gdamore 
    885   1.1   gdamore error:
    886   1.1   gdamore 	if (sc->sc_biossz)
    887   1.1   gdamore 		free(sc->sc_bios, M_DEVBUF);
    888   1.1   gdamore 
    889   1.1   gdamore 	if (sc->sc_regsz)
    890   1.1   gdamore 		bus_space_unmap(sc->sc_regt, sc->sc_regh, sc->sc_regsz);
    891   1.1   gdamore 
    892   1.1   gdamore 	if (sc->sc_memsz)
    893   1.1   gdamore 		bus_space_unmap(sc->sc_memt, sc->sc_memh, sc->sc_memsz);
    894   1.1   gdamore }
    895   1.1   gdamore 
    896  1.14  macallan static int
    897  1.14  macallan radeonfb_drm_print(void *aux, const char *pnp)
    898  1.14  macallan {
    899  1.14  macallan 	if (pnp)
    900  1.14  macallan 		aprint_normal("direct rendering for %s", pnp);
    901  1.14  macallan 	return (UNSUPP);
    902  1.14  macallan }
    903  1.14  macallan 
    904   1.1   gdamore int
    905   1.1   gdamore radeonfb_ioctl(void *v, void *vs,
    906  1.12  christos     unsigned long cmd, void *d, int flag, struct lwp *l)
    907   1.1   gdamore {
    908   1.1   gdamore 	struct vcons_data	*vd;
    909   1.1   gdamore 	struct radeonfb_display	*dp;
    910   1.1   gdamore 	struct radeonfb_softc	*sc;
    911   1.9  macallan 	struct wsdisplay_param  *param;
    912   1.1   gdamore 
    913   1.1   gdamore 	vd = (struct vcons_data *)v;
    914   1.1   gdamore 	dp = (struct radeonfb_display *)vd->cookie;
    915   1.1   gdamore 	sc = dp->rd_softc;
    916   1.1   gdamore 
    917   1.1   gdamore 	switch (cmd) {
    918   1.1   gdamore 	case WSDISPLAYIO_GTYPE:
    919   1.1   gdamore 		*(unsigned *)d = WSDISPLAY_TYPE_PCIMISC;
    920   1.1   gdamore 		return 0;
    921   1.1   gdamore 
    922   1.1   gdamore 	case WSDISPLAYIO_GINFO:
    923   1.1   gdamore 		if (vd->active != NULL) {
    924   1.1   gdamore 			struct wsdisplay_fbinfo *fb;
    925   1.1   gdamore 			fb = (struct wsdisplay_fbinfo *)d;
    926  1.11        ad 			fb->width = dp->rd_virtx;
    927  1.11        ad 			fb->height = dp->rd_virty;
    928   1.1   gdamore 			fb->depth = dp->rd_bpp;
    929   1.1   gdamore 			fb->cmsize = 256;
    930   1.1   gdamore 			return 0;
    931   1.1   gdamore 		} else
    932   1.1   gdamore 			return ENODEV;
    933   1.1   gdamore 	case WSDISPLAYIO_GVIDEO:
    934   1.1   gdamore 		if (radeonfb_isblank(dp))
    935   1.1   gdamore 			*(unsigned *)d = WSDISPLAYIO_VIDEO_OFF;
    936   1.1   gdamore 		else
    937   1.1   gdamore 			*(unsigned *)d = WSDISPLAYIO_VIDEO_ON;
    938   1.1   gdamore 		return 0;
    939   1.1   gdamore 
    940   1.1   gdamore 	case WSDISPLAYIO_SVIDEO:
    941   1.1   gdamore 		radeonfb_blank(dp,
    942   1.1   gdamore 		    (*(unsigned int *)d == WSDISPLAYIO_VIDEO_OFF));
    943   1.1   gdamore 		return 0;
    944   1.1   gdamore 
    945   1.1   gdamore 	case WSDISPLAYIO_GETCMAP:
    946   1.1   gdamore #if 0
    947   1.1   gdamore 		if (dp->rd_bpp == 8)
    948   1.1   gdamore 			return radeonfb_getcmap(sc,
    949   1.1   gdamore 			    (struct wsdisplay_cmap *)d);
    950   1.1   gdamore #endif
    951   1.1   gdamore 		return EINVAL;
    952  1.11        ad 
    953   1.1   gdamore 	case WSDISPLAYIO_PUTCMAP:
    954   1.1   gdamore #if 0
    955   1.1   gdamore 		if (dp->rd_bpp == 8)
    956   1.1   gdamore 			return radeonfb_putcmap(sc,
    957   1.1   gdamore 			    (struct wsdisplay_cmap *)d);
    958   1.1   gdamore #endif
    959   1.1   gdamore 		return EINVAL;
    960  1.11        ad 
    961   1.1   gdamore 	case WSDISPLAYIO_LINEBYTES:
    962   1.1   gdamore 		*(unsigned *)d = dp->rd_stride;
    963   1.1   gdamore 		return 0;
    964   1.1   gdamore 
    965   1.1   gdamore 	case WSDISPLAYIO_SMODE:
    966   1.1   gdamore 		if (*(int *)d != dp->rd_wsmode) {
    967   1.1   gdamore 			dp->rd_wsmode = *(int *)d;
    968   1.1   gdamore 			if ((dp->rd_wsmode == WSDISPLAYIO_MODE_EMUL) &&
    969   1.1   gdamore 			    (dp->rd_vd.active)) {
    970   1.1   gdamore 				vcons_redraw_screen(dp->rd_vd.active);
    971   1.1   gdamore 			}
    972   1.1   gdamore 		}
    973   1.1   gdamore 		return 0;
    974   1.1   gdamore 
    975   1.1   gdamore 	case WSDISPLAYIO_GCURMAX:
    976   1.1   gdamore 		((struct wsdisplay_curpos *)d)->x = RADEON_CURSORMAXX;
    977   1.1   gdamore 		((struct wsdisplay_curpos *)d)->y = RADEON_CURSORMAXY;
    978   1.1   gdamore 		return 0;
    979   1.1   gdamore 
    980   1.1   gdamore 	case WSDISPLAYIO_SCURSOR:
    981   1.1   gdamore 		return radeonfb_set_cursor(dp, (struct wsdisplay_cursor *)d);
    982   1.1   gdamore 
    983   1.1   gdamore 	case WSDISPLAYIO_GCURSOR:
    984   1.1   gdamore 		return EPASSTHROUGH;
    985   1.1   gdamore 
    986   1.1   gdamore 	case WSDISPLAYIO_GCURPOS:
    987   1.1   gdamore 		((struct wsdisplay_curpos *)d)->x = dp->rd_cursor.rc_pos.x;
    988   1.1   gdamore 		((struct wsdisplay_curpos *)d)->y = dp->rd_cursor.rc_pos.y;
    989   1.1   gdamore 		return 0;
    990   1.1   gdamore 
    991   1.1   gdamore 	case WSDISPLAYIO_SCURPOS:
    992   1.1   gdamore 		return radeonfb_set_curpos(dp, (struct wsdisplay_curpos *)d);
    993   1.1   gdamore 
    994   1.1   gdamore 	case WSDISPLAYIO_SSPLASH:
    995   1.1   gdamore #if defined(SPLASHSCREEN)
    996   1.1   gdamore 		if (*(int *)d == 1) {
    997   1.1   gdamore 			SCREEN_DISABLE_DRAWING(&dp->rd_vscreen);
    998   1.1   gdamore 			splash_render(&dp->rd_splash,
    999   1.1   gdamore 			    SPLASH_F_CENTER|SPLASH_F_FILL);
   1000   1.1   gdamore 		} else
   1001   1.1   gdamore 			SCREEN_ENABLE_DRAWING(&dp->rd_vscreen);
   1002   1.1   gdamore 		return 0;
   1003   1.1   gdamore #else
   1004   1.1   gdamore 		return ENODEV;
   1005   1.1   gdamore #endif
   1006   1.1   gdamore 	case WSDISPLAYIO_SPROGRESS:
   1007   1.1   gdamore #if defined(SPLASHSCREEN) && defined(SPLASHSCREEN_PROGRESS)
   1008   1.1   gdamore 		dp->rd_progress.sp_force = 1;
   1009   1.1   gdamore 		splash_progress_update(&dp->rd_progress);
   1010   1.1   gdamore 		dp->rd_progress.sp_force = 0;
   1011   1.1   gdamore 		return 0;
   1012   1.1   gdamore #else
   1013   1.1   gdamore 		return ENODEV;
   1014   1.1   gdamore #endif
   1015   1.9  macallan 	case WSDISPLAYIO_GETPARAM:
   1016   1.9  macallan 		param = (struct wsdisplay_param *)d;
   1017   1.9  macallan 		if (param->param == WSDISPLAYIO_PARAM_BACKLIGHT) {
   1018   1.9  macallan 			param->min = 0;
   1019   1.9  macallan 			param->max = RADEONFB_BACKLIGHT_MAX;
   1020   1.9  macallan 			param->curval = radeonfb_get_backlight(dp);
   1021   1.9  macallan 			return 0;
   1022   1.9  macallan 		}
   1023   1.9  macallan 		return EPASSTHROUGH;
   1024   1.9  macallan 
   1025   1.9  macallan 	case WSDISPLAYIO_SETPARAM:
   1026   1.9  macallan 		param = (struct wsdisplay_param *)d;
   1027   1.9  macallan 		if (param->param == WSDISPLAYIO_PARAM_BACKLIGHT) {
   1028   1.9  macallan 			return radeonfb_set_backlight(dp, param->curval);
   1029   1.9  macallan 		}
   1030   1.9  macallan 		return EPASSTHROUGH;
   1031   1.1   gdamore 
   1032   1.1   gdamore 	default:
   1033   1.1   gdamore 		return EPASSTHROUGH;
   1034   1.1   gdamore 	}
   1035   1.1   gdamore }
   1036   1.1   gdamore 
   1037   1.1   gdamore paddr_t
   1038   1.1   gdamore radeonfb_mmap(void *v, void *vs, off_t offset, int prot)
   1039   1.1   gdamore {
   1040   1.1   gdamore 	struct vcons_data	*vd;
   1041   1.1   gdamore 	struct radeonfb_display	*dp;
   1042   1.1   gdamore 	struct radeonfb_softc	*sc;
   1043   1.5  macallan #ifdef RADEONFB_MMAP_BARS
   1044   1.5  macallan 	struct lwp *me;
   1045   1.5  macallan #endif
   1046   1.1   gdamore 	paddr_t			pa;
   1047   1.1   gdamore 
   1048   1.1   gdamore 	vd = (struct vcons_data *)v;
   1049   1.1   gdamore 	dp = (struct radeonfb_display *)vd->cookie;
   1050   1.1   gdamore 	sc = dp->rd_softc;
   1051   1.1   gdamore 
   1052   1.1   gdamore 	/* XXX: note that we don't allow mapping of registers right now */
   1053   1.1   gdamore 	/* XXX: this means that the XFree86 radeon driver won't work */
   1054   1.1   gdamore 
   1055   1.1   gdamore 	if ((offset >= 0) && (offset < (dp->rd_virty * dp->rd_stride))) {
   1056   1.1   gdamore 		pa = bus_space_mmap(sc->sc_memt,
   1057   1.1   gdamore 		    sc->sc_memaddr + dp->rd_offset + offset, 0,
   1058   1.1   gdamore 		    prot, BUS_SPACE_MAP_LINEAR);
   1059   1.1   gdamore 		return pa;
   1060   1.1   gdamore 	}
   1061   1.1   gdamore 
   1062   1.3  macallan #ifdef RADEONFB_MMAP_BARS
   1063   1.5  macallan 	/*
   1064   1.5  macallan 	 * restrict all other mappings to processes with superuser privileges
   1065   1.5  macallan 	 * or the kernel itself
   1066   1.5  macallan 	 */
   1067   1.5  macallan 	me = curlwp;
   1068   1.5  macallan 	if (me != NULL) {
   1069   1.5  macallan 		if (kauth_authorize_generic(me->l_cred, KAUTH_GENERIC_ISSUSER,
   1070   1.5  macallan 		    NULL) != 0) {
   1071   1.5  macallan 			printf("%s: mmap() rejected.\n", sc->sc_dev.dv_xname);
   1072   1.5  macallan 			return -1;
   1073   1.5  macallan 		}
   1074   1.5  macallan 	}
   1075   1.5  macallan 
   1076  1.11        ad 	if ((offset >= sc->sc_regaddr) &&
   1077   1.3  macallan 	    (offset < sc->sc_regaddr + sc->sc_regsz)) {
   1078  1.11        ad 		return bus_space_mmap(sc->sc_regt, offset, 0, prot,
   1079   1.3  macallan 		    BUS_SPACE_MAP_LINEAR);
   1080   1.3  macallan 	}
   1081   1.3  macallan 
   1082  1.11        ad 	if ((offset >= sc->sc_memaddr) &&
   1083   1.3  macallan 	    (offset < sc->sc_memaddr + sc->sc_memsz)) {
   1084  1.11        ad 		return bus_space_mmap(sc->sc_memt, offset, 0, prot,
   1085   1.3  macallan 		    BUS_SPACE_MAP_LINEAR);
   1086   1.3  macallan 	}
   1087   1.5  macallan 
   1088   1.5  macallan #ifdef macppc
   1089   1.5  macallan 	/* allow mapping of IO space */
   1090   1.5  macallan 	if ((offset >= 0xf2000000) && (offset < 0xf2800000)) {
   1091  1.11        ad 		pa = bus_space_mmap(sc->sc_iot, offset-0xf2000000, 0, prot,
   1092  1.11        ad 		    BUS_SPACE_MAP_LINEAR);
   1093   1.5  macallan 		return pa;
   1094  1.11        ad 	}
   1095   1.5  macallan #endif /* macppc */
   1096   1.5  macallan 
   1097   1.3  macallan #endif /* RADEONFB_MMAP_BARS */
   1098   1.3  macallan 
   1099   1.1   gdamore 	return -1;
   1100   1.1   gdamore }
   1101   1.1   gdamore 
   1102   1.2  macallan static void
   1103   1.1   gdamore radeonfb_loadbios(struct radeonfb_softc *sc, struct pci_attach_args *pa)
   1104   1.1   gdamore {
   1105   1.1   gdamore 	bus_space_tag_t		romt;
   1106   1.1   gdamore 	bus_space_handle_t	romh, biosh;
   1107   1.1   gdamore 	bus_size_t		romsz;
   1108   1.1   gdamore 	bus_addr_t		ptr;
   1109   1.1   gdamore 
   1110   1.1   gdamore 	if (pci_mapreg_map(pa, PCI_MAPREG_ROM, PCI_MAPREG_TYPE_ROM,
   1111   1.1   gdamore 		BUS_SPACE_MAP_PREFETCHABLE, &romt, &romh, NULL, &romsz) != 0) {
   1112   1.1   gdamore 		aprint_verbose("%s: unable to map BIOS!\n", XNAME(sc));
   1113   1.1   gdamore 		return;
   1114   1.1   gdamore 	}
   1115   1.1   gdamore 
   1116   1.1   gdamore 	pci_find_rom(pa, romt, romh, PCI_ROM_CODE_TYPE_X86, &biosh,
   1117   1.1   gdamore 	    &sc->sc_biossz);
   1118   1.1   gdamore 	if (sc->sc_biossz == 0) {
   1119   1.1   gdamore 		aprint_verbose("%s: Video BIOS not present\n", XNAME(sc));
   1120   1.1   gdamore 		return;
   1121   1.1   gdamore 	}
   1122   1.1   gdamore 
   1123   1.1   gdamore 	sc->sc_bios = malloc(sc->sc_biossz, M_DEVBUF, M_WAITOK);
   1124   1.1   gdamore 	bus_space_read_region_1(romt, biosh, 0, sc->sc_bios, sc->sc_biossz);
   1125   1.1   gdamore 
   1126   1.1   gdamore 	/* unmap the PCI expansion rom */
   1127   1.1   gdamore 	bus_space_unmap(romt, romh, romsz);
   1128   1.1   gdamore 
   1129   1.1   gdamore 	/* turn off rom decoder now */
   1130   1.1   gdamore 	pci_conf_write(pa->pa_pc, pa->pa_tag, PCI_MAPREG_ROM,
   1131   1.1   gdamore 	    pci_conf_read(pa->pa_pc, pa->pa_tag, PCI_MAPREG_ROM) &
   1132   1.1   gdamore 	    ~PCI_MAPREG_ROM_ENABLE);
   1133   1.1   gdamore 
   1134   1.1   gdamore 	ptr = GETBIOS16(sc, 0x48);
   1135   1.1   gdamore 	if ((GETBIOS32(sc, ptr + 4) == 0x41544f4d /* "ATOM" */) ||
   1136   1.1   gdamore 	    (GETBIOS32(sc, ptr + 4) == 0x4d4f5441 /* "MOTA" */)) {
   1137   1.1   gdamore 		sc->sc_flags |= RFB_ATOM;
   1138   1.1   gdamore 	}
   1139   1.1   gdamore 
   1140   1.1   gdamore 	aprint_verbose("%s: Found %d KB %s BIOS\n", XNAME(sc),
   1141   1.1   gdamore 	    (unsigned)sc->sc_biossz >> 10, IS_ATOM(sc) ? "ATOM" : "Legacy");
   1142   1.1   gdamore }
   1143   1.1   gdamore 
   1144   1.1   gdamore 
   1145   1.1   gdamore uint32_t
   1146   1.1   gdamore radeonfb_get32(struct radeonfb_softc *sc, uint32_t reg)
   1147   1.1   gdamore {
   1148   1.1   gdamore 
   1149   1.1   gdamore 	return bus_space_read_4(sc->sc_regt, sc->sc_regh, reg);
   1150   1.1   gdamore }
   1151   1.1   gdamore 
   1152   1.1   gdamore void
   1153   1.1   gdamore radeonfb_put32(struct radeonfb_softc *sc, uint32_t reg, uint32_t val)
   1154   1.1   gdamore {
   1155   1.1   gdamore 
   1156   1.1   gdamore 	bus_space_write_4(sc->sc_regt, sc->sc_regh, reg, val);
   1157   1.1   gdamore }
   1158   1.1   gdamore 
   1159   1.1   gdamore void
   1160   1.1   gdamore radeonfb_mask32(struct radeonfb_softc *sc, uint32_t reg,
   1161   1.1   gdamore     uint32_t andmask, uint32_t ormask)
   1162   1.1   gdamore {
   1163   1.1   gdamore 	int		s;
   1164   1.1   gdamore 	uint32_t	val;
   1165   1.1   gdamore 
   1166   1.1   gdamore 	s = splhigh();
   1167   1.1   gdamore 	val = radeonfb_get32(sc, reg);
   1168   1.1   gdamore 	val = (val & andmask) | ormask;
   1169   1.1   gdamore 	radeonfb_put32(sc, reg, val);
   1170   1.1   gdamore 	splx(s);
   1171   1.1   gdamore }
   1172   1.1   gdamore 
   1173   1.1   gdamore uint32_t
   1174   1.1   gdamore radeonfb_getindex(struct radeonfb_softc *sc, uint32_t idx)
   1175   1.1   gdamore {
   1176   1.1   gdamore 	int		s;
   1177   1.1   gdamore 	uint32_t	val;
   1178   1.1   gdamore 
   1179   1.1   gdamore 	s = splhigh();
   1180   1.1   gdamore 	radeonfb_put32(sc, RADEON_MM_INDEX, idx);
   1181   1.1   gdamore 	val = radeonfb_get32(sc, RADEON_MM_DATA);
   1182   1.1   gdamore 	splx(s);
   1183   1.1   gdamore 
   1184   1.1   gdamore 	return (val);
   1185   1.1   gdamore }
   1186   1.1   gdamore 
   1187   1.1   gdamore void
   1188   1.1   gdamore radeonfb_putindex(struct radeonfb_softc *sc, uint32_t idx, uint32_t val)
   1189   1.1   gdamore {
   1190   1.1   gdamore 	int	s;
   1191   1.1   gdamore 
   1192   1.1   gdamore 	s = splhigh();
   1193   1.1   gdamore 	radeonfb_put32(sc, RADEON_MM_INDEX, idx);
   1194   1.1   gdamore 	radeonfb_put32(sc, RADEON_MM_DATA, val);
   1195   1.1   gdamore 	splx(s);
   1196   1.1   gdamore }
   1197   1.1   gdamore 
   1198   1.1   gdamore void
   1199   1.1   gdamore radeonfb_maskindex(struct radeonfb_softc *sc, uint32_t idx,
   1200   1.1   gdamore     uint32_t andmask, uint32_t ormask)
   1201   1.1   gdamore {
   1202   1.1   gdamore 	int		s;
   1203   1.1   gdamore 	uint32_t	val;
   1204   1.1   gdamore 
   1205   1.1   gdamore 	s = splhigh();
   1206   1.1   gdamore 	radeonfb_put32(sc, RADEON_MM_INDEX, idx);
   1207   1.1   gdamore 	val = radeonfb_get32(sc, RADEON_MM_DATA);
   1208   1.1   gdamore 	val = (val & andmask) | ormask;
   1209   1.1   gdamore 	radeonfb_put32(sc, RADEON_MM_DATA, val);
   1210   1.1   gdamore 	splx(s);
   1211   1.1   gdamore }
   1212   1.1   gdamore 
   1213   1.1   gdamore uint32_t
   1214   1.1   gdamore radeonfb_getpll(struct radeonfb_softc *sc, uint32_t idx)
   1215   1.1   gdamore {
   1216   1.1   gdamore 	int		s;
   1217   1.1   gdamore 	uint32_t	val;
   1218   1.1   gdamore 
   1219   1.1   gdamore 	s = splhigh();
   1220   1.1   gdamore 	radeonfb_put32(sc, RADEON_CLOCK_CNTL_INDEX, idx & 0x3f);
   1221   1.1   gdamore 	val = radeonfb_get32(sc, RADEON_CLOCK_CNTL_DATA);
   1222   1.1   gdamore 	if (HAS_R300CG(sc))
   1223   1.1   gdamore 		radeonfb_r300cg_workaround(sc);
   1224   1.1   gdamore 	splx(s);
   1225   1.1   gdamore 
   1226   1.1   gdamore 	return (val);
   1227   1.1   gdamore }
   1228   1.1   gdamore 
   1229   1.1   gdamore void
   1230   1.1   gdamore radeonfb_putpll(struct radeonfb_softc *sc, uint32_t idx, uint32_t val)
   1231   1.1   gdamore {
   1232   1.1   gdamore 	int	s;
   1233   1.1   gdamore 
   1234   1.1   gdamore 	s = splhigh();
   1235   1.1   gdamore 	radeonfb_put32(sc, RADEON_CLOCK_CNTL_INDEX, (idx & 0x3f) |
   1236   1.1   gdamore 	    RADEON_PLL_WR_EN);
   1237   1.1   gdamore 	radeonfb_put32(sc, RADEON_CLOCK_CNTL_DATA, val);
   1238   1.1   gdamore 	radeonfb_put32(sc, RADEON_CLOCK_CNTL_INDEX, 0);
   1239   1.1   gdamore 	splx(s);
   1240   1.1   gdamore }
   1241   1.1   gdamore 
   1242   1.1   gdamore void
   1243   1.1   gdamore radeonfb_maskpll(struct radeonfb_softc *sc, uint32_t idx,
   1244   1.1   gdamore     uint32_t andmask, uint32_t ormask)
   1245   1.1   gdamore {
   1246   1.1   gdamore 	int		s;
   1247   1.1   gdamore 	uint32_t	val;
   1248   1.1   gdamore 
   1249   1.1   gdamore 	s = splhigh();
   1250   1.1   gdamore 	radeonfb_put32(sc, RADEON_CLOCK_CNTL_INDEX, (idx & 0x3f) |
   1251   1.1   gdamore 		RADEON_PLL_WR_EN);
   1252   1.1   gdamore 	val = radeonfb_get32(sc, RADEON_CLOCK_CNTL_DATA);
   1253   1.1   gdamore 	val = (val & andmask) | ormask;
   1254   1.1   gdamore 	radeonfb_put32(sc, RADEON_CLOCK_CNTL_DATA, val);
   1255   1.1   gdamore 	radeonfb_put32(sc, RADEON_CLOCK_CNTL_INDEX, 0);
   1256   1.1   gdamore 	splx(s);
   1257   1.1   gdamore }
   1258   1.1   gdamore 
   1259   1.1   gdamore int
   1260   1.1   gdamore radeonfb_scratch_test(struct radeonfb_softc *sc, int reg, uint32_t v)
   1261   1.1   gdamore {
   1262   1.1   gdamore 	uint32_t	saved;
   1263   1.1   gdamore 
   1264   1.1   gdamore 	saved = GET32(sc, reg);
   1265   1.1   gdamore 	PUT32(sc, reg, v);
   1266   1.1   gdamore 	if (GET32(sc, reg) != v) {
   1267   1.1   gdamore 		return -1;
   1268   1.1   gdamore 	}
   1269   1.1   gdamore 	PUT32(sc, reg, saved);
   1270   1.1   gdamore 	return 0;
   1271   1.1   gdamore }
   1272   1.1   gdamore 
   1273   1.1   gdamore uintmax_t
   1274   1.1   gdamore radeonfb_getprop_num(struct radeonfb_softc *sc, const char *name,
   1275   1.1   gdamore     uintmax_t defval)
   1276   1.1   gdamore {
   1277   1.1   gdamore 	prop_number_t	pn;
   1278   1.1   gdamore 	pn = prop_dictionary_get(device_properties(&sc->sc_dev), name);
   1279   1.1   gdamore 	if (pn == NULL) {
   1280   1.1   gdamore 		return defval;
   1281   1.1   gdamore 	}
   1282   1.1   gdamore 	KASSERT(prop_object_type(pn) == PROP_TYPE_NUMBER);
   1283   1.1   gdamore 	return (prop_number_integer_value(pn));
   1284   1.1   gdamore }
   1285   1.1   gdamore 
   1286   1.1   gdamore int
   1287   1.1   gdamore radeonfb_getclocks(struct radeonfb_softc *sc)
   1288   1.1   gdamore {
   1289   1.1   gdamore 	bus_addr_t	ptr;
   1290   1.1   gdamore 	int		refclk = 0;
   1291   1.1   gdamore 	int		refdiv = 0;
   1292   1.1   gdamore 	int		minpll = 0;
   1293   1.1   gdamore 	int		maxpll = 0;
   1294   1.1   gdamore 
   1295   1.1   gdamore 	/* load initial property values if port/board provides them */
   1296   1.1   gdamore 	refclk = radeonfb_getprop_num(sc, "refclk", 0) & 0xffff;
   1297   1.1   gdamore 	refdiv = radeonfb_getprop_num(sc, "refdiv", 0) & 0xffff;
   1298   1.1   gdamore 	minpll = radeonfb_getprop_num(sc, "minpll", 0) & 0xffffffffU;
   1299   1.1   gdamore 	maxpll = radeonfb_getprop_num(sc, "maxpll", 0) & 0xffffffffU;
   1300   1.1   gdamore 
   1301   1.1   gdamore 	if (refclk && refdiv && minpll && maxpll)
   1302   1.1   gdamore 		goto dontprobe;
   1303   1.1   gdamore 
   1304   1.1   gdamore 	if (!sc->sc_biossz) {
   1305   1.1   gdamore 		/* no BIOS */
   1306   1.1   gdamore 		aprint_verbose("%s: No video BIOS, using default clocks\n",
   1307   1.1   gdamore 		    XNAME(sc));
   1308   1.1   gdamore 		if (IS_IGP(sc))
   1309   1.1   gdamore 			refclk = refclk ? refclk : 1432;
   1310   1.1   gdamore 		else
   1311   1.1   gdamore 			refclk = refclk ? refclk : 2700;
   1312   1.1   gdamore 		refdiv = refdiv ? refdiv : 12;
   1313   1.1   gdamore 		minpll = minpll ? minpll : 12500;
   1314   1.1   gdamore 		maxpll = maxpll ? maxpll : 35000;
   1315   1.1   gdamore 	} else if (IS_ATOM(sc)) {
   1316   1.1   gdamore 		/* ATOM BIOS */
   1317   1.1   gdamore 		ptr = GETBIOS16(sc, 0x48);
   1318   1.1   gdamore 		ptr = GETBIOS16(sc, ptr + 32);	/* aka MasterDataStart */
   1319   1.1   gdamore 		ptr = GETBIOS16(sc, ptr + 12);	/* pll info block */
   1320   1.1   gdamore 		refclk = refclk ? refclk : GETBIOS16(sc, ptr + 82);
   1321   1.1   gdamore 		minpll = minpll ? minpll : GETBIOS16(sc, ptr + 78);
   1322   1.1   gdamore 		maxpll = maxpll ? maxpll : GETBIOS16(sc, ptr + 32);
   1323   1.1   gdamore 		/*
   1324   1.1   gdamore 		 * ATOM BIOS doesn't supply a reference divider, so we
   1325   1.1   gdamore 		 * have to probe for it.
   1326   1.1   gdamore 		 */
   1327   1.1   gdamore 		if (refdiv < 2)
   1328   1.1   gdamore 			refdiv = GETPLL(sc, RADEON_PPLL_REF_DIV) &
   1329   1.1   gdamore 			    RADEON_PPLL_REF_DIV_MASK;
   1330   1.1   gdamore 		/*
   1331   1.1   gdamore 		 * if probe is zero, just assume one that should work
   1332   1.1   gdamore 		 * for most parts
   1333   1.1   gdamore 		 */
   1334   1.1   gdamore 		if (refdiv < 2)
   1335   1.1   gdamore 			refdiv = 12;
   1336  1.11        ad 
   1337   1.1   gdamore 	} else {
   1338   1.1   gdamore 		/* Legacy BIOS */
   1339   1.1   gdamore 		ptr = GETBIOS16(sc, 0x48);
   1340   1.1   gdamore 		ptr = GETBIOS16(sc, ptr + 0x30);
   1341   1.1   gdamore 		refclk = refclk ? refclk : GETBIOS16(sc, ptr + 0x0E);
   1342   1.1   gdamore 		refdiv = refdiv ? refdiv : GETBIOS16(sc, ptr + 0x10);
   1343   1.1   gdamore 		minpll = minpll ? minpll : GETBIOS32(sc, ptr + 0x12);
   1344   1.1   gdamore 		maxpll = maxpll ? maxpll : GETBIOS32(sc, ptr + 0x16);
   1345   1.1   gdamore 	}
   1346   1.1   gdamore 
   1347   1.1   gdamore 
   1348   1.1   gdamore dontprobe:
   1349   1.1   gdamore 	sc->sc_refclk = refclk * 10;
   1350   1.1   gdamore 	sc->sc_refdiv = refdiv;
   1351   1.1   gdamore 	sc->sc_minpll = minpll * 10;
   1352   1.1   gdamore 	sc->sc_maxpll = maxpll * 10;
   1353   1.1   gdamore 	return 0;
   1354   1.1   gdamore }
   1355   1.1   gdamore 
   1356   1.1   gdamore int
   1357   1.1   gdamore radeonfb_calc_dividers(struct radeonfb_softc *sc, uint32_t dotclock,
   1358   1.1   gdamore     uint32_t *postdivbit, uint32_t *feedbackdiv)
   1359   1.1   gdamore {
   1360   1.1   gdamore 	int		i;
   1361   1.1   gdamore 	uint32_t	outfreq;
   1362   1.1   gdamore 	int		div;
   1363   1.1   gdamore 
   1364   1.1   gdamore 	DPRINTF(("dot clock: %u\n", dotclock));
   1365   1.1   gdamore 	for (i = 0; (div = radeonfb_dividers[i].divider) != 0; i++) {
   1366   1.1   gdamore 		outfreq = div * dotclock;
   1367   1.1   gdamore 		if ((outfreq >= sc->sc_minpll) &&
   1368   1.1   gdamore 		    (outfreq <= sc->sc_maxpll)) {
   1369   1.1   gdamore 			DPRINTF(("outfreq: %u\n", outfreq));
   1370   1.1   gdamore 			*postdivbit =
   1371   1.1   gdamore 			    ((uint32_t)radeonfb_dividers[i].mask << 16);
   1372   1.1   gdamore 			DPRINTF(("post divider: %d (mask %x)\n", div,
   1373   1.1   gdamore 				    *postdivbit));
   1374   1.1   gdamore 			break;
   1375   1.1   gdamore 		}
   1376   1.1   gdamore 	}
   1377   1.1   gdamore 
   1378   1.1   gdamore 	if (div == 0)
   1379   1.1   gdamore 		return 1;
   1380   1.1   gdamore 
   1381   1.1   gdamore 	*feedbackdiv = DIVIDE(sc->sc_refdiv * outfreq, sc->sc_refclk);
   1382   1.1   gdamore 	DPRINTF(("feedback divider: %d\n", *feedbackdiv));
   1383   1.1   gdamore 	return 0;
   1384   1.1   gdamore }
   1385   1.1   gdamore 
   1386   1.1   gdamore #if 0
   1387   1.1   gdamore #ifdef RADEON_DEBUG
   1388   1.1   gdamore static void
   1389   1.1   gdamore dump_buffer(const char *pfx, void *buffer, unsigned int size)
   1390   1.1   gdamore {
   1391   1.1   gdamore 	char		asc[17];
   1392   1.1   gdamore 	unsigned	ptr = (unsigned)buffer;
   1393   1.1   gdamore 	char		*start = (char *)(ptr & ~0xf);
   1394   1.1   gdamore 	char		*end = (char *)(ptr + size);
   1395   1.1   gdamore 
   1396   1.1   gdamore 	end = (char *)(((unsigned)end + 0xf) & ~0xf);
   1397   1.1   gdamore 
   1398   1.1   gdamore 	if (pfx == NULL) {
   1399   1.1   gdamore 		pfx = "";
   1400   1.1   gdamore 	}
   1401   1.1   gdamore 
   1402   1.1   gdamore 	while (start < end) {
   1403   1.1   gdamore 		unsigned offset = (unsigned)start & 0xf;
   1404   1.1   gdamore 		if (offset == 0) {
   1405   1.1   gdamore 			printf("%s%x: ", pfx, (unsigned)start);
   1406   1.1   gdamore 		}
   1407   1.1   gdamore 		if (((unsigned)start < ptr) ||
   1408   1.1   gdamore 		    ((unsigned)start >= (ptr + size))) {
   1409   1.1   gdamore 			printf("  ");
   1410   1.1   gdamore 			asc[offset] = ' ';
   1411   1.1   gdamore 		} else {
   1412   1.1   gdamore 			printf("%02x", *(unsigned char *)start);
   1413   1.1   gdamore 			if ((*start >= ' ') && (*start <= '~')) {
   1414   1.1   gdamore 				asc[offset] = *start;
   1415   1.1   gdamore 			} else {
   1416   1.1   gdamore 				asc[offset] = '.';
   1417   1.1   gdamore 			}
   1418   1.1   gdamore 		}
   1419   1.1   gdamore 		asc[offset + 1] = 0;
   1420   1.1   gdamore 		if (offset % 2) {
   1421   1.1   gdamore 			printf(" ");
   1422   1.1   gdamore 		}
   1423   1.1   gdamore 		if (offset == 15) {
   1424   1.1   gdamore 			printf(" %s\n", asc);
   1425   1.1   gdamore 		}
   1426   1.1   gdamore 		start++;
   1427   1.1   gdamore 	}
   1428   1.1   gdamore }
   1429   1.1   gdamore #endif
   1430   1.1   gdamore #endif
   1431   1.1   gdamore 
   1432   1.1   gdamore int
   1433   1.1   gdamore radeonfb_getconnectors(struct radeonfb_softc *sc)
   1434   1.1   gdamore {
   1435   1.1   gdamore 	int	i;
   1436   1.1   gdamore 	int	found = 0;
   1437   1.1   gdamore 
   1438   1.1   gdamore 	for (i = 0; i < 2; i++) {
   1439   1.1   gdamore 		sc->sc_ports[i].rp_mon_type = RADEON_MT_UNKNOWN;
   1440   1.1   gdamore 		sc->sc_ports[i].rp_ddc_type = RADEON_DDC_NONE;
   1441   1.1   gdamore 		sc->sc_ports[i].rp_dac_type = RADEON_DAC_UNKNOWN;
   1442   1.1   gdamore 		sc->sc_ports[i].rp_conn_type = RADEON_CONN_NONE;
   1443   1.1   gdamore 		sc->sc_ports[i].rp_tmds_type = RADEON_TMDS_UNKNOWN;
   1444   1.1   gdamore 	}
   1445   1.1   gdamore 
   1446   1.1   gdamore 	/*
   1447   1.1   gdamore 	 * This logic is borrowed from Xorg's radeon driver.
   1448   1.1   gdamore 	 */
   1449   1.1   gdamore 	if (!sc->sc_biossz)
   1450   1.1   gdamore 		goto nobios;
   1451   1.1   gdamore 
   1452   1.1   gdamore 	if (IS_ATOM(sc)) {
   1453   1.1   gdamore 		/* not done yet */
   1454   1.1   gdamore 	} else {
   1455   1.1   gdamore 		uint16_t	ptr;
   1456   1.1   gdamore 		int		port = 0;
   1457   1.1   gdamore 
   1458   1.1   gdamore 		ptr = GETBIOS16(sc, 0x48);
   1459   1.1   gdamore 		ptr = GETBIOS16(sc, ptr + 0x50);
   1460   1.1   gdamore 		for (i = 1; i < 4; i++) {
   1461   1.1   gdamore 			uint16_t	entry;
   1462   1.1   gdamore 			uint8_t		conn, ddc, dac, tmds;
   1463   1.1   gdamore 
   1464   1.1   gdamore 			/*
   1465   1.1   gdamore 			 * Parse the connector table.  From reading the code,
   1466   1.1   gdamore 			 * it appears to made up of 16-bit entries for each
   1467   1.1   gdamore 			 * connector.  The 16-bits are defined as:
   1468   1.1   gdamore 			 *
   1469   1.1   gdamore 			 * bits 12-15	- connector type (0 == end of table)
   1470   1.1   gdamore 			 * bits 8-11	- DDC type
   1471   1.1   gdamore 			 * bits 5-7	- ???
   1472   1.1   gdamore 			 * bit 4	- TMDS type (1 = EXT, 0 = INT)
   1473   1.1   gdamore 			 * bits 1-3	- ???
   1474   1.1   gdamore 			 * bit 0	- DAC, 1 = TVDAC, 0 = primary
   1475   1.1   gdamore 			 */
   1476   1.1   gdamore 			if (!GETBIOS8(sc, ptr + i * 2) && i > 1)
   1477   1.1   gdamore 				break;
   1478   1.1   gdamore 			entry = GETBIOS16(sc, ptr + i * 2);
   1479   1.1   gdamore 
   1480   1.1   gdamore 			conn = (entry >> 12) & 0xf;
   1481   1.1   gdamore 			ddc = (entry >> 8) & 0xf;
   1482   1.1   gdamore 			dac = (entry & 0x1) ? RADEON_DAC_TVDAC :
   1483   1.1   gdamore 			    RADEON_DAC_PRIMARY;
   1484   1.1   gdamore 			tmds = ((entry >> 4) & 0x1) ? RADEON_TMDS_EXT :
   1485   1.1   gdamore 			    RADEON_TMDS_INT;
   1486   1.1   gdamore 
   1487   1.1   gdamore 			if (conn == RADEON_CONN_NONE)
   1488   1.1   gdamore 				continue;	/* no connector */
   1489   1.1   gdamore 
   1490   1.1   gdamore 			if ((found > 0) &&
   1491   1.1   gdamore 			    (sc->sc_ports[port].rp_ddc_type == ddc)) {
   1492   1.1   gdamore 				/* duplicate entry for same connector */
   1493   1.1   gdamore 				continue;
   1494   1.1   gdamore 			}
   1495   1.1   gdamore 
   1496   1.1   gdamore 			/* internal DDC_DVI port gets priority */
   1497   1.1   gdamore 			if ((ddc == RADEON_DDC_DVI) || (port == 1))
   1498   1.1   gdamore 				port = 0;
   1499   1.1   gdamore 			else
   1500   1.1   gdamore 				port = 1;
   1501   1.1   gdamore 
   1502   1.1   gdamore 			sc->sc_ports[port].rp_ddc_type =
   1503   1.1   gdamore 			    ddc > RADEON_DDC_CRT2 ? RADEON_DDC_NONE : ddc;
   1504   1.1   gdamore 			sc->sc_ports[port].rp_dac_type = dac;
   1505   1.1   gdamore 			sc->sc_ports[port].rp_conn_type =
   1506   1.1   gdamore 			    min(conn, RADEON_CONN_UNSUPPORTED) ;
   1507   1.1   gdamore 
   1508   1.1   gdamore 			sc->sc_ports[port].rp_tmds_type = tmds;
   1509   1.1   gdamore 
   1510   1.1   gdamore 			if ((conn != RADEON_CONN_DVI_I) &&
   1511   1.1   gdamore 			    (conn != RADEON_CONN_DVI_D) &&
   1512   1.1   gdamore 			    (tmds == RADEON_TMDS_INT))
   1513   1.1   gdamore 				sc->sc_ports[port].rp_tmds_type =
   1514   1.1   gdamore 				    RADEON_TMDS_UNKNOWN;
   1515   1.1   gdamore 
   1516   1.1   gdamore 			found += (port + 1);
   1517   1.1   gdamore 		}
   1518   1.1   gdamore 	}
   1519   1.1   gdamore 
   1520   1.1   gdamore nobios:
   1521   1.1   gdamore 	if (!found) {
   1522   1.1   gdamore 		DPRINTF(("No connector info in BIOS!\n"));
   1523   1.1   gdamore 		/* default, port 0 = internal TMDS, port 1 = CRT */
   1524   1.1   gdamore 		sc->sc_ports[0].rp_mon_type = RADEON_MT_UNKNOWN;
   1525   1.1   gdamore 		sc->sc_ports[0].rp_ddc_type = RADEON_DDC_DVI;
   1526   1.1   gdamore 		sc->sc_ports[0].rp_dac_type = RADEON_DAC_TVDAC;
   1527   1.1   gdamore 		sc->sc_ports[0].rp_conn_type = RADEON_CONN_DVI_D;
   1528   1.1   gdamore 		sc->sc_ports[0].rp_tmds_type = RADEON_TMDS_INT;
   1529   1.1   gdamore 
   1530   1.1   gdamore 		sc->sc_ports[1].rp_mon_type = RADEON_MT_UNKNOWN;
   1531   1.1   gdamore 		sc->sc_ports[1].rp_ddc_type = RADEON_DDC_VGA;
   1532   1.1   gdamore 		sc->sc_ports[1].rp_dac_type = RADEON_DAC_PRIMARY;
   1533   1.1   gdamore 		sc->sc_ports[1].rp_conn_type = RADEON_CONN_CRT;
   1534   1.1   gdamore 		sc->sc_ports[1].rp_tmds_type = RADEON_TMDS_EXT;
   1535   1.1   gdamore 	}
   1536   1.1   gdamore 
   1537   1.1   gdamore 	/*
   1538   1.1   gdamore 	 * Fixup for RS300/RS350/RS400 chips, that lack a primary DAC.
   1539   1.1   gdamore 	 * these chips should use TVDAC for the VGA port.
   1540   1.1   gdamore 	 */
   1541   1.1   gdamore 	if (HAS_SDAC(sc)) {
   1542   1.1   gdamore 		if (sc->sc_ports[0].rp_conn_type == RADEON_CONN_CRT) {
   1543   1.1   gdamore 			sc->sc_ports[0].rp_dac_type = RADEON_DAC_TVDAC;
   1544   1.1   gdamore 			sc->sc_ports[1].rp_dac_type = RADEON_DAC_PRIMARY;
   1545   1.1   gdamore 		} else {
   1546   1.1   gdamore 			sc->sc_ports[1].rp_dac_type = RADEON_DAC_TVDAC;
   1547   1.1   gdamore 			sc->sc_ports[0].rp_dac_type = RADEON_DAC_PRIMARY;
   1548   1.1   gdamore 		}
   1549   1.1   gdamore 	} else if (!HAS_CRTC2(sc)) {
   1550   1.1   gdamore 		sc->sc_ports[0].rp_dac_type = RADEON_DAC_PRIMARY;
   1551   1.1   gdamore 	}
   1552   1.1   gdamore 
   1553   1.1   gdamore 	for (i = 0; i < 2; i++) {
   1554   1.1   gdamore 		char	edid[128];
   1555   1.1   gdamore 		uint8_t	ddc;
   1556   1.1   gdamore 		struct edid_info *eip = &sc->sc_ports[i].rp_edid;
   1557  1.13  macallan 		prop_data_t edid_data;
   1558   1.1   gdamore 
   1559   1.1   gdamore 		DPRINTF(("Port #%d:\n", i));
   1560   1.1   gdamore 		DPRINTF(("    conn = %d\n", sc->sc_ports[i].rp_conn_type));
   1561   1.1   gdamore 		DPRINTF(("    ddc = %d\n", sc->sc_ports[i].rp_ddc_type));
   1562   1.1   gdamore 		DPRINTF(("    dac = %d\n", sc->sc_ports[i].rp_dac_type));
   1563   1.1   gdamore 		DPRINTF(("    tmds = %d\n", sc->sc_ports[i].rp_tmds_type));
   1564   1.1   gdamore 
   1565   1.1   gdamore 		sc->sc_ports[i].rp_edid_valid = 0;
   1566  1.13  macallan 		/* first look for static EDID data */
   1567  1.13  macallan 		if ((edid_data = prop_dictionary_get(device_properties(
   1568  1.13  macallan 		    &sc->sc_dev), "EDID")) != NULL) {
   1569  1.13  macallan 
   1570  1.13  macallan 			aprint_normal("%s: using static EDID\n",
   1571  1.13  macallan 			    sc->sc_dev.dv_xname);
   1572  1.13  macallan 			memcpy(edid, prop_data_data_nocopy(edid_data), 128);
   1573  1.13  macallan 			if (edid_parse(edid, eip) == 0) {
   1574  1.13  macallan 
   1575   1.1   gdamore 				sc->sc_ports[i].rp_edid_valid = 1;
   1576   1.1   gdamore 				edid_print(eip);
   1577   1.1   gdamore 			}
   1578   1.1   gdamore 		}
   1579  1.13  macallan 		/* if we didn't find any we'll try to talk to the monitor */
   1580  1.13  macallan 		if (sc->sc_ports[i].rp_edid_valid != 1) {
   1581  1.13  macallan 
   1582  1.13  macallan 			ddc = sc->sc_ports[i].rp_ddc_type;
   1583  1.13  macallan 			if (ddc != RADEON_DDC_NONE) {
   1584  1.13  macallan 				if ((radeonfb_i2c_read_edid(sc, ddc, edid)
   1585  1.13  macallan 				    == 0) && (edid_parse(edid, eip) == 0)) {
   1586  1.13  macallan 
   1587  1.13  macallan 					sc->sc_ports[i].rp_edid_valid = 1;
   1588  1.13  macallan 					edid_print(eip);
   1589  1.13  macallan 				}
   1590  1.13  macallan 			}
   1591  1.13  macallan 		}
   1592   1.1   gdamore 	}
   1593   1.1   gdamore 
   1594   1.1   gdamore 	return found;
   1595   1.1   gdamore }
   1596   1.1   gdamore 
   1597   1.1   gdamore int
   1598   1.1   gdamore radeonfb_gettmds(struct radeonfb_softc *sc)
   1599   1.1   gdamore {
   1600   1.1   gdamore 	int	i;
   1601   1.1   gdamore 
   1602   1.1   gdamore 	if (!sc->sc_biossz) {
   1603   1.1   gdamore 		goto nobios;
   1604   1.1   gdamore 	}
   1605   1.1   gdamore 
   1606   1.1   gdamore 	if (IS_ATOM(sc)) {
   1607   1.1   gdamore 		/* XXX: not done yet */
   1608   1.1   gdamore 	} else {
   1609   1.1   gdamore 		uint16_t	ptr;
   1610   1.1   gdamore 		int		n;
   1611   1.1   gdamore 
   1612   1.1   gdamore 		ptr = GETBIOS16(sc, 0x48);
   1613   1.1   gdamore 		ptr = GETBIOS16(sc, ptr + 0x34);
   1614   1.1   gdamore 		DPRINTF(("DFP table revision %d\n", GETBIOS8(sc, ptr)));
   1615  1.11        ad 		if (GETBIOS8(sc, ptr) == 3) {
   1616   1.1   gdamore 			/* revision three table */
   1617   1.1   gdamore 			n = GETBIOS8(sc, ptr + 5) + 1;
   1618   1.1   gdamore 			n = min(n, 4);
   1619   1.1   gdamore 
   1620   1.1   gdamore 			memset(sc->sc_tmds_pll, 0, sizeof (sc->sc_tmds_pll));
   1621   1.1   gdamore 			for (i = 0; i < n; i++) {
   1622   1.1   gdamore 				sc->sc_tmds_pll[i].rtp_pll = GETBIOS32(sc,
   1623   1.1   gdamore 				    ptr + i * 10 + 8);
   1624   1.1   gdamore 				sc->sc_tmds_pll[i].rtp_freq = GETBIOS16(sc,
   1625   1.1   gdamore 				    ptr + i * 10 + 0x10);
   1626   1.1   gdamore 				DPRINTF(("TMDS_PLL dot clock %d pll %x\n",
   1627   1.1   gdamore 					    sc->sc_tmds_pll[i].rtp_freq,
   1628   1.1   gdamore 					    sc->sc_tmds_pll[i].rtp_pll));
   1629   1.1   gdamore 			}
   1630   1.1   gdamore 			return 0;
   1631   1.1   gdamore 		}
   1632   1.1   gdamore 	}
   1633   1.1   gdamore 
   1634   1.1   gdamore nobios:
   1635   1.1   gdamore 	DPRINTF(("no suitable DFP table present\n"));
   1636   1.1   gdamore 	for (i = 0;
   1637   1.1   gdamore 	     i < sizeof (radeonfb_tmds_pll) / sizeof (radeonfb_tmds_pll[0]);
   1638   1.1   gdamore 	     i++) {
   1639   1.1   gdamore 		int	j;
   1640   1.1   gdamore 
   1641   1.1   gdamore 		if (radeonfb_tmds_pll[i].family != sc->sc_family)
   1642   1.1   gdamore 			continue;
   1643   1.1   gdamore 
   1644   1.1   gdamore 		for (j = 0; j < 4; j++) {
   1645   1.1   gdamore 			sc->sc_tmds_pll[j] = radeonfb_tmds_pll[i].plls[j];
   1646   1.1   gdamore 			DPRINTF(("TMDS_PLL dot clock %d pll %x\n",
   1647   1.1   gdamore 				    sc->sc_tmds_pll[j].rtp_freq,
   1648   1.1   gdamore 				    sc->sc_tmds_pll[j].rtp_pll));
   1649   1.1   gdamore 		}
   1650   1.1   gdamore 		return 0;
   1651   1.1   gdamore 	}
   1652   1.1   gdamore 
   1653   1.1   gdamore 	return -1;
   1654   1.1   gdamore }
   1655   1.1   gdamore 
   1656   1.1   gdamore const struct videomode *
   1657   1.1   gdamore radeonfb_modelookup(const char *name)
   1658   1.1   gdamore {
   1659   1.1   gdamore 	int	i;
   1660   1.1   gdamore 
   1661   1.1   gdamore 	for (i = 0; i < videomode_count; i++)
   1662   1.1   gdamore 		if (!strcmp(name, videomode_list[i].name))
   1663   1.1   gdamore 			return &videomode_list[i];
   1664   1.1   gdamore 
   1665   1.1   gdamore 	return NULL;
   1666   1.1   gdamore }
   1667   1.1   gdamore 
   1668   1.1   gdamore void
   1669   1.1   gdamore radeonfb_pllwriteupdate(struct radeonfb_softc *sc, int crtc)
   1670   1.1   gdamore {
   1671   1.1   gdamore 	if (crtc) {
   1672   1.1   gdamore 		while (GETPLL(sc, RADEON_P2PLL_REF_DIV) &
   1673   1.1   gdamore 		    RADEON_P2PLL_ATOMIC_UPDATE_R);
   1674   1.1   gdamore 		SETPLL(sc, RADEON_P2PLL_REF_DIV, RADEON_P2PLL_ATOMIC_UPDATE_W);
   1675   1.1   gdamore 	} else {
   1676   1.1   gdamore 		while (GETPLL(sc, RADEON_PPLL_REF_DIV) &
   1677   1.1   gdamore 		    RADEON_PPLL_ATOMIC_UPDATE_R);
   1678   1.1   gdamore 		SETPLL(sc, RADEON_PPLL_REF_DIV, RADEON_PPLL_ATOMIC_UPDATE_W);
   1679   1.1   gdamore 	}
   1680   1.1   gdamore }
   1681   1.1   gdamore 
   1682   1.1   gdamore void
   1683   1.1   gdamore radeonfb_pllwaitatomicread(struct radeonfb_softc *sc, int crtc)
   1684   1.1   gdamore {
   1685   1.1   gdamore 	int	i;
   1686   1.1   gdamore 
   1687   1.1   gdamore 	for (i = 10000; i; i--) {
   1688   1.1   gdamore 		if (crtc) {
   1689   1.1   gdamore 			if (GETPLL(sc, RADEON_P2PLL_REF_DIV) &
   1690   1.1   gdamore 			    RADEON_P2PLL_ATOMIC_UPDATE_R)
   1691   1.1   gdamore 				break;
   1692   1.1   gdamore 		} else {
   1693   1.1   gdamore 			if (GETPLL(sc, RADEON_PPLL_REF_DIV) &
   1694   1.1   gdamore 			    RADEON_PPLL_ATOMIC_UPDATE_R)
   1695   1.1   gdamore 				break;
   1696   1.1   gdamore 		}
   1697   1.1   gdamore 	}
   1698   1.1   gdamore }
   1699   1.1   gdamore 
   1700   1.1   gdamore void
   1701   1.1   gdamore radeonfb_program_vclk(struct radeonfb_softc *sc, int dotclock, int crtc)
   1702   1.1   gdamore {
   1703   1.2  macallan 	uint32_t	pbit = 0;
   1704   1.2  macallan 	uint32_t	feed = 0;
   1705   1.1   gdamore 	uint32_t	data;
   1706   1.1   gdamore #if 1
   1707   1.1   gdamore 	int		i;
   1708   1.1   gdamore #endif
   1709   1.1   gdamore 
   1710   1.1   gdamore 	radeonfb_calc_dividers(sc, dotclock, &pbit, &feed);
   1711   1.1   gdamore 
   1712   1.1   gdamore 	if (crtc == 0) {
   1713   1.1   gdamore 
   1714   1.1   gdamore 		/* XXXX: mobility workaround missing */
   1715   1.1   gdamore 		/* XXXX: R300 stuff missing */
   1716   1.1   gdamore 
   1717   1.1   gdamore 		PATCHPLL(sc, RADEON_VCLK_ECP_CNTL,
   1718   1.1   gdamore 		    RADEON_VCLK_SRC_SEL_CPUCLK,
   1719   1.1   gdamore 		    ~RADEON_VCLK_SRC_SEL_MASK);
   1720  1.11        ad 
   1721   1.1   gdamore 		/* put vclk into reset, use atomic updates */
   1722   1.1   gdamore 		SETPLL(sc, RADEON_PPLL_CNTL,
   1723   1.1   gdamore 		    RADEON_PPLL_REFCLK_SEL |
   1724   1.1   gdamore 		    RADEON_PPLL_FBCLK_SEL |
   1725   1.1   gdamore 		    RADEON_PPLL_RESET |
   1726   1.1   gdamore 		    RADEON_PPLL_ATOMIC_UPDATE_EN |
   1727   1.1   gdamore 		    RADEON_PPLL_VGA_ATOMIC_UPDATE_EN);
   1728   1.1   gdamore 
   1729   1.1   gdamore 		/* select clock 3 */
   1730   1.1   gdamore #if 0
   1731   1.1   gdamore 		PATCH32(sc, RADEON_CLOCK_CNTL_INDEX, RADEON_PLL_DIV_SEL,
   1732   1.1   gdamore 		    ~RADEON_PLL_DIV_SEL);
   1733   1.1   gdamore #else
   1734   1.1   gdamore 		PATCH32(sc, RADEON_CLOCK_CNTL_INDEX, 0,
   1735   1.1   gdamore 		    ~RADEON_PLL_DIV_SEL);
   1736   1.1   gdamore #endif
   1737  1.11        ad 
   1738   1.1   gdamore 		/* XXX: R300 family -- program divider differently? */
   1739   1.1   gdamore 
   1740   1.1   gdamore 		/* program reference divider */
   1741   1.1   gdamore 		PATCHPLL(sc, RADEON_PPLL_REF_DIV, sc->sc_refdiv,
   1742   1.1   gdamore 		    ~RADEON_PPLL_REF_DIV_MASK);
   1743   1.1   gdamore 		PRINTPLL(RADEON_PPLL_REF_DIV);
   1744   1.1   gdamore 
   1745   1.1   gdamore #if 0
   1746   1.1   gdamore 		data = GETPLL(sc, RADEON_PPLL_DIV_3);
   1747   1.1   gdamore 		data &= ~(RADEON_PPLL_FB3_DIV_MASK |
   1748   1.1   gdamore 		    RADEON_PPLL_POST3_DIV_MASK);
   1749   1.1   gdamore 		data |= pbit;
   1750   1.1   gdamore 		data |= (feed & RADEON_PPLL_FB3_DIV_MASK);
   1751   1.1   gdamore 		PUTPLL(sc, RADEON_PPLL_DIV_3, data);
   1752   1.1   gdamore #else
   1753   1.1   gdamore 		for (i = 0; i < 4; i++) {
   1754   1.1   gdamore 		}
   1755   1.1   gdamore #endif
   1756   1.1   gdamore 
   1757   1.1   gdamore 		/* use the atomic update */
   1758   1.1   gdamore 		radeonfb_pllwriteupdate(sc, crtc);
   1759   1.1   gdamore 
   1760   1.1   gdamore 		/* and wait for it to complete */
   1761   1.1   gdamore 		radeonfb_pllwaitatomicread(sc, crtc);
   1762   1.1   gdamore 
   1763   1.1   gdamore 		/* program HTOTAL (why?) */
   1764   1.1   gdamore 		PUTPLL(sc, RADEON_HTOTAL_CNTL, 0);
   1765   1.1   gdamore 
   1766   1.1   gdamore 		/* drop reset */
   1767   1.1   gdamore 		CLRPLL(sc, RADEON_PPLL_CNTL,
   1768   1.1   gdamore 		    RADEON_PPLL_RESET | RADEON_PPLL_SLEEP |
   1769   1.1   gdamore 		    RADEON_PPLL_ATOMIC_UPDATE_EN |
   1770   1.1   gdamore 		    RADEON_PPLL_VGA_ATOMIC_UPDATE_EN);
   1771   1.1   gdamore 
   1772   1.1   gdamore 		PRINTPLL(RADEON_PPLL_CNTL);
   1773   1.1   gdamore 
   1774   1.1   gdamore 		/* give clock time to lock */
   1775   1.1   gdamore 		delay(50000);
   1776   1.1   gdamore 
   1777   1.1   gdamore 		PATCHPLL(sc, RADEON_VCLK_ECP_CNTL,
   1778   1.1   gdamore 		    RADEON_VCLK_SRC_SEL_PPLLCLK,
   1779   1.1   gdamore 		    ~RADEON_VCLK_SRC_SEL_MASK);
   1780   1.1   gdamore 
   1781   1.1   gdamore 	} else {
   1782   1.1   gdamore 
   1783   1.1   gdamore 		PATCHPLL(sc, RADEON_PIXCLKS_CNTL,
   1784   1.1   gdamore 		    RADEON_PIX2CLK_SRC_SEL_CPUCLK,
   1785   1.1   gdamore 		    ~RADEON_PIX2CLK_SRC_SEL_MASK);
   1786   1.1   gdamore 
   1787   1.1   gdamore 		/* put vclk into reset, use atomic updates */
   1788   1.1   gdamore 		SETPLL(sc, RADEON_P2PLL_CNTL,
   1789   1.1   gdamore 		    RADEON_P2PLL_RESET |
   1790   1.1   gdamore 		    RADEON_P2PLL_ATOMIC_UPDATE_EN |
   1791   1.1   gdamore 		    RADEON_P2PLL_VGA_ATOMIC_UPDATE_EN);
   1792   1.1   gdamore 
   1793   1.1   gdamore 		/* XXX: R300 family -- program divider differently? */
   1794   1.1   gdamore 
   1795   1.1   gdamore 		/* program reference divider */
   1796   1.1   gdamore 		PATCHPLL(sc, RADEON_P2PLL_REF_DIV, sc->sc_refdiv,
   1797   1.1   gdamore 		    ~RADEON_P2PLL_REF_DIV_MASK);
   1798   1.1   gdamore 
   1799   1.1   gdamore 		/* program feedback and post dividers */
   1800   1.1   gdamore 		data = GETPLL(sc, RADEON_P2PLL_DIV_0);
   1801   1.1   gdamore 		data &= ~(RADEON_P2PLL_FB0_DIV_MASK |
   1802   1.1   gdamore 		    RADEON_P2PLL_POST0_DIV_MASK);
   1803   1.1   gdamore 		data |= pbit;
   1804   1.1   gdamore 		data |= (feed & RADEON_P2PLL_FB0_DIV_MASK);
   1805   1.1   gdamore 		PUTPLL(sc, RADEON_P2PLL_DIV_0, data);
   1806   1.1   gdamore 
   1807   1.1   gdamore 		/* use the atomic update */
   1808   1.1   gdamore 		radeonfb_pllwriteupdate(sc, crtc);
   1809   1.1   gdamore 
   1810   1.1   gdamore 		/* and wait for it to complete */
   1811   1.1   gdamore 		radeonfb_pllwaitatomicread(sc, crtc);
   1812   1.1   gdamore 
   1813   1.1   gdamore 		/* program HTOTAL (why?) */
   1814   1.1   gdamore 		PUTPLL(sc, RADEON_HTOTAL2_CNTL, 0);
   1815   1.1   gdamore 
   1816   1.1   gdamore 		/* drop reset */
   1817   1.1   gdamore 		CLRPLL(sc, RADEON_P2PLL_CNTL,
   1818   1.1   gdamore 		    RADEON_P2PLL_RESET | RADEON_P2PLL_SLEEP |
   1819   1.1   gdamore 		    RADEON_P2PLL_ATOMIC_UPDATE_EN |
   1820   1.1   gdamore 		    RADEON_P2PLL_VGA_ATOMIC_UPDATE_EN);
   1821   1.1   gdamore 
   1822   1.1   gdamore 		/* allow time for clock to lock */
   1823   1.1   gdamore 		delay(50000);
   1824   1.1   gdamore 
   1825   1.1   gdamore 		PATCHPLL(sc, RADEON_PIXCLKS_CNTL,
   1826   1.1   gdamore 		    RADEON_PIX2CLK_SRC_SEL_P2PLLCLK,
   1827   1.1   gdamore 		    ~RADEON_PIX2CLK_SRC_SEL_MASK);
   1828   1.1   gdamore 	}
   1829   1.1   gdamore 	PRINTREG(RADEON_CRTC_MORE_CNTL);
   1830   1.1   gdamore }
   1831   1.1   gdamore 
   1832   1.1   gdamore void
   1833   1.1   gdamore radeonfb_modeswitch(struct radeonfb_display *dp)
   1834   1.1   gdamore {
   1835   1.1   gdamore 	struct radeonfb_softc	*sc = dp->rd_softc;
   1836   1.1   gdamore 	int			i;
   1837   1.1   gdamore 
   1838   1.1   gdamore 	/* blank the display while we switch modes */
   1839   1.2  macallan 	//radeonfb_blank(dp, 1);
   1840   1.1   gdamore 
   1841   1.1   gdamore #if 0
   1842   1.1   gdamore 	SET32(sc, RADEON_CRTC_EXT_CNTL,
   1843   1.1   gdamore 	    RADEON_CRTC_VSYNC_DIS | RADEON_CRTC_HSYNC_DIS |
   1844   1.1   gdamore 	    RADEON_CRTC_DISPLAY_DIS /* | RADEON_CRTC_DISP_REQ_EN_B */);
   1845   1.1   gdamore #endif
   1846   1.1   gdamore 
   1847   1.1   gdamore 	/* these registers might get in the way... */
   1848   1.1   gdamore 	PUT32(sc, RADEON_OVR_CLR, 0);
   1849   1.1   gdamore 	PUT32(sc, RADEON_OVR_WID_LEFT_RIGHT, 0);
   1850   1.1   gdamore 	PUT32(sc, RADEON_OVR_WID_TOP_BOTTOM, 0);
   1851   1.1   gdamore 	PUT32(sc, RADEON_OV0_SCALE_CNTL, 0);
   1852   1.1   gdamore 	PUT32(sc, RADEON_SUBPIC_CNTL, 0);
   1853   1.1   gdamore 	PUT32(sc, RADEON_VIPH_CONTROL, 0);
   1854   1.1   gdamore 	PUT32(sc, RADEON_I2C_CNTL_1, 0);
   1855   1.1   gdamore 	PUT32(sc, RADEON_GEN_INT_CNTL, 0);
   1856   1.1   gdamore 	PUT32(sc, RADEON_CAP0_TRIG_CNTL, 0);
   1857   1.1   gdamore 	PUT32(sc, RADEON_CAP1_TRIG_CNTL, 0);
   1858   1.1   gdamore 	PUT32(sc, RADEON_SURFACE_CNTL, 0);
   1859   1.1   gdamore 
   1860   1.1   gdamore 	for (i = 0; i < dp->rd_ncrtcs; i++)
   1861   1.1   gdamore 		radeonfb_setcrtc(dp, i);
   1862   1.1   gdamore 
   1863   1.1   gdamore 	/* activate the display */
   1864   1.2  macallan 	//radeonfb_blank(dp, 0);
   1865   1.1   gdamore }
   1866   1.1   gdamore 
   1867   1.1   gdamore void
   1868   1.1   gdamore radeonfb_setcrtc(struct radeonfb_display *dp, int index)
   1869   1.1   gdamore {
   1870   1.1   gdamore 	int			crtc;
   1871   1.1   gdamore 	struct videomode	*mode;
   1872   1.1   gdamore 	struct radeonfb_softc	*sc;
   1873   1.1   gdamore 	struct radeonfb_crtc	*cp;
   1874   1.1   gdamore 	uint32_t		v;
   1875   1.1   gdamore 	uint32_t		gencntl;
   1876   1.1   gdamore 	uint32_t		htotaldisp;
   1877   1.1   gdamore 	uint32_t		hsyncstrt;
   1878   1.1   gdamore 	uint32_t		vtotaldisp;
   1879   1.1   gdamore 	uint32_t		vsyncstrt;
   1880   1.1   gdamore 	uint32_t		fphsyncstrt;
   1881   1.1   gdamore 	uint32_t		fpvsyncstrt;
   1882   1.1   gdamore 	uint32_t		fphtotaldisp;
   1883   1.1   gdamore 	uint32_t		fpvtotaldisp;
   1884   1.1   gdamore 	uint32_t		pitch;
   1885   1.1   gdamore 
   1886   1.1   gdamore 	sc = dp->rd_softc;
   1887   1.1   gdamore 	cp = &dp->rd_crtcs[index];
   1888   1.1   gdamore 	crtc = cp->rc_number;
   1889   1.1   gdamore 	mode = &cp->rc_videomode;
   1890   1.1   gdamore 
   1891   1.2  macallan #if 1
   1892   1.1   gdamore 	pitch = (((dp->rd_virtx * dp->rd_bpp) + ((dp->rd_bpp * 8) - 1)) /
   1893   1.1   gdamore 	    (dp->rd_bpp * 8));
   1894   1.1   gdamore #else
   1895   1.1   gdamore 	pitch = (((sc->sc_maxx * sc->sc_maxbpp) + ((sc->sc_maxbpp * 8) - 1)) /
   1896   1.1   gdamore 	    (sc->sc_maxbpp * 8));
   1897   1.1   gdamore #endif
   1898   1.1   gdamore 	//pitch = pitch | (pitch << 16);
   1899   1.1   gdamore 
   1900   1.1   gdamore 	switch (crtc) {
   1901   1.1   gdamore 	case 0:
   1902   1.1   gdamore 		gencntl = RADEON_CRTC_GEN_CNTL;
   1903   1.1   gdamore 		htotaldisp = RADEON_CRTC_H_TOTAL_DISP;
   1904   1.1   gdamore 		hsyncstrt = RADEON_CRTC_H_SYNC_STRT_WID;
   1905   1.1   gdamore 		vtotaldisp = RADEON_CRTC_V_TOTAL_DISP;
   1906   1.1   gdamore 		vsyncstrt = RADEON_CRTC_V_SYNC_STRT_WID;
   1907   1.1   gdamore 		fpvsyncstrt = RADEON_FP_V_SYNC_STRT_WID;
   1908   1.1   gdamore 		fphsyncstrt = RADEON_FP_H_SYNC_STRT_WID;
   1909   1.1   gdamore 		fpvtotaldisp = RADEON_FP_CRTC_V_TOTAL_DISP;
   1910   1.1   gdamore 		fphtotaldisp = RADEON_FP_CRTC_H_TOTAL_DISP;
   1911   1.1   gdamore 		break;
   1912   1.1   gdamore 	case 1:
   1913   1.1   gdamore 		gencntl = RADEON_CRTC2_GEN_CNTL;
   1914   1.1   gdamore 		htotaldisp = RADEON_CRTC2_H_TOTAL_DISP;
   1915   1.1   gdamore 		hsyncstrt = RADEON_CRTC2_H_SYNC_STRT_WID;
   1916   1.1   gdamore 		vtotaldisp = RADEON_CRTC2_V_TOTAL_DISP;
   1917   1.1   gdamore 		vsyncstrt = RADEON_CRTC2_V_SYNC_STRT_WID;
   1918   1.1   gdamore 		fpvsyncstrt = RADEON_FP_V2_SYNC_STRT_WID;
   1919   1.1   gdamore 		fphsyncstrt = RADEON_FP_H2_SYNC_STRT_WID;
   1920   1.1   gdamore 		fpvtotaldisp = RADEON_FP_CRTC2_V_TOTAL_DISP;
   1921   1.1   gdamore 		fphtotaldisp = RADEON_FP_CRTC2_H_TOTAL_DISP;
   1922   1.1   gdamore 		break;
   1923   1.1   gdamore 	default:
   1924   1.1   gdamore 		panic("Bad CRTC!");
   1925   1.1   gdamore 		break;
   1926   1.1   gdamore 	}
   1927   1.1   gdamore 
   1928   1.1   gdamore 	/*
   1929   1.1   gdamore 	 * CRTC_GEN_CNTL - depth, accelerator mode, etc.
   1930   1.1   gdamore 	 */
   1931   1.1   gdamore 	/* only bother with 32bpp and 8bpp */
   1932   1.1   gdamore 	v = dp->rd_format << RADEON_CRTC_PIX_WIDTH_SHIFT;
   1933   1.1   gdamore 
   1934   1.1   gdamore 	if (crtc == 1) {
   1935   1.1   gdamore 		v |= RADEON_CRTC2_CRT2_ON | RADEON_CRTC2_EN;
   1936   1.1   gdamore 	} else {
   1937   1.1   gdamore 		v |= RADEON_CRTC_EXT_DISP_EN | RADEON_CRTC_EN;
   1938   1.1   gdamore 	}
   1939   1.1   gdamore 
   1940   1.1   gdamore 	if (mode->flags & VID_DBLSCAN)
   1941   1.1   gdamore 		v |= RADEON_CRTC2_DBL_SCAN_EN;
   1942   1.1   gdamore 
   1943   1.1   gdamore 	if (mode->flags & VID_INTERLACE)
   1944   1.1   gdamore 		v |= RADEON_CRTC2_INTERLACE_EN;
   1945   1.1   gdamore 
   1946   1.1   gdamore 	if (mode->flags & VID_CSYNC) {
   1947   1.1   gdamore 		v |= RADEON_CRTC2_CSYNC_EN;
   1948   1.1   gdamore 		if (crtc == 1)
   1949   1.1   gdamore 			v |= RADEON_CRTC2_VSYNC_TRISTAT;
   1950   1.1   gdamore 	}
   1951  1.11        ad 
   1952   1.1   gdamore 	PUT32(sc, gencntl, v);
   1953   1.1   gdamore 	DPRINTF(("CRTC%s_GEN_CNTL = %08x\n", crtc ? "2" : "", v));
   1954   1.1   gdamore 
   1955   1.1   gdamore 	/*
   1956   1.1   gdamore 	 * CRTC_EXT_CNTL - preserve disable flags, set ATI linear and EXT_CNT
   1957   1.1   gdamore 	 */
   1958   1.1   gdamore 	v = GET32(sc, RADEON_CRTC_EXT_CNTL);
   1959   1.1   gdamore 	if (crtc == 0) {
   1960   1.1   gdamore 		v &= (RADEON_CRTC_VSYNC_DIS | RADEON_CRTC_HSYNC_DIS |
   1961   1.1   gdamore 		    RADEON_CRTC_DISPLAY_DIS);
   1962   1.1   gdamore 		v |= RADEON_XCRT_CNT_EN | RADEON_VGA_ATI_LINEAR;
   1963   1.1   gdamore 		if (mode->flags & VID_CSYNC)
   1964   1.1   gdamore 			v |= RADEON_CRTC_VSYNC_TRISTAT;
   1965   1.1   gdamore 	}
   1966   1.1   gdamore 	/* unconditional turn on CRT, in case first CRTC is DFP */
   1967   1.1   gdamore 	v |= RADEON_CRTC_CRT_ON;
   1968   1.1   gdamore 	PUT32(sc, RADEON_CRTC_EXT_CNTL, v);
   1969   1.1   gdamore 	PRINTREG(RADEON_CRTC_EXT_CNTL);
   1970   1.1   gdamore 
   1971   1.1   gdamore 	/*
   1972   1.1   gdamore 	 * H_TOTAL_DISP
   1973   1.1   gdamore 	 */
   1974   1.1   gdamore 	v = ((mode->hdisplay / 8) - 1) << 16;
   1975   1.1   gdamore 	v |= (mode->htotal / 8) - 1;
   1976   1.1   gdamore 	PUT32(sc, htotaldisp, v);
   1977   1.1   gdamore 	DPRINTF(("CRTC%s_H_TOTAL_DISP = %08x\n", crtc ? "2" : "", v));
   1978   1.1   gdamore 	PUT32(sc, fphtotaldisp, v);
   1979   1.1   gdamore 	DPRINTF(("FP_H%s_TOTAL_DISP = %08x\n", crtc ? "2" : "", v));
   1980   1.1   gdamore 
   1981   1.1   gdamore 	/*
   1982   1.1   gdamore 	 * H_SYNC_STRT_WID
   1983   1.1   gdamore 	 */
   1984   1.1   gdamore 	v = (((mode->hsync_end - mode->hsync_start) / 8) << 16);
   1985   1.1   gdamore 	v |= mode->hsync_start;
   1986   1.1   gdamore 	if (mode->flags & VID_NHSYNC)
   1987   1.1   gdamore 		v |= RADEON_CRTC_H_SYNC_POL;
   1988   1.1   gdamore 	PUT32(sc, hsyncstrt, v);
   1989   1.1   gdamore 	DPRINTF(("CRTC%s_H_SYNC_STRT_WID = %08x\n", crtc ? "2" : "", v));
   1990   1.1   gdamore 	PUT32(sc, fphsyncstrt, v);
   1991   1.1   gdamore 	DPRINTF(("FP_H%s_SYNC_STRT_WID = %08x\n", crtc ? "2" : "", v));
   1992   1.1   gdamore 
   1993   1.1   gdamore 	/*
   1994   1.1   gdamore 	 * V_TOTAL_DISP
   1995   1.1   gdamore 	 */
   1996   1.1   gdamore 	v = ((mode->vdisplay - 1) << 16);
   1997   1.1   gdamore 	v |= (mode->vtotal - 1);
   1998   1.1   gdamore 	PUT32(sc, vtotaldisp, v);
   1999   1.1   gdamore 	DPRINTF(("CRTC%s_V_TOTAL_DISP = %08x\n", crtc ? "2" : "", v));
   2000   1.1   gdamore 	PUT32(sc, fpvtotaldisp, v);
   2001   1.1   gdamore 	DPRINTF(("FP_V%s_TOTAL_DISP = %08x\n", crtc ? "2" : "", v));
   2002   1.1   gdamore 
   2003   1.1   gdamore 	/*
   2004   1.1   gdamore 	 * V_SYNC_STRT_WID
   2005   1.1   gdamore 	 */
   2006   1.1   gdamore 	v = ((mode->vsync_end - mode->vsync_start) << 16);
   2007   1.1   gdamore 	v |= (mode->vsync_start - 1);
   2008   1.1   gdamore 	if (mode->flags & VID_NVSYNC)
   2009   1.1   gdamore 		v |= RADEON_CRTC_V_SYNC_POL;
   2010   1.1   gdamore 	PUT32(sc, vsyncstrt, v);
   2011   1.1   gdamore 	DPRINTF(("CRTC%s_V_SYNC_STRT_WID = %08x\n", crtc ? "2" : "", v));
   2012   1.1   gdamore 	PUT32(sc, fpvsyncstrt, v);
   2013   1.1   gdamore 	DPRINTF(("FP_V%s_SYNC_STRT_WID = %08x\n", crtc ? "2" : "", v));
   2014   1.1   gdamore 
   2015   1.1   gdamore 	radeonfb_program_vclk(sc, mode->dot_clock, crtc);
   2016   1.1   gdamore 
   2017   1.1   gdamore 	switch (crtc) {
   2018   1.1   gdamore 	case 0:
   2019   1.1   gdamore 		PUT32(sc, RADEON_CRTC_OFFSET, 0);
   2020   1.1   gdamore 		PUT32(sc, RADEON_CRTC_OFFSET_CNTL, 0);
   2021   1.1   gdamore 		PUT32(sc, RADEON_CRTC_PITCH, pitch);
   2022   1.1   gdamore 		CLR32(sc, RADEON_DISP_MERGE_CNTL, RADEON_DISP_RGB_OFFSET_EN);
   2023   1.1   gdamore 
   2024   1.1   gdamore 		CLR32(sc, RADEON_CRTC_EXT_CNTL,
   2025   1.1   gdamore 		    RADEON_CRTC_VSYNC_DIS | RADEON_CRTC_HSYNC_DIS |
   2026   1.1   gdamore 		    RADEON_CRTC_DISPLAY_DIS /* | RADEON_CRTC_DISP_REQ_EN_B */);
   2027   1.1   gdamore 		CLR32(sc, RADEON_CRTC_GEN_CNTL, RADEON_CRTC_DISP_REQ_EN_B);
   2028   1.1   gdamore 		PRINTREG(RADEON_CRTC_EXT_CNTL);
   2029   1.1   gdamore 		PRINTREG(RADEON_CRTC_GEN_CNTL);
   2030   1.1   gdamore 		PRINTREG(RADEON_CLOCK_CNTL_INDEX);
   2031   1.1   gdamore 		break;
   2032   1.1   gdamore 
   2033   1.1   gdamore 	case 1:
   2034   1.1   gdamore 		PUT32(sc, RADEON_CRTC2_OFFSET, 0);
   2035   1.1   gdamore 		PUT32(sc, RADEON_CRTC2_OFFSET_CNTL, 0);
   2036   1.1   gdamore 		PUT32(sc, RADEON_CRTC2_PITCH, pitch);
   2037   1.1   gdamore 		CLR32(sc, RADEON_DISP2_MERGE_CNTL, RADEON_DISP2_RGB_OFFSET_EN);
   2038   1.1   gdamore 		CLR32(sc, RADEON_CRTC2_GEN_CNTL,
   2039   1.1   gdamore 		    RADEON_CRTC2_VSYNC_DIS |
   2040   1.1   gdamore 		    RADEON_CRTC2_HSYNC_DIS |
   2041  1.11        ad 		    RADEON_CRTC2_DISP_DIS | RADEON_CRTC2_DISP_REQ_EN_B);
   2042   1.1   gdamore 		PRINTREG(RADEON_CRTC2_GEN_CNTL);
   2043   1.1   gdamore 		break;
   2044   1.1   gdamore 	}
   2045   1.1   gdamore }
   2046   1.1   gdamore 
   2047   1.1   gdamore int
   2048   1.1   gdamore radeonfb_isblank(struct radeonfb_display *dp)
   2049   1.1   gdamore {
   2050   1.1   gdamore 	uint32_t	reg, mask;
   2051   1.1   gdamore 
   2052   1.1   gdamore 	if (dp->rd_crtcs[0].rc_number) {
   2053   1.1   gdamore 		reg = RADEON_CRTC2_GEN_CNTL;
   2054   1.1   gdamore 		mask = RADEON_CRTC2_DISP_DIS;
   2055   1.1   gdamore 	} else {
   2056   1.1   gdamore 		reg = RADEON_CRTC_EXT_CNTL;
   2057   1.1   gdamore 		mask = RADEON_CRTC_DISPLAY_DIS;
   2058   1.1   gdamore 	}
   2059   1.1   gdamore 	return ((GET32(dp->rd_softc, reg) & mask) ? 1 : 0);
   2060   1.1   gdamore }
   2061   1.1   gdamore 
   2062   1.1   gdamore void
   2063   1.1   gdamore radeonfb_blank(struct radeonfb_display *dp, int blank)
   2064   1.1   gdamore {
   2065   1.1   gdamore 	struct radeonfb_softc	*sc = dp->rd_softc;
   2066   1.1   gdamore 	uint32_t		reg, mask;
   2067   1.1   gdamore 	uint32_t		fpreg, fpval;
   2068   1.1   gdamore 	int			i;
   2069   1.1   gdamore 
   2070   1.1   gdamore 	for (i = 0; i < dp->rd_ncrtcs; i++) {
   2071   1.1   gdamore 
   2072   1.1   gdamore 		if (dp->rd_crtcs[i].rc_number) {
   2073   1.1   gdamore 			reg = RADEON_CRTC2_GEN_CNTL;
   2074   1.1   gdamore 			mask = RADEON_CRTC2_DISP_DIS;
   2075   1.1   gdamore 			fpreg = RADEON_FP2_GEN_CNTL;
   2076   1.1   gdamore 			fpval = RADEON_FP2_ON;
   2077   1.1   gdamore 		} else {
   2078   1.1   gdamore 			reg = RADEON_CRTC_EXT_CNTL;
   2079   1.1   gdamore 			mask = RADEON_CRTC_DISPLAY_DIS;
   2080   1.1   gdamore 			fpreg = RADEON_FP_GEN_CNTL;
   2081   1.1   gdamore 			fpval = RADEON_FP_FPON;
   2082   1.1   gdamore 		}
   2083  1.11        ad 
   2084   1.1   gdamore 		if (blank) {
   2085   1.1   gdamore 			SET32(sc, reg, mask);
   2086   1.1   gdamore 			CLR32(sc, fpreg, fpval);
   2087   1.1   gdamore 		} else {
   2088   1.1   gdamore 			CLR32(sc, reg, mask);
   2089   1.1   gdamore 			SET32(sc, fpreg, fpval);
   2090   1.1   gdamore 		}
   2091   1.1   gdamore 	}
   2092   1.1   gdamore 	PRINTREG(RADEON_FP_GEN_CNTL);
   2093   1.1   gdamore 	PRINTREG(RADEON_FP2_GEN_CNTL);
   2094   1.1   gdamore }
   2095   1.1   gdamore 
   2096   1.1   gdamore void
   2097   1.1   gdamore radeonfb_init_screen(void *cookie, struct vcons_screen *scr, int existing,
   2098   1.1   gdamore     long *defattr)
   2099   1.1   gdamore {
   2100   1.1   gdamore 	struct radeonfb_display *dp = cookie;
   2101   1.1   gdamore 	struct rasops_info *ri = &scr->scr_ri;
   2102   1.1   gdamore 
   2103   1.1   gdamore 	/* initialize font subsystem */
   2104   1.1   gdamore 	wsfont_init();
   2105   1.1   gdamore 
   2106   1.1   gdamore 	DPRINTF(("init screen called, existing %d\n", existing));
   2107   1.1   gdamore 
   2108   1.1   gdamore 	ri->ri_depth = dp->rd_bpp;
   2109   1.1   gdamore 	ri->ri_width = dp->rd_virtx;
   2110   1.1   gdamore 	ri->ri_height = dp->rd_virty;
   2111   1.1   gdamore 	ri->ri_stride = dp->rd_stride;
   2112   1.1   gdamore 	ri->ri_flg = RI_CENTER;
   2113   1.1   gdamore 	ri->ri_bits = (void *)dp->rd_fbptr;
   2114   1.1   gdamore 
   2115   1.1   gdamore 	/* XXX: 32 bpp only */
   2116   1.1   gdamore 	/* this is rgb in "big-endian order..." */
   2117   1.1   gdamore 	ri->ri_rnum = 8;
   2118   1.1   gdamore 	ri->ri_gnum = 8;
   2119   1.1   gdamore 	ri->ri_bnum = 8;
   2120   1.1   gdamore 	ri->ri_rpos = 16;
   2121   1.1   gdamore 	ri->ri_gpos = 8;
   2122   1.1   gdamore 	ri->ri_bpos = 0;
   2123   1.1   gdamore 
   2124   1.1   gdamore 	if (existing) {
   2125   1.1   gdamore 		ri->ri_flg |= RI_CLEAR;
   2126   1.1   gdamore 
   2127   1.1   gdamore 		/* start a modeswitch now */
   2128   1.1   gdamore 		radeonfb_modeswitch(dp);
   2129   1.1   gdamore 	}
   2130   1.1   gdamore 
   2131   1.1   gdamore 	/*
   2132   1.1   gdamore 	 * XXX: font selection should be based on properties, with some
   2133   1.1   gdamore 	 * normal/reasonable default.
   2134   1.1   gdamore 	 */
   2135   1.1   gdamore 	ri->ri_caps = WSSCREEN_WSCOLORS;
   2136   1.1   gdamore 
   2137   1.1   gdamore 	/* initialize and look for an initial font */
   2138   1.1   gdamore 	rasops_init(ri, dp->rd_virty/8, dp->rd_virtx/8);
   2139   1.1   gdamore 
   2140   1.2  macallan 	rasops_reconfig(ri, dp->rd_virty / ri->ri_font->fontheight,
   2141   1.2  macallan 		    dp->rd_virtx / ri->ri_font->fontwidth);
   2142   1.2  macallan 
   2143   1.1   gdamore 	/* enable acceleration */
   2144   1.1   gdamore 	ri->ri_ops.copyrows = radeonfb_copyrows;
   2145   1.1   gdamore 	ri->ri_ops.copycols = radeonfb_copycols;
   2146   1.1   gdamore 	ri->ri_ops.eraserows = radeonfb_eraserows;
   2147   1.1   gdamore 	ri->ri_ops.erasecols = radeonfb_erasecols;
   2148   1.2  macallan 	ri->ri_ops.allocattr = radeonfb_allocattr;
   2149   1.8  macallan 	if (!IS_R300(dp->rd_softc)) {
   2150   1.8  macallan 		ri->ri_ops.putchar = radeonfb_putchar;
   2151   1.8  macallan 	}
   2152   1.1   gdamore 	ri->ri_ops.cursor = radeonfb_cursor;
   2153   1.1   gdamore }
   2154   1.1   gdamore 
   2155   1.1   gdamore void
   2156   1.1   gdamore radeonfb_set_fbloc(struct radeonfb_softc *sc)
   2157   1.1   gdamore {
   2158   1.1   gdamore 	uint32_t	gen, ext, gen2 = 0;
   2159   1.1   gdamore 	uint32_t	agploc, aperbase, apersize, mcfbloc;
   2160   1.1   gdamore 
   2161   1.1   gdamore 	gen = GET32(sc, RADEON_CRTC_GEN_CNTL);
   2162   1.1   gdamore 	ext = GET32(sc, RADEON_CRTC_EXT_CNTL);
   2163   1.1   gdamore 	agploc = GET32(sc, RADEON_MC_AGP_LOCATION);
   2164   1.1   gdamore 	aperbase = GET32(sc, RADEON_CONFIG_APER_0_BASE);
   2165   1.1   gdamore 	apersize = GET32(sc, RADEON_CONFIG_APER_SIZE);
   2166   1.1   gdamore 
   2167   1.1   gdamore 	PUT32(sc, RADEON_CRTC_GEN_CNTL, gen | RADEON_CRTC_DISP_REQ_EN_B);
   2168   1.1   gdamore 	PUT32(sc, RADEON_CRTC_EXT_CNTL, ext | RADEON_CRTC_DISPLAY_DIS);
   2169   1.1   gdamore 	//PUT32(sc, RADEON_CRTC_GEN_CNTL, gen | RADEON_CRTC_DISPLAY_DIS);
   2170   1.1   gdamore 	//PUT32(sc, RADEON_CRTC_EXT_CNTL, ext | RADEON_CRTC_DISP_REQ_EN_B);
   2171   1.1   gdamore 
   2172   1.1   gdamore 	if (HAS_CRTC2(sc)) {
   2173   1.1   gdamore 		gen2 = GET32(sc, RADEON_CRTC2_GEN_CNTL);
   2174  1.11        ad 		PUT32(sc, RADEON_CRTC2_GEN_CNTL,
   2175   1.1   gdamore 		    gen2 | RADEON_CRTC2_DISP_REQ_EN_B);
   2176   1.1   gdamore 	}
   2177   1.1   gdamore 
   2178   1.1   gdamore 	delay(100000);
   2179   1.1   gdamore 
   2180   1.1   gdamore 	mcfbloc = (aperbase >> 16) |
   2181   1.1   gdamore 	    ((aperbase + (apersize - 1)) & 0xffff0000);
   2182   1.1   gdamore 
   2183   1.1   gdamore 	sc->sc_aperbase = (mcfbloc & 0xffff) << 16;
   2184   1.1   gdamore 	sc->sc_memsz = apersize;
   2185   1.1   gdamore 
   2186   1.1   gdamore 	if (((agploc & 0xffff) << 16) !=
   2187   1.1   gdamore 	    ((mcfbloc & 0xffff0000U) + 0x10000)) {
   2188   1.1   gdamore 		agploc = mcfbloc & 0xffff0000U;
   2189   1.1   gdamore 		agploc |= ((agploc + 0x10000) >> 16);
   2190   1.1   gdamore 	}
   2191   1.1   gdamore 
   2192   1.1   gdamore 	PUT32(sc, RADEON_HOST_PATH_CNTL, 0);
   2193   1.1   gdamore 
   2194   1.1   gdamore 	PUT32(sc, RADEON_MC_FB_LOCATION, mcfbloc);
   2195   1.1   gdamore 	PUT32(sc, RADEON_MC_AGP_LOCATION, agploc);
   2196   1.1   gdamore 
   2197   1.1   gdamore 	DPRINTF(("aperbase = %u\n", aperbase));
   2198   1.1   gdamore 	PRINTREG(RADEON_MC_FB_LOCATION);
   2199   1.1   gdamore 	PRINTREG(RADEON_MC_AGP_LOCATION);
   2200   1.1   gdamore 
   2201   1.1   gdamore 	PUT32(sc, RADEON_DISPLAY_BASE_ADDR, sc->sc_aperbase);
   2202   1.1   gdamore 
   2203   1.1   gdamore 	if (HAS_CRTC2(sc))
   2204   1.1   gdamore 		PUT32(sc, RADEON_DISPLAY2_BASE_ADDR, sc->sc_aperbase);
   2205   1.1   gdamore 
   2206   1.1   gdamore 	PUT32(sc, RADEON_OV0_BASE_ADDR, sc->sc_aperbase);
   2207   1.1   gdamore 
   2208   1.1   gdamore #if 0
   2209   1.1   gdamore 	/* XXX: what is this AGP garbage? :-) */
   2210   1.1   gdamore 	PUT32(sc, RADEON_AGP_CNTL, 0x00100000);
   2211   1.1   gdamore #endif
   2212   1.1   gdamore 
   2213   1.1   gdamore 	delay(100000);
   2214   1.1   gdamore 
   2215   1.1   gdamore 	PUT32(sc, RADEON_CRTC_GEN_CNTL, gen);
   2216   1.1   gdamore 	PUT32(sc, RADEON_CRTC_EXT_CNTL, ext);
   2217   1.1   gdamore 
   2218   1.1   gdamore 	if (HAS_CRTC2(sc))
   2219   1.1   gdamore 		PUT32(sc, RADEON_CRTC2_GEN_CNTL, gen2);
   2220   1.1   gdamore }
   2221   1.1   gdamore 
   2222   1.1   gdamore void
   2223   1.1   gdamore radeonfb_init_misc(struct radeonfb_softc *sc)
   2224   1.1   gdamore {
   2225   1.1   gdamore 	PUT32(sc, RADEON_BUS_CNTL,
   2226   1.1   gdamore 	    RADEON_BUS_MASTER_DIS |
   2227   1.1   gdamore 	    RADEON_BUS_PREFETCH_MODE_ACT |
   2228   1.1   gdamore 	    RADEON_BUS_PCI_READ_RETRY_EN |
   2229   1.1   gdamore 	    RADEON_BUS_PCI_WRT_RETRY_EN |
   2230   1.1   gdamore 	    (3 << RADEON_BUS_RETRY_WS_SHIFT) |
   2231   1.1   gdamore 	    RADEON_BUS_MSTR_RD_MULT |
   2232   1.1   gdamore 	    RADEON_BUS_MSTR_RD_LINE |
   2233   1.1   gdamore 	    RADEON_BUS_RD_DISCARD_EN |
   2234   1.1   gdamore 	    RADEON_BUS_MSTR_DISCONNECT_EN |
   2235   1.1   gdamore 	    RADEON_BUS_READ_BURST);
   2236   1.1   gdamore 
   2237   1.1   gdamore 	PUT32(sc, RADEON_BUS_CNTL1, 0xf0);
   2238   1.1   gdamore 	/* PUT32(sc, RADEON_SEPROM_CNTL1, 0x09ff0000); */
   2239   1.1   gdamore 	PUT32(sc, RADEON_FCP_CNTL, RADEON_FCP0_SRC_GND);
   2240   1.1   gdamore 	PUT32(sc, RADEON_RBBM_CNTL,
   2241   1.1   gdamore 	    (3 << RADEON_RB_SETTLE_SHIFT) |
   2242   1.1   gdamore 	    (4 << RADEON_ABORTCLKS_HI_SHIFT) |
   2243   1.1   gdamore 	    (4 << RADEON_ABORTCLKS_CP_SHIFT) |
   2244   1.1   gdamore 	    (4 << RADEON_ABORTCLKS_CFIFO_SHIFT));
   2245   1.1   gdamore 
   2246   1.1   gdamore 	/* XXX: figure out what these mean! */
   2247   1.1   gdamore 	PUT32(sc, RADEON_AGP_CNTL, 0x00100000);
   2248   1.1   gdamore 	PUT32(sc, RADEON_HOST_PATH_CNTL, 0);
   2249   1.1   gdamore 	//PUT32(sc, RADEON_DISP_MISC_CNTL, 0x5bb00400);
   2250   1.1   gdamore 
   2251   1.1   gdamore 	PUT32(sc, RADEON_GEN_INT_CNTL, 0);
   2252   1.1   gdamore 	PUT32(sc, RADEON_GEN_INT_STATUS, GET32(sc, RADEON_GEN_INT_STATUS));
   2253   1.1   gdamore }
   2254   1.1   gdamore 
   2255   1.1   gdamore /*
   2256   1.1   gdamore  * This loads a linear color map for true color.
   2257   1.1   gdamore  */
   2258   1.1   gdamore void
   2259   1.1   gdamore radeonfb_init_palette(struct radeonfb_softc *sc, int crtc)
   2260   1.1   gdamore {
   2261   1.1   gdamore 	int		i;
   2262   1.1   gdamore 	uint32_t	vclk;
   2263   1.1   gdamore 
   2264   1.1   gdamore #define	DAC_WIDTH ((1 << 10) - 1)
   2265   1.1   gdamore #define	CLUT_WIDTH ((1 << 8) - 1)
   2266   1.1   gdamore #define	CLUT_COLOR(i)      ((i * DAC_WIDTH * 2 / CLUT_WIDTH + 1) / 2)
   2267   1.1   gdamore 
   2268   1.1   gdamore 	vclk = GETPLL(sc, RADEON_VCLK_ECP_CNTL);
   2269   1.1   gdamore 	PUTPLL(sc, RADEON_VCLK_ECP_CNTL, vclk & ~RADEON_PIXCLK_DAC_ALWAYS_ONb);
   2270   1.1   gdamore 
   2271   1.1   gdamore 	if (crtc)
   2272   1.1   gdamore 		SET32(sc, RADEON_DAC_CNTL2, RADEON_DAC2_PALETTE_ACC_CTL);
   2273   1.1   gdamore 	else
   2274   1.1   gdamore 		CLR32(sc, RADEON_DAC_CNTL2, RADEON_DAC2_PALETTE_ACC_CTL);
   2275   1.1   gdamore 
   2276   1.1   gdamore 	PUT32(sc, RADEON_PALETTE_INDEX, 0);
   2277   1.1   gdamore 	for (i = 0; i <= CLUT_WIDTH; ++i) {
   2278   1.1   gdamore 		PUT32(sc, RADEON_PALETTE_30_DATA,
   2279   1.1   gdamore 		    (CLUT_COLOR(i) << 10) |
   2280   1.1   gdamore 		    (CLUT_COLOR(i) << 20) |
   2281   1.1   gdamore 		    (CLUT_COLOR(i)));
   2282   1.1   gdamore 	}
   2283   1.1   gdamore 
   2284   1.1   gdamore 	CLR32(sc, RADEON_DAC_CNTL2, RADEON_DAC2_PALETTE_ACC_CTL);
   2285   1.1   gdamore 	PRINTREG(RADEON_DAC_CNTL2);
   2286   1.1   gdamore 
   2287   1.1   gdamore 	PUTPLL(sc, RADEON_VCLK_ECP_CNTL, vclk);
   2288   1.1   gdamore }
   2289   1.1   gdamore 
   2290   1.1   gdamore /*
   2291   1.1   gdamore  * Bugs in some R300 hardware requires this when accessing CLOCK_CNTL_INDEX.
   2292   1.1   gdamore  */
   2293   1.1   gdamore void
   2294   1.1   gdamore radeonfb_r300cg_workaround(struct radeonfb_softc *sc)
   2295   1.1   gdamore {
   2296   1.1   gdamore 	uint32_t	tmp, save;
   2297   1.1   gdamore 
   2298   1.1   gdamore 	save = GET32(sc, RADEON_CLOCK_CNTL_INDEX);
   2299   1.1   gdamore 	tmp = save & ~(0x3f | RADEON_PLL_WR_EN);
   2300   1.1   gdamore 	PUT32(sc, RADEON_CLOCK_CNTL_INDEX, tmp);
   2301   1.1   gdamore 	tmp = GET32(sc, RADEON_CLOCK_CNTL_DATA);
   2302   1.1   gdamore 	PUT32(sc, RADEON_CLOCK_CNTL_INDEX, save);
   2303   1.1   gdamore }
   2304   1.1   gdamore 
   2305   1.1   gdamore /*
   2306   1.1   gdamore  * Acceleration entry points.
   2307   1.1   gdamore  */
   2308   1.2  macallan static void
   2309   1.2  macallan radeonfb_putchar(void *cookie, int row, int col, u_int c, long attr)
   2310   1.1   gdamore {
   2311   1.1   gdamore 	struct rasops_info	*ri = cookie;
   2312   1.1   gdamore 	struct vcons_screen	*scr = ri->ri_hw;
   2313   1.1   gdamore 	struct radeonfb_display	*dp = scr->scr_cookie;
   2314   1.1   gdamore 	uint32_t		x, y, w, h;
   2315   1.1   gdamore 	uint32_t		bg, fg;
   2316   1.1   gdamore 	uint8_t			*data;
   2317   1.1   gdamore 
   2318   1.1   gdamore 	if (dp->rd_wsmode != WSDISPLAYIO_MODE_EMUL)
   2319   1.1   gdamore 		return;
   2320   1.1   gdamore 
   2321   1.1   gdamore 	if (!CHAR_IN_FONT(c, ri->ri_font))
   2322   1.1   gdamore 		return;
   2323   1.1   gdamore 
   2324   1.1   gdamore 	w = ri->ri_font->fontwidth;
   2325   1.1   gdamore 	h = ri->ri_font->fontheight;
   2326   1.1   gdamore 
   2327   1.1   gdamore 	bg = ri->ri_devcmap[(attr >> 16) & 0xf];
   2328   1.1   gdamore 	fg = ri->ri_devcmap[(attr >> 24) & 0xf];
   2329   1.1   gdamore 
   2330   1.1   gdamore 	x = ri->ri_xorigin + col * w;
   2331   1.1   gdamore 	y = ri->ri_yorigin + row * h;
   2332   1.1   gdamore 
   2333   1.2  macallan 	if (c == 0x20) {
   2334   1.2  macallan 		radeonfb_rectfill(dp, x, y, w, h, bg);
   2335   1.1   gdamore 	} else {
   2336   1.1   gdamore 		data = (uint8_t *)ri->ri_font->data +
   2337   1.1   gdamore 		    (c - ri->ri_font->firstchar) * ri->ri_fontscale;
   2338   1.1   gdamore 
   2339   1.1   gdamore 		radeonfb_setup_mono(dp, x, y, w, h, fg, bg);
   2340   1.1   gdamore 		radeonfb_feed_bytes(dp, ri->ri_fontscale, data);
   2341   1.1   gdamore 	}
   2342   1.1   gdamore }
   2343   1.1   gdamore 
   2344   1.2  macallan static void
   2345   1.1   gdamore radeonfb_eraserows(void *cookie, int row, int nrows, long fillattr)
   2346   1.1   gdamore {
   2347   1.1   gdamore 	struct rasops_info	*ri = cookie;
   2348   1.1   gdamore 	struct vcons_screen	*scr = ri->ri_hw;
   2349   1.1   gdamore 	struct radeonfb_display	*dp = scr->scr_cookie;
   2350   1.1   gdamore 	uint32_t		x, y, w, h, fg, bg, ul;
   2351   1.1   gdamore 
   2352   1.1   gdamore 	/* XXX: check for full emulation mode? */
   2353   1.1   gdamore 	if (dp->rd_wsmode == WSDISPLAYIO_MODE_EMUL) {
   2354   1.1   gdamore 		x = ri->ri_xorigin;
   2355   1.1   gdamore 		y = ri->ri_yorigin + ri->ri_font->fontheight * row;
   2356   1.1   gdamore 		w = ri->ri_emuwidth;
   2357   1.1   gdamore 		h = ri->ri_font->fontheight * nrows;
   2358   1.1   gdamore 
   2359   1.1   gdamore 		rasops_unpack_attr(fillattr, &fg, &bg, &ul);
   2360   1.2  macallan 		radeonfb_rectfill(dp, x, y, w, h, ri->ri_devcmap[bg & 0xf]);
   2361   1.1   gdamore 	}
   2362   1.1   gdamore }
   2363   1.1   gdamore 
   2364   1.2  macallan static void
   2365   1.1   gdamore radeonfb_copyrows(void *cookie, int srcrow, int dstrow, int nrows)
   2366   1.1   gdamore {
   2367   1.1   gdamore 	struct rasops_info	*ri = cookie;
   2368   1.1   gdamore 	struct vcons_screen	*scr = ri->ri_hw;
   2369   1.1   gdamore 	struct radeonfb_display	*dp = scr->scr_cookie;
   2370   1.1   gdamore 	uint32_t		x, ys, yd, w, h;
   2371   1.1   gdamore 
   2372   1.1   gdamore 	if (dp->rd_wsmode == WSDISPLAYIO_MODE_EMUL) {
   2373   1.1   gdamore 		x = ri->ri_xorigin;
   2374   1.1   gdamore 		ys = ri->ri_yorigin + ri->ri_font->fontheight * srcrow;
   2375   1.1   gdamore 		yd = ri->ri_yorigin + ri->ri_font->fontheight * dstrow;
   2376   1.1   gdamore 		w = ri->ri_emuwidth;
   2377   1.1   gdamore 		h = ri->ri_font->fontheight * nrows;
   2378   1.1   gdamore 		radeonfb_bitblt(dp, x, ys, x, yd, w, h,
   2379   1.1   gdamore 		    RADEON_ROP3_S, 0xffffffff);
   2380   1.1   gdamore 	}
   2381   1.1   gdamore }
   2382   1.1   gdamore 
   2383   1.2  macallan static void
   2384   1.1   gdamore radeonfb_copycols(void *cookie, int row, int srccol, int dstcol, int ncols)
   2385   1.1   gdamore {
   2386   1.1   gdamore 	struct rasops_info	*ri = cookie;
   2387   1.1   gdamore 	struct vcons_screen	*scr = ri->ri_hw;
   2388   1.1   gdamore 	struct radeonfb_display	*dp = scr->scr_cookie;
   2389   1.1   gdamore 	uint32_t		xs, xd, y, w, h;
   2390   1.1   gdamore 
   2391   1.1   gdamore 	if (dp->rd_wsmode == WSDISPLAYIO_MODE_EMUL) {
   2392   1.1   gdamore 		xs = ri->ri_xorigin + ri->ri_font->fontwidth * srccol;
   2393   1.1   gdamore 		xd = ri->ri_xorigin + ri->ri_font->fontwidth * dstcol;
   2394   1.1   gdamore 		y = ri->ri_yorigin + ri->ri_font->fontheight * row;
   2395   1.1   gdamore 		w = ri->ri_font->fontwidth * ncols;
   2396   1.1   gdamore 		h = ri->ri_font->fontheight;
   2397   1.1   gdamore 		radeonfb_bitblt(dp, xs, y, xd, y, w, h,
   2398   1.1   gdamore 		    RADEON_ROP3_S, 0xffffffff);
   2399   1.1   gdamore 	}
   2400   1.1   gdamore }
   2401   1.1   gdamore 
   2402   1.2  macallan static void
   2403   1.1   gdamore radeonfb_erasecols(void *cookie, int row, int startcol, int ncols,
   2404   1.1   gdamore     long fillattr)
   2405   1.1   gdamore {
   2406   1.1   gdamore 	struct rasops_info	*ri = cookie;
   2407   1.1   gdamore 	struct vcons_screen	*scr = ri->ri_hw;
   2408   1.1   gdamore 	struct radeonfb_display	*dp = scr->scr_cookie;
   2409   1.1   gdamore 	uint32_t		x, y, w, h, fg, bg, ul;
   2410   1.1   gdamore 
   2411   1.1   gdamore 	if (dp->rd_wsmode == WSDISPLAYIO_MODE_EMUL) {
   2412   1.1   gdamore 		x = ri->ri_xorigin + ri->ri_font->fontwidth * startcol;
   2413   1.1   gdamore 		y = ri->ri_yorigin + ri->ri_font->fontheight * row;
   2414   1.1   gdamore 		w = ri->ri_font->fontwidth * ncols;
   2415   1.1   gdamore 		h = ri->ri_font->fontheight;
   2416   1.1   gdamore 
   2417   1.1   gdamore 		rasops_unpack_attr(fillattr, &fg, &bg, &ul);
   2418   1.2  macallan 		radeonfb_rectfill(dp, x, y, w, h, ri->ri_devcmap[bg & 0xf]);
   2419   1.1   gdamore 	}
   2420   1.1   gdamore }
   2421   1.1   gdamore 
   2422   1.2  macallan static void
   2423   1.1   gdamore radeonfb_cursor(void *cookie, int on, int row, int col)
   2424   1.1   gdamore {
   2425   1.1   gdamore 	struct rasops_info *ri = cookie;
   2426   1.1   gdamore 	struct vcons_screen *scr = ri->ri_hw;
   2427   1.1   gdamore 	struct radeonfb_display	*dp = scr->scr_cookie;
   2428   1.1   gdamore 	int x, y, wi, he;
   2429  1.11        ad 
   2430   1.1   gdamore 	wi = ri->ri_font->fontwidth;
   2431   1.1   gdamore 	he = ri->ri_font->fontheight;
   2432  1.11        ad 
   2433   1.1   gdamore 	if (dp->rd_wsmode == WSDISPLAYIO_MODE_EMUL) {
   2434   1.1   gdamore 		x = ri->ri_ccol * wi + ri->ri_xorigin;
   2435   1.1   gdamore 		y = ri->ri_crow * he + ri->ri_yorigin;
   2436   1.1   gdamore 		/* first turn off the old cursor */
   2437   1.1   gdamore 		if (ri->ri_flg & RI_CURSOR) {
   2438   1.1   gdamore 			radeonfb_bitblt(dp, x, y, x, y, wi, he,
   2439   1.2  macallan 			    RADEON_ROP3_Dn, 0xffffffff);
   2440   1.1   gdamore 			ri->ri_flg &= ~RI_CURSOR;
   2441   1.1   gdamore 		}
   2442   1.1   gdamore 		ri->ri_crow = row;
   2443   1.1   gdamore 		ri->ri_ccol = col;
   2444   1.1   gdamore 		/* then (possibly) turn on the new one */
   2445   1.1   gdamore 		if (on) {
   2446   1.1   gdamore 			x = ri->ri_ccol * wi + ri->ri_xorigin;
   2447   1.1   gdamore 			y = ri->ri_crow * he + ri->ri_yorigin;
   2448   1.1   gdamore 			radeonfb_bitblt(dp, x, y, x, y, wi, he,
   2449   1.2  macallan 			    RADEON_ROP3_Dn, 0xffffffff);
   2450   1.2  macallan 			ri->ri_flg |= RI_CURSOR;
   2451   1.1   gdamore 		}
   2452   1.1   gdamore 	} else {
   2453   1.1   gdamore 		scr->scr_ri.ri_crow = row;
   2454   1.1   gdamore 		scr->scr_ri.ri_ccol = col;
   2455   1.1   gdamore 		scr->scr_ri.ri_flg &= ~RI_CURSOR;
   2456   1.1   gdamore 	}
   2457   1.1   gdamore }
   2458   1.1   gdamore 
   2459   1.2  macallan static int
   2460   1.2  macallan radeonfb_allocattr(void *cookie, int fg, int bg, int flags, long *attrp)
   2461   1.2  macallan {
   2462   1.2  macallan 	if ((fg == 0) && (bg == 0)) {
   2463   1.2  macallan 		fg = WS_DEFAULT_FG;
   2464   1.2  macallan 		bg = WS_DEFAULT_BG;
   2465   1.2  macallan 	}
   2466   1.2  macallan 	*attrp = ((fg & 0xf) << 24) | ((bg & 0xf) << 16) | (flags & 0xff) << 8;
   2467   1.2  macallan 	return 0;
   2468   1.2  macallan }
   2469   1.1   gdamore 
   2470   1.1   gdamore /*
   2471   1.1   gdamore  * Underlying acceleration support.
   2472   1.1   gdamore  */
   2473   1.2  macallan static void
   2474   1.1   gdamore radeonfb_setup_mono(struct radeonfb_display *dp, int xd, int yd, int width,
   2475   1.1   gdamore     int height, uint32_t fg, uint32_t bg)
   2476   1.1   gdamore {
   2477   1.1   gdamore 	struct radeonfb_softc	*sc = dp->rd_softc;
   2478   1.1   gdamore 	uint32_t		gmc;
   2479   1.2  macallan 	uint32_t 		padded_width = (width+7) & 0xfff8;
   2480   1.2  macallan 	uint32_t		topleft, bottomright;
   2481  1.11        ad 
   2482   1.2  macallan 	gmc = dp->rd_format << RADEON_GMC_DST_DATATYPE_SHIFT;
   2483   1.2  macallan 
   2484   1.2  macallan 	if (width != padded_width) {
   2485   1.1   gdamore 
   2486   1.5  macallan 		radeonfb_wait_fifo(sc, 2);
   2487   1.5  macallan 		topleft = ((yd << 16) & 0x1fff0000) | (xd & 0x1fff);
   2488  1.11        ad 		bottomright = (((yd + height) << 16) & 0x1fff0000) |
   2489   1.5  macallan 		    ((xd + width) & 0x1fff);
   2490   1.2  macallan 		PUT32(sc, RADEON_SC_TOP_LEFT, topleft);
   2491   1.2  macallan 		PUT32(sc, RADEON_SC_BOTTOM_RIGHT, bottomright);
   2492   1.2  macallan 	}
   2493   1.1   gdamore 
   2494   1.1   gdamore 	radeonfb_wait_fifo(sc, 5);
   2495  1.11        ad 
   2496   1.1   gdamore 	PUT32(sc, RADEON_DP_GUI_MASTER_CNTL,
   2497   1.1   gdamore 	    RADEON_GMC_BRUSH_NONE |
   2498   1.1   gdamore 	    RADEON_GMC_SRC_DATATYPE_MONO_FG_BG |
   2499   1.1   gdamore 	    //RADEON_GMC_BYTE_LSB_TO_MSB |
   2500   1.2  macallan 	    RADEON_GMC_DST_CLIPPING |
   2501   1.1   gdamore 	    RADEON_ROP3_S |
   2502   1.1   gdamore 	    RADEON_DP_SRC_SOURCE_HOST_DATA |
   2503   1.1   gdamore 	    RADEON_GMC_CLR_CMP_CNTL_DIS |
   2504   1.1   gdamore 	    RADEON_GMC_WR_MSK_DIS |
   2505   1.1   gdamore 	    gmc);
   2506   1.1   gdamore 
   2507   1.1   gdamore 	PUT32(sc, RADEON_DP_SRC_FRGD_CLR, fg);
   2508   1.1   gdamore 	PUT32(sc, RADEON_DP_SRC_BKGD_CLR, bg);
   2509   1.1   gdamore 
   2510   1.1   gdamore 	PUT32(sc, RADEON_DST_X_Y, (xd << 16) | yd);
   2511   1.2  macallan 	PUT32(sc, RADEON_DST_WIDTH_HEIGHT, (padded_width << 16) | height);
   2512  1.11        ad 
   2513   1.1   gdamore }
   2514   1.1   gdamore 
   2515   1.2  macallan static void
   2516   1.1   gdamore radeonfb_feed_bytes(struct radeonfb_display *dp, int count, uint8_t *data)
   2517   1.1   gdamore {
   2518   1.1   gdamore 	struct radeonfb_softc	*sc = dp->rd_softc;
   2519   1.1   gdamore 	int i;
   2520   1.1   gdamore 	uint32_t latch = 0;
   2521   1.1   gdamore 	int shift = 0;
   2522  1.11        ad 
   2523   1.1   gdamore 	for (i = 0; i < count; i++) {
   2524   1.1   gdamore 		latch |= (data[i] << shift);
   2525   1.1   gdamore 		if (shift == 24) {
   2526   1.1   gdamore 			radeonfb_wait_fifo(sc, 1);
   2527   1.1   gdamore 			PUT32(sc, RADEON_HOST_DATA0, latch);
   2528   1.1   gdamore 			latch = 0;
   2529   1.1   gdamore 			shift = 0;
   2530   1.1   gdamore 		} else
   2531   1.1   gdamore 			shift += 8;
   2532   1.1   gdamore 	}
   2533   1.1   gdamore 	if (shift != 0) {
   2534   1.1   gdamore 		radeonfb_wait_fifo(sc, 1);
   2535   1.1   gdamore 		PUT32(sc, RADEON_HOST_DATA0, latch);
   2536   1.1   gdamore 	}
   2537   1.2  macallan 	radeonfb_unclip(sc);
   2538   1.1   gdamore }
   2539   1.1   gdamore 
   2540   1.2  macallan static void
   2541   1.2  macallan radeonfb_rectfill(struct radeonfb_display *dp, int dstx, int dsty,
   2542   1.1   gdamore     int width, int height, uint32_t color)
   2543   1.1   gdamore {
   2544   1.1   gdamore 	struct radeonfb_softc	*sc = dp->rd_softc;
   2545   1.1   gdamore 	uint32_t		gmc;
   2546   1.1   gdamore 
   2547   1.1   gdamore 	gmc = dp->rd_format << RADEON_GMC_DST_DATATYPE_SHIFT;
   2548   1.1   gdamore 
   2549   1.1   gdamore 	radeonfb_wait_fifo(sc, 6);
   2550   1.1   gdamore 
   2551   1.1   gdamore 	PUT32(sc, RADEON_DP_GUI_MASTER_CNTL,
   2552   1.1   gdamore 	    RADEON_GMC_BRUSH_SOLID_COLOR |
   2553   1.1   gdamore 	    RADEON_GMC_SRC_DATATYPE_COLOR |
   2554   1.1   gdamore 	    RADEON_GMC_CLR_CMP_CNTL_DIS |
   2555   1.1   gdamore 	    RADEON_ROP3_P | gmc);
   2556   1.1   gdamore 
   2557   1.1   gdamore 	PUT32(sc, RADEON_DP_BRUSH_FRGD_CLR, color);
   2558   1.1   gdamore 	PUT32(sc, RADEON_DP_WRITE_MASK, 0xffffffff);
   2559   1.1   gdamore 	PUT32(sc, RADEON_DP_CNTL,
   2560   1.1   gdamore 	    RADEON_DST_X_LEFT_TO_RIGHT |
   2561   1.1   gdamore 	    RADEON_DST_Y_TOP_TO_BOTTOM);
   2562   1.1   gdamore 	PUT32(sc, RADEON_DST_Y_X, (dsty << 16) | dstx);
   2563   1.1   gdamore 	PUT32(sc, RADEON_DST_WIDTH_HEIGHT, (width << 16) | (height));
   2564   1.1   gdamore 
   2565   1.1   gdamore 	/*
   2566   1.1   gdamore 	 * XXX: we don't wait for the fifo to empty -- that would slow
   2567   1.1   gdamore 	 * things down!  The linux radeonfb driver waits, but xfree doesn't
   2568   1.1   gdamore 	 */
   2569   1.1   gdamore 	/* XXX: for now we do, to make it safe for direct drawing */
   2570   1.1   gdamore 	radeonfb_engine_idle(sc);
   2571   1.1   gdamore }
   2572   1.1   gdamore 
   2573   1.2  macallan static void
   2574   1.1   gdamore radeonfb_bitblt(struct radeonfb_display *dp, int srcx, int srcy,
   2575   1.1   gdamore     int dstx, int dsty, int width, int height, int rop, uint32_t mask)
   2576   1.1   gdamore {
   2577   1.1   gdamore 	struct radeonfb_softc	*sc = dp->rd_softc;
   2578   1.1   gdamore 	uint32_t		gmc;
   2579   1.1   gdamore 	uint32_t		dir;
   2580   1.1   gdamore 
   2581   1.1   gdamore 	if (dsty < srcy) {
   2582   1.1   gdamore 		dir = RADEON_DST_Y_TOP_TO_BOTTOM;
   2583   1.1   gdamore 	} else {
   2584   1.1   gdamore 		srcy += height - 1;
   2585   1.1   gdamore 		dsty += height - 1;
   2586   1.1   gdamore 		dir = 0;
   2587   1.1   gdamore 	}
   2588   1.6   gdamore 	if (dstx < srcx) {
   2589   1.1   gdamore 		dir |= RADEON_DST_X_LEFT_TO_RIGHT;
   2590   1.1   gdamore 	} else {
   2591   1.1   gdamore 		srcx += width - 1;
   2592   1.1   gdamore 		dstx += width - 1;
   2593   1.1   gdamore 	}
   2594   1.1   gdamore 
   2595   1.1   gdamore 	gmc = dp->rd_format << RADEON_GMC_DST_DATATYPE_SHIFT;
   2596  1.11        ad 
   2597   1.1   gdamore 	radeonfb_wait_fifo(sc, 6);
   2598   1.1   gdamore 
   2599   1.1   gdamore 	PUT32(sc, RADEON_DP_GUI_MASTER_CNTL,
   2600   1.1   gdamore 	    //RADEON_GMC_SRC_CLIPPING |
   2601   1.1   gdamore 	    RADEON_GMC_BRUSH_SOLID_COLOR |
   2602   1.1   gdamore 	    RADEON_GMC_SRC_DATATYPE_COLOR |
   2603   1.1   gdamore 	    RADEON_GMC_CLR_CMP_CNTL_DIS |
   2604   1.1   gdamore 	    RADEON_DP_SRC_SOURCE_MEMORY |
   2605   1.1   gdamore 	    rop | gmc);
   2606   1.1   gdamore 
   2607   1.1   gdamore 	PUT32(sc, RADEON_DP_WRITE_MASK, mask);
   2608   1.1   gdamore 	PUT32(sc, RADEON_DP_CNTL, dir);
   2609   1.1   gdamore 	PUT32(sc, RADEON_SRC_Y_X, (srcy << 16) | srcx);
   2610   1.1   gdamore 	PUT32(sc, RADEON_DST_Y_X, (dsty << 16) | dstx);
   2611   1.1   gdamore 	PUT32(sc, RADEON_DST_WIDTH_HEIGHT, (width << 16) | (height));
   2612   1.1   gdamore 
   2613   1.1   gdamore 	/*
   2614   1.1   gdamore 	 * XXX: we don't wait for the fifo to empty -- that would slow
   2615   1.1   gdamore 	 * things down!  The linux radeonfb driver waits, but xfree doesn't
   2616   1.1   gdamore 	 */
   2617   1.1   gdamore 	/* XXX: for now we do, to make it safe for direct drawing */
   2618   1.1   gdamore 	radeonfb_engine_idle(sc);
   2619   1.1   gdamore }
   2620   1.1   gdamore 
   2621   1.2  macallan static void
   2622   1.1   gdamore radeonfb_engine_idle(struct radeonfb_softc *sc)
   2623   1.1   gdamore {
   2624   1.1   gdamore 	int	i;
   2625   1.1   gdamore 
   2626   1.1   gdamore 	radeonfb_wait_fifo(sc, 64);
   2627   1.1   gdamore 	for (i = RADEON_TIMEOUT; i; i--) {
   2628   1.1   gdamore 		if ((GET32(sc, RADEON_RBBM_STATUS) &
   2629   1.1   gdamore 			RADEON_RBBM_ACTIVE) == 0) {
   2630   1.1   gdamore 			radeonfb_engine_flush(sc);
   2631   1.1   gdamore 			break;
   2632   1.1   gdamore 		}
   2633   1.1   gdamore 	}
   2634   1.1   gdamore }
   2635   1.1   gdamore 
   2636   1.2  macallan static void
   2637   1.1   gdamore radeonfb_wait_fifo(struct radeonfb_softc *sc, int n)
   2638   1.1   gdamore {
   2639   1.1   gdamore 	int	i;
   2640   1.1   gdamore 
   2641   1.1   gdamore 	for (i = RADEON_TIMEOUT; i; i--) {
   2642   1.1   gdamore 		if ((GET32(sc, RADEON_RBBM_STATUS) &
   2643   1.1   gdamore 			RADEON_RBBM_FIFOCNT_MASK) >= n)
   2644   1.1   gdamore 			return;
   2645   1.1   gdamore 	}
   2646   1.1   gdamore #ifdef	DIAGNOSTIC
   2647   1.1   gdamore 	if (!i)
   2648   1.1   gdamore 		printf("%s: timed out waiting for fifo (%x)\n",
   2649   1.1   gdamore 		    XNAME(sc), GET32(sc, RADEON_RBBM_STATUS));
   2650   1.1   gdamore #endif
   2651   1.1   gdamore }
   2652   1.1   gdamore 
   2653   1.2  macallan static void
   2654   1.1   gdamore radeonfb_engine_flush(struct radeonfb_softc *sc)
   2655   1.1   gdamore {
   2656   1.1   gdamore 	int	i;
   2657   1.1   gdamore 	SET32(sc, RADEON_RB2D_DSTCACHE_CTLSTAT, RADEON_RB2D_DC_FLUSH_ALL);
   2658   1.1   gdamore 	for  (i = RADEON_TIMEOUT; i; i--) {
   2659   1.1   gdamore 		if ((GET32(sc, RADEON_RB2D_DSTCACHE_CTLSTAT) &
   2660   1.1   gdamore 			RADEON_RB2D_DC_BUSY) == 0)
   2661   1.1   gdamore 			break;
   2662   1.1   gdamore 	}
   2663   1.1   gdamore #ifdef DIAGNOSTIC
   2664   1.1   gdamore 	if (!i)
   2665   1.1   gdamore 		printf("%s: engine flush timed out!\n", XNAME(sc));
   2666   1.1   gdamore #endif
   2667   1.1   gdamore }
   2668   1.1   gdamore 
   2669   1.2  macallan static inline void
   2670   1.2  macallan radeonfb_unclip(struct radeonfb_softc *sc)
   2671   1.2  macallan {
   2672   1.2  macallan 
   2673   1.2  macallan 	radeonfb_wait_fifo(sc, 2);
   2674   1.4  macallan 	PUT32(sc, RADEON_SC_TOP_LEFT, 0);
   2675   1.5  macallan 	PUT32(sc, RADEON_SC_BOTTOM_RIGHT, 0x1fff1fff);
   2676   1.2  macallan }
   2677   1.2  macallan 
   2678   1.2  macallan static void
   2679   1.1   gdamore radeonfb_engine_init(struct radeonfb_display *dp)
   2680   1.1   gdamore {
   2681   1.1   gdamore 	struct radeonfb_softc	*sc = dp->rd_softc;
   2682   1.1   gdamore 	uint32_t		pitch;
   2683   1.1   gdamore 
   2684   1.1   gdamore 	/* no 3D */
   2685   1.1   gdamore 	PUT32(sc, RADEON_RB3D_CNTL, 0);
   2686   1.1   gdamore 
   2687   1.1   gdamore 	radeonfb_engine_reset(sc);
   2688   1.2  macallan 	pitch = ((dp->rd_virtx * (dp->rd_bpp / 8) + 0x3f)) >> 6;
   2689   1.2  macallan 	//pitch = ((sc->sc_maxx * (sc->sc_maxbpp / 8) + 0x3f)) >> 6;
   2690   1.1   gdamore 
   2691   1.1   gdamore 	radeonfb_wait_fifo(sc, 1);
   2692   1.1   gdamore 	if (!IS_R300(sc))
   2693   1.1   gdamore 		PUT32(sc, RADEON_RB2D_DSTCACHE_MODE, 0);
   2694   1.1   gdamore 
   2695   1.1   gdamore 	radeonfb_wait_fifo(sc, 3);
   2696   1.1   gdamore 	PUT32(sc, RADEON_DEFAULT_PITCH_OFFSET,
   2697   1.1   gdamore 	    (pitch << 22) | (sc->sc_aperbase >> 10));
   2698   1.1   gdamore 
   2699   1.1   gdamore 
   2700   1.1   gdamore 	PUT32(sc, RADEON_DST_PITCH_OFFSET,
   2701   1.1   gdamore 	    (pitch << 22) | (sc->sc_aperbase >> 10));
   2702   1.1   gdamore 	PUT32(sc, RADEON_SRC_PITCH_OFFSET,
   2703   1.1   gdamore 	    (pitch << 22) | (sc->sc_aperbase >> 10));
   2704   1.1   gdamore 
   2705   1.1   gdamore 	radeonfb_wait_fifo(sc, 1);
   2706   1.1   gdamore #if _BYTE_ORDER == _BIG_ENDIAN
   2707   1.1   gdamore 	SET32(sc, RADEON_DP_DATATYPE, RADEON_HOST_BIG_ENDIAN_EN);
   2708   1.1   gdamore #else
   2709   1.1   gdamore 	CLR32(sc, RADEON_DP_DATATYPE, RADEON_HOST_BIG_ENDIAN_EN);
   2710   1.1   gdamore #endif
   2711   1.1   gdamore 
   2712   1.1   gdamore 	/* default scissors -- no clipping */
   2713   1.1   gdamore 	radeonfb_wait_fifo(sc, 1);
   2714   1.1   gdamore 	PUT32(sc, RADEON_DEFAULT_SC_BOTTOM_RIGHT,
   2715   1.1   gdamore 	    RADEON_DEFAULT_SC_RIGHT_MAX | RADEON_DEFAULT_SC_BOTTOM_MAX);
   2716   1.1   gdamore 
   2717   1.1   gdamore 	radeonfb_wait_fifo(sc, 1);
   2718   1.1   gdamore 	PUT32(sc, RADEON_DP_GUI_MASTER_CNTL,
   2719   1.1   gdamore 	    (dp->rd_format << RADEON_GMC_DST_DATATYPE_SHIFT) |
   2720   1.1   gdamore 	    RADEON_GMC_CLR_CMP_CNTL_DIS |
   2721   1.1   gdamore 	    RADEON_GMC_BRUSH_SOLID_COLOR |
   2722   1.1   gdamore 	    RADEON_GMC_SRC_DATATYPE_COLOR);
   2723   1.1   gdamore 
   2724   1.1   gdamore 	radeonfb_wait_fifo(sc, 7);
   2725   1.1   gdamore 	PUT32(sc, RADEON_DST_LINE_START, 0);
   2726   1.1   gdamore 	PUT32(sc, RADEON_DST_LINE_END, 0);
   2727   1.1   gdamore 	PUT32(sc, RADEON_DP_BRUSH_FRGD_CLR, 0xffffffff);
   2728   1.1   gdamore 	PUT32(sc, RADEON_DP_BRUSH_BKGD_CLR, 0);
   2729   1.1   gdamore 	PUT32(sc, RADEON_DP_SRC_FRGD_CLR, 0xffffffff);
   2730   1.1   gdamore 	PUT32(sc, RADEON_DP_SRC_BKGD_CLR, 0);
   2731   1.1   gdamore 	PUT32(sc, RADEON_DP_WRITE_MASK, 0xffffffff);
   2732   1.1   gdamore 
   2733   1.1   gdamore 	radeonfb_engine_idle(sc);
   2734   1.1   gdamore }
   2735   1.1   gdamore 
   2736   1.2  macallan static void
   2737   1.1   gdamore radeonfb_engine_reset(struct radeonfb_softc *sc)
   2738   1.1   gdamore {
   2739   1.1   gdamore 	uint32_t	hpc, rbbm, mclkcntl, clkindex;
   2740   1.1   gdamore 
   2741   1.1   gdamore 	radeonfb_engine_flush(sc);
   2742   1.1   gdamore 
   2743   1.1   gdamore 	clkindex = GET32(sc, RADEON_CLOCK_CNTL_INDEX);
   2744   1.1   gdamore 	if (HAS_R300CG(sc))
   2745   1.1   gdamore 		radeonfb_r300cg_workaround(sc);
   2746   1.1   gdamore 	mclkcntl = GETPLL(sc, RADEON_MCLK_CNTL);
   2747   1.1   gdamore 
   2748   1.1   gdamore 	/*
   2749   1.1   gdamore 	 * According to comments in XFree code, resetting the HDP via
   2750   1.1   gdamore 	 * the RBBM_SOFT_RESET can cause bad behavior on some systems.
   2751   1.1   gdamore 	 * So we use HOST_PATH_CNTL instead.
   2752   1.1   gdamore 	 */
   2753   1.1   gdamore 
   2754   1.1   gdamore 	hpc = GET32(sc, RADEON_HOST_PATH_CNTL);
   2755   1.1   gdamore 	rbbm = GET32(sc, RADEON_RBBM_SOFT_RESET);
   2756   1.1   gdamore 	if (IS_R300(sc)) {
   2757   1.1   gdamore 		PUT32(sc, RADEON_RBBM_SOFT_RESET, rbbm |
   2758   1.1   gdamore 		    RADEON_SOFT_RESET_CP |
   2759   1.1   gdamore 		    RADEON_SOFT_RESET_HI |
   2760   1.1   gdamore 		    RADEON_SOFT_RESET_E2);
   2761   1.1   gdamore 		GET32(sc, RADEON_RBBM_SOFT_RESET);
   2762   1.1   gdamore 		PUT32(sc, RADEON_RBBM_SOFT_RESET, 0);
   2763   1.1   gdamore 		/*
   2764   1.1   gdamore 		 * XXX: this bit is not defined in any ATI docs I have,
   2765   1.1   gdamore 		 * nor in the XFree code, but XFree does it.  Why?
   2766   1.1   gdamore 		 */
   2767   1.1   gdamore 		SET32(sc, RADEON_RB2D_DSTCACHE_MODE, (1<<17));
   2768   1.1   gdamore 	} else {
   2769   1.1   gdamore 		PUT32(sc, RADEON_RBBM_SOFT_RESET, rbbm |
   2770   1.1   gdamore 		    RADEON_SOFT_RESET_CP |
   2771   1.1   gdamore 		    RADEON_SOFT_RESET_SE |
   2772   1.1   gdamore 		    RADEON_SOFT_RESET_RE |
   2773   1.1   gdamore 		    RADEON_SOFT_RESET_PP |
   2774   1.1   gdamore 		    RADEON_SOFT_RESET_E2 |
   2775   1.1   gdamore 		    RADEON_SOFT_RESET_RB);
   2776   1.1   gdamore 		GET32(sc, RADEON_RBBM_SOFT_RESET);
   2777   1.1   gdamore 		PUT32(sc, RADEON_RBBM_SOFT_RESET, rbbm &
   2778   1.1   gdamore 		    ~(RADEON_SOFT_RESET_CP |
   2779   1.1   gdamore 			RADEON_SOFT_RESET_SE |
   2780   1.1   gdamore 			RADEON_SOFT_RESET_RE |
   2781   1.1   gdamore 			RADEON_SOFT_RESET_PP |
   2782   1.1   gdamore 			RADEON_SOFT_RESET_E2 |
   2783   1.1   gdamore 			RADEON_SOFT_RESET_RB));
   2784   1.1   gdamore 		GET32(sc, RADEON_RBBM_SOFT_RESET);
   2785   1.1   gdamore 	}
   2786   1.1   gdamore 
   2787   1.1   gdamore 	PUT32(sc, RADEON_HOST_PATH_CNTL, hpc | RADEON_HDP_SOFT_RESET);
   2788   1.1   gdamore 	GET32(sc, RADEON_HOST_PATH_CNTL);
   2789   1.1   gdamore 	PUT32(sc, RADEON_HOST_PATH_CNTL, hpc);
   2790   1.1   gdamore 
   2791   1.1   gdamore 	if (IS_R300(sc))
   2792   1.1   gdamore 		PUT32(sc, RADEON_RBBM_SOFT_RESET, rbbm);
   2793   1.1   gdamore 
   2794   1.1   gdamore 	PUT32(sc, RADEON_CLOCK_CNTL_INDEX, clkindex);
   2795   1.1   gdamore 	PUTPLL(sc, RADEON_MCLK_CNTL, mclkcntl);
   2796   1.1   gdamore 
   2797   1.1   gdamore 	if (HAS_R300CG(sc))
   2798   1.1   gdamore 		radeonfb_r300cg_workaround(sc);
   2799   1.1   gdamore }
   2800   1.1   gdamore 
   2801   1.2  macallan static int
   2802   1.1   gdamore radeonfb_set_curpos(struct radeonfb_display *dp, struct wsdisplay_curpos *pos)
   2803   1.1   gdamore {
   2804   1.1   gdamore 	int		x, y;
   2805   1.1   gdamore 
   2806   1.1   gdamore 	x = pos->x;
   2807   1.1   gdamore 	y = pos->y;
   2808   1.1   gdamore 
   2809   1.1   gdamore 	/*
   2810   1.1   gdamore 	 * This doesn't let a cursor move off the screen.  I'm not
   2811   1.1   gdamore 	 * sure if this will have negative effects for e.g. Xinerama.
   2812   1.1   gdamore 	 * I'd guess Xinerama handles it by changing the cursor shape,
   2813   1.1   gdamore 	 * but that needs verification.
   2814   1.1   gdamore 	 */
   2815   1.1   gdamore 	if (x >= dp->rd_virtx)
   2816   1.1   gdamore 		x = dp->rd_virtx - 1;
   2817   1.1   gdamore 	if (x < 0)
   2818   1.1   gdamore 		x = 0;
   2819   1.1   gdamore 	if (y >= dp->rd_virty)
   2820   1.1   gdamore 		y = dp->rd_virty - 1;
   2821   1.1   gdamore 	if (y < 0)
   2822   1.1   gdamore 		y = 0;
   2823   1.1   gdamore 
   2824   1.1   gdamore 	dp->rd_cursor.rc_pos.x = x;
   2825   1.1   gdamore 	dp->rd_cursor.rc_pos.y = y;
   2826   1.1   gdamore 
   2827   1.1   gdamore 	radeonfb_cursor_position(dp);
   2828   1.1   gdamore 	return 0;
   2829   1.1   gdamore }
   2830   1.1   gdamore 
   2831   1.2  macallan static int
   2832   1.1   gdamore radeonfb_set_cursor(struct radeonfb_display *dp, struct wsdisplay_cursor *wc)
   2833   1.1   gdamore {
   2834   1.1   gdamore 	unsigned	flags;
   2835   1.1   gdamore 
   2836   1.1   gdamore 	uint8_t		r[2], g[2], b[2];
   2837   1.1   gdamore 	unsigned	index, count;
   2838   1.1   gdamore 	int		i, err;
   2839   1.1   gdamore 	int		pitch, size;
   2840   1.1   gdamore 	struct radeonfb_cursor	nc;
   2841   1.1   gdamore 
   2842   1.1   gdamore 	flags = wc->which;
   2843   1.1   gdamore 
   2844   1.1   gdamore 	/* copy old values */
   2845   1.1   gdamore 	nc = dp->rd_cursor;
   2846   1.1   gdamore 
   2847   1.1   gdamore 	if (flags & WSDISPLAY_CURSOR_DOCMAP) {
   2848   1.1   gdamore 		index = wc->cmap.index;
   2849   1.1   gdamore 		count = wc->cmap.count;
   2850  1.11        ad 
   2851   1.1   gdamore 		if (index >= 2 || (index + count) > 2)
   2852   1.1   gdamore 			return EINVAL;
   2853   1.1   gdamore 
   2854   1.1   gdamore 		err = copyin(wc->cmap.red, &r[index], count);
   2855   1.1   gdamore 		if (err)
   2856   1.1   gdamore 			return err;
   2857   1.1   gdamore 		err = copyin(wc->cmap.green, &g[index], count);
   2858   1.1   gdamore 		if (err)
   2859   1.1   gdamore 			return err;
   2860   1.1   gdamore 		err = copyin(wc->cmap.blue, &b[index], count);
   2861   1.1   gdamore 		if (err)
   2862   1.1   gdamore 			return err;
   2863   1.1   gdamore 
   2864   1.1   gdamore 		for (i = index; i < index + count; i++) {
   2865   1.1   gdamore 			nc.rc_cmap[i] =
   2866   1.1   gdamore 			    (r[i] << 16) + (g[i] << 8) + (b[i] << 0);
   2867   1.1   gdamore 		}
   2868   1.1   gdamore 	}
   2869   1.1   gdamore 
   2870   1.1   gdamore 	if (flags & WSDISPLAY_CURSOR_DOSHAPE) {
   2871   1.1   gdamore 		if ((wc->size.x > RADEON_CURSORMAXX) ||
   2872   1.1   gdamore 		    (wc->size.y > RADEON_CURSORMAXY))
   2873   1.1   gdamore 			return EINVAL;
   2874   1.1   gdamore 
   2875   1.1   gdamore 		/* figure bytes per line */
   2876   1.1   gdamore 		pitch = (wc->size.x + 7) / 8;
   2877   1.1   gdamore 		size = pitch * wc->size.y;
   2878   1.1   gdamore 
   2879   1.1   gdamore 		/* clear the old cursor and mask */
   2880   1.1   gdamore 		memset(nc.rc_image, 0, 512);
   2881   1.1   gdamore 		memset(nc.rc_mask, 0, 512);
   2882   1.1   gdamore 
   2883   1.1   gdamore 		nc.rc_size = wc->size;
   2884   1.1   gdamore 
   2885   1.1   gdamore 		if ((err = copyin(wc->image, nc.rc_image, size)) != 0)
   2886   1.1   gdamore 			return err;
   2887   1.1   gdamore 
   2888   1.1   gdamore 		if ((err = copyin(wc->mask, nc.rc_mask, size)) != 0)
   2889   1.1   gdamore 			return err;
   2890   1.1   gdamore 	}
   2891   1.1   gdamore 
   2892   1.1   gdamore 	if (flags & WSDISPLAY_CURSOR_DOHOT) {
   2893   1.1   gdamore 		nc.rc_hot = wc->hot;
   2894   1.1   gdamore 		if (nc.rc_hot.x >= nc.rc_size.x)
   2895   1.1   gdamore 			nc.rc_hot.x = nc.rc_size.x - 1;
   2896   1.1   gdamore 		if (nc.rc_hot.y >= nc.rc_size.y)
   2897   1.1   gdamore 			nc.rc_hot.y = nc.rc_size.y - 1;
   2898   1.1   gdamore 	}
   2899   1.1   gdamore 
   2900   1.1   gdamore 	if (flags & WSDISPLAY_CURSOR_DOPOS) {
   2901   1.1   gdamore 		nc.rc_pos = wc->pos;
   2902   1.1   gdamore 		if (nc.rc_pos.x >= dp->rd_virtx)
   2903   1.1   gdamore 			nc.rc_pos.x = dp->rd_virtx - 1;
   2904   1.7  christos #if 0
   2905   1.1   gdamore 		if (nc.rc_pos.x < 0)
   2906   1.1   gdamore 			nc.rc_pos.x = 0;
   2907   1.7  christos #endif
   2908   1.1   gdamore 		if (nc.rc_pos.y >= dp->rd_virty)
   2909   1.1   gdamore 			nc.rc_pos.y = dp->rd_virty - 1;
   2910   1.7  christos #if 0
   2911   1.1   gdamore 		if (nc.rc_pos.y < 0)
   2912   1.1   gdamore 			nc.rc_pos.y = 0;
   2913   1.7  christos #endif
   2914   1.1   gdamore 	}
   2915   1.1   gdamore 	if (flags & WSDISPLAY_CURSOR_DOCUR) {
   2916   1.1   gdamore 		nc.rc_visible = wc->enable;
   2917   1.1   gdamore 	}
   2918   1.1   gdamore 
   2919   1.1   gdamore 	dp->rd_cursor = nc;
   2920   1.1   gdamore 	radeonfb_cursor_update(dp, wc->which);
   2921   1.1   gdamore 
   2922   1.1   gdamore 	return 0;
   2923   1.1   gdamore }
   2924   1.1   gdamore 
   2925   1.1   gdamore /*
   2926   1.1   gdamore  * Change the cursor shape.  Call this with the cursor locked to avoid
   2927   1.1   gdamore  * flickering/tearing.
   2928   1.1   gdamore  */
   2929   1.2  macallan static void
   2930   1.1   gdamore radeonfb_cursor_shape(struct radeonfb_display *dp)
   2931   1.1   gdamore {
   2932   1.1   gdamore 	uint8_t	and[512], xor[512];
   2933   1.1   gdamore 	int	i, j, src, dst, pitch;
   2934   1.1   gdamore 	const uint8_t	*msk = dp->rd_cursor.rc_mask;
   2935   1.1   gdamore 	const uint8_t	*img = dp->rd_cursor.rc_image;
   2936   1.1   gdamore 
   2937   1.1   gdamore 	/*
   2938   1.1   gdamore 	 * Radeon cursor data interleaves one line of AND data followed
   2939   1.1   gdamore 	 * by a line of XOR data.  (Each line corresponds to a whole hardware
   2940   1.1   gdamore 	 * pitch - i.e. 64 pixels or 8 bytes.)
   2941   1.1   gdamore 	 *
   2942   1.1   gdamore 	 * The cursor is displayed using the following table:
   2943   1.1   gdamore 	 *
   2944   1.1   gdamore 	 * AND	XOR	Result
   2945   1.1   gdamore 	 * ----------------------
   2946   1.1   gdamore 	 *  0    0	Cursor color 0
   2947   1.1   gdamore 	 *  0	 1	Cursor color 1
   2948   1.1   gdamore 	 *  1	 0	Transparent
   2949   1.1   gdamore 	 *  1	 1	Complement of background
   2950   1.1   gdamore 	 *
   2951   1.1   gdamore 	 * Our masks are therefore different from what we were passed.
   2952   1.1   gdamore 	 * Passed in, I'm assuming the data represents either color 0 or 1,
   2953   1.1   gdamore 	 * and a mask, so the passed in table looks like:
   2954   1.1   gdamore 	 *
   2955   1.1   gdamore 	 * IMG	Mask	Result
   2956   1.1   gdamore 	 * -----------------------
   2957   1.1   gdamore 	 *  0	 0	Transparent
   2958   1.1   gdamore 	 *  0	 1	Cursor color 0
   2959   1.1   gdamore 	 *  1	 0	Transparent
   2960   1.1   gdamore 	 *  1	 1	Cursor color 1
   2961   1.1   gdamore 	 *
   2962   1.1   gdamore 	 * IF mask bit == 1, AND = 0, XOR = color.
   2963   1.1   gdamore 	 * IF mask bit == 0, AND = 1, XOR = 0.
   2964   1.1   gdamore 	 *
   2965   1.1   gdamore 	 * hence:	AND = ~(mask);	XOR = color & ~(mask);
   2966   1.1   gdamore 	 */
   2967   1.1   gdamore 
   2968   1.1   gdamore 	pitch = ((dp->rd_cursor.rc_size.x + 7) / 8);
   2969   1.1   gdamore 
   2970   1.1   gdamore 	/* start by assuming all bits are transparent */
   2971   1.1   gdamore 	memset(and, 0xff, 512);
   2972   1.1   gdamore 	memset(xor, 0x00, 512);
   2973   1.1   gdamore 
   2974   1.1   gdamore 	src = 0;
   2975   1.1   gdamore 	dst = 0;
   2976   1.1   gdamore 	for (i = 0; i < 64; i++) {
   2977   1.1   gdamore 		for (j = 0; j < 64; j += 8) {
   2978   1.1   gdamore 			if ((i < dp->rd_cursor.rc_size.y) &&
   2979   1.1   gdamore 			    (j < dp->rd_cursor.rc_size.x)) {
   2980   1.1   gdamore 
   2981   1.1   gdamore 				/* take care to leave odd bits alone */
   2982   1.1   gdamore 				and[dst] &= ~(msk[src]);
   2983   1.1   gdamore 				xor[dst] = img[src] & msk[src];
   2984   1.1   gdamore 				src++;
   2985   1.1   gdamore 			}
   2986   1.1   gdamore 			dst++;
   2987   1.1   gdamore 		}
   2988   1.1   gdamore 	}
   2989   1.1   gdamore 
   2990   1.1   gdamore 	/* copy the image into place */
   2991   1.1   gdamore 	for (i = 0; i < 64; i++) {
   2992   1.1   gdamore 		memcpy((uint8_t *)dp->rd_curptr + (i * 16),
   2993   1.1   gdamore 		    &and[i * 8], 8);
   2994   1.1   gdamore 		memcpy((uint8_t *)dp->rd_curptr + (i * 16) + 8,
   2995   1.1   gdamore 		    &xor[i * 8], 8);
   2996   1.1   gdamore 	}
   2997   1.1   gdamore }
   2998   1.1   gdamore 
   2999   1.2  macallan static void
   3000   1.1   gdamore radeonfb_cursor_position(struct radeonfb_display *dp)
   3001   1.1   gdamore {
   3002   1.1   gdamore 	struct radeonfb_softc	*sc = dp->rd_softc;
   3003   1.1   gdamore 	uint32_t		offset, hvoff, hvpos;	/* registers */
   3004   1.1   gdamore 	uint32_t		coff;			/* cursor offset */
   3005   1.1   gdamore 	int			i, x, y, xoff, yoff, crtcoff;
   3006   1.1   gdamore 
   3007   1.1   gdamore 	/*
   3008   1.1   gdamore 	 * XXX: this also needs to handle pan/scan
   3009   1.1   gdamore 	 */
   3010   1.1   gdamore 	for (i = 0; i < dp->rd_ncrtcs; i++) {
   3011   1.1   gdamore 
   3012   1.1   gdamore 		struct radeonfb_crtc	*rcp = &dp->rd_crtcs[i];
   3013   1.1   gdamore 
   3014   1.1   gdamore 		if (rcp->rc_number) {
   3015   1.1   gdamore 			offset = RADEON_CUR2_OFFSET;
   3016   1.1   gdamore 			hvoff = RADEON_CUR2_HORZ_VERT_OFF;
   3017   1.1   gdamore 			hvpos = RADEON_CUR2_HORZ_VERT_POSN;
   3018   1.1   gdamore 			crtcoff = RADEON_CRTC2_OFFSET;
   3019   1.1   gdamore 		} else {
   3020   1.1   gdamore 			offset = RADEON_CUR_OFFSET;
   3021   1.1   gdamore 			hvoff = RADEON_CUR_HORZ_VERT_OFF;
   3022   1.1   gdamore 			hvpos = RADEON_CUR_HORZ_VERT_POSN;
   3023   1.1   gdamore 			crtcoff = RADEON_CRTC_OFFSET;
   3024   1.1   gdamore 		}
   3025   1.1   gdamore 
   3026   1.1   gdamore 		x = dp->rd_cursor.rc_pos.x;
   3027   1.1   gdamore 		y = dp->rd_cursor.rc_pos.y;
   3028   1.1   gdamore 
   3029   1.1   gdamore 		while (y < rcp->rc_yoffset) {
   3030   1.1   gdamore 			rcp->rc_yoffset -= RADEON_PANINCREMENT;
   3031   1.1   gdamore 		}
   3032   1.1   gdamore 		while (y >= (rcp->rc_yoffset + rcp->rc_videomode.vdisplay)) {
   3033   1.1   gdamore 			rcp->rc_yoffset += RADEON_PANINCREMENT;
   3034   1.1   gdamore 		}
   3035   1.1   gdamore 		while (x < rcp->rc_xoffset) {
   3036   1.1   gdamore 			rcp->rc_xoffset -= RADEON_PANINCREMENT;
   3037   1.1   gdamore 		}
   3038   1.1   gdamore 		while (x >= (rcp->rc_xoffset + rcp->rc_videomode.hdisplay)) {
   3039   1.1   gdamore 			rcp->rc_xoffset += RADEON_PANINCREMENT;
   3040   1.1   gdamore 		}
   3041   1.1   gdamore 
   3042   1.1   gdamore 		/* adjust for the cursor's hotspot */
   3043   1.1   gdamore 		x -= dp->rd_cursor.rc_hot.x;
   3044   1.1   gdamore 		y -= dp->rd_cursor.rc_hot.y;
   3045   1.1   gdamore 		xoff = yoff = 0;
   3046   1.1   gdamore 
   3047   1.1   gdamore 		if (x >= dp->rd_virtx)
   3048   1.1   gdamore 			x = dp->rd_virtx - 1;
   3049   1.1   gdamore 		if (y >= dp->rd_virty)
   3050   1.1   gdamore 			y = dp->rd_virty - 1;
   3051   1.1   gdamore 
   3052   1.1   gdamore 		/* now adjust cursor so it is relative to viewport */
   3053   1.1   gdamore 		x -= rcp->rc_xoffset;
   3054   1.1   gdamore 		y -= rcp->rc_yoffset;
   3055   1.1   gdamore 
   3056   1.1   gdamore 		/*
   3057   1.1   gdamore 		 * no need to check for fall off, because we should
   3058   1.1   gdamore 		 * never move off the screen entirely!
   3059   1.1   gdamore 		 */
   3060   1.1   gdamore 		coff = 0;
   3061   1.1   gdamore 		if (x < 0) {
   3062   1.1   gdamore 			xoff = -x;
   3063   1.1   gdamore 			x = 0;
   3064   1.1   gdamore 		}
   3065   1.1   gdamore 		if (y < 0) {
   3066   1.1   gdamore 			yoff = -y;
   3067   1.1   gdamore 			y = 0;
   3068   1.1   gdamore 			coff = (yoff * 2) * 8;
   3069   1.1   gdamore 		}
   3070   1.1   gdamore 
   3071   1.1   gdamore 		/* pan the display */
   3072   1.1   gdamore 		PUT32(sc, crtcoff, (rcp->rc_yoffset * dp->rd_stride) +
   3073   1.1   gdamore 		    rcp->rc_xoffset);
   3074   1.1   gdamore 
   3075   1.1   gdamore 		PUT32(sc, offset, (dp->rd_curoff + coff) | RADEON_CUR_LOCK);
   3076   1.1   gdamore 		PUT32(sc, hvoff, (xoff << 16) | (yoff) | RADEON_CUR_LOCK);
   3077   1.1   gdamore 		/* NB: this unlocks the cursor */
   3078   1.1   gdamore 		PUT32(sc, hvpos, (x << 16) | y);
   3079   1.1   gdamore 	}
   3080   1.1   gdamore }
   3081   1.1   gdamore 
   3082   1.2  macallan static void
   3083   1.1   gdamore radeonfb_cursor_visible(struct radeonfb_display *dp)
   3084   1.1   gdamore {
   3085   1.1   gdamore 	int		i;
   3086   1.1   gdamore 	uint32_t	gencntl, bit;
   3087   1.1   gdamore 
   3088   1.1   gdamore 	for (i = 0; i < dp->rd_ncrtcs; i++) {
   3089   1.1   gdamore 		if (dp->rd_crtcs[i].rc_number) {
   3090   1.1   gdamore 			gencntl = RADEON_CRTC2_GEN_CNTL;
   3091   1.1   gdamore 			bit = RADEON_CRTC2_CUR_EN;
   3092   1.1   gdamore 		} else {
   3093   1.1   gdamore 			gencntl = RADEON_CRTC_GEN_CNTL;
   3094   1.1   gdamore 			bit = RADEON_CRTC_CUR_EN;
   3095   1.1   gdamore 		}
   3096  1.11        ad 
   3097   1.1   gdamore 		if (dp->rd_cursor.rc_visible)
   3098   1.1   gdamore 			SET32(dp->rd_softc, gencntl, bit);
   3099   1.1   gdamore 		else
   3100   1.1   gdamore 			CLR32(dp->rd_softc, gencntl, bit);
   3101   1.1   gdamore 	}
   3102   1.1   gdamore }
   3103   1.1   gdamore 
   3104   1.2  macallan static void
   3105   1.1   gdamore radeonfb_cursor_cmap(struct radeonfb_display *dp)
   3106   1.1   gdamore {
   3107   1.1   gdamore 	int		i;
   3108   1.1   gdamore 	uint32_t	c0reg, c1reg;
   3109   1.1   gdamore 	struct radeonfb_softc	*sc = dp->rd_softc;
   3110   1.1   gdamore 
   3111   1.1   gdamore 	for (i = 0; i < dp->rd_ncrtcs; i++) {
   3112   1.1   gdamore 		if (dp->rd_crtcs[i].rc_number) {
   3113   1.1   gdamore 			c0reg = RADEON_CUR2_CLR0;
   3114   1.1   gdamore 			c1reg = RADEON_CUR2_CLR1;
   3115   1.1   gdamore 		} else {
   3116   1.1   gdamore 			c0reg = RADEON_CUR_CLR0;
   3117   1.1   gdamore 			c1reg = RADEON_CUR_CLR1;
   3118   1.1   gdamore 		}
   3119   1.1   gdamore 
   3120   1.1   gdamore 		PUT32(sc, c0reg, dp->rd_cursor.rc_cmap[0]);
   3121   1.1   gdamore 		PUT32(sc, c1reg, dp->rd_cursor.rc_cmap[1]);
   3122   1.1   gdamore 	}
   3123   1.1   gdamore }
   3124   1.1   gdamore 
   3125   1.2  macallan static void
   3126   1.1   gdamore radeonfb_cursor_update(struct radeonfb_display *dp, unsigned which)
   3127   1.1   gdamore {
   3128   1.1   gdamore 	struct radeonfb_softc	*sc;
   3129   1.1   gdamore 	int		i;
   3130   1.1   gdamore 
   3131   1.1   gdamore 	sc = dp->rd_softc;
   3132   1.1   gdamore 	for (i = 0; i < dp->rd_ncrtcs; i++) {
   3133   1.1   gdamore 		if (dp->rd_crtcs[i].rc_number) {
   3134   1.1   gdamore 			SET32(sc, RADEON_CUR2_OFFSET, RADEON_CUR_LOCK);
   3135   1.1   gdamore 		} else {
   3136   1.1   gdamore 			SET32(sc, RADEON_CUR_OFFSET,RADEON_CUR_LOCK);
   3137   1.1   gdamore 		}
   3138   1.1   gdamore 	}
   3139   1.1   gdamore 
   3140   1.1   gdamore 	if (which & WSDISPLAY_CURSOR_DOCMAP)
   3141   1.1   gdamore 		radeonfb_cursor_cmap(dp);
   3142   1.1   gdamore 
   3143   1.1   gdamore 	if (which & WSDISPLAY_CURSOR_DOSHAPE)
   3144   1.1   gdamore 		radeonfb_cursor_shape(dp);
   3145   1.1   gdamore 
   3146   1.1   gdamore 	if (which & WSDISPLAY_CURSOR_DOCUR)
   3147   1.1   gdamore 		radeonfb_cursor_visible(dp);
   3148   1.1   gdamore 
   3149   1.1   gdamore 	/* this one is unconditional, because it updates other stuff */
   3150   1.1   gdamore 	radeonfb_cursor_position(dp);
   3151   1.1   gdamore }
   3152   1.1   gdamore 
   3153   1.1   gdamore static struct videomode *
   3154   1.1   gdamore radeonfb_best_refresh(struct videomode *m1, struct videomode *m2)
   3155   1.1   gdamore {
   3156   1.1   gdamore 	int	r1, r2;
   3157   1.1   gdamore 
   3158   1.1   gdamore 	/* otherwise pick the higher refresh rate */
   3159   1.1   gdamore 	r1 = DIVIDE(DIVIDE(m1->dot_clock, m1->htotal), m1->vtotal);
   3160   1.1   gdamore 	r2 = DIVIDE(DIVIDE(m2->dot_clock, m2->htotal), m2->vtotal);
   3161   1.1   gdamore 
   3162   1.1   gdamore 	return (r1 < r2 ? m2 : m1);
   3163   1.1   gdamore }
   3164   1.1   gdamore 
   3165   1.1   gdamore static const struct videomode *
   3166   1.9  macallan radeonfb_port_mode(struct radeonfb_softc *sc, struct radeonfb_port *rp,
   3167   1.9  macallan     int x, int y)
   3168   1.1   gdamore {
   3169   1.1   gdamore 	struct edid_info	*ep = &rp->rp_edid;
   3170   1.1   gdamore 	struct videomode	*vmp = NULL;
   3171   1.1   gdamore 	int			i;
   3172   1.1   gdamore 
   3173   1.1   gdamore 	if (!rp->rp_edid_valid) {
   3174   1.1   gdamore 		/* fallback to safe mode */
   3175   1.9  macallan 		return radeonfb_modelookup(sc->sc_defaultmode);
   3176   1.1   gdamore 	}
   3177  1.11        ad 
   3178   1.1   gdamore 	/* always choose the preferred mode first! */
   3179   1.1   gdamore 	if (ep->edid_preferred_mode) {
   3180   1.1   gdamore 
   3181   1.1   gdamore 		/* XXX: add auto-stretching support for native mode */
   3182   1.1   gdamore 
   3183   1.1   gdamore 		/* this may want panning to occur, btw */
   3184   1.1   gdamore 		if ((ep->edid_preferred_mode->hdisplay <= x) &&
   3185   1.1   gdamore 		    (ep->edid_preferred_mode->vdisplay <= y))
   3186   1.1   gdamore 			return ep->edid_preferred_mode;
   3187   1.1   gdamore 	}
   3188   1.1   gdamore 
   3189   1.1   gdamore 	for (i = 0; i < ep->edid_nmodes; i++) {
   3190   1.1   gdamore 		/*
   3191   1.1   gdamore 		 * We elect to pick a resolution that is too large for
   3192   1.1   gdamore 		 * the monitor than one that is too small.  This means
   3193   1.1   gdamore 		 * that we will prefer to pan rather than to try to
   3194   1.1   gdamore 		 * center a smaller display on a larger screen.  In
   3195   1.1   gdamore 		 * practice, this shouldn't matter because if a
   3196   1.1   gdamore 		 * monitor can support a larger resolution, it can
   3197   1.1   gdamore 		 * probably also support the smaller.  A specific
   3198   1.1   gdamore 		 * exception is fixed format panels, but hopefully
   3199   1.1   gdamore 		 * they are properly dealt with by the "autostretch"
   3200   1.1   gdamore 		 * logic above.
   3201   1.1   gdamore 		 */
   3202   1.1   gdamore 		if ((ep->edid_modes[i].hdisplay > x) ||
   3203   1.1   gdamore 		    (ep->edid_modes[i].vdisplay > y)) {
   3204   1.1   gdamore 			continue;
   3205   1.1   gdamore 		}
   3206   1.1   gdamore 
   3207   1.1   gdamore 		/*
   3208   1.1   gdamore 		 * at this point, the display mode is no larger than
   3209   1.1   gdamore 		 * what we've requested.
   3210   1.1   gdamore 		 */
   3211   1.1   gdamore 		if (vmp == NULL)
   3212   1.1   gdamore 			vmp = &ep->edid_modes[i];
   3213   1.1   gdamore 
   3214   1.1   gdamore 		/* eliminate smaller modes */
   3215   1.1   gdamore 		if ((vmp->hdisplay >= ep->edid_modes[i].hdisplay) ||
   3216   1.1   gdamore 		    (vmp->vdisplay >= ep->edid_modes[i].vdisplay))
   3217   1.1   gdamore 			continue;
   3218   1.1   gdamore 
   3219   1.1   gdamore 		if ((vmp->hdisplay < ep->edid_modes[i].hdisplay) ||
   3220   1.1   gdamore 		    (vmp->vdisplay < ep->edid_modes[i].vdisplay)) {
   3221   1.1   gdamore 			vmp = &ep->edid_modes[i];
   3222   1.1   gdamore 			continue;
   3223   1.1   gdamore 		}
   3224   1.1   gdamore 
   3225   1.1   gdamore 		KASSERT(vmp->hdisplay == ep->edid_modes[i].hdisplay);
   3226   1.1   gdamore 		KASSERT(vmp->vdisplay == ep->edid_modes[i].vdisplay);
   3227   1.1   gdamore 
   3228   1.1   gdamore 		vmp = radeonfb_best_refresh(vmp, &ep->edid_modes[i]);
   3229   1.1   gdamore 	}
   3230   1.1   gdamore 
   3231   1.9  macallan 	return (vmp ? vmp : radeonfb_modelookup(sc->sc_defaultmode));
   3232   1.1   gdamore }
   3233   1.1   gdamore 
   3234   1.1   gdamore static int
   3235   1.1   gdamore radeonfb_hasres(struct videomode *list, int nlist, int x, int y)
   3236   1.1   gdamore {
   3237   1.1   gdamore 	int	i;
   3238   1.1   gdamore 
   3239   1.1   gdamore 	for (i = 0; i < nlist; i++) {
   3240   1.1   gdamore 		if ((x == list[i].hdisplay) &&
   3241   1.1   gdamore 		    (y == list[i].vdisplay)) {
   3242   1.1   gdamore 			return 1;
   3243   1.1   gdamore 		}
   3244   1.1   gdamore 	}
   3245   1.1   gdamore 	return 0;
   3246   1.1   gdamore }
   3247   1.1   gdamore 
   3248   1.2  macallan static void
   3249   1.1   gdamore radeonfb_pickres(struct radeonfb_display *dp, uint16_t *x, uint16_t *y,
   3250   1.1   gdamore     int pan)
   3251   1.1   gdamore {
   3252   1.1   gdamore 	struct radeonfb_port	*rp;
   3253   1.1   gdamore 	struct edid_info	*ep;
   3254   1.1   gdamore 	int			i, j;
   3255   1.1   gdamore 
   3256   1.1   gdamore 	*x = 0;
   3257   1.1   gdamore 	*y = 0;
   3258   1.1   gdamore 
   3259   1.1   gdamore 	if (pan) {
   3260   1.1   gdamore 		for (i = 0; i < dp->rd_ncrtcs; i++) {
   3261   1.1   gdamore 			rp = dp->rd_crtcs[i].rc_port;
   3262   1.1   gdamore 			ep = &rp->rp_edid;
   3263   1.1   gdamore 			if (!rp->rp_edid_valid) {
   3264   1.1   gdamore 				/* monitor not present */
   3265   1.1   gdamore 				continue;
   3266   1.1   gdamore 			}
   3267   1.1   gdamore 
   3268   1.1   gdamore 			/*
   3269   1.1   gdamore 			 * For now we are ignoring "conflict" that
   3270   1.1   gdamore 			 * could occur when mixing some modes like
   3271   1.1   gdamore 			 * 1280x1024 and 1400x800.  It isn't clear
   3272   1.1   gdamore 			 * which is better, so the first one wins.
   3273   1.1   gdamore 			 */
   3274   1.1   gdamore 			for (j = 0; j < ep->edid_nmodes; j++) {
   3275   1.1   gdamore 				/*
   3276   1.1   gdamore 				 * ignore resolutions that are too big for
   3277   1.1   gdamore 				 * the radeon
   3278   1.1   gdamore 				 */
   3279   1.1   gdamore 				if (ep->edid_modes[j].hdisplay >
   3280   1.1   gdamore 				    dp->rd_softc->sc_maxx)
   3281   1.1   gdamore 					continue;
   3282   1.1   gdamore 				if (ep->edid_modes[j].vdisplay >
   3283   1.1   gdamore 				    dp->rd_softc->sc_maxy)
   3284   1.1   gdamore 					continue;
   3285   1.1   gdamore 
   3286   1.1   gdamore 				/*
   3287   1.1   gdamore 				 * pick largest resolution, the
   3288   1.1   gdamore 				 * smaller monitor will pan
   3289   1.1   gdamore 				 */
   3290   1.1   gdamore 				if ((ep->edid_modes[j].hdisplay >= *x) &&
   3291   1.1   gdamore 				    (ep->edid_modes[j].vdisplay >= *y)) {
   3292   1.1   gdamore 					*x = ep->edid_modes[j].hdisplay;
   3293   1.1   gdamore 					*y = ep->edid_modes[j].vdisplay;
   3294   1.1   gdamore 				}
   3295   1.1   gdamore 			}
   3296   1.1   gdamore 		}
   3297   1.1   gdamore 
   3298   1.1   gdamore 	} else {
   3299   1.1   gdamore 		struct videomode	modes[64];
   3300   1.1   gdamore 		int			nmodes = 0;
   3301   1.1   gdamore 		int			valid = 0;
   3302   1.1   gdamore 
   3303   1.1   gdamore 		for (i = 0; i < dp->rd_ncrtcs; i++) {
   3304   1.1   gdamore 			/*
   3305   1.1   gdamore 			 * pick the largest resolution in common.
   3306   1.1   gdamore 			 */
   3307   1.1   gdamore 			rp = dp->rd_crtcs[i].rc_port;
   3308   1.1   gdamore 			ep = &rp->rp_edid;
   3309   1.1   gdamore 
   3310   1.1   gdamore 			if (!rp->rp_edid_valid)
   3311   1.1   gdamore 				continue;
   3312   1.1   gdamore 
   3313   1.1   gdamore 			if (!valid) {
   3314   1.1   gdamore 				/* initialize starting list */
   3315   1.1   gdamore 				for (j = 0; j < ep->edid_nmodes; j++) {
   3316   1.1   gdamore 					/*
   3317   1.1   gdamore 					 * ignore resolutions that are
   3318   1.1   gdamore 					 * too big for the radeon
   3319   1.1   gdamore 					 */
   3320   1.1   gdamore 					if (ep->edid_modes[j].hdisplay >
   3321   1.1   gdamore 					    dp->rd_softc->sc_maxx)
   3322   1.1   gdamore 						continue;
   3323   1.1   gdamore 					if (ep->edid_modes[j].vdisplay >
   3324   1.1   gdamore 					    dp->rd_softc->sc_maxy)
   3325   1.1   gdamore 						continue;
   3326   1.1   gdamore 
   3327   1.1   gdamore 					modes[nmodes] = ep->edid_modes[j];
   3328   1.1   gdamore 					nmodes++;
   3329   1.1   gdamore 				}
   3330   1.1   gdamore 				valid = 1;
   3331   1.1   gdamore 			} else {
   3332   1.1   gdamore 				/* merge into preexisting list */
   3333   1.1   gdamore 				for (j = 0; j < nmodes; j++) {
   3334   1.1   gdamore 					if (!radeonfb_hasres(ep->edid_modes,
   3335   1.1   gdamore 						ep->edid_nmodes,
   3336   1.1   gdamore 						modes[j].hdisplay,
   3337   1.1   gdamore 						modes[j].vdisplay)) {
   3338   1.1   gdamore 						modes[j] = modes[nmodes];
   3339   1.1   gdamore 						j--;
   3340   1.1   gdamore 						nmodes--;
   3341   1.1   gdamore 					}
   3342   1.1   gdamore 				}
   3343   1.1   gdamore 			}
   3344   1.1   gdamore 		}
   3345   1.1   gdamore 
   3346   1.1   gdamore 		/* now we have to pick from the merged list */
   3347   1.1   gdamore 		for (i = 0; i < nmodes; i++) {
   3348   1.1   gdamore 			if ((modes[i].hdisplay >= *x) &&
   3349   1.1   gdamore 			    (modes[i].vdisplay >= *y)) {
   3350   1.1   gdamore 				*x = modes[i].hdisplay;
   3351   1.1   gdamore 				*y = modes[i].vdisplay;
   3352   1.1   gdamore 			}
   3353   1.1   gdamore 		}
   3354   1.1   gdamore 	}
   3355   1.1   gdamore 
   3356   1.1   gdamore 	if ((*x == 0) || (*y == 0)) {
   3357   1.1   gdamore 		/* fallback to safe mode */
   3358   1.1   gdamore 		*x = 640;
   3359   1.1   gdamore 		*y = 480;
   3360   1.1   gdamore 	}
   3361   1.1   gdamore }
   3362   1.9  macallan 
   3363   1.9  macallan 
   3364   1.9  macallan /* Get the current backlight level for the display.  */
   3365   1.9  macallan 
   3366  1.11        ad static int
   3367   1.9  macallan radeonfb_get_backlight(struct radeonfb_display *dp)
   3368   1.9  macallan {
   3369   1.9  macallan 	int s;
   3370   1.9  macallan 	uint32_t level;
   3371   1.9  macallan 
   3372   1.9  macallan 	s = spltty();
   3373   1.9  macallan 
   3374   1.9  macallan 	level = radeonfb_get32(dp->rd_softc, RADEON_LVDS_GEN_CNTL);
   3375   1.9  macallan 	level &= RADEON_LVDS_BL_MOD_LEV_MASK;
   3376   1.9  macallan 	level >>= RADEON_LVDS_BL_MOD_LEV_SHIFT;
   3377   1.9  macallan 
   3378  1.11        ad 	/*
   3379  1.11        ad 	 * On some chips, we should negate the backlight level.
   3380  1.11        ad 	 * XXX Find out on which chips.
   3381  1.11        ad 	 */
   3382  1.11        ad #ifdef RADEONFB_BACKLIGHT_NEGATED
   3383  1.11        ad 	level = RADEONFB_BACKLIGHT_MAX - level;
   3384  1.11        ad #endif /* RADEONFB_BACKLIGHT_NEGATED */
   3385   1.9  macallan 
   3386   1.9  macallan 	splx(s);
   3387   1.9  macallan 
   3388   1.9  macallan 	return level;
   3389  1.11        ad }
   3390   1.9  macallan 
   3391   1.9  macallan /* Set the backlight to the given level for the display.  */
   3392   1.9  macallan 
   3393  1.11        ad static int
   3394   1.9  macallan radeonfb_set_backlight(struct radeonfb_display *dp, int level)
   3395   1.9  macallan {
   3396   1.9  macallan 	struct radeonfb_softc *sc;
   3397   1.9  macallan 	int rlevel, s;
   3398   1.9  macallan 	uint32_t lvds;
   3399   1.9  macallan 
   3400   1.9  macallan 	s = spltty();
   3401  1.11        ad 
   3402   1.9  macallan 	if (level < 0)
   3403   1.9  macallan 		level = 0;
   3404   1.9  macallan 	else if (level >= RADEONFB_BACKLIGHT_MAX)
   3405   1.9  macallan 		level = RADEONFB_BACKLIGHT_MAX;
   3406   1.9  macallan 
   3407   1.9  macallan 	sc = dp->rd_softc;
   3408   1.9  macallan 
   3409   1.9  macallan 	/* On some chips, we should negate the backlight level. */
   3410  1.11        ad #ifdef RADEONFB_BACKLIGHT_NEGATED
   3411  1.11        ad 	rlevel = RADEONFB_BACKLIGHT_MAX - level;
   3412  1.11        ad #else
   3413  1.11        ad 	rlevel = level;
   3414  1.11        ad #endif /* RADEONFB_BACKLIGHT_NEGATED */
   3415   1.9  macallan 
   3416   1.9  macallan 	callout_stop(&dp->rd_bl_lvds_co);
   3417   1.9  macallan 	radeonfb_engine_idle(sc);
   3418   1.9  macallan 
   3419  1.11        ad 	/*
   3420   1.9  macallan 	 * Turn off the display if the backlight is set to 0, since the
   3421  1.11        ad 	 * display is useless without backlight anyway.
   3422   1.9  macallan 	 */
   3423   1.9  macallan 	if (level == 0)
   3424   1.9  macallan 		radeonfb_blank(dp, 1);
   3425   1.9  macallan 	else if (radeonfb_get_backlight(dp) == 0)
   3426   1.9  macallan 		radeonfb_blank(dp, 0);
   3427  1.11        ad 
   3428   1.9  macallan 	lvds = radeonfb_get32(sc, RADEON_LVDS_GEN_CNTL);
   3429   1.9  macallan 	lvds &= ~RADEON_LVDS_DISPLAY_DIS;
   3430   1.9  macallan 	if (!(lvds & RADEON_LVDS_BLON) || !(lvds & RADEON_LVDS_ON)) {
   3431   1.9  macallan 		lvds |= dp->rd_bl_lvds_val & RADEON_LVDS_DIGON;
   3432   1.9  macallan 		lvds |= RADEON_LVDS_BLON | RADEON_LVDS_EN;
   3433   1.9  macallan 		radeonfb_put32(sc, RADEON_LVDS_GEN_CNTL, lvds);
   3434   1.9  macallan 		lvds &= ~RADEON_LVDS_BL_MOD_LEV_MASK;
   3435   1.9  macallan 		lvds |= rlevel << RADEON_LVDS_BL_MOD_LEV_SHIFT;
   3436   1.9  macallan 		lvds |= RADEON_LVDS_ON;
   3437   1.9  macallan 		lvds |= dp->rd_bl_lvds_val & RADEON_LVDS_BL_MOD_EN;
   3438   1.9  macallan 	} else {
   3439   1.9  macallan 		lvds &= ~RADEON_LVDS_BL_MOD_LEV_MASK;
   3440   1.9  macallan 		lvds |= rlevel << RADEON_LVDS_BL_MOD_LEV_SHIFT;
   3441   1.9  macallan 		radeonfb_put32(sc, RADEON_LVDS_GEN_CNTL, lvds);
   3442   1.9  macallan 	}
   3443  1.11        ad 
   3444   1.9  macallan 	dp->rd_bl_lvds_val &= ~RADEON_LVDS_STATE_MASK;
   3445   1.9  macallan 	dp->rd_bl_lvds_val |= lvds & RADEON_LVDS_STATE_MASK;
   3446   1.9  macallan 	/* XXX What is the correct delay? */
   3447  1.11        ad 	callout_schedule(&dp->rd_bl_lvds_co, 200 * hz);
   3448   1.9  macallan 
   3449   1.9  macallan 	splx(s);
   3450   1.9  macallan 
   3451   1.9  macallan 	return 0;
   3452   1.9  macallan }
   3453   1.9  macallan 
   3454  1.11        ad /*
   3455  1.11        ad  * Callout function for delayed operations on the LVDS_GEN_CNTL register.
   3456   1.9  macallan  * Set the delayed bits in the register, and clear the stored delayed
   3457   1.9  macallan  * value.
   3458   1.9  macallan  */
   3459   1.9  macallan 
   3460   1.9  macallan static void radeonfb_lvds_callout(void *arg)
   3461   1.9  macallan {
   3462   1.9  macallan 	struct radeonfb_display *dp = arg;
   3463   1.9  macallan 	int s;
   3464   1.9  macallan 
   3465   1.9  macallan 	s = splhigh();
   3466   1.9  macallan 
   3467  1.11        ad 	radeonfb_mask32(dp->rd_softc, RADEON_LVDS_GEN_CNTL, ~0,
   3468   1.9  macallan 			dp->rd_bl_lvds_val);
   3469   1.9  macallan 	dp->rd_bl_lvds_val = 0;
   3470   1.9  macallan 
   3471   1.9  macallan 	splx(s);
   3472   1.9  macallan }
   3473