radeonfb.c revision 1.2 1 1.2 macallan /* $NetBSD: radeonfb.c,v 1.2 2006/08/19 04:00:15 macallan Exp $ */
2 1.1 gdamore
3 1.1 gdamore /*-
4 1.1 gdamore * Copyright (c) 2006 Itronix Inc.
5 1.1 gdamore * All rights reserved.
6 1.1 gdamore *
7 1.1 gdamore * Written by Garrett D'Amore for Itronix Inc.
8 1.1 gdamore *
9 1.1 gdamore * Redistribution and use in source and binary forms, with or without
10 1.1 gdamore * modification, are permitted provided that the following conditions
11 1.1 gdamore * are met:
12 1.1 gdamore * 1. Redistributions of source code must retain the above copyright
13 1.1 gdamore * notice, this list of conditions and the following disclaimer.
14 1.1 gdamore * 2. Redistributions in binary form must reproduce the above copyright
15 1.1 gdamore * notice, this list of conditions and the following disclaimer in the
16 1.1 gdamore * documentation and/or other materials provided with the distribution.
17 1.1 gdamore * 3. The name of Itronix Inc. may not be used to endorse
18 1.1 gdamore * or promote products derived from this software without specific
19 1.1 gdamore * prior written permission.
20 1.1 gdamore *
21 1.1 gdamore * THIS SOFTWARE IS PROVIDED BY ITRONIX INC. ``AS IS'' AND ANY EXPRESS
22 1.1 gdamore * OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED
23 1.1 gdamore * WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
24 1.1 gdamore * ARE DISCLAIMED. IN NO EVENT SHALL ITRONIX INC. BE LIABLE FOR ANY
25 1.1 gdamore * DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
26 1.1 gdamore * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE
27 1.1 gdamore * GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
28 1.1 gdamore * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY,
29 1.1 gdamore * WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING
30 1.1 gdamore * NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS
31 1.1 gdamore * SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
32 1.1 gdamore */
33 1.1 gdamore
34 1.1 gdamore /*
35 1.1 gdamore * ATI Technologies Inc. ("ATI") has not assisted in the creation of, and
36 1.1 gdamore * does not endorse, this software. ATI will not be responsible or liable
37 1.1 gdamore * for any actual or alleged damage or loss caused by or in connection with
38 1.1 gdamore * the use of or reliance on this software.
39 1.1 gdamore */
40 1.1 gdamore
41 1.1 gdamore /*
42 1.1 gdamore * Portions of this code were taken from XFree86's Radeon driver, which bears
43 1.1 gdamore * this notice:
44 1.1 gdamore *
45 1.1 gdamore * Copyright 2000 ATI Technologies Inc., Markham, Ontario, and
46 1.1 gdamore * VA Linux Systems Inc., Fremont, California.
47 1.1 gdamore *
48 1.1 gdamore * All Rights Reserved.
49 1.1 gdamore *
50 1.1 gdamore * Permission is hereby granted, free of charge, to any person obtaining
51 1.1 gdamore * a copy of this software and associated documentation files (the
52 1.1 gdamore * "Software"), to deal in the Software without restriction, including
53 1.1 gdamore * without limitation on the rights to use, copy, modify, merge,
54 1.1 gdamore * publish, distribute, sublicense, and/or sell copies of the Software,
55 1.1 gdamore * and to permit persons to whom the Software is furnished to do so,
56 1.1 gdamore * subject to the following conditions:
57 1.1 gdamore *
58 1.1 gdamore * The above copyright notice and this permission notice (including the
59 1.1 gdamore * next paragraph) shall be included in all copies or substantial
60 1.1 gdamore * portions of the Software.
61 1.1 gdamore *
62 1.1 gdamore * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
63 1.1 gdamore * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
64 1.1 gdamore * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
65 1.1 gdamore * NON-INFRINGEMENT. IN NO EVENT SHALL ATI, VA LINUX SYSTEMS AND/OR
66 1.1 gdamore * THEIR SUPPLIERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY,
67 1.1 gdamore * WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
68 1.1 gdamore * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
69 1.1 gdamore * DEALINGS IN THE SOFTWARE.
70 1.1 gdamore */
71 1.1 gdamore
72 1.1 gdamore #include <sys/cdefs.h>
73 1.2 macallan __KERNEL_RCSID(0, "$NetBSD: radeonfb.c,v 1.2 2006/08/19 04:00:15 macallan Exp $");
74 1.2 macallan
75 1.2 macallan #define RADEONFB_DEFAULT_DEPTH 32
76 1.1 gdamore
77 1.1 gdamore #include <sys/param.h>
78 1.1 gdamore #include <sys/systm.h>
79 1.1 gdamore #include <sys/device.h>
80 1.1 gdamore #include <sys/malloc.h>
81 1.1 gdamore #include <machine/bus.h>
82 1.1 gdamore
83 1.1 gdamore #include <dev/wscons/wsdisplayvar.h>
84 1.1 gdamore #include <dev/wscons/wsconsio.h>
85 1.1 gdamore #include <dev/wsfont/wsfont.h>
86 1.1 gdamore #include <dev/rasops/rasops.h>
87 1.1 gdamore #include <dev/videomode/videomode.h>
88 1.1 gdamore #include <dev/videomode/edidvar.h>
89 1.1 gdamore #include <dev/wscons/wsdisplay_vconsvar.h>
90 1.1 gdamore
91 1.1 gdamore #include <dev/pci/pcidevs.h>
92 1.1 gdamore #include <dev/pci/pcireg.h>
93 1.1 gdamore #include <dev/pci/pcivar.h>
94 1.1 gdamore #include <dev/pci/radeonfbreg.h>
95 1.1 gdamore #include <dev/pci/radeonfbvar.h>
96 1.1 gdamore
97 1.1 gdamore static int radeonfb_match(struct device *, struct cfdata *, void *);
98 1.1 gdamore static void radeonfb_attach(struct device *, struct device *, void *);
99 1.1 gdamore static int radeonfb_ioctl(void *, void *, unsigned long, caddr_t, int,
100 1.1 gdamore struct lwp *);
101 1.1 gdamore static paddr_t radeonfb_mmap(void *, void *, off_t, int);
102 1.1 gdamore static int radeonfb_scratch_test(struct radeonfb_softc *, int, uint32_t);
103 1.1 gdamore static void radeonfb_loadbios(struct radeonfb_softc *,
104 1.1 gdamore struct pci_attach_args *);
105 1.1 gdamore
106 1.1 gdamore static uintmax_t radeonfb_getprop_num(struct radeonfb_softc *, const char *,
107 1.1 gdamore uintmax_t);
108 1.1 gdamore static int radeonfb_getclocks(struct radeonfb_softc *);
109 1.1 gdamore static int radeonfb_gettmds(struct radeonfb_softc *);
110 1.1 gdamore static int radeonfb_calc_dividers(struct radeonfb_softc *, uint32_t,
111 1.1 gdamore uint32_t *, uint32_t *);
112 1.1 gdamore static int radeonfb_getconnectors(struct radeonfb_softc *);
113 1.1 gdamore static const struct videomode *radeonfb_modelookup(const char *);
114 1.1 gdamore static void radeonfb_init_screen(void *, struct vcons_screen *, int, long *);
115 1.1 gdamore static void radeonfb_pllwriteupdate(struct radeonfb_softc *, int);
116 1.1 gdamore static void radeonfb_pllwaitatomicread(struct radeonfb_softc *, int);
117 1.1 gdamore static void radeonfb_program_vclk(struct radeonfb_softc *, int, int);
118 1.1 gdamore static void radeonfb_modeswitch(struct radeonfb_display *);
119 1.1 gdamore static void radeonfb_setcrtc(struct radeonfb_display *, int);
120 1.1 gdamore static void radeonfb_init_misc(struct radeonfb_softc *);
121 1.1 gdamore static void radeonfb_set_fbloc(struct radeonfb_softc *);
122 1.1 gdamore static void radeonfb_init_palette(struct radeonfb_softc *, int);
123 1.1 gdamore static void radeonfb_r300cg_workaround(struct radeonfb_softc *);
124 1.1 gdamore
125 1.1 gdamore static int radeonfb_isblank(struct radeonfb_display *);
126 1.1 gdamore static void radeonfb_blank(struct radeonfb_display *, int);
127 1.1 gdamore static int radeonfb_set_cursor(struct radeonfb_display *,
128 1.1 gdamore struct wsdisplay_cursor *);
129 1.1 gdamore static int radeonfb_set_curpos(struct radeonfb_display *,
130 1.1 gdamore struct wsdisplay_curpos *);
131 1.1 gdamore
132 1.1 gdamore /* acceleration support */
133 1.2 macallan static void radeonfb_rectfill(struct radeonfb_display *, int dstx, int dsty,
134 1.1 gdamore int width, int height, uint32_t color);
135 1.1 gdamore static void radeonfb_bitblt(struct radeonfb_display *, int srcx, int srcy,
136 1.1 gdamore int dstx, int dsty, int width, int height, int rop, uint32_t mask);
137 1.1 gdamore static void radeonfb_feed_bytes(struct radeonfb_display *, int, uint8_t *);
138 1.1 gdamore static void radeonfb_setup_mono(struct radeonfb_display *, int, int, int,
139 1.1 gdamore int, uint32_t, uint32_t);
140 1.2 macallan
141 1.1 gdamore /* hw cursor support */
142 1.1 gdamore static void radeonfb_cursor_cmap(struct radeonfb_display *);
143 1.1 gdamore static void radeonfb_cursor_shape(struct radeonfb_display *);
144 1.1 gdamore static void radeonfb_cursor_position(struct radeonfb_display *);
145 1.1 gdamore static void radeonfb_cursor_visible(struct radeonfb_display *);
146 1.1 gdamore static void radeonfb_cursor_update(struct radeonfb_display *, unsigned);
147 1.1 gdamore
148 1.1 gdamore static void radeonfb_wait_fifo(struct radeonfb_softc *, int);
149 1.1 gdamore static void radeonfb_engine_idle(struct radeonfb_softc *);
150 1.1 gdamore static void radeonfb_engine_flush(struct radeonfb_softc *);
151 1.1 gdamore static void radeonfb_engine_reset(struct radeonfb_softc *);
152 1.1 gdamore static void radeonfb_engine_init(struct radeonfb_display *);
153 1.2 macallan static inline void radeonfb_unclip(struct radeonfb_softc *);
154 1.1 gdamore
155 1.1 gdamore static void radeonfb_eraserows(void *, int, int, long);
156 1.1 gdamore static void radeonfb_erasecols(void *, int, int, int, long);
157 1.1 gdamore static void radeonfb_copyrows(void *, int, int, int);
158 1.1 gdamore static void radeonfb_copycols(void *, int, int, int, int);
159 1.1 gdamore static void radeonfb_cursor(void *, int, int, int);
160 1.2 macallan static void radeonfb_putchar(void *, int, int, unsigned, long);
161 1.1 gdamore static int radeonfb_allocattr(void *, int, int, int, long *);
162 1.1 gdamore
163 1.1 gdamore static struct videomode *radeonfb_best_refresh(struct videomode *,
164 1.1 gdamore struct videomode *);
165 1.1 gdamore static void radeonfb_pickres(struct radeonfb_display *, uint16_t *,
166 1.1 gdamore uint16_t *, int);
167 1.1 gdamore static const struct videomode *radeonfb_port_mode(struct radeonfb_port *,
168 1.1 gdamore int, int);
169 1.1 gdamore
170 1.1 gdamore
171 1.2 macallan //#define RADEON_DEBUG
172 1.1 gdamore #ifdef RADEON_DEBUG
173 1.1 gdamore int radeon_debug = 1;
174 1.1 gdamore #define DPRINTF(x) \
175 1.1 gdamore if (radeon_debug) printf x
176 1.1 gdamore #define PRINTREG(r) DPRINTF((#r " = %08x\n", GET32(sc, r)))
177 1.1 gdamore #define PRINTPLL(r) DPRINTF((#r " = %08x\n", GETPLL(sc, r)))
178 1.1 gdamore #else
179 1.1 gdamore #define DPRINTF(x)
180 1.1 gdamore #define PRINTREG(r)
181 1.1 gdamore #define PRINTPLL(r)
182 1.1 gdamore #endif
183 1.1 gdamore
184 1.1 gdamore #define ROUNDUP(x,y) (((x) + ((y) - 1)) & ~((y) - 1))
185 1.1 gdamore
186 1.1 gdamore #ifndef RADEON_DEFAULT_MODE
187 1.1 gdamore /* any reasonably modern display should handle this */
188 1.1 gdamore #define RADEON_DEFAULT_MODE "1024x768x60"
189 1.1 gdamore //#define RADEON_DEFAULT_MODE "1280x1024x60"
190 1.1 gdamore #endif
191 1.1 gdamore
192 1.1 gdamore const char *radeonfb_default_mode = RADEON_DEFAULT_MODE;
193 1.1 gdamore
194 1.1 gdamore static struct {
195 1.1 gdamore int size; /* minimum memory size (MB) */
196 1.1 gdamore int maxx; /* maximum x dimension */
197 1.1 gdamore int maxy; /* maximum y dimension */
198 1.1 gdamore int maxbpp; /* maximum bpp */
199 1.1 gdamore int maxdisp; /* maximum logical display count */
200 1.1 gdamore } radeonfb_limits[] = {
201 1.1 gdamore { 32, 2048, 1536, 32, 2 },
202 1.1 gdamore { 16, 1600, 1200, 32, 2 },
203 1.1 gdamore { 8, 1600, 1200, 32, 1 },
204 1.1 gdamore { 0, 0, 0, 0 },
205 1.1 gdamore };
206 1.1 gdamore
207 1.1 gdamore static struct wsscreen_descr radeonfb_stdscreen = {
208 1.1 gdamore "fb", /* name */
209 1.1 gdamore 0, 0, /* ncols, nrows */
210 1.1 gdamore NULL, /* textops */
211 1.2 macallan 8, 16, /* fontwidth, fontheight */
212 1.1 gdamore WSSCREEN_WSCOLORS,
213 1.1 gdamore };
214 1.1 gdamore
215 1.1 gdamore struct wsdisplay_accessops radeonfb_accessops = {
216 1.1 gdamore radeonfb_ioctl,
217 1.1 gdamore radeonfb_mmap,
218 1.1 gdamore NULL, /* vcons_alloc_screen */
219 1.1 gdamore NULL, /* vcons_free_screen */
220 1.1 gdamore NULL, /* vcons_show_screen */
221 1.1 gdamore NULL /* load_font */
222 1.1 gdamore };
223 1.1 gdamore
224 1.1 gdamore static struct {
225 1.1 gdamore uint16_t devid;
226 1.1 gdamore uint16_t family;
227 1.1 gdamore uint16_t flags;
228 1.1 gdamore } radeonfb_devices[] =
229 1.1 gdamore {
230 1.1 gdamore /* R100 family */
231 1.1 gdamore { PCI_PRODUCT_ATI_RADEON_R100_QD, RADEON_R100, 0 },
232 1.1 gdamore { PCI_PRODUCT_ATI_RADEON_R100_QE, RADEON_R100, 0 },
233 1.1 gdamore { PCI_PRODUCT_ATI_RADEON_R100_QF, RADEON_R100, 0 },
234 1.1 gdamore { PCI_PRODUCT_ATI_RADEON_R100_QG, RADEON_R100, 0 },
235 1.1 gdamore
236 1.1 gdamore /* RV100 family */
237 1.1 gdamore { PCI_PRODUCT_ATI_RADEON_RV100_LY, RADEON_RV100, RFB_MOB },
238 1.1 gdamore { PCI_PRODUCT_ATI_RADEON_RV100_LZ, RADEON_RV100, RFB_MOB },
239 1.1 gdamore { PCI_PRODUCT_ATI_RADEON_RV100_QY, RADEON_RV100, 0 },
240 1.1 gdamore { PCI_PRODUCT_ATI_RADEON_RV100_QZ, RADEON_RV100, 0 },
241 1.1 gdamore
242 1.1 gdamore /* RS100 family */
243 1.1 gdamore { PCI_PRODUCT_ATI_RADEON_RS100_4136, RADEON_RS100, 0 },
244 1.1 gdamore { PCI_PRODUCT_ATI_RADEON_RS100_4336, RADEON_RS100, RFB_MOB },
245 1.1 gdamore
246 1.1 gdamore /* RS200/RS250 family */
247 1.1 gdamore { PCI_PRODUCT_ATI_RADEON_RS200_4337, RADEON_RS200, RFB_MOB },
248 1.1 gdamore { PCI_PRODUCT_ATI_RADEON_RS200_A7, RADEON_RS200, 0 },
249 1.1 gdamore { PCI_PRODUCT_ATI_RADEON_RS250_B7, RADEON_RS200, RFB_MOB },
250 1.1 gdamore { PCI_PRODUCT_ATI_RADEON_RS250_D7, RADEON_RS200, 0 },
251 1.1 gdamore
252 1.1 gdamore /* R200 family */
253 1.1 gdamore /* add more R200 products? , 5148 */
254 1.1 gdamore { PCI_PRODUCT_ATI_RADEON_R200_BB, RADEON_R200, 0 },
255 1.1 gdamore { PCI_PRODUCT_ATI_RADEON_R200_BC, RADEON_R200, 0 },
256 1.1 gdamore { PCI_PRODUCT_ATI_RADEON_R200_QH, RADEON_R200, 0 },
257 1.1 gdamore { PCI_PRODUCT_ATI_RADEON_R200_QL, RADEON_R200, 0 },
258 1.1 gdamore { PCI_PRODUCT_ATI_RADEON_R200_QM, RADEON_R200, 0 },
259 1.1 gdamore
260 1.1 gdamore /* RV200 family */
261 1.1 gdamore { PCI_PRODUCT_ATI_RADEON_RV200_LW, RADEON_RV200, RFB_MOB },
262 1.1 gdamore { PCI_PRODUCT_ATI_RADEON_RV200_LX, RADEON_RV200, RFB_MOB },
263 1.1 gdamore { PCI_PRODUCT_ATI_RADEON_RV200_QW, RADEON_RV200, 0 },
264 1.1 gdamore { PCI_PRODUCT_ATI_RADEON_RV200_QX, RADEON_RV200, 0 },
265 1.1 gdamore
266 1.1 gdamore /* RV250 family */
267 1.1 gdamore { PCI_PRODUCT_ATI_RADEON_RV250_4966, RADEON_RV250, 0 },
268 1.1 gdamore { PCI_PRODUCT_ATI_RADEON_RV250_4967, RADEON_RV250, 0 },
269 1.1 gdamore { PCI_PRODUCT_ATI_RADEON_RV250_4C64, RADEON_RV250, RFB_MOB },
270 1.1 gdamore { PCI_PRODUCT_ATI_RADEON_RV250_4C66, RADEON_RV250, RFB_MOB },
271 1.1 gdamore { PCI_PRODUCT_ATI_RADEON_RV250_4C67, RADEON_RV250, RFB_MOB },
272 1.1 gdamore
273 1.1 gdamore /* RS300 family */
274 1.1 gdamore { PCI_PRODUCT_ATI_RADEON_RS300_X5, RADEON_RS300, 0 },
275 1.1 gdamore { PCI_PRODUCT_ATI_RADEON_RS300_X4, RADEON_RS300, 0 },
276 1.1 gdamore { PCI_PRODUCT_ATI_RADEON_RS300_7834, RADEON_RS300, 0 },
277 1.1 gdamore { PCI_PRODUCT_ATI_RADEON_RS300_7835, RADEON_RS300, RFB_MOB },
278 1.1 gdamore
279 1.1 gdamore /* RV280 family */
280 1.1 gdamore { PCI_PRODUCT_ATI_RADEON_RV280_5960, RADEON_RV280, 0 },
281 1.1 gdamore { PCI_PRODUCT_ATI_RADEON_RV280_5961, RADEON_RV280, 0 },
282 1.1 gdamore { PCI_PRODUCT_ATI_RADEON_RV280_5962, RADEON_RV280, 0 },
283 1.1 gdamore { PCI_PRODUCT_ATI_RADEON_RV280_5963, RADEON_RV280, 0 },
284 1.1 gdamore { PCI_PRODUCT_ATI_RADEON_RV280_5964, RADEON_RV280, 0 },
285 1.1 gdamore { PCI_PRODUCT_ATI_RADEON_RV280_5C61, RADEON_RV280, RFB_MOB },
286 1.1 gdamore { PCI_PRODUCT_ATI_RADEON_RV280_5C63, RADEON_RV280, RFB_MOB },
287 1.1 gdamore
288 1.1 gdamore /* R300 family */
289 1.1 gdamore { PCI_PRODUCT_ATI_RADEON_R300_AD, RADEON_R300, 0 },
290 1.1 gdamore { PCI_PRODUCT_ATI_RADEON_R300_AE, RADEON_R300, 0 },
291 1.1 gdamore { PCI_PRODUCT_ATI_RADEON_R300_AF, RADEON_R300, 0 },
292 1.1 gdamore { PCI_PRODUCT_ATI_RADEON_R300_AG, RADEON_R300, 0 },
293 1.1 gdamore { PCI_PRODUCT_ATI_RADEON_R300_ND, RADEON_R300, 0 },
294 1.1 gdamore { PCI_PRODUCT_ATI_RADEON_R300_NE, RADEON_R300, 0 },
295 1.1 gdamore { PCI_PRODUCT_ATI_RADEON_R300_NF, RADEON_R300, 0 },
296 1.1 gdamore { PCI_PRODUCT_ATI_RADEON_R300_NG, RADEON_R300, 0 },
297 1.1 gdamore
298 1.1 gdamore /* RV350/RV360 family */
299 1.1 gdamore { PCI_PRODUCT_ATI_RADEON_RV350_AP, RADEON_RV350, 0 },
300 1.1 gdamore { PCI_PRODUCT_ATI_RADEON_RV350_AQ, RADEON_RV350, 0 },
301 1.1 gdamore { PCI_PRODUCT_ATI_RADEON_RV360_AR, RADEON_RV350, 0 },
302 1.1 gdamore { PCI_PRODUCT_ATI_RADEON_RV350_AS, RADEON_RV350, 0 },
303 1.1 gdamore { PCI_PRODUCT_ATI_RADEON_RV350_AT, RADEON_RV350, 0 },
304 1.1 gdamore { PCI_PRODUCT_ATI_RADEON_RV350_AV, RADEON_RV350, 0 },
305 1.1 gdamore { PCI_PRODUCT_ATI_RADEON_RV350_NP, RADEON_RV350, RFB_MOB },
306 1.1 gdamore { PCI_PRODUCT_ATI_RADEON_RV350_NQ, RADEON_RV350, RFB_MOB },
307 1.1 gdamore { PCI_PRODUCT_ATI_RADEON_RV350_NR, RADEON_RV350, RFB_MOB },
308 1.1 gdamore { PCI_PRODUCT_ATI_RADEON_RV350_NS, RADEON_RV350, RFB_MOB },
309 1.1 gdamore { PCI_PRODUCT_ATI_RADEON_RV350_NT, RADEON_RV350, RFB_MOB },
310 1.1 gdamore { PCI_PRODUCT_ATI_RADEON_RV350_NV, RADEON_RV350, RFB_MOB },
311 1.1 gdamore
312 1.1 gdamore /* R350/R360 family */
313 1.1 gdamore { PCI_PRODUCT_ATI_RADEON_R350_AH, RADEON_R350, 0 },
314 1.1 gdamore { PCI_PRODUCT_ATI_RADEON_R350_AI, RADEON_R350, 0 },
315 1.1 gdamore { PCI_PRODUCT_ATI_RADEON_R350_AJ, RADEON_R350, 0 },
316 1.1 gdamore { PCI_PRODUCT_ATI_RADEON_R350_AK, RADEON_R350, 0 },
317 1.1 gdamore { PCI_PRODUCT_ATI_RADEON_R350_NH, RADEON_R350, 0 },
318 1.1 gdamore { PCI_PRODUCT_ATI_RADEON_R350_NI, RADEON_R350, 0 },
319 1.1 gdamore { PCI_PRODUCT_ATI_RADEON_R350_NK, RADEON_R350, 0 },
320 1.1 gdamore { PCI_PRODUCT_ATI_RADEON_R360_NJ, RADEON_R350, 0 },
321 1.1 gdamore
322 1.1 gdamore /* RV380/RV370 family */
323 1.1 gdamore { PCI_PRODUCT_ATI_RADEON_RV380_3150, RADEON_RV380, RFB_MOB },
324 1.1 gdamore { PCI_PRODUCT_ATI_RADEON_RV380_3154, RADEON_RV380, RFB_MOB },
325 1.1 gdamore { PCI_PRODUCT_ATI_RADEON_RV380_3E50, RADEON_RV380, 0 },
326 1.1 gdamore { PCI_PRODUCT_ATI_RADEON_RV380_3E54, RADEON_RV380, 0 },
327 1.1 gdamore { PCI_PRODUCT_ATI_RADEON_RV370_5460, RADEON_RV380, RFB_MOB },
328 1.1 gdamore { PCI_PRODUCT_ATI_RADEON_RV370_5464, RADEON_RV380, RFB_MOB },
329 1.1 gdamore { PCI_PRODUCT_ATI_RADEON_RV370_5B60, RADEON_RV380, 0 },
330 1.1 gdamore { PCI_PRODUCT_ATI_RADEON_RV370_5B64, RADEON_RV380, 0 },
331 1.1 gdamore { PCI_PRODUCT_ATI_RADEON_RV370_5B65, RADEON_RV380, 0 },
332 1.1 gdamore
333 1.1 gdamore /* R420/R423 family */
334 1.1 gdamore { PCI_PRODUCT_ATI_RADEON_R420_JH, RADEON_R420, 0 },
335 1.1 gdamore { PCI_PRODUCT_ATI_RADEON_R420_JI, RADEON_R420, 0 },
336 1.1 gdamore { PCI_PRODUCT_ATI_RADEON_R420_JJ, RADEON_R420, 0 },
337 1.1 gdamore { PCI_PRODUCT_ATI_RADEON_R420_JK, RADEON_R420, 0 },
338 1.1 gdamore { PCI_PRODUCT_ATI_RADEON_R420_JL, RADEON_R420, 0 },
339 1.1 gdamore { PCI_PRODUCT_ATI_RADEON_R420_JM, RADEON_R420, 0 },
340 1.1 gdamore { PCI_PRODUCT_ATI_RADEON_R420_JN, RADEON_R420, RFB_MOB },
341 1.1 gdamore { PCI_PRODUCT_ATI_RADEON_R420_JP, RADEON_R420, 0 },
342 1.1 gdamore { PCI_PRODUCT_ATI_RADEON_R423_UH, RADEON_R420, 0 },
343 1.1 gdamore { PCI_PRODUCT_ATI_RADEON_R423_UI, RADEON_R420, 0 },
344 1.1 gdamore { PCI_PRODUCT_ATI_RADEON_R423_UJ, RADEON_R420, 0 },
345 1.1 gdamore { PCI_PRODUCT_ATI_RADEON_R423_UK, RADEON_R420, 0 },
346 1.1 gdamore { PCI_PRODUCT_ATI_RADEON_R423_UQ, RADEON_R420, 0 },
347 1.1 gdamore { PCI_PRODUCT_ATI_RADEON_R423_UR, RADEON_R420, 0 },
348 1.1 gdamore { PCI_PRODUCT_ATI_RADEON_R423_UT, RADEON_R420, 0 },
349 1.1 gdamore { PCI_PRODUCT_ATI_RADEON_R423_5D57, RADEON_R420, 0 },
350 1.1 gdamore
351 1.1 gdamore { 0, 0, 0 }
352 1.1 gdamore };
353 1.1 gdamore
354 1.1 gdamore static struct {
355 1.1 gdamore int divider;
356 1.1 gdamore int mask;
357 1.1 gdamore } radeonfb_dividers[] = {
358 1.1 gdamore { 1, 0 },
359 1.1 gdamore { 2, 1 },
360 1.1 gdamore { 3, 4 },
361 1.1 gdamore { 4, 2 },
362 1.1 gdamore { 6, 6 },
363 1.1 gdamore { 8, 3 },
364 1.1 gdamore { 12, 7 },
365 1.1 gdamore { 0, 0 }
366 1.1 gdamore };
367 1.1 gdamore
368 1.1 gdamore /*
369 1.1 gdamore * This table taken from X11.
370 1.1 gdamore */
371 1.1 gdamore static const struct {
372 1.1 gdamore int family;
373 1.1 gdamore struct radeon_tmds_pll plls[4];
374 1.1 gdamore } radeonfb_tmds_pll[] = {
375 1.1 gdamore { RADEON_R100, {{12000, 0xa1b}, {-1, 0xa3f}}},
376 1.1 gdamore { RADEON_RV100, {{12000, 0xa1b}, {-1, 0xa3f}}},
377 1.1 gdamore { RADEON_RS100, {{0, 0}}},
378 1.1 gdamore { RADEON_RV200, {{15000, 0xa1b}, {-1, 0xa3f}}},
379 1.1 gdamore { RADEON_RS200, {{15000, 0xa1b}, {-1, 0xa3f}}},
380 1.1 gdamore { RADEON_R200, {{15000, 0xa1b}, {-1, 0xa3f}}},
381 1.1 gdamore { RADEON_RV250, {{15500, 0x81b}, {-1, 0x83f}}},
382 1.1 gdamore { RADEON_RS300, {{0, 0}}},
383 1.1 gdamore { RADEON_RV280, {{13000, 0x400f4}, {15000, 0x400f7}}},
384 1.1 gdamore { RADEON_R300, {{-1, 0xb01cb}}},
385 1.1 gdamore { RADEON_R350, {{-1, 0xb01cb}}},
386 1.1 gdamore { RADEON_RV350, {{15000, 0xb0155}, {-1, 0xb01cb}}},
387 1.1 gdamore { RADEON_RV380, {{15000, 0xb0155}, {-1, 0xb01cb}}},
388 1.1 gdamore { RADEON_R420, {{-1, 0xb01cb}}},
389 1.1 gdamore };
390 1.1 gdamore
391 1.1 gdamore
392 1.1 gdamore CFATTACH_DECL(radeonfb, sizeof (struct radeonfb_softc),
393 1.1 gdamore radeonfb_match, radeonfb_attach, NULL, NULL);
394 1.1 gdamore
395 1.1 gdamore static int
396 1.1 gdamore radeonfb_match(struct device *parent, struct cfdata *match, void *aux)
397 1.1 gdamore {
398 1.1 gdamore struct pci_attach_args *pa = aux;
399 1.1 gdamore int i;
400 1.1 gdamore
401 1.1 gdamore if (PCI_VENDOR(pa->pa_id) != PCI_VENDOR_ATI)
402 1.1 gdamore return 0;
403 1.1 gdamore
404 1.1 gdamore for (i = 0; radeonfb_devices[i].devid; i++) {
405 1.1 gdamore if (PCI_PRODUCT(pa->pa_id) == radeonfb_devices[i].devid)
406 1.1 gdamore return 100; /* high to defeat VGA/VESA */
407 1.1 gdamore }
408 1.1 gdamore
409 1.1 gdamore return 0;
410 1.1 gdamore }
411 1.1 gdamore
412 1.1 gdamore static void
413 1.1 gdamore radeonfb_attach(struct device *parent, struct device *dev, void *aux)
414 1.1 gdamore {
415 1.1 gdamore struct radeonfb_softc *sc = (struct radeonfb_softc *)dev;
416 1.1 gdamore struct pci_attach_args *pa = aux;
417 1.1 gdamore bus_size_t bsz;
418 1.1 gdamore int i, j;
419 1.1 gdamore uint32_t v;
420 1.1 gdamore
421 1.1 gdamore sc->sc_id = pa->pa_id;
422 1.1 gdamore for (i = 0; radeonfb_devices[i].devid; i++) {
423 1.1 gdamore if (PCI_PRODUCT(sc->sc_id) == radeonfb_devices[i].devid)
424 1.1 gdamore break;
425 1.1 gdamore }
426 1.1 gdamore
427 1.1 gdamore pci_devinfo(sc->sc_id, pa->pa_class, 0, sc->sc_devinfo,
428 1.1 gdamore sizeof(sc->sc_devinfo));
429 1.1 gdamore
430 1.1 gdamore aprint_naive("\n");
431 1.1 gdamore aprint_normal(": %s\n", sc->sc_devinfo);
432 1.1 gdamore
433 1.1 gdamore KASSERT(radeonfb_devices[i].devid != 0);
434 1.1 gdamore sc->sc_pt = pa->pa_tag;
435 1.1 gdamore sc->sc_pc = pa->pa_pc;
436 1.1 gdamore sc->sc_family = radeonfb_devices[i].family;
437 1.1 gdamore sc->sc_flags = radeonfb_devices[i].flags;
438 1.1 gdamore
439 1.1 gdamore /*
440 1.1 gdamore * Some flags are general to entire chip families, and rather
441 1.1 gdamore * than clutter up the table with them, we go ahead and set
442 1.1 gdamore * them here.
443 1.1 gdamore */
444 1.1 gdamore switch (sc->sc_family) {
445 1.1 gdamore case RADEON_RS100:
446 1.1 gdamore case RADEON_RS200:
447 1.1 gdamore sc->sc_flags |= RFB_IGP | RFB_RV100;
448 1.1 gdamore break;
449 1.1 gdamore
450 1.1 gdamore case RADEON_RV100:
451 1.1 gdamore case RADEON_RV200:
452 1.1 gdamore case RADEON_RV250:
453 1.1 gdamore case RADEON_RV280:
454 1.1 gdamore sc->sc_flags |= RFB_RV100;
455 1.1 gdamore break;
456 1.1 gdamore
457 1.1 gdamore case RADEON_RS300:
458 1.1 gdamore sc->sc_flags |= RFB_SDAC | RFB_IGP | RFB_RV100;
459 1.1 gdamore break;
460 1.1 gdamore
461 1.1 gdamore case RADEON_R300:
462 1.1 gdamore case RADEON_RV350:
463 1.1 gdamore case RADEON_R350:
464 1.1 gdamore case RADEON_RV380:
465 1.1 gdamore case RADEON_R420:
466 1.1 gdamore /* newer chips */
467 1.1 gdamore sc->sc_flags |= RFB_R300;
468 1.1 gdamore break;
469 1.1 gdamore
470 1.1 gdamore case RADEON_R100:
471 1.1 gdamore sc->sc_flags |= RFB_NCRTC2;
472 1.1 gdamore break;
473 1.1 gdamore }
474 1.1 gdamore
475 1.1 gdamore /*
476 1.1 gdamore * XXX: to support true multihead, this must change.
477 1.1 gdamore */
478 1.1 gdamore sc->sc_ndisplays = 1;
479 1.1 gdamore
480 1.1 gdamore /* XXX: */
481 1.1 gdamore if (!HAS_CRTC2(sc)) {
482 1.1 gdamore sc->sc_ndisplays = 1;
483 1.1 gdamore }
484 1.1 gdamore
485 1.1 gdamore if (pci_mapreg_map(pa, RADEON_MAPREG_MMIO, PCI_MAPREG_TYPE_MEM, 0,
486 1.1 gdamore &sc->sc_regt, &sc->sc_regh, &sc->sc_regaddr,
487 1.1 gdamore &sc->sc_regsz) != 0) {
488 1.1 gdamore aprint_error("%s: unable to map registers!\n", XNAME(sc));
489 1.1 gdamore goto error;
490 1.1 gdamore }
491 1.1 gdamore
492 1.1 gdamore /* scratch register test... */
493 1.1 gdamore if (radeonfb_scratch_test(sc, RADEON_BIOS_0_SCRATCH, 0x55555555) ||
494 1.1 gdamore radeonfb_scratch_test(sc, RADEON_BIOS_0_SCRATCH, 0xaaaaaaaa)) {
495 1.1 gdamore aprint_error("%s: scratch register test failed!\n", XNAME(sc));
496 1.1 gdamore goto error;
497 1.1 gdamore }
498 1.1 gdamore
499 1.1 gdamore PRINTREG(RADEON_BIOS_4_SCRATCH);
500 1.1 gdamore PRINTREG(RADEON_FP_GEN_CNTL);
501 1.1 gdamore PRINTREG(RADEON_FP2_GEN_CNTL);
502 1.1 gdamore PRINTREG(RADEON_TMDS_CNTL);
503 1.1 gdamore PRINTREG(RADEON_TMDS_TRANSMITTER_CNTL);
504 1.1 gdamore PRINTREG(RADEON_TMDS_PLL_CNTL);
505 1.1 gdamore PRINTREG(RADEON_LVDS_GEN_CNTL);
506 1.1 gdamore PRINTREG(RADEON_FP_HORZ_STRETCH);
507 1.1 gdamore PRINTREG(RADEON_FP_VERT_STRETCH);
508 1.1 gdamore
509 1.1 gdamore /* XXX: RV100 specific */
510 1.1 gdamore PUT32(sc, RADEON_TMDS_PLL_CNTL, 0xa27);
511 1.1 gdamore
512 1.1 gdamore PATCH32(sc, RADEON_TMDS_TRANSMITTER_CNTL,
513 1.1 gdamore RADEON_TMDS_TRANSMITTER_PLLEN,
514 1.1 gdamore RADEON_TMDS_TRANSMITTER_PLLEN | RADEON_TMDS_TRANSMITTER_PLLRST);
515 1.1 gdamore
516 1.1 gdamore radeonfb_i2c_init(sc);
517 1.1 gdamore
518 1.1 gdamore radeonfb_loadbios(sc, pa);
519 1.1 gdamore
520 1.1 gdamore #ifdef RADEON_BIOS_INIT
521 1.1 gdamore if (radeonfb_bios_init(sc)) {
522 1.1 gdamore aprint_error("%s: BIOS inititialization failed\n", XNAME(sc));
523 1.1 gdamore goto error;
524 1.1 gdamore }
525 1.1 gdamore #endif
526 1.1 gdamore
527 1.1 gdamore if (radeonfb_getclocks(sc)) {
528 1.1 gdamore aprint_error("%s: Unable to get reference clocks from BIOS\n",
529 1.1 gdamore XNAME(sc));
530 1.1 gdamore goto error;
531 1.1 gdamore }
532 1.1 gdamore
533 1.1 gdamore if (radeonfb_gettmds(sc)) {
534 1.1 gdamore aprint_error("%s: Unable to identify TMDS PLL settings\n",
535 1.1 gdamore XNAME(sc));
536 1.1 gdamore goto error;
537 1.1 gdamore }
538 1.1 gdamore
539 1.1 gdamore aprint_verbose("%s: refclk = %d.%03d MHz, refdiv = %d "
540 1.1 gdamore "minpll = %d, maxpll = %d\n", XNAME(sc),
541 1.1 gdamore (int)sc->sc_refclk / 1000, (int)sc->sc_refclk % 1000,
542 1.1 gdamore (int)sc->sc_refdiv, (int)sc->sc_minpll, (int)sc->sc_maxpll);
543 1.1 gdamore
544 1.1 gdamore radeonfb_getconnectors(sc);
545 1.1 gdamore
546 1.1 gdamore radeonfb_set_fbloc(sc);
547 1.1 gdamore
548 1.1 gdamore for (i = 0; radeonfb_limits[i].size; i++) {
549 1.1 gdamore if (sc->sc_memsz >= radeonfb_limits[i].size) {
550 1.1 gdamore sc->sc_maxx = radeonfb_limits[i].maxx;
551 1.1 gdamore sc->sc_maxy = radeonfb_limits[i].maxy;
552 1.1 gdamore sc->sc_maxbpp = radeonfb_limits[i].maxbpp;
553 1.1 gdamore /* framebuffer offset, start at a 4K page */
554 1.1 gdamore sc->sc_fboffset = sc->sc_memsz /
555 1.1 gdamore radeonfb_limits[i].maxdisp;
556 1.1 gdamore /*
557 1.1 gdamore * we use the fbsize to figure out where we can store
558 1.1 gdamore * things like cursor data.
559 1.1 gdamore */
560 1.1 gdamore sc->sc_fbsize =
561 1.1 gdamore ROUNDUP(ROUNDUP(sc->sc_maxx * sc->sc_maxbpp / 8 ,
562 1.1 gdamore RADEON_STRIDEALIGN) * sc->sc_maxy,
563 1.1 gdamore 4096);
564 1.1 gdamore break;
565 1.1 gdamore }
566 1.1 gdamore }
567 1.1 gdamore
568 1.1 gdamore
569 1.1 gdamore radeonfb_init_misc(sc);
570 1.1 gdamore radeonfb_init_palette(sc, 0);
571 1.1 gdamore if (HAS_CRTC2(sc))
572 1.1 gdamore radeonfb_init_palette(sc, 1);
573 1.1 gdamore
574 1.1 gdamore /* program the DAC wirings */
575 1.1 gdamore for (i = 0; i < (HAS_CRTC2(sc) ? 2 : 1); i++) {
576 1.1 gdamore switch (sc->sc_ports[i].rp_dac_type) {
577 1.1 gdamore case RADEON_DAC_PRIMARY:
578 1.1 gdamore PATCH32(sc, RADEON_DAC_CNTL2,
579 1.1 gdamore i ? RADEON_DAC2_DAC_CLK_SEL : 0,
580 1.1 gdamore ~RADEON_DAC2_DAC_CLK_SEL);
581 1.1 gdamore break;
582 1.1 gdamore case RADEON_DAC_TVDAC:
583 1.1 gdamore /* we always use the TVDAC to drive a secondary analog
584 1.1 gdamore * CRT for now. if we ever support TV-out this will
585 1.1 gdamore * have to change.
586 1.1 gdamore */
587 1.1 gdamore SET32(sc, RADEON_DAC_CNTL2,
588 1.1 gdamore RADEON_DAC2_DAC2_CLK_SEL);
589 1.1 gdamore PATCH32(sc, RADEON_DISP_HW_DEBUG,
590 1.1 gdamore i ? 0 : RADEON_CRT2_DISP1_SEL,
591 1.1 gdamore ~RADEON_CRT2_DISP1_SEL);
592 1.1 gdamore break;
593 1.1 gdamore }
594 1.1 gdamore }
595 1.1 gdamore PRINTREG(RADEON_DAC_CNTL2);
596 1.1 gdamore PRINTREG(RADEON_DISP_HW_DEBUG);
597 1.1 gdamore
598 1.1 gdamore /* other DAC programming */
599 1.1 gdamore v = GET32(sc, RADEON_DAC_CNTL);
600 1.1 gdamore v &= (RADEON_DAC_RANGE_CNTL_MASK | RADEON_DAC_BLANKING);
601 1.1 gdamore v |= RADEON_DAC_MASK_ALL | RADEON_DAC_8BIT_EN;
602 1.1 gdamore PUT32(sc, RADEON_DAC_CNTL, v);
603 1.1 gdamore PRINTREG(RADEON_DAC_CNTL);
604 1.1 gdamore
605 1.1 gdamore /* XXX: this may need more investigation */
606 1.1 gdamore PUT32(sc, RADEON_TV_DAC_CNTL, 0x00280203);
607 1.1 gdamore PRINTREG(RADEON_TV_DAC_CNTL);
608 1.1 gdamore
609 1.1 gdamore /* enable TMDS */
610 1.1 gdamore SET32(sc, RADEON_FP_GEN_CNTL,
611 1.1 gdamore RADEON_FP_TMDS_EN |
612 1.1 gdamore RADEON_FP_CRTC_DONT_SHADOW_VPAR |
613 1.1 gdamore RADEON_FP_CRTC_DONT_SHADOW_HEND);
614 1.1 gdamore CLR32(sc, RADEON_FP_GEN_CNTL, RADEON_FP_SEL_CRTC2);
615 1.1 gdamore if (HAS_CRTC2(sc))
616 1.1 gdamore SET32(sc, RADEON_FP2_GEN_CNTL, RADEON_FP2_SRC_SEL_CRTC2);
617 1.1 gdamore
618 1.1 gdamore /*
619 1.1 gdamore * we use bus_space_map instead of pci_mapreg, because we don't
620 1.1 gdamore * need the full aperature space. no point in wasting virtual
621 1.1 gdamore * address space we don't intend to use, right?
622 1.1 gdamore */
623 1.1 gdamore if ((sc->sc_memsz < (4096 * 1024)) ||
624 1.1 gdamore (pci_mapreg_info(sc->sc_pc, sc->sc_pt, RADEON_MAPREG_VRAM,
625 1.1 gdamore PCI_MAPREG_TYPE_MEM, &sc->sc_memaddr, &bsz, NULL) != 0) ||
626 1.1 gdamore (bsz < sc->sc_memsz)) {
627 1.1 gdamore sc->sc_memsz = 0;
628 1.1 gdamore aprint_error("%s: Bad frame buffer configuration\n",
629 1.1 gdamore XNAME(sc));
630 1.1 gdamore goto error;
631 1.1 gdamore }
632 1.1 gdamore
633 1.1 gdamore /* 64 MB should be enough -- more just wastes map entries */
634 1.1 gdamore if (sc->sc_memsz > (64 << 20))
635 1.1 gdamore sc->sc_memsz = (64 << 20);
636 1.1 gdamore
637 1.1 gdamore sc->sc_memt = pa->pa_memt;
638 1.1 gdamore if (bus_space_map(sc->sc_memt, sc->sc_memaddr, sc->sc_memsz,
639 1.1 gdamore BUS_SPACE_MAP_LINEAR, &sc->sc_memh) != 0) {
640 1.1 gdamore sc->sc_memsz = 0;
641 1.1 gdamore aprint_error("%s: Unable to map frame buffer\n", XNAME(sc));
642 1.1 gdamore goto error;
643 1.1 gdamore }
644 1.1 gdamore
645 1.1 gdamore aprint_normal("%s: %d MB aperture at 0x%08x, "
646 1.1 gdamore "%d KB registers at 0x%08x\n", XNAME(sc),
647 1.1 gdamore (int)sc->sc_memsz >> 20, (unsigned)sc->sc_memaddr,
648 1.1 gdamore (int)sc->sc_regsz >> 10, (unsigned)sc->sc_regaddr);
649 1.1 gdamore
650 1.1 gdamore #if 0
651 1.1 gdamore /* setup default video mode from devprop (allows PROM override) */
652 1.1 gdamore sc->sc_defaultmode = radeonfb_default_mode;
653 1.1 gdamore ps = prop_dictionary_get(device_properties(&sc->sc_dev),
654 1.1 gdamore "videomode");
655 1.1 gdamore if (ps != NULL) {
656 1.1 gdamore sc->sc_modebuf = prop_string_cstring(ps);
657 1.1 gdamore if (sc->sc_modebuf)
658 1.1 gdamore sc->sc_defaultmode = sc->sc_modebuf;
659 1.1 gdamore }
660 1.1 gdamore #endif
661 1.1 gdamore
662 1.1 gdamore /* initialize some basic display parameters */
663 1.1 gdamore for (i = 0; i < sc->sc_ndisplays; i++) {
664 1.1 gdamore struct radeonfb_display *dp = &sc->sc_displays[i];
665 1.1 gdamore struct rasops_info *ri;
666 1.1 gdamore long defattr;
667 1.1 gdamore struct wsemuldisplaydev_attach_args aa;
668 1.1 gdamore
669 1.1 gdamore /*
670 1.1 gdamore * Figure out how many "displays" (desktops) we are going to
671 1.1 gdamore * support. If more than one, then each CRTC gets its own
672 1.1 gdamore * programming.
673 1.1 gdamore *
674 1.1 gdamore * XXX: this code needs to change to support mergedfb.
675 1.1 gdamore * XXX: would be nice to allow this to be overridden
676 1.1 gdamore */
677 1.1 gdamore if (HAS_CRTC2(sc) && (sc->sc_ndisplays == 1)) {
678 1.1 gdamore DPRINTF(("dual crtcs!\n"));
679 1.1 gdamore dp->rd_ncrtcs = 2;
680 1.1 gdamore dp->rd_crtcs[0].rc_number = 0;
681 1.1 gdamore dp->rd_crtcs[1].rc_number = 1;
682 1.1 gdamore } else {
683 1.1 gdamore dp->rd_ncrtcs = 1;
684 1.1 gdamore dp->rd_crtcs[0].rc_number = i;
685 1.1 gdamore }
686 1.1 gdamore
687 1.1 gdamore /* set up port pointer */
688 1.1 gdamore for (j = 0; j < dp->rd_ncrtcs; j++) {
689 1.1 gdamore dp->rd_crtcs[j].rc_port =
690 1.1 gdamore &sc->sc_ports[dp->rd_crtcs[j].rc_number];
691 1.1 gdamore }
692 1.1 gdamore
693 1.1 gdamore dp->rd_softc = sc;
694 1.1 gdamore dp->rd_wsmode = WSDISPLAYIO_MODE_EMUL;
695 1.1 gdamore dp->rd_bg = WS_DEFAULT_BG;
696 1.2 macallan #if 0
697 1.1 gdamore dp->rd_bpp = sc->sc_maxbpp; /* XXX: for now */
698 1.2 macallan #else
699 1.2 macallan dp->rd_bpp = RADEONFB_DEFAULT_DEPTH; /* XXX */
700 1.2 macallan #endif
701 1.1 gdamore /* for text mode, we pick a resolution that won't
702 1.1 gdamore * require panning */
703 1.1 gdamore radeonfb_pickres(dp, &dp->rd_virtx, &dp->rd_virty, 0);
704 1.1 gdamore
705 1.1 gdamore aprint_normal("%s: display %d: "
706 1.1 gdamore "virtual resolution %dx%d at %d bpp\n",
707 1.1 gdamore XNAME(sc), i, dp->rd_virtx, dp->rd_virty, dp->rd_bpp);
708 1.1 gdamore
709 1.1 gdamore /* now select the *video mode* that we will use */
710 1.1 gdamore for (j = 0; j < dp->rd_ncrtcs; j++) {
711 1.1 gdamore const struct videomode *vmp;
712 1.1 gdamore vmp = radeonfb_port_mode(dp->rd_crtcs[j].rc_port,
713 1.1 gdamore dp->rd_virtx, dp->rd_virty);
714 1.1 gdamore dp->rd_crtcs[j].rc_videomode = *vmp;
715 1.1 gdamore printf("%s: port %d: physical %dx%d %dHz\n",
716 1.1 gdamore XNAME(sc), j, vmp->hdisplay, vmp->vdisplay,
717 1.1 gdamore DIVIDE(DIVIDE(vmp->dot_clock * 1000,
718 1.1 gdamore vmp->htotal), vmp->vtotal));
719 1.1 gdamore }
720 1.1 gdamore
721 1.1 gdamore /* N.B.: radeon wants 64-byte aligned stride */
722 1.2 macallan dp->rd_stride = dp->rd_virtx * dp->rd_bpp / 8;
723 1.2 macallan //dp->rd_stride = sc->sc_maxx * sc->sc_maxbpp / 8;
724 1.1 gdamore dp->rd_stride = ROUNDUP(dp->rd_stride, RADEON_STRIDEALIGN);
725 1.1 gdamore
726 1.1 gdamore dp->rd_offset = sc->sc_fboffset * i;
727 1.1 gdamore dp->rd_fbptr = (vaddr_t)bus_space_vaddr(sc->sc_memt,
728 1.1 gdamore sc->sc_memh) + dp->rd_offset;
729 1.1 gdamore dp->rd_curoff = sc->sc_fbsize;
730 1.1 gdamore dp->rd_curptr = dp->rd_fbptr + dp->rd_curoff;
731 1.1 gdamore
732 1.1 gdamore DPRINTF(("fpbtr = %p\n", (void *)dp->rd_fbptr));
733 1.1 gdamore
734 1.1 gdamore switch (dp->rd_bpp) {
735 1.1 gdamore case 8:
736 1.1 gdamore dp->rd_format = 2;
737 1.1 gdamore break;
738 1.1 gdamore case 32:
739 1.1 gdamore dp->rd_format = 6;
740 1.1 gdamore break;
741 1.1 gdamore default:
742 1.1 gdamore aprint_error("%s: bad depth %d\n", XNAME(sc),
743 1.1 gdamore dp->rd_bpp);
744 1.1 gdamore goto error;
745 1.1 gdamore }
746 1.1 gdamore
747 1.2 macallan printf("init engine\n");
748 1.2 macallan /* XXX: this seems suspicious - per display engine
749 1.2 macallan initialization? */
750 1.2 macallan radeonfb_engine_init(dp);
751 1.2 macallan
752 1.1 gdamore /* copy the template into place */
753 1.1 gdamore dp->rd_wsscreens_storage[0] = radeonfb_stdscreen;
754 1.1 gdamore dp->rd_wsscreens = dp->rd_wsscreens_storage;
755 1.1 gdamore
756 1.1 gdamore /* and make up the list */
757 1.1 gdamore dp->rd_wsscreenlist.nscreens = 1;
758 1.1 gdamore dp->rd_wsscreenlist.screens =
759 1.1 gdamore (const struct wsscreen_descr **)&dp->rd_wsscreens;
760 1.1 gdamore
761 1.1 gdamore vcons_init(&dp->rd_vd, dp, dp->rd_wsscreens,
762 1.1 gdamore &radeonfb_accessops);
763 1.1 gdamore
764 1.1 gdamore dp->rd_vd.init_screen = radeonfb_init_screen;
765 1.1 gdamore
766 1.2 macallan dp->rd_console = 1;
767 1.1 gdamore
768 1.1 gdamore dp->rd_vscreen.scr_flags |= VCONS_SCREEN_IS_STATIC;
769 1.1 gdamore
770 1.1 gdamore vcons_init_screen(&dp->rd_vd, &dp->rd_vscreen,
771 1.1 gdamore dp->rd_console, &defattr);
772 1.1 gdamore
773 1.1 gdamore ri = &dp->rd_vscreen.scr_ri;
774 1.1 gdamore dp->rd_wsscreens->textops = &ri->ri_ops;
775 1.1 gdamore dp->rd_wsscreens->capabilities = ri->ri_caps;
776 1.1 gdamore dp->rd_wsscreens->nrows = ri->ri_rows;
777 1.1 gdamore dp->rd_wsscreens->ncols = ri->ri_cols;
778 1.1 gdamore
779 1.1 gdamore #ifdef SPLASHSCREEN
780 1.1 gdamore dp->rd_splash.si_depth = ri->ri_depth;
781 1.1 gdamore dp->rd_splash.si_bits = ri->ri_bits;
782 1.1 gdamore dp->rd_splash.si_hwbits = ri->ri_hwbits;
783 1.1 gdamore dp->rd_splash.si_width = ri->ri_width;
784 1.1 gdamore dp->rd_splash.si_height = ri->ri_height;
785 1.1 gdamore dp->rd_splash.si_stride = ri->ri_stride;
786 1.1 gdamore dp->rd_splash.si_fillrect = NULL;
787 1.1 gdamore #endif
788 1.1 gdamore if (dp->rd_console) {
789 1.1 gdamore
790 1.2 macallan ri->ri_height, ri->ri_cols, ri->ri_rows);
791 1.1 gdamore wsdisplay_cnattach(dp->rd_wsscreens, ri, 0, 0,
792 1.1 gdamore defattr);
793 1.1 gdamore #ifdef SPLASHSCREEN
794 1.1 gdamore splash_render(&dp->rd_splash,
795 1.1 gdamore SPLASH_F_CENTER|SPLASH_F_FILL);
796 1.1 gdamore #endif
797 1.1 gdamore
798 1.1 gdamore #ifdef SPLASHSCREEN_PROGRESS
799 1.1 gdamore dp->rd_progress.sp_top = (dp->rd_virty / 8) * 7;
800 1.1 gdamore dp->rd_progress.sp_width = (dp->rd_virtx / 4) * 3;
801 1.1 gdamore dp->rd_progress.sp_left = (dp->rd_virtx -
802 1.1 gdamore dp->rd_progress.sp_width) / 2;
803 1.1 gdamore dp->rd_progress.sp_height = 20;
804 1.1 gdamore dp->rd_progress.sp_state = -1;
805 1.1 gdamore dp->rd_progress.sp_si = &dp->rd_splash;
806 1.1 gdamore splash_progress_init(&dp->rd_progress);
807 1.1 gdamore SCREEN_DISABLE_DRAWING(&dp->rd_vscreen);
808 1.1 gdamore #endif
809 1.1 gdamore
810 1.1 gdamore } else {
811 1.1 gdamore
812 1.1 gdamore /*
813 1.1 gdamore * since we're not the console we can postpone
814 1.1 gdamore * the rest until someone actually allocates a
815 1.1 gdamore * screen for us. but we do clear the screen
816 1.1 gdamore * at least.
817 1.1 gdamore */
818 1.1 gdamore memset(ri->ri_bits, 0, 1024);
819 1.1 gdamore
820 1.1 gdamore radeonfb_modeswitch(dp);
821 1.1 gdamore #ifdef SPLASHSCREEN
822 1.1 gdamore splash_render(&dp->rd_splash,
823 1.1 gdamore SPLASH_F_CENTER|SPLASH_F_FILL);
824 1.1 gdamore SCREEN_DISABLE_DRAWING(&dp->rd_vscreen);
825 1.1 gdamore #endif
826 1.1 gdamore }
827 1.1 gdamore
828 1.1 gdamore aa.console = dp->rd_console;
829 1.1 gdamore aa.scrdata = &dp->rd_wsscreenlist;
830 1.1 gdamore aa.accessops = &radeonfb_accessops;
831 1.1 gdamore aa.accesscookie = &dp->rd_vd;
832 1.1 gdamore
833 1.1 gdamore config_found(&sc->sc_dev, &aa, wsemuldisplaydevprint);
834 1.2 macallan radeonfb_blank(dp, 0);
835 1.1 gdamore }
836 1.1 gdamore
837 1.1 gdamore return;
838 1.1 gdamore
839 1.1 gdamore error:
840 1.1 gdamore if (sc->sc_biossz)
841 1.1 gdamore free(sc->sc_bios, M_DEVBUF);
842 1.1 gdamore
843 1.1 gdamore if (sc->sc_regsz)
844 1.1 gdamore bus_space_unmap(sc->sc_regt, sc->sc_regh, sc->sc_regsz);
845 1.1 gdamore
846 1.1 gdamore if (sc->sc_memsz)
847 1.1 gdamore bus_space_unmap(sc->sc_memt, sc->sc_memh, sc->sc_memsz);
848 1.1 gdamore }
849 1.1 gdamore
850 1.1 gdamore int
851 1.1 gdamore radeonfb_ioctl(void *v, void *vs,
852 1.1 gdamore unsigned long cmd, caddr_t d, int flag, struct lwp *l)
853 1.1 gdamore {
854 1.1 gdamore struct vcons_data *vd;
855 1.1 gdamore struct radeonfb_display *dp;
856 1.1 gdamore struct radeonfb_softc *sc;
857 1.1 gdamore
858 1.1 gdamore vd = (struct vcons_data *)v;
859 1.1 gdamore dp = (struct radeonfb_display *)vd->cookie;
860 1.1 gdamore sc = dp->rd_softc;
861 1.1 gdamore
862 1.1 gdamore switch (cmd) {
863 1.1 gdamore case WSDISPLAYIO_GTYPE:
864 1.1 gdamore *(unsigned *)d = WSDISPLAY_TYPE_PCIMISC;
865 1.1 gdamore return 0;
866 1.1 gdamore
867 1.1 gdamore case WSDISPLAYIO_GINFO:
868 1.1 gdamore if (vd->active != NULL) {
869 1.1 gdamore struct wsdisplay_fbinfo *fb;
870 1.1 gdamore fb = (struct wsdisplay_fbinfo *)d;
871 1.1 gdamore fb->width = dp->rd_virtx;
872 1.1 gdamore fb->height = dp->rd_virty;
873 1.1 gdamore fb->depth = dp->rd_bpp;
874 1.1 gdamore fb->cmsize = 256;
875 1.1 gdamore return 0;
876 1.1 gdamore } else
877 1.1 gdamore return ENODEV;
878 1.1 gdamore case WSDISPLAYIO_GVIDEO:
879 1.1 gdamore if (radeonfb_isblank(dp))
880 1.1 gdamore *(unsigned *)d = WSDISPLAYIO_VIDEO_OFF;
881 1.1 gdamore else
882 1.1 gdamore *(unsigned *)d = WSDISPLAYIO_VIDEO_ON;
883 1.1 gdamore return 0;
884 1.1 gdamore
885 1.1 gdamore case WSDISPLAYIO_SVIDEO:
886 1.1 gdamore radeonfb_blank(dp,
887 1.1 gdamore (*(unsigned int *)d == WSDISPLAYIO_VIDEO_OFF));
888 1.1 gdamore return 0;
889 1.1 gdamore
890 1.1 gdamore case WSDISPLAYIO_GETCMAP:
891 1.1 gdamore #if 0
892 1.1 gdamore if (dp->rd_bpp == 8)
893 1.1 gdamore return radeonfb_getcmap(sc,
894 1.1 gdamore (struct wsdisplay_cmap *)d);
895 1.1 gdamore #endif
896 1.1 gdamore return EINVAL;
897 1.1 gdamore
898 1.1 gdamore case WSDISPLAYIO_PUTCMAP:
899 1.1 gdamore #if 0
900 1.1 gdamore if (dp->rd_bpp == 8)
901 1.1 gdamore return radeonfb_putcmap(sc,
902 1.1 gdamore (struct wsdisplay_cmap *)d);
903 1.1 gdamore #endif
904 1.1 gdamore return EINVAL;
905 1.1 gdamore
906 1.1 gdamore case WSDISPLAYIO_LINEBYTES:
907 1.1 gdamore *(unsigned *)d = dp->rd_stride;
908 1.1 gdamore return 0;
909 1.1 gdamore
910 1.1 gdamore case WSDISPLAYIO_SMODE:
911 1.1 gdamore if (*(int *)d != dp->rd_wsmode) {
912 1.1 gdamore dp->rd_wsmode = *(int *)d;
913 1.1 gdamore if ((dp->rd_wsmode == WSDISPLAYIO_MODE_EMUL) &&
914 1.1 gdamore (dp->rd_vd.active)) {
915 1.1 gdamore vcons_redraw_screen(dp->rd_vd.active);
916 1.1 gdamore }
917 1.1 gdamore }
918 1.1 gdamore return 0;
919 1.1 gdamore
920 1.1 gdamore case WSDISPLAYIO_GCURMAX:
921 1.1 gdamore ((struct wsdisplay_curpos *)d)->x = RADEON_CURSORMAXX;
922 1.1 gdamore ((struct wsdisplay_curpos *)d)->y = RADEON_CURSORMAXY;
923 1.1 gdamore return 0;
924 1.1 gdamore
925 1.1 gdamore case WSDISPLAYIO_SCURSOR:
926 1.1 gdamore return radeonfb_set_cursor(dp, (struct wsdisplay_cursor *)d);
927 1.1 gdamore
928 1.1 gdamore case WSDISPLAYIO_GCURSOR:
929 1.1 gdamore return EPASSTHROUGH;
930 1.1 gdamore
931 1.1 gdamore case WSDISPLAYIO_GCURPOS:
932 1.1 gdamore ((struct wsdisplay_curpos *)d)->x = dp->rd_cursor.rc_pos.x;
933 1.1 gdamore ((struct wsdisplay_curpos *)d)->y = dp->rd_cursor.rc_pos.y;
934 1.1 gdamore return 0;
935 1.1 gdamore
936 1.1 gdamore case WSDISPLAYIO_SCURPOS:
937 1.1 gdamore return radeonfb_set_curpos(dp, (struct wsdisplay_curpos *)d);
938 1.1 gdamore
939 1.1 gdamore case WSDISPLAYIO_SSPLASH:
940 1.1 gdamore #if defined(SPLASHSCREEN)
941 1.1 gdamore if (*(int *)d == 1) {
942 1.1 gdamore SCREEN_DISABLE_DRAWING(&dp->rd_vscreen);
943 1.1 gdamore splash_render(&dp->rd_splash,
944 1.1 gdamore SPLASH_F_CENTER|SPLASH_F_FILL);
945 1.1 gdamore } else
946 1.1 gdamore SCREEN_ENABLE_DRAWING(&dp->rd_vscreen);
947 1.1 gdamore return 0;
948 1.1 gdamore #else
949 1.1 gdamore return ENODEV;
950 1.1 gdamore #endif
951 1.1 gdamore case WSDISPLAYIO_SPROGRESS:
952 1.1 gdamore #if defined(SPLASHSCREEN) && defined(SPLASHSCREEN_PROGRESS)
953 1.1 gdamore dp->rd_progress.sp_force = 1;
954 1.1 gdamore splash_progress_update(&dp->rd_progress);
955 1.1 gdamore dp->rd_progress.sp_force = 0;
956 1.1 gdamore return 0;
957 1.1 gdamore #else
958 1.1 gdamore return ENODEV;
959 1.1 gdamore #endif
960 1.1 gdamore
961 1.1 gdamore default:
962 1.1 gdamore return EPASSTHROUGH;
963 1.1 gdamore }
964 1.1 gdamore }
965 1.1 gdamore
966 1.1 gdamore paddr_t
967 1.1 gdamore radeonfb_mmap(void *v, void *vs, off_t offset, int prot)
968 1.1 gdamore {
969 1.1 gdamore struct vcons_data *vd;
970 1.1 gdamore struct radeonfb_display *dp;
971 1.1 gdamore struct radeonfb_softc *sc;
972 1.1 gdamore paddr_t pa;
973 1.1 gdamore
974 1.1 gdamore vd = (struct vcons_data *)v;
975 1.1 gdamore dp = (struct radeonfb_display *)vd->cookie;
976 1.1 gdamore sc = dp->rd_softc;
977 1.1 gdamore
978 1.1 gdamore /* XXX: note that we don't allow mapping of registers right now */
979 1.1 gdamore /* XXX: this means that the XFree86 radeon driver won't work */
980 1.1 gdamore
981 1.1 gdamore if ((offset >= 0) && (offset < (dp->rd_virty * dp->rd_stride))) {
982 1.1 gdamore pa = bus_space_mmap(sc->sc_memt,
983 1.1 gdamore sc->sc_memaddr + dp->rd_offset + offset, 0,
984 1.1 gdamore prot, BUS_SPACE_MAP_LINEAR);
985 1.1 gdamore return pa;
986 1.1 gdamore }
987 1.1 gdamore
988 1.1 gdamore return -1;
989 1.1 gdamore }
990 1.1 gdamore
991 1.2 macallan static void
992 1.1 gdamore radeonfb_loadbios(struct radeonfb_softc *sc, struct pci_attach_args *pa)
993 1.1 gdamore {
994 1.1 gdamore bus_space_tag_t romt;
995 1.1 gdamore bus_space_handle_t romh, biosh;
996 1.1 gdamore bus_size_t romsz;
997 1.1 gdamore bus_addr_t ptr;
998 1.1 gdamore
999 1.1 gdamore if (pci_mapreg_map(pa, PCI_MAPREG_ROM, PCI_MAPREG_TYPE_ROM,
1000 1.1 gdamore BUS_SPACE_MAP_PREFETCHABLE, &romt, &romh, NULL, &romsz) != 0) {
1001 1.1 gdamore aprint_verbose("%s: unable to map BIOS!\n", XNAME(sc));
1002 1.1 gdamore return;
1003 1.1 gdamore }
1004 1.1 gdamore
1005 1.1 gdamore pci_find_rom(pa, romt, romh, PCI_ROM_CODE_TYPE_X86, &biosh,
1006 1.1 gdamore &sc->sc_biossz);
1007 1.1 gdamore if (sc->sc_biossz == 0) {
1008 1.1 gdamore aprint_verbose("%s: Video BIOS not present\n", XNAME(sc));
1009 1.1 gdamore return;
1010 1.1 gdamore }
1011 1.1 gdamore
1012 1.1 gdamore sc->sc_bios = malloc(sc->sc_biossz, M_DEVBUF, M_WAITOK);
1013 1.1 gdamore bus_space_read_region_1(romt, biosh, 0, sc->sc_bios, sc->sc_biossz);
1014 1.1 gdamore
1015 1.1 gdamore /* unmap the PCI expansion rom */
1016 1.1 gdamore bus_space_unmap(romt, romh, romsz);
1017 1.1 gdamore
1018 1.1 gdamore /* turn off rom decoder now */
1019 1.1 gdamore pci_conf_write(pa->pa_pc, pa->pa_tag, PCI_MAPREG_ROM,
1020 1.1 gdamore pci_conf_read(pa->pa_pc, pa->pa_tag, PCI_MAPREG_ROM) &
1021 1.1 gdamore ~PCI_MAPREG_ROM_ENABLE);
1022 1.1 gdamore
1023 1.1 gdamore ptr = GETBIOS16(sc, 0x48);
1024 1.1 gdamore if ((GETBIOS32(sc, ptr + 4) == 0x41544f4d /* "ATOM" */) ||
1025 1.1 gdamore (GETBIOS32(sc, ptr + 4) == 0x4d4f5441 /* "MOTA" */)) {
1026 1.1 gdamore sc->sc_flags |= RFB_ATOM;
1027 1.1 gdamore }
1028 1.1 gdamore
1029 1.1 gdamore aprint_verbose("%s: Found %d KB %s BIOS\n", XNAME(sc),
1030 1.1 gdamore (unsigned)sc->sc_biossz >> 10, IS_ATOM(sc) ? "ATOM" : "Legacy");
1031 1.1 gdamore }
1032 1.1 gdamore
1033 1.1 gdamore
1034 1.1 gdamore uint32_t
1035 1.1 gdamore radeonfb_get32(struct radeonfb_softc *sc, uint32_t reg)
1036 1.1 gdamore {
1037 1.1 gdamore
1038 1.1 gdamore return bus_space_read_4(sc->sc_regt, sc->sc_regh, reg);
1039 1.1 gdamore }
1040 1.1 gdamore
1041 1.1 gdamore void
1042 1.1 gdamore radeonfb_put32(struct radeonfb_softc *sc, uint32_t reg, uint32_t val)
1043 1.1 gdamore {
1044 1.1 gdamore
1045 1.1 gdamore bus_space_write_4(sc->sc_regt, sc->sc_regh, reg, val);
1046 1.1 gdamore }
1047 1.1 gdamore
1048 1.1 gdamore void
1049 1.1 gdamore radeonfb_mask32(struct radeonfb_softc *sc, uint32_t reg,
1050 1.1 gdamore uint32_t andmask, uint32_t ormask)
1051 1.1 gdamore {
1052 1.1 gdamore int s;
1053 1.1 gdamore uint32_t val;
1054 1.1 gdamore
1055 1.1 gdamore s = splhigh();
1056 1.1 gdamore val = radeonfb_get32(sc, reg);
1057 1.1 gdamore val = (val & andmask) | ormask;
1058 1.1 gdamore radeonfb_put32(sc, reg, val);
1059 1.1 gdamore splx(s);
1060 1.1 gdamore }
1061 1.1 gdamore
1062 1.1 gdamore uint32_t
1063 1.1 gdamore radeonfb_getindex(struct radeonfb_softc *sc, uint32_t idx)
1064 1.1 gdamore {
1065 1.1 gdamore int s;
1066 1.1 gdamore uint32_t val;
1067 1.1 gdamore
1068 1.1 gdamore s = splhigh();
1069 1.1 gdamore radeonfb_put32(sc, RADEON_MM_INDEX, idx);
1070 1.1 gdamore val = radeonfb_get32(sc, RADEON_MM_DATA);
1071 1.1 gdamore splx(s);
1072 1.1 gdamore
1073 1.1 gdamore return (val);
1074 1.1 gdamore }
1075 1.1 gdamore
1076 1.1 gdamore void
1077 1.1 gdamore radeonfb_putindex(struct radeonfb_softc *sc, uint32_t idx, uint32_t val)
1078 1.1 gdamore {
1079 1.1 gdamore int s;
1080 1.1 gdamore
1081 1.1 gdamore s = splhigh();
1082 1.1 gdamore radeonfb_put32(sc, RADEON_MM_INDEX, idx);
1083 1.1 gdamore radeonfb_put32(sc, RADEON_MM_DATA, val);
1084 1.1 gdamore splx(s);
1085 1.1 gdamore }
1086 1.1 gdamore
1087 1.1 gdamore void
1088 1.1 gdamore radeonfb_maskindex(struct radeonfb_softc *sc, uint32_t idx,
1089 1.1 gdamore uint32_t andmask, uint32_t ormask)
1090 1.1 gdamore {
1091 1.1 gdamore int s;
1092 1.1 gdamore uint32_t val;
1093 1.1 gdamore
1094 1.1 gdamore s = splhigh();
1095 1.1 gdamore radeonfb_put32(sc, RADEON_MM_INDEX, idx);
1096 1.1 gdamore val = radeonfb_get32(sc, RADEON_MM_DATA);
1097 1.1 gdamore val = (val & andmask) | ormask;
1098 1.1 gdamore radeonfb_put32(sc, RADEON_MM_DATA, val);
1099 1.1 gdamore splx(s);
1100 1.1 gdamore }
1101 1.1 gdamore
1102 1.1 gdamore uint32_t
1103 1.1 gdamore radeonfb_getpll(struct radeonfb_softc *sc, uint32_t idx)
1104 1.1 gdamore {
1105 1.1 gdamore int s;
1106 1.1 gdamore uint32_t val;
1107 1.1 gdamore
1108 1.1 gdamore s = splhigh();
1109 1.1 gdamore radeonfb_put32(sc, RADEON_CLOCK_CNTL_INDEX, idx & 0x3f);
1110 1.1 gdamore val = radeonfb_get32(sc, RADEON_CLOCK_CNTL_DATA);
1111 1.1 gdamore if (HAS_R300CG(sc))
1112 1.1 gdamore radeonfb_r300cg_workaround(sc);
1113 1.1 gdamore splx(s);
1114 1.1 gdamore
1115 1.1 gdamore return (val);
1116 1.1 gdamore }
1117 1.1 gdamore
1118 1.1 gdamore void
1119 1.1 gdamore radeonfb_putpll(struct radeonfb_softc *sc, uint32_t idx, uint32_t val)
1120 1.1 gdamore {
1121 1.1 gdamore int s;
1122 1.1 gdamore
1123 1.1 gdamore s = splhigh();
1124 1.1 gdamore radeonfb_put32(sc, RADEON_CLOCK_CNTL_INDEX, (idx & 0x3f) |
1125 1.1 gdamore RADEON_PLL_WR_EN);
1126 1.1 gdamore radeonfb_put32(sc, RADEON_CLOCK_CNTL_DATA, val);
1127 1.1 gdamore radeonfb_put32(sc, RADEON_CLOCK_CNTL_INDEX, 0);
1128 1.1 gdamore splx(s);
1129 1.1 gdamore }
1130 1.1 gdamore
1131 1.1 gdamore void
1132 1.1 gdamore radeonfb_maskpll(struct radeonfb_softc *sc, uint32_t idx,
1133 1.1 gdamore uint32_t andmask, uint32_t ormask)
1134 1.1 gdamore {
1135 1.1 gdamore int s;
1136 1.1 gdamore uint32_t val;
1137 1.1 gdamore
1138 1.1 gdamore s = splhigh();
1139 1.1 gdamore radeonfb_put32(sc, RADEON_CLOCK_CNTL_INDEX, (idx & 0x3f) |
1140 1.1 gdamore RADEON_PLL_WR_EN);
1141 1.1 gdamore val = radeonfb_get32(sc, RADEON_CLOCK_CNTL_DATA);
1142 1.1 gdamore val = (val & andmask) | ormask;
1143 1.1 gdamore radeonfb_put32(sc, RADEON_CLOCK_CNTL_DATA, val);
1144 1.1 gdamore radeonfb_put32(sc, RADEON_CLOCK_CNTL_INDEX, 0);
1145 1.1 gdamore splx(s);
1146 1.1 gdamore }
1147 1.1 gdamore
1148 1.1 gdamore int
1149 1.1 gdamore radeonfb_scratch_test(struct radeonfb_softc *sc, int reg, uint32_t v)
1150 1.1 gdamore {
1151 1.1 gdamore uint32_t saved;
1152 1.1 gdamore
1153 1.1 gdamore saved = GET32(sc, reg);
1154 1.1 gdamore PUT32(sc, reg, v);
1155 1.1 gdamore if (GET32(sc, reg) != v) {
1156 1.1 gdamore return -1;
1157 1.1 gdamore }
1158 1.1 gdamore PUT32(sc, reg, saved);
1159 1.1 gdamore return 0;
1160 1.1 gdamore }
1161 1.1 gdamore
1162 1.1 gdamore uintmax_t
1163 1.1 gdamore radeonfb_getprop_num(struct radeonfb_softc *sc, const char *name,
1164 1.1 gdamore uintmax_t defval)
1165 1.1 gdamore {
1166 1.1 gdamore prop_number_t pn;
1167 1.1 gdamore pn = prop_dictionary_get(device_properties(&sc->sc_dev), name);
1168 1.1 gdamore if (pn == NULL) {
1169 1.1 gdamore return defval;
1170 1.1 gdamore }
1171 1.1 gdamore KASSERT(prop_object_type(pn) == PROP_TYPE_NUMBER);
1172 1.1 gdamore return (prop_number_integer_value(pn));
1173 1.1 gdamore }
1174 1.1 gdamore
1175 1.1 gdamore int
1176 1.1 gdamore radeonfb_getclocks(struct radeonfb_softc *sc)
1177 1.1 gdamore {
1178 1.1 gdamore bus_addr_t ptr;
1179 1.1 gdamore int refclk = 0;
1180 1.1 gdamore int refdiv = 0;
1181 1.1 gdamore int minpll = 0;
1182 1.1 gdamore int maxpll = 0;
1183 1.1 gdamore
1184 1.1 gdamore /* load initial property values if port/board provides them */
1185 1.1 gdamore refclk = radeonfb_getprop_num(sc, "refclk", 0) & 0xffff;
1186 1.1 gdamore refdiv = radeonfb_getprop_num(sc, "refdiv", 0) & 0xffff;
1187 1.1 gdamore minpll = radeonfb_getprop_num(sc, "minpll", 0) & 0xffffffffU;
1188 1.1 gdamore maxpll = radeonfb_getprop_num(sc, "maxpll", 0) & 0xffffffffU;
1189 1.1 gdamore
1190 1.1 gdamore if (refclk && refdiv && minpll && maxpll)
1191 1.1 gdamore goto dontprobe;
1192 1.1 gdamore
1193 1.1 gdamore if (!sc->sc_biossz) {
1194 1.1 gdamore /* no BIOS */
1195 1.1 gdamore aprint_verbose("%s: No video BIOS, using default clocks\n",
1196 1.1 gdamore XNAME(sc));
1197 1.1 gdamore if (IS_IGP(sc))
1198 1.1 gdamore refclk = refclk ? refclk : 1432;
1199 1.1 gdamore else
1200 1.1 gdamore refclk = refclk ? refclk : 2700;
1201 1.1 gdamore refdiv = refdiv ? refdiv : 12;
1202 1.1 gdamore minpll = minpll ? minpll : 12500;
1203 1.1 gdamore maxpll = maxpll ? maxpll : 35000;
1204 1.1 gdamore } else if (IS_ATOM(sc)) {
1205 1.1 gdamore /* ATOM BIOS */
1206 1.1 gdamore ptr = GETBIOS16(sc, 0x48);
1207 1.1 gdamore ptr = GETBIOS16(sc, ptr + 32); /* aka MasterDataStart */
1208 1.1 gdamore ptr = GETBIOS16(sc, ptr + 12); /* pll info block */
1209 1.1 gdamore refclk = refclk ? refclk : GETBIOS16(sc, ptr + 82);
1210 1.1 gdamore minpll = minpll ? minpll : GETBIOS16(sc, ptr + 78);
1211 1.1 gdamore maxpll = maxpll ? maxpll : GETBIOS16(sc, ptr + 32);
1212 1.1 gdamore /*
1213 1.1 gdamore * ATOM BIOS doesn't supply a reference divider, so we
1214 1.1 gdamore * have to probe for it.
1215 1.1 gdamore */
1216 1.1 gdamore if (refdiv < 2)
1217 1.1 gdamore refdiv = GETPLL(sc, RADEON_PPLL_REF_DIV) &
1218 1.1 gdamore RADEON_PPLL_REF_DIV_MASK;
1219 1.1 gdamore /*
1220 1.1 gdamore * if probe is zero, just assume one that should work
1221 1.1 gdamore * for most parts
1222 1.1 gdamore */
1223 1.1 gdamore if (refdiv < 2)
1224 1.1 gdamore refdiv = 12;
1225 1.1 gdamore
1226 1.1 gdamore } else {
1227 1.1 gdamore /* Legacy BIOS */
1228 1.1 gdamore ptr = GETBIOS16(sc, 0x48);
1229 1.1 gdamore ptr = GETBIOS16(sc, ptr + 0x30);
1230 1.1 gdamore refclk = refclk ? refclk : GETBIOS16(sc, ptr + 0x0E);
1231 1.1 gdamore refdiv = refdiv ? refdiv : GETBIOS16(sc, ptr + 0x10);
1232 1.1 gdamore minpll = minpll ? minpll : GETBIOS32(sc, ptr + 0x12);
1233 1.1 gdamore maxpll = maxpll ? maxpll : GETBIOS32(sc, ptr + 0x16);
1234 1.1 gdamore }
1235 1.1 gdamore
1236 1.1 gdamore
1237 1.1 gdamore dontprobe:
1238 1.1 gdamore sc->sc_refclk = refclk * 10;
1239 1.1 gdamore sc->sc_refdiv = refdiv;
1240 1.1 gdamore sc->sc_minpll = minpll * 10;
1241 1.1 gdamore sc->sc_maxpll = maxpll * 10;
1242 1.1 gdamore return 0;
1243 1.1 gdamore }
1244 1.1 gdamore
1245 1.1 gdamore int
1246 1.1 gdamore radeonfb_calc_dividers(struct radeonfb_softc *sc, uint32_t dotclock,
1247 1.1 gdamore uint32_t *postdivbit, uint32_t *feedbackdiv)
1248 1.1 gdamore {
1249 1.1 gdamore int i;
1250 1.1 gdamore uint32_t outfreq;
1251 1.1 gdamore int div;
1252 1.1 gdamore
1253 1.1 gdamore DPRINTF(("dot clock: %u\n", dotclock));
1254 1.1 gdamore for (i = 0; (div = radeonfb_dividers[i].divider) != 0; i++) {
1255 1.1 gdamore outfreq = div * dotclock;
1256 1.1 gdamore if ((outfreq >= sc->sc_minpll) &&
1257 1.1 gdamore (outfreq <= sc->sc_maxpll)) {
1258 1.1 gdamore DPRINTF(("outfreq: %u\n", outfreq));
1259 1.1 gdamore *postdivbit =
1260 1.1 gdamore ((uint32_t)radeonfb_dividers[i].mask << 16);
1261 1.1 gdamore DPRINTF(("post divider: %d (mask %x)\n", div,
1262 1.1 gdamore *postdivbit));
1263 1.1 gdamore break;
1264 1.1 gdamore }
1265 1.1 gdamore }
1266 1.1 gdamore
1267 1.1 gdamore if (div == 0)
1268 1.1 gdamore return 1;
1269 1.1 gdamore
1270 1.1 gdamore *feedbackdiv = DIVIDE(sc->sc_refdiv * outfreq, sc->sc_refclk);
1271 1.1 gdamore DPRINTF(("feedback divider: %d\n", *feedbackdiv));
1272 1.1 gdamore return 0;
1273 1.1 gdamore }
1274 1.1 gdamore
1275 1.1 gdamore #if 0
1276 1.1 gdamore #ifdef RADEON_DEBUG
1277 1.1 gdamore static void
1278 1.1 gdamore dump_buffer(const char *pfx, void *buffer, unsigned int size)
1279 1.1 gdamore {
1280 1.1 gdamore char asc[17];
1281 1.1 gdamore unsigned ptr = (unsigned)buffer;
1282 1.1 gdamore char *start = (char *)(ptr & ~0xf);
1283 1.1 gdamore char *end = (char *)(ptr + size);
1284 1.1 gdamore
1285 1.1 gdamore end = (char *)(((unsigned)end + 0xf) & ~0xf);
1286 1.1 gdamore
1287 1.1 gdamore if (pfx == NULL) {
1288 1.1 gdamore pfx = "";
1289 1.1 gdamore }
1290 1.1 gdamore
1291 1.1 gdamore while (start < end) {
1292 1.1 gdamore unsigned offset = (unsigned)start & 0xf;
1293 1.1 gdamore if (offset == 0) {
1294 1.1 gdamore printf("%s%x: ", pfx, (unsigned)start);
1295 1.1 gdamore }
1296 1.1 gdamore if (((unsigned)start < ptr) ||
1297 1.1 gdamore ((unsigned)start >= (ptr + size))) {
1298 1.1 gdamore printf(" ");
1299 1.1 gdamore asc[offset] = ' ';
1300 1.1 gdamore } else {
1301 1.1 gdamore printf("%02x", *(unsigned char *)start);
1302 1.1 gdamore if ((*start >= ' ') && (*start <= '~')) {
1303 1.1 gdamore asc[offset] = *start;
1304 1.1 gdamore } else {
1305 1.1 gdamore asc[offset] = '.';
1306 1.1 gdamore }
1307 1.1 gdamore }
1308 1.1 gdamore asc[offset + 1] = 0;
1309 1.1 gdamore if (offset % 2) {
1310 1.1 gdamore printf(" ");
1311 1.1 gdamore }
1312 1.1 gdamore if (offset == 15) {
1313 1.1 gdamore printf(" %s\n", asc);
1314 1.1 gdamore }
1315 1.1 gdamore start++;
1316 1.1 gdamore }
1317 1.1 gdamore }
1318 1.1 gdamore #endif
1319 1.1 gdamore #endif
1320 1.1 gdamore
1321 1.1 gdamore int
1322 1.1 gdamore radeonfb_getconnectors(struct radeonfb_softc *sc)
1323 1.1 gdamore {
1324 1.1 gdamore int i;
1325 1.1 gdamore int found = 0;
1326 1.1 gdamore
1327 1.1 gdamore for (i = 0; i < 2; i++) {
1328 1.1 gdamore sc->sc_ports[i].rp_mon_type = RADEON_MT_UNKNOWN;
1329 1.1 gdamore sc->sc_ports[i].rp_ddc_type = RADEON_DDC_NONE;
1330 1.1 gdamore sc->sc_ports[i].rp_dac_type = RADEON_DAC_UNKNOWN;
1331 1.1 gdamore sc->sc_ports[i].rp_conn_type = RADEON_CONN_NONE;
1332 1.1 gdamore sc->sc_ports[i].rp_tmds_type = RADEON_TMDS_UNKNOWN;
1333 1.1 gdamore }
1334 1.1 gdamore
1335 1.1 gdamore /*
1336 1.1 gdamore * This logic is borrowed from Xorg's radeon driver.
1337 1.1 gdamore */
1338 1.1 gdamore if (!sc->sc_biossz)
1339 1.1 gdamore goto nobios;
1340 1.1 gdamore
1341 1.1 gdamore if (IS_ATOM(sc)) {
1342 1.1 gdamore /* not done yet */
1343 1.1 gdamore } else {
1344 1.1 gdamore uint16_t ptr;
1345 1.1 gdamore int port = 0;
1346 1.1 gdamore
1347 1.1 gdamore ptr = GETBIOS16(sc, 0x48);
1348 1.1 gdamore ptr = GETBIOS16(sc, ptr + 0x50);
1349 1.1 gdamore for (i = 1; i < 4; i++) {
1350 1.1 gdamore uint16_t entry;
1351 1.1 gdamore uint8_t conn, ddc, dac, tmds;
1352 1.1 gdamore
1353 1.1 gdamore /*
1354 1.1 gdamore * Parse the connector table. From reading the code,
1355 1.1 gdamore * it appears to made up of 16-bit entries for each
1356 1.1 gdamore * connector. The 16-bits are defined as:
1357 1.1 gdamore *
1358 1.1 gdamore * bits 12-15 - connector type (0 == end of table)
1359 1.1 gdamore * bits 8-11 - DDC type
1360 1.1 gdamore * bits 5-7 - ???
1361 1.1 gdamore * bit 4 - TMDS type (1 = EXT, 0 = INT)
1362 1.1 gdamore * bits 1-3 - ???
1363 1.1 gdamore * bit 0 - DAC, 1 = TVDAC, 0 = primary
1364 1.1 gdamore */
1365 1.1 gdamore if (!GETBIOS8(sc, ptr + i * 2) && i > 1)
1366 1.1 gdamore break;
1367 1.1 gdamore entry = GETBIOS16(sc, ptr + i * 2);
1368 1.1 gdamore
1369 1.1 gdamore conn = (entry >> 12) & 0xf;
1370 1.1 gdamore ddc = (entry >> 8) & 0xf;
1371 1.1 gdamore dac = (entry & 0x1) ? RADEON_DAC_TVDAC :
1372 1.1 gdamore RADEON_DAC_PRIMARY;
1373 1.1 gdamore tmds = ((entry >> 4) & 0x1) ? RADEON_TMDS_EXT :
1374 1.1 gdamore RADEON_TMDS_INT;
1375 1.1 gdamore
1376 1.1 gdamore if (conn == RADEON_CONN_NONE)
1377 1.1 gdamore continue; /* no connector */
1378 1.1 gdamore
1379 1.1 gdamore if ((found > 0) &&
1380 1.1 gdamore (sc->sc_ports[port].rp_ddc_type == ddc)) {
1381 1.1 gdamore /* duplicate entry for same connector */
1382 1.1 gdamore continue;
1383 1.1 gdamore }
1384 1.1 gdamore
1385 1.1 gdamore /* internal DDC_DVI port gets priority */
1386 1.1 gdamore if ((ddc == RADEON_DDC_DVI) || (port == 1))
1387 1.1 gdamore port = 0;
1388 1.1 gdamore else
1389 1.1 gdamore port = 1;
1390 1.1 gdamore
1391 1.1 gdamore sc->sc_ports[port].rp_ddc_type =
1392 1.1 gdamore ddc > RADEON_DDC_CRT2 ? RADEON_DDC_NONE : ddc;
1393 1.1 gdamore sc->sc_ports[port].rp_dac_type = dac;
1394 1.1 gdamore sc->sc_ports[port].rp_conn_type =
1395 1.1 gdamore min(conn, RADEON_CONN_UNSUPPORTED) ;
1396 1.1 gdamore
1397 1.1 gdamore sc->sc_ports[port].rp_tmds_type = tmds;
1398 1.1 gdamore
1399 1.1 gdamore if ((conn != RADEON_CONN_DVI_I) &&
1400 1.1 gdamore (conn != RADEON_CONN_DVI_D) &&
1401 1.1 gdamore (tmds == RADEON_TMDS_INT))
1402 1.1 gdamore sc->sc_ports[port].rp_tmds_type =
1403 1.1 gdamore RADEON_TMDS_UNKNOWN;
1404 1.1 gdamore
1405 1.1 gdamore found += (port + 1);
1406 1.1 gdamore }
1407 1.1 gdamore }
1408 1.1 gdamore
1409 1.1 gdamore nobios:
1410 1.1 gdamore if (!found) {
1411 1.1 gdamore DPRINTF(("No connector info in BIOS!\n"));
1412 1.1 gdamore /* default, port 0 = internal TMDS, port 1 = CRT */
1413 1.1 gdamore sc->sc_ports[0].rp_mon_type = RADEON_MT_UNKNOWN;
1414 1.1 gdamore sc->sc_ports[0].rp_ddc_type = RADEON_DDC_DVI;
1415 1.1 gdamore sc->sc_ports[0].rp_dac_type = RADEON_DAC_TVDAC;
1416 1.1 gdamore sc->sc_ports[0].rp_conn_type = RADEON_CONN_DVI_D;
1417 1.1 gdamore sc->sc_ports[0].rp_tmds_type = RADEON_TMDS_INT;
1418 1.1 gdamore
1419 1.1 gdamore sc->sc_ports[1].rp_mon_type = RADEON_MT_UNKNOWN;
1420 1.1 gdamore sc->sc_ports[1].rp_ddc_type = RADEON_DDC_VGA;
1421 1.1 gdamore sc->sc_ports[1].rp_dac_type = RADEON_DAC_PRIMARY;
1422 1.1 gdamore sc->sc_ports[1].rp_conn_type = RADEON_CONN_CRT;
1423 1.1 gdamore sc->sc_ports[1].rp_tmds_type = RADEON_TMDS_EXT;
1424 1.1 gdamore }
1425 1.1 gdamore
1426 1.1 gdamore /*
1427 1.1 gdamore * Fixup for RS300/RS350/RS400 chips, that lack a primary DAC.
1428 1.1 gdamore * these chips should use TVDAC for the VGA port.
1429 1.1 gdamore */
1430 1.1 gdamore if (HAS_SDAC(sc)) {
1431 1.1 gdamore if (sc->sc_ports[0].rp_conn_type == RADEON_CONN_CRT) {
1432 1.1 gdamore sc->sc_ports[0].rp_dac_type = RADEON_DAC_TVDAC;
1433 1.1 gdamore sc->sc_ports[1].rp_dac_type = RADEON_DAC_PRIMARY;
1434 1.1 gdamore } else {
1435 1.1 gdamore sc->sc_ports[1].rp_dac_type = RADEON_DAC_TVDAC;
1436 1.1 gdamore sc->sc_ports[0].rp_dac_type = RADEON_DAC_PRIMARY;
1437 1.1 gdamore }
1438 1.1 gdamore } else if (!HAS_CRTC2(sc)) {
1439 1.1 gdamore sc->sc_ports[0].rp_dac_type = RADEON_DAC_PRIMARY;
1440 1.1 gdamore }
1441 1.1 gdamore
1442 1.1 gdamore for (i = 0; i < 2; i++) {
1443 1.1 gdamore char edid[128];
1444 1.1 gdamore uint8_t ddc;
1445 1.1 gdamore struct edid_info *eip = &sc->sc_ports[i].rp_edid;
1446 1.1 gdamore
1447 1.1 gdamore DPRINTF(("Port #%d:\n", i));
1448 1.1 gdamore DPRINTF((" conn = %d\n", sc->sc_ports[i].rp_conn_type));
1449 1.1 gdamore DPRINTF((" ddc = %d\n", sc->sc_ports[i].rp_ddc_type));
1450 1.1 gdamore DPRINTF((" dac = %d\n", sc->sc_ports[i].rp_dac_type));
1451 1.1 gdamore DPRINTF((" tmds = %d\n", sc->sc_ports[i].rp_tmds_type));
1452 1.1 gdamore
1453 1.1 gdamore sc->sc_ports[i].rp_edid_valid = 0;
1454 1.1 gdamore ddc = sc->sc_ports[i].rp_ddc_type;
1455 1.1 gdamore if (ddc != RADEON_DDC_NONE) {
1456 1.1 gdamore if ((radeonfb_i2c_read_edid(sc, ddc, edid) == 0) &&
1457 1.1 gdamore (edid_parse(edid, eip) == 0)) {
1458 1.1 gdamore sc->sc_ports[i].rp_edid_valid = 1;
1459 1.1 gdamore edid_print(eip);
1460 1.1 gdamore }
1461 1.1 gdamore }
1462 1.1 gdamore }
1463 1.1 gdamore
1464 1.1 gdamore return found;
1465 1.1 gdamore }
1466 1.1 gdamore
1467 1.1 gdamore int
1468 1.1 gdamore radeonfb_gettmds(struct radeonfb_softc *sc)
1469 1.1 gdamore {
1470 1.1 gdamore int i;
1471 1.1 gdamore
1472 1.1 gdamore if (!sc->sc_biossz) {
1473 1.1 gdamore goto nobios;
1474 1.1 gdamore }
1475 1.1 gdamore
1476 1.1 gdamore if (IS_ATOM(sc)) {
1477 1.1 gdamore /* XXX: not done yet */
1478 1.1 gdamore } else {
1479 1.1 gdamore uint16_t ptr;
1480 1.1 gdamore int n;
1481 1.1 gdamore
1482 1.1 gdamore ptr = GETBIOS16(sc, 0x48);
1483 1.1 gdamore ptr = GETBIOS16(sc, ptr + 0x34);
1484 1.1 gdamore DPRINTF(("DFP table revision %d\n", GETBIOS8(sc, ptr)));
1485 1.1 gdamore if (GETBIOS8(sc, ptr) == 3) {
1486 1.1 gdamore /* revision three table */
1487 1.1 gdamore n = GETBIOS8(sc, ptr + 5) + 1;
1488 1.1 gdamore n = min(n, 4);
1489 1.1 gdamore
1490 1.1 gdamore memset(sc->sc_tmds_pll, 0, sizeof (sc->sc_tmds_pll));
1491 1.1 gdamore for (i = 0; i < n; i++) {
1492 1.1 gdamore sc->sc_tmds_pll[i].rtp_pll = GETBIOS32(sc,
1493 1.1 gdamore ptr + i * 10 + 8);
1494 1.1 gdamore sc->sc_tmds_pll[i].rtp_freq = GETBIOS16(sc,
1495 1.1 gdamore ptr + i * 10 + 0x10);
1496 1.1 gdamore DPRINTF(("TMDS_PLL dot clock %d pll %x\n",
1497 1.1 gdamore sc->sc_tmds_pll[i].rtp_freq,
1498 1.1 gdamore sc->sc_tmds_pll[i].rtp_pll));
1499 1.1 gdamore }
1500 1.1 gdamore return 0;
1501 1.1 gdamore }
1502 1.1 gdamore }
1503 1.1 gdamore
1504 1.1 gdamore nobios:
1505 1.1 gdamore DPRINTF(("no suitable DFP table present\n"));
1506 1.1 gdamore for (i = 0;
1507 1.1 gdamore i < sizeof (radeonfb_tmds_pll) / sizeof (radeonfb_tmds_pll[0]);
1508 1.1 gdamore i++) {
1509 1.1 gdamore int j;
1510 1.1 gdamore
1511 1.1 gdamore if (radeonfb_tmds_pll[i].family != sc->sc_family)
1512 1.1 gdamore continue;
1513 1.1 gdamore
1514 1.1 gdamore for (j = 0; j < 4; j++) {
1515 1.1 gdamore sc->sc_tmds_pll[j] = radeonfb_tmds_pll[i].plls[j];
1516 1.1 gdamore DPRINTF(("TMDS_PLL dot clock %d pll %x\n",
1517 1.1 gdamore sc->sc_tmds_pll[j].rtp_freq,
1518 1.1 gdamore sc->sc_tmds_pll[j].rtp_pll));
1519 1.1 gdamore }
1520 1.1 gdamore return 0;
1521 1.1 gdamore }
1522 1.1 gdamore
1523 1.1 gdamore return -1;
1524 1.1 gdamore }
1525 1.1 gdamore
1526 1.1 gdamore const struct videomode *
1527 1.1 gdamore radeonfb_modelookup(const char *name)
1528 1.1 gdamore {
1529 1.1 gdamore int i;
1530 1.1 gdamore
1531 1.1 gdamore for (i = 0; i < videomode_count; i++)
1532 1.1 gdamore if (!strcmp(name, videomode_list[i].name))
1533 1.1 gdamore return &videomode_list[i];
1534 1.1 gdamore
1535 1.1 gdamore return NULL;
1536 1.1 gdamore }
1537 1.1 gdamore
1538 1.1 gdamore void
1539 1.1 gdamore radeonfb_pllwriteupdate(struct radeonfb_softc *sc, int crtc)
1540 1.1 gdamore {
1541 1.1 gdamore if (crtc) {
1542 1.1 gdamore while (GETPLL(sc, RADEON_P2PLL_REF_DIV) &
1543 1.1 gdamore RADEON_P2PLL_ATOMIC_UPDATE_R);
1544 1.1 gdamore SETPLL(sc, RADEON_P2PLL_REF_DIV, RADEON_P2PLL_ATOMIC_UPDATE_W);
1545 1.1 gdamore } else {
1546 1.1 gdamore while (GETPLL(sc, RADEON_PPLL_REF_DIV) &
1547 1.1 gdamore RADEON_PPLL_ATOMIC_UPDATE_R);
1548 1.1 gdamore SETPLL(sc, RADEON_PPLL_REF_DIV, RADEON_PPLL_ATOMIC_UPDATE_W);
1549 1.1 gdamore }
1550 1.1 gdamore }
1551 1.1 gdamore
1552 1.1 gdamore void
1553 1.1 gdamore radeonfb_pllwaitatomicread(struct radeonfb_softc *sc, int crtc)
1554 1.1 gdamore {
1555 1.1 gdamore int i;
1556 1.1 gdamore
1557 1.1 gdamore for (i = 10000; i; i--) {
1558 1.1 gdamore if (crtc) {
1559 1.1 gdamore if (GETPLL(sc, RADEON_P2PLL_REF_DIV) &
1560 1.1 gdamore RADEON_P2PLL_ATOMIC_UPDATE_R)
1561 1.1 gdamore break;
1562 1.1 gdamore } else {
1563 1.1 gdamore if (GETPLL(sc, RADEON_PPLL_REF_DIV) &
1564 1.1 gdamore RADEON_PPLL_ATOMIC_UPDATE_R)
1565 1.1 gdamore break;
1566 1.1 gdamore }
1567 1.1 gdamore }
1568 1.1 gdamore }
1569 1.1 gdamore
1570 1.1 gdamore void
1571 1.1 gdamore radeonfb_program_vclk(struct radeonfb_softc *sc, int dotclock, int crtc)
1572 1.1 gdamore {
1573 1.2 macallan uint32_t pbit = 0;
1574 1.2 macallan uint32_t feed = 0;
1575 1.1 gdamore uint32_t data;
1576 1.1 gdamore #if 1
1577 1.1 gdamore int i;
1578 1.1 gdamore #endif
1579 1.1 gdamore
1580 1.1 gdamore radeonfb_calc_dividers(sc, dotclock, &pbit, &feed);
1581 1.1 gdamore
1582 1.1 gdamore if (crtc == 0) {
1583 1.1 gdamore
1584 1.1 gdamore /* XXXX: mobility workaround missing */
1585 1.1 gdamore /* XXXX: R300 stuff missing */
1586 1.1 gdamore
1587 1.1 gdamore PATCHPLL(sc, RADEON_VCLK_ECP_CNTL,
1588 1.1 gdamore RADEON_VCLK_SRC_SEL_CPUCLK,
1589 1.1 gdamore ~RADEON_VCLK_SRC_SEL_MASK);
1590 1.1 gdamore
1591 1.1 gdamore /* put vclk into reset, use atomic updates */
1592 1.1 gdamore SETPLL(sc, RADEON_PPLL_CNTL,
1593 1.1 gdamore RADEON_PPLL_REFCLK_SEL |
1594 1.1 gdamore RADEON_PPLL_FBCLK_SEL |
1595 1.1 gdamore RADEON_PPLL_RESET |
1596 1.1 gdamore RADEON_PPLL_ATOMIC_UPDATE_EN |
1597 1.1 gdamore RADEON_PPLL_VGA_ATOMIC_UPDATE_EN);
1598 1.1 gdamore
1599 1.1 gdamore /* select clock 3 */
1600 1.1 gdamore #if 0
1601 1.1 gdamore PATCH32(sc, RADEON_CLOCK_CNTL_INDEX, RADEON_PLL_DIV_SEL,
1602 1.1 gdamore ~RADEON_PLL_DIV_SEL);
1603 1.1 gdamore #else
1604 1.1 gdamore PATCH32(sc, RADEON_CLOCK_CNTL_INDEX, 0,
1605 1.1 gdamore ~RADEON_PLL_DIV_SEL);
1606 1.1 gdamore #endif
1607 1.1 gdamore
1608 1.1 gdamore /* XXX: R300 family -- program divider differently? */
1609 1.1 gdamore
1610 1.1 gdamore /* program reference divider */
1611 1.1 gdamore PATCHPLL(sc, RADEON_PPLL_REF_DIV, sc->sc_refdiv,
1612 1.1 gdamore ~RADEON_PPLL_REF_DIV_MASK);
1613 1.1 gdamore PRINTPLL(RADEON_PPLL_REF_DIV);
1614 1.1 gdamore
1615 1.1 gdamore #if 0
1616 1.1 gdamore data = GETPLL(sc, RADEON_PPLL_DIV_3);
1617 1.1 gdamore data &= ~(RADEON_PPLL_FB3_DIV_MASK |
1618 1.1 gdamore RADEON_PPLL_POST3_DIV_MASK);
1619 1.1 gdamore data |= pbit;
1620 1.1 gdamore data |= (feed & RADEON_PPLL_FB3_DIV_MASK);
1621 1.1 gdamore PUTPLL(sc, RADEON_PPLL_DIV_3, data);
1622 1.1 gdamore #else
1623 1.1 gdamore for (i = 0; i < 4; i++) {
1624 1.1 gdamore }
1625 1.1 gdamore #endif
1626 1.1 gdamore
1627 1.1 gdamore /* use the atomic update */
1628 1.1 gdamore radeonfb_pllwriteupdate(sc, crtc);
1629 1.1 gdamore
1630 1.1 gdamore /* and wait for it to complete */
1631 1.1 gdamore radeonfb_pllwaitatomicread(sc, crtc);
1632 1.1 gdamore
1633 1.1 gdamore /* program HTOTAL (why?) */
1634 1.1 gdamore PUTPLL(sc, RADEON_HTOTAL_CNTL, 0);
1635 1.1 gdamore
1636 1.1 gdamore /* drop reset */
1637 1.1 gdamore CLRPLL(sc, RADEON_PPLL_CNTL,
1638 1.1 gdamore RADEON_PPLL_RESET | RADEON_PPLL_SLEEP |
1639 1.1 gdamore RADEON_PPLL_ATOMIC_UPDATE_EN |
1640 1.1 gdamore RADEON_PPLL_VGA_ATOMIC_UPDATE_EN);
1641 1.1 gdamore
1642 1.1 gdamore PRINTPLL(RADEON_PPLL_CNTL);
1643 1.1 gdamore
1644 1.1 gdamore /* give clock time to lock */
1645 1.1 gdamore delay(50000);
1646 1.1 gdamore
1647 1.1 gdamore PATCHPLL(sc, RADEON_VCLK_ECP_CNTL,
1648 1.1 gdamore RADEON_VCLK_SRC_SEL_PPLLCLK,
1649 1.1 gdamore ~RADEON_VCLK_SRC_SEL_MASK);
1650 1.1 gdamore
1651 1.1 gdamore } else {
1652 1.1 gdamore
1653 1.1 gdamore PATCHPLL(sc, RADEON_PIXCLKS_CNTL,
1654 1.1 gdamore RADEON_PIX2CLK_SRC_SEL_CPUCLK,
1655 1.1 gdamore ~RADEON_PIX2CLK_SRC_SEL_MASK);
1656 1.1 gdamore
1657 1.1 gdamore /* put vclk into reset, use atomic updates */
1658 1.1 gdamore SETPLL(sc, RADEON_P2PLL_CNTL,
1659 1.1 gdamore RADEON_P2PLL_RESET |
1660 1.1 gdamore RADEON_P2PLL_ATOMIC_UPDATE_EN |
1661 1.1 gdamore RADEON_P2PLL_VGA_ATOMIC_UPDATE_EN);
1662 1.1 gdamore
1663 1.1 gdamore /* XXX: R300 family -- program divider differently? */
1664 1.1 gdamore
1665 1.1 gdamore /* program reference divider */
1666 1.1 gdamore PATCHPLL(sc, RADEON_P2PLL_REF_DIV, sc->sc_refdiv,
1667 1.1 gdamore ~RADEON_P2PLL_REF_DIV_MASK);
1668 1.1 gdamore
1669 1.1 gdamore /* program feedback and post dividers */
1670 1.1 gdamore data = GETPLL(sc, RADEON_P2PLL_DIV_0);
1671 1.1 gdamore data &= ~(RADEON_P2PLL_FB0_DIV_MASK |
1672 1.1 gdamore RADEON_P2PLL_POST0_DIV_MASK);
1673 1.1 gdamore data |= pbit;
1674 1.1 gdamore data |= (feed & RADEON_P2PLL_FB0_DIV_MASK);
1675 1.1 gdamore PUTPLL(sc, RADEON_P2PLL_DIV_0, data);
1676 1.1 gdamore
1677 1.1 gdamore /* use the atomic update */
1678 1.1 gdamore radeonfb_pllwriteupdate(sc, crtc);
1679 1.1 gdamore
1680 1.1 gdamore /* and wait for it to complete */
1681 1.1 gdamore radeonfb_pllwaitatomicread(sc, crtc);
1682 1.1 gdamore
1683 1.1 gdamore /* program HTOTAL (why?) */
1684 1.1 gdamore PUTPLL(sc, RADEON_HTOTAL2_CNTL, 0);
1685 1.1 gdamore
1686 1.1 gdamore /* drop reset */
1687 1.1 gdamore CLRPLL(sc, RADEON_P2PLL_CNTL,
1688 1.1 gdamore RADEON_P2PLL_RESET | RADEON_P2PLL_SLEEP |
1689 1.1 gdamore RADEON_P2PLL_ATOMIC_UPDATE_EN |
1690 1.1 gdamore RADEON_P2PLL_VGA_ATOMIC_UPDATE_EN);
1691 1.1 gdamore
1692 1.1 gdamore /* allow time for clock to lock */
1693 1.1 gdamore delay(50000);
1694 1.1 gdamore
1695 1.1 gdamore PATCHPLL(sc, RADEON_PIXCLKS_CNTL,
1696 1.1 gdamore RADEON_PIX2CLK_SRC_SEL_P2PLLCLK,
1697 1.1 gdamore ~RADEON_PIX2CLK_SRC_SEL_MASK);
1698 1.1 gdamore }
1699 1.1 gdamore PRINTREG(RADEON_CRTC_MORE_CNTL);
1700 1.1 gdamore }
1701 1.1 gdamore
1702 1.1 gdamore void
1703 1.1 gdamore radeonfb_modeswitch(struct radeonfb_display *dp)
1704 1.1 gdamore {
1705 1.1 gdamore struct radeonfb_softc *sc = dp->rd_softc;
1706 1.1 gdamore int i;
1707 1.1 gdamore
1708 1.1 gdamore /* blank the display while we switch modes */
1709 1.2 macallan //radeonfb_blank(dp, 1);
1710 1.1 gdamore
1711 1.1 gdamore #if 0
1712 1.1 gdamore SET32(sc, RADEON_CRTC_EXT_CNTL,
1713 1.1 gdamore RADEON_CRTC_VSYNC_DIS | RADEON_CRTC_HSYNC_DIS |
1714 1.1 gdamore RADEON_CRTC_DISPLAY_DIS /* | RADEON_CRTC_DISP_REQ_EN_B */);
1715 1.1 gdamore #endif
1716 1.1 gdamore
1717 1.1 gdamore /* these registers might get in the way... */
1718 1.1 gdamore PUT32(sc, RADEON_OVR_CLR, 0);
1719 1.1 gdamore PUT32(sc, RADEON_OVR_WID_LEFT_RIGHT, 0);
1720 1.1 gdamore PUT32(sc, RADEON_OVR_WID_TOP_BOTTOM, 0);
1721 1.1 gdamore PUT32(sc, RADEON_OV0_SCALE_CNTL, 0);
1722 1.1 gdamore PUT32(sc, RADEON_SUBPIC_CNTL, 0);
1723 1.1 gdamore PUT32(sc, RADEON_VIPH_CONTROL, 0);
1724 1.1 gdamore PUT32(sc, RADEON_I2C_CNTL_1, 0);
1725 1.1 gdamore PUT32(sc, RADEON_GEN_INT_CNTL, 0);
1726 1.1 gdamore PUT32(sc, RADEON_CAP0_TRIG_CNTL, 0);
1727 1.1 gdamore PUT32(sc, RADEON_CAP1_TRIG_CNTL, 0);
1728 1.1 gdamore PUT32(sc, RADEON_SURFACE_CNTL, 0);
1729 1.1 gdamore
1730 1.1 gdamore for (i = 0; i < dp->rd_ncrtcs; i++)
1731 1.1 gdamore radeonfb_setcrtc(dp, i);
1732 1.1 gdamore
1733 1.1 gdamore /* activate the display */
1734 1.2 macallan //radeonfb_blank(dp, 0);
1735 1.1 gdamore }
1736 1.1 gdamore
1737 1.1 gdamore void
1738 1.1 gdamore radeonfb_setcrtc(struct radeonfb_display *dp, int index)
1739 1.1 gdamore {
1740 1.1 gdamore int crtc;
1741 1.1 gdamore struct videomode *mode;
1742 1.1 gdamore struct radeonfb_softc *sc;
1743 1.1 gdamore struct radeonfb_crtc *cp;
1744 1.1 gdamore uint32_t v;
1745 1.1 gdamore uint32_t gencntl;
1746 1.1 gdamore uint32_t htotaldisp;
1747 1.1 gdamore uint32_t hsyncstrt;
1748 1.1 gdamore uint32_t vtotaldisp;
1749 1.1 gdamore uint32_t vsyncstrt;
1750 1.1 gdamore uint32_t fphsyncstrt;
1751 1.1 gdamore uint32_t fpvsyncstrt;
1752 1.1 gdamore uint32_t fphtotaldisp;
1753 1.1 gdamore uint32_t fpvtotaldisp;
1754 1.1 gdamore uint32_t pitch;
1755 1.1 gdamore
1756 1.1 gdamore sc = dp->rd_softc;
1757 1.1 gdamore cp = &dp->rd_crtcs[index];
1758 1.1 gdamore crtc = cp->rc_number;
1759 1.1 gdamore mode = &cp->rc_videomode;
1760 1.1 gdamore
1761 1.2 macallan #if 1
1762 1.1 gdamore pitch = (((dp->rd_virtx * dp->rd_bpp) + ((dp->rd_bpp * 8) - 1)) /
1763 1.1 gdamore (dp->rd_bpp * 8));
1764 1.1 gdamore #else
1765 1.1 gdamore pitch = (((sc->sc_maxx * sc->sc_maxbpp) + ((sc->sc_maxbpp * 8) - 1)) /
1766 1.1 gdamore (sc->sc_maxbpp * 8));
1767 1.1 gdamore #endif
1768 1.1 gdamore //pitch = pitch | (pitch << 16);
1769 1.1 gdamore
1770 1.1 gdamore switch (crtc) {
1771 1.1 gdamore case 0:
1772 1.1 gdamore gencntl = RADEON_CRTC_GEN_CNTL;
1773 1.1 gdamore htotaldisp = RADEON_CRTC_H_TOTAL_DISP;
1774 1.1 gdamore hsyncstrt = RADEON_CRTC_H_SYNC_STRT_WID;
1775 1.1 gdamore vtotaldisp = RADEON_CRTC_V_TOTAL_DISP;
1776 1.1 gdamore vsyncstrt = RADEON_CRTC_V_SYNC_STRT_WID;
1777 1.1 gdamore fpvsyncstrt = RADEON_FP_V_SYNC_STRT_WID;
1778 1.1 gdamore fphsyncstrt = RADEON_FP_H_SYNC_STRT_WID;
1779 1.1 gdamore fpvtotaldisp = RADEON_FP_CRTC_V_TOTAL_DISP;
1780 1.1 gdamore fphtotaldisp = RADEON_FP_CRTC_H_TOTAL_DISP;
1781 1.1 gdamore break;
1782 1.1 gdamore case 1:
1783 1.1 gdamore gencntl = RADEON_CRTC2_GEN_CNTL;
1784 1.1 gdamore htotaldisp = RADEON_CRTC2_H_TOTAL_DISP;
1785 1.1 gdamore hsyncstrt = RADEON_CRTC2_H_SYNC_STRT_WID;
1786 1.1 gdamore vtotaldisp = RADEON_CRTC2_V_TOTAL_DISP;
1787 1.1 gdamore vsyncstrt = RADEON_CRTC2_V_SYNC_STRT_WID;
1788 1.1 gdamore fpvsyncstrt = RADEON_FP_V2_SYNC_STRT_WID;
1789 1.1 gdamore fphsyncstrt = RADEON_FP_H2_SYNC_STRT_WID;
1790 1.1 gdamore fpvtotaldisp = RADEON_FP_CRTC2_V_TOTAL_DISP;
1791 1.1 gdamore fphtotaldisp = RADEON_FP_CRTC2_H_TOTAL_DISP;
1792 1.1 gdamore break;
1793 1.1 gdamore default:
1794 1.1 gdamore panic("Bad CRTC!");
1795 1.1 gdamore break;
1796 1.1 gdamore }
1797 1.1 gdamore
1798 1.1 gdamore /*
1799 1.1 gdamore * CRTC_GEN_CNTL - depth, accelerator mode, etc.
1800 1.1 gdamore */
1801 1.1 gdamore /* only bother with 32bpp and 8bpp */
1802 1.1 gdamore v = dp->rd_format << RADEON_CRTC_PIX_WIDTH_SHIFT;
1803 1.1 gdamore
1804 1.1 gdamore if (crtc == 1) {
1805 1.1 gdamore v |= RADEON_CRTC2_CRT2_ON | RADEON_CRTC2_EN;
1806 1.1 gdamore } else {
1807 1.1 gdamore v |= RADEON_CRTC_EXT_DISP_EN | RADEON_CRTC_EN;
1808 1.1 gdamore }
1809 1.1 gdamore
1810 1.1 gdamore if (mode->flags & VID_DBLSCAN)
1811 1.1 gdamore v |= RADEON_CRTC2_DBL_SCAN_EN;
1812 1.1 gdamore
1813 1.1 gdamore if (mode->flags & VID_INTERLACE)
1814 1.1 gdamore v |= RADEON_CRTC2_INTERLACE_EN;
1815 1.1 gdamore
1816 1.1 gdamore if (mode->flags & VID_CSYNC) {
1817 1.1 gdamore v |= RADEON_CRTC2_CSYNC_EN;
1818 1.1 gdamore if (crtc == 1)
1819 1.1 gdamore v |= RADEON_CRTC2_VSYNC_TRISTAT;
1820 1.1 gdamore }
1821 1.1 gdamore
1822 1.1 gdamore PUT32(sc, gencntl, v);
1823 1.1 gdamore DPRINTF(("CRTC%s_GEN_CNTL = %08x\n", crtc ? "2" : "", v));
1824 1.1 gdamore
1825 1.1 gdamore /*
1826 1.1 gdamore * CRTC_EXT_CNTL - preserve disable flags, set ATI linear and EXT_CNT
1827 1.1 gdamore */
1828 1.1 gdamore v = GET32(sc, RADEON_CRTC_EXT_CNTL);
1829 1.1 gdamore if (crtc == 0) {
1830 1.1 gdamore v &= (RADEON_CRTC_VSYNC_DIS | RADEON_CRTC_HSYNC_DIS |
1831 1.1 gdamore RADEON_CRTC_DISPLAY_DIS);
1832 1.1 gdamore v |= RADEON_XCRT_CNT_EN | RADEON_VGA_ATI_LINEAR;
1833 1.1 gdamore if (mode->flags & VID_CSYNC)
1834 1.1 gdamore v |= RADEON_CRTC_VSYNC_TRISTAT;
1835 1.1 gdamore }
1836 1.1 gdamore /* unconditional turn on CRT, in case first CRTC is DFP */
1837 1.1 gdamore v |= RADEON_CRTC_CRT_ON;
1838 1.1 gdamore PUT32(sc, RADEON_CRTC_EXT_CNTL, v);
1839 1.1 gdamore PRINTREG(RADEON_CRTC_EXT_CNTL);
1840 1.1 gdamore
1841 1.1 gdamore /*
1842 1.1 gdamore * H_TOTAL_DISP
1843 1.1 gdamore */
1844 1.1 gdamore v = ((mode->hdisplay / 8) - 1) << 16;
1845 1.1 gdamore v |= (mode->htotal / 8) - 1;
1846 1.1 gdamore PUT32(sc, htotaldisp, v);
1847 1.1 gdamore DPRINTF(("CRTC%s_H_TOTAL_DISP = %08x\n", crtc ? "2" : "", v));
1848 1.1 gdamore PUT32(sc, fphtotaldisp, v);
1849 1.1 gdamore DPRINTF(("FP_H%s_TOTAL_DISP = %08x\n", crtc ? "2" : "", v));
1850 1.1 gdamore
1851 1.1 gdamore /*
1852 1.1 gdamore * H_SYNC_STRT_WID
1853 1.1 gdamore */
1854 1.1 gdamore v = (((mode->hsync_end - mode->hsync_start) / 8) << 16);
1855 1.1 gdamore v |= mode->hsync_start;
1856 1.1 gdamore if (mode->flags & VID_NHSYNC)
1857 1.1 gdamore v |= RADEON_CRTC_H_SYNC_POL;
1858 1.1 gdamore PUT32(sc, hsyncstrt, v);
1859 1.1 gdamore DPRINTF(("CRTC%s_H_SYNC_STRT_WID = %08x\n", crtc ? "2" : "", v));
1860 1.1 gdamore PUT32(sc, fphsyncstrt, v);
1861 1.1 gdamore DPRINTF(("FP_H%s_SYNC_STRT_WID = %08x\n", crtc ? "2" : "", v));
1862 1.1 gdamore
1863 1.1 gdamore /*
1864 1.1 gdamore * V_TOTAL_DISP
1865 1.1 gdamore */
1866 1.1 gdamore v = ((mode->vdisplay - 1) << 16);
1867 1.1 gdamore v |= (mode->vtotal - 1);
1868 1.1 gdamore PUT32(sc, vtotaldisp, v);
1869 1.1 gdamore DPRINTF(("CRTC%s_V_TOTAL_DISP = %08x\n", crtc ? "2" : "", v));
1870 1.1 gdamore PUT32(sc, fpvtotaldisp, v);
1871 1.1 gdamore DPRINTF(("FP_V%s_TOTAL_DISP = %08x\n", crtc ? "2" : "", v));
1872 1.1 gdamore
1873 1.1 gdamore /*
1874 1.1 gdamore * V_SYNC_STRT_WID
1875 1.1 gdamore */
1876 1.1 gdamore v = ((mode->vsync_end - mode->vsync_start) << 16);
1877 1.1 gdamore v |= (mode->vsync_start - 1);
1878 1.1 gdamore if (mode->flags & VID_NVSYNC)
1879 1.1 gdamore v |= RADEON_CRTC_V_SYNC_POL;
1880 1.1 gdamore PUT32(sc, vsyncstrt, v);
1881 1.1 gdamore DPRINTF(("CRTC%s_V_SYNC_STRT_WID = %08x\n", crtc ? "2" : "", v));
1882 1.1 gdamore PUT32(sc, fpvsyncstrt, v);
1883 1.1 gdamore DPRINTF(("FP_V%s_SYNC_STRT_WID = %08x\n", crtc ? "2" : "", v));
1884 1.1 gdamore
1885 1.1 gdamore radeonfb_program_vclk(sc, mode->dot_clock, crtc);
1886 1.1 gdamore
1887 1.1 gdamore switch (crtc) {
1888 1.1 gdamore case 0:
1889 1.1 gdamore PUT32(sc, RADEON_CRTC_OFFSET, 0);
1890 1.1 gdamore PUT32(sc, RADEON_CRTC_OFFSET_CNTL, 0);
1891 1.1 gdamore PUT32(sc, RADEON_CRTC_PITCH, pitch);
1892 1.1 gdamore CLR32(sc, RADEON_DISP_MERGE_CNTL, RADEON_DISP_RGB_OFFSET_EN);
1893 1.1 gdamore
1894 1.1 gdamore CLR32(sc, RADEON_CRTC_EXT_CNTL,
1895 1.1 gdamore RADEON_CRTC_VSYNC_DIS | RADEON_CRTC_HSYNC_DIS |
1896 1.1 gdamore RADEON_CRTC_DISPLAY_DIS /* | RADEON_CRTC_DISP_REQ_EN_B */);
1897 1.1 gdamore CLR32(sc, RADEON_CRTC_GEN_CNTL, RADEON_CRTC_DISP_REQ_EN_B);
1898 1.1 gdamore PRINTREG(RADEON_CRTC_EXT_CNTL);
1899 1.1 gdamore PRINTREG(RADEON_CRTC_GEN_CNTL);
1900 1.1 gdamore PRINTREG(RADEON_CLOCK_CNTL_INDEX);
1901 1.1 gdamore break;
1902 1.1 gdamore
1903 1.1 gdamore case 1:
1904 1.1 gdamore PUT32(sc, RADEON_CRTC2_OFFSET, 0);
1905 1.1 gdamore PUT32(sc, RADEON_CRTC2_OFFSET_CNTL, 0);
1906 1.1 gdamore PUT32(sc, RADEON_CRTC2_PITCH, pitch);
1907 1.1 gdamore CLR32(sc, RADEON_DISP2_MERGE_CNTL, RADEON_DISP2_RGB_OFFSET_EN);
1908 1.1 gdamore CLR32(sc, RADEON_CRTC2_GEN_CNTL,
1909 1.1 gdamore RADEON_CRTC2_VSYNC_DIS |
1910 1.1 gdamore RADEON_CRTC2_HSYNC_DIS |
1911 1.1 gdamore RADEON_CRTC2_DISP_DIS | RADEON_CRTC2_DISP_REQ_EN_B);
1912 1.1 gdamore PRINTREG(RADEON_CRTC2_GEN_CNTL);
1913 1.1 gdamore break;
1914 1.1 gdamore }
1915 1.1 gdamore }
1916 1.1 gdamore
1917 1.1 gdamore int
1918 1.1 gdamore radeonfb_isblank(struct radeonfb_display *dp)
1919 1.1 gdamore {
1920 1.1 gdamore uint32_t reg, mask;
1921 1.1 gdamore
1922 1.1 gdamore if (dp->rd_crtcs[0].rc_number) {
1923 1.1 gdamore reg = RADEON_CRTC2_GEN_CNTL;
1924 1.1 gdamore mask = RADEON_CRTC2_DISP_DIS;
1925 1.1 gdamore } else {
1926 1.1 gdamore reg = RADEON_CRTC_EXT_CNTL;
1927 1.1 gdamore mask = RADEON_CRTC_DISPLAY_DIS;
1928 1.1 gdamore }
1929 1.1 gdamore return ((GET32(dp->rd_softc, reg) & mask) ? 1 : 0);
1930 1.1 gdamore }
1931 1.1 gdamore
1932 1.1 gdamore void
1933 1.1 gdamore radeonfb_blank(struct radeonfb_display *dp, int blank)
1934 1.1 gdamore {
1935 1.1 gdamore struct radeonfb_softc *sc = dp->rd_softc;
1936 1.1 gdamore uint32_t reg, mask;
1937 1.1 gdamore uint32_t fpreg, fpval;
1938 1.1 gdamore int i;
1939 1.1 gdamore
1940 1.1 gdamore for (i = 0; i < dp->rd_ncrtcs; i++) {
1941 1.1 gdamore
1942 1.1 gdamore if (dp->rd_crtcs[i].rc_number) {
1943 1.1 gdamore reg = RADEON_CRTC2_GEN_CNTL;
1944 1.1 gdamore mask = RADEON_CRTC2_DISP_DIS;
1945 1.1 gdamore fpreg = RADEON_FP2_GEN_CNTL;
1946 1.1 gdamore fpval = RADEON_FP2_ON;
1947 1.1 gdamore } else {
1948 1.1 gdamore reg = RADEON_CRTC_EXT_CNTL;
1949 1.1 gdamore mask = RADEON_CRTC_DISPLAY_DIS;
1950 1.1 gdamore fpreg = RADEON_FP_GEN_CNTL;
1951 1.1 gdamore fpval = RADEON_FP_FPON;
1952 1.1 gdamore }
1953 1.1 gdamore
1954 1.1 gdamore if (blank) {
1955 1.1 gdamore SET32(sc, reg, mask);
1956 1.1 gdamore CLR32(sc, fpreg, fpval);
1957 1.1 gdamore } else {
1958 1.1 gdamore CLR32(sc, reg, mask);
1959 1.1 gdamore SET32(sc, fpreg, fpval);
1960 1.1 gdamore }
1961 1.1 gdamore }
1962 1.1 gdamore PRINTREG(RADEON_FP_GEN_CNTL);
1963 1.1 gdamore PRINTREG(RADEON_FP2_GEN_CNTL);
1964 1.1 gdamore }
1965 1.1 gdamore
1966 1.1 gdamore void
1967 1.1 gdamore radeonfb_init_screen(void *cookie, struct vcons_screen *scr, int existing,
1968 1.1 gdamore long *defattr)
1969 1.1 gdamore {
1970 1.1 gdamore struct radeonfb_display *dp = cookie;
1971 1.1 gdamore struct rasops_info *ri = &scr->scr_ri;
1972 1.1 gdamore
1973 1.1 gdamore /* initialize font subsystem */
1974 1.1 gdamore wsfont_init();
1975 1.1 gdamore
1976 1.1 gdamore DPRINTF(("init screen called, existing %d\n", existing));
1977 1.1 gdamore
1978 1.1 gdamore ri->ri_depth = dp->rd_bpp;
1979 1.1 gdamore ri->ri_width = dp->rd_virtx;
1980 1.1 gdamore ri->ri_height = dp->rd_virty;
1981 1.1 gdamore ri->ri_stride = dp->rd_stride;
1982 1.1 gdamore ri->ri_flg = RI_CENTER;
1983 1.1 gdamore ri->ri_bits = (void *)dp->rd_fbptr;
1984 1.1 gdamore
1985 1.1 gdamore /* XXX: 32 bpp only */
1986 1.1 gdamore /* this is rgb in "big-endian order..." */
1987 1.1 gdamore ri->ri_rnum = 8;
1988 1.1 gdamore ri->ri_gnum = 8;
1989 1.1 gdamore ri->ri_bnum = 8;
1990 1.1 gdamore ri->ri_rpos = 16;
1991 1.1 gdamore ri->ri_gpos = 8;
1992 1.1 gdamore ri->ri_bpos = 0;
1993 1.1 gdamore
1994 1.1 gdamore if (existing) {
1995 1.1 gdamore ri->ri_flg |= RI_CLEAR;
1996 1.1 gdamore
1997 1.1 gdamore /* start a modeswitch now */
1998 1.1 gdamore radeonfb_modeswitch(dp);
1999 1.1 gdamore }
2000 1.1 gdamore
2001 1.1 gdamore /*
2002 1.1 gdamore * XXX: font selection should be based on properties, with some
2003 1.1 gdamore * normal/reasonable default.
2004 1.1 gdamore */
2005 1.1 gdamore ri->ri_caps = WSSCREEN_WSCOLORS;
2006 1.1 gdamore
2007 1.1 gdamore /* initialize and look for an initial font */
2008 1.1 gdamore rasops_init(ri, dp->rd_virty/8, dp->rd_virtx/8);
2009 1.1 gdamore
2010 1.2 macallan rasops_reconfig(ri, dp->rd_virty / ri->ri_font->fontheight,
2011 1.2 macallan dp->rd_virtx / ri->ri_font->fontwidth);
2012 1.2 macallan
2013 1.1 gdamore /* enable acceleration */
2014 1.1 gdamore ri->ri_ops.copyrows = radeonfb_copyrows;
2015 1.1 gdamore ri->ri_ops.copycols = radeonfb_copycols;
2016 1.1 gdamore ri->ri_ops.eraserows = radeonfb_eraserows;
2017 1.1 gdamore ri->ri_ops.erasecols = radeonfb_erasecols;
2018 1.2 macallan ri->ri_ops.allocattr = radeonfb_allocattr;
2019 1.2 macallan ri->ri_ops.putchar = radeonfb_putchar;
2020 1.1 gdamore ri->ri_ops.cursor = radeonfb_cursor;
2021 1.1 gdamore }
2022 1.1 gdamore
2023 1.1 gdamore void
2024 1.1 gdamore radeonfb_set_fbloc(struct radeonfb_softc *sc)
2025 1.1 gdamore {
2026 1.1 gdamore uint32_t gen, ext, gen2 = 0;
2027 1.1 gdamore uint32_t agploc, aperbase, apersize, mcfbloc;
2028 1.1 gdamore
2029 1.1 gdamore gen = GET32(sc, RADEON_CRTC_GEN_CNTL);
2030 1.1 gdamore ext = GET32(sc, RADEON_CRTC_EXT_CNTL);
2031 1.1 gdamore agploc = GET32(sc, RADEON_MC_AGP_LOCATION);
2032 1.1 gdamore aperbase = GET32(sc, RADEON_CONFIG_APER_0_BASE);
2033 1.1 gdamore apersize = GET32(sc, RADEON_CONFIG_APER_SIZE);
2034 1.1 gdamore
2035 1.1 gdamore PUT32(sc, RADEON_CRTC_GEN_CNTL, gen | RADEON_CRTC_DISP_REQ_EN_B);
2036 1.1 gdamore PUT32(sc, RADEON_CRTC_EXT_CNTL, ext | RADEON_CRTC_DISPLAY_DIS);
2037 1.1 gdamore //PUT32(sc, RADEON_CRTC_GEN_CNTL, gen | RADEON_CRTC_DISPLAY_DIS);
2038 1.1 gdamore //PUT32(sc, RADEON_CRTC_EXT_CNTL, ext | RADEON_CRTC_DISP_REQ_EN_B);
2039 1.1 gdamore
2040 1.1 gdamore if (HAS_CRTC2(sc)) {
2041 1.1 gdamore gen2 = GET32(sc, RADEON_CRTC2_GEN_CNTL);
2042 1.1 gdamore PUT32(sc, RADEON_CRTC2_GEN_CNTL,
2043 1.1 gdamore gen2 | RADEON_CRTC2_DISP_REQ_EN_B);
2044 1.1 gdamore }
2045 1.1 gdamore
2046 1.1 gdamore delay(100000);
2047 1.1 gdamore
2048 1.1 gdamore mcfbloc = (aperbase >> 16) |
2049 1.1 gdamore ((aperbase + (apersize - 1)) & 0xffff0000);
2050 1.1 gdamore
2051 1.1 gdamore sc->sc_aperbase = (mcfbloc & 0xffff) << 16;
2052 1.1 gdamore sc->sc_memsz = apersize;
2053 1.1 gdamore
2054 1.1 gdamore if (((agploc & 0xffff) << 16) !=
2055 1.1 gdamore ((mcfbloc & 0xffff0000U) + 0x10000)) {
2056 1.1 gdamore agploc = mcfbloc & 0xffff0000U;
2057 1.1 gdamore agploc |= ((agploc + 0x10000) >> 16);
2058 1.1 gdamore }
2059 1.1 gdamore
2060 1.1 gdamore PUT32(sc, RADEON_HOST_PATH_CNTL, 0);
2061 1.1 gdamore
2062 1.1 gdamore PUT32(sc, RADEON_MC_FB_LOCATION, mcfbloc);
2063 1.1 gdamore PUT32(sc, RADEON_MC_AGP_LOCATION, agploc);
2064 1.1 gdamore
2065 1.1 gdamore DPRINTF(("aperbase = %u\n", aperbase));
2066 1.1 gdamore PRINTREG(RADEON_MC_FB_LOCATION);
2067 1.1 gdamore PRINTREG(RADEON_MC_AGP_LOCATION);
2068 1.1 gdamore
2069 1.1 gdamore PUT32(sc, RADEON_DISPLAY_BASE_ADDR, sc->sc_aperbase);
2070 1.1 gdamore
2071 1.1 gdamore if (HAS_CRTC2(sc))
2072 1.1 gdamore PUT32(sc, RADEON_DISPLAY2_BASE_ADDR, sc->sc_aperbase);
2073 1.1 gdamore
2074 1.1 gdamore PUT32(sc, RADEON_OV0_BASE_ADDR, sc->sc_aperbase);
2075 1.1 gdamore
2076 1.1 gdamore #if 0
2077 1.1 gdamore /* XXX: what is this AGP garbage? :-) */
2078 1.1 gdamore PUT32(sc, RADEON_AGP_CNTL, 0x00100000);
2079 1.1 gdamore #endif
2080 1.1 gdamore
2081 1.1 gdamore delay(100000);
2082 1.1 gdamore
2083 1.1 gdamore PUT32(sc, RADEON_CRTC_GEN_CNTL, gen);
2084 1.1 gdamore PUT32(sc, RADEON_CRTC_EXT_CNTL, ext);
2085 1.1 gdamore
2086 1.1 gdamore if (HAS_CRTC2(sc))
2087 1.1 gdamore PUT32(sc, RADEON_CRTC2_GEN_CNTL, gen2);
2088 1.1 gdamore }
2089 1.1 gdamore
2090 1.1 gdamore void
2091 1.1 gdamore radeonfb_init_misc(struct radeonfb_softc *sc)
2092 1.1 gdamore {
2093 1.1 gdamore PUT32(sc, RADEON_BUS_CNTL,
2094 1.1 gdamore RADEON_BUS_MASTER_DIS |
2095 1.1 gdamore RADEON_BUS_PREFETCH_MODE_ACT |
2096 1.1 gdamore RADEON_BUS_PCI_READ_RETRY_EN |
2097 1.1 gdamore RADEON_BUS_PCI_WRT_RETRY_EN |
2098 1.1 gdamore (3 << RADEON_BUS_RETRY_WS_SHIFT) |
2099 1.1 gdamore RADEON_BUS_MSTR_RD_MULT |
2100 1.1 gdamore RADEON_BUS_MSTR_RD_LINE |
2101 1.1 gdamore RADEON_BUS_RD_DISCARD_EN |
2102 1.1 gdamore RADEON_BUS_MSTR_DISCONNECT_EN |
2103 1.1 gdamore RADEON_BUS_READ_BURST);
2104 1.1 gdamore
2105 1.1 gdamore PUT32(sc, RADEON_BUS_CNTL1, 0xf0);
2106 1.1 gdamore /* PUT32(sc, RADEON_SEPROM_CNTL1, 0x09ff0000); */
2107 1.1 gdamore PUT32(sc, RADEON_FCP_CNTL, RADEON_FCP0_SRC_GND);
2108 1.1 gdamore PUT32(sc, RADEON_RBBM_CNTL,
2109 1.1 gdamore (3 << RADEON_RB_SETTLE_SHIFT) |
2110 1.1 gdamore (4 << RADEON_ABORTCLKS_HI_SHIFT) |
2111 1.1 gdamore (4 << RADEON_ABORTCLKS_CP_SHIFT) |
2112 1.1 gdamore (4 << RADEON_ABORTCLKS_CFIFO_SHIFT));
2113 1.1 gdamore
2114 1.1 gdamore /* XXX: figure out what these mean! */
2115 1.1 gdamore PUT32(sc, RADEON_AGP_CNTL, 0x00100000);
2116 1.1 gdamore PUT32(sc, RADEON_HOST_PATH_CNTL, 0);
2117 1.1 gdamore //PUT32(sc, RADEON_DISP_MISC_CNTL, 0x5bb00400);
2118 1.1 gdamore
2119 1.1 gdamore PUT32(sc, RADEON_GEN_INT_CNTL, 0);
2120 1.1 gdamore PUT32(sc, RADEON_GEN_INT_STATUS, GET32(sc, RADEON_GEN_INT_STATUS));
2121 1.1 gdamore }
2122 1.1 gdamore
2123 1.1 gdamore /*
2124 1.1 gdamore * This loads a linear color map for true color.
2125 1.1 gdamore */
2126 1.1 gdamore void
2127 1.1 gdamore radeonfb_init_palette(struct radeonfb_softc *sc, int crtc)
2128 1.1 gdamore {
2129 1.1 gdamore int i;
2130 1.1 gdamore uint32_t vclk;
2131 1.1 gdamore
2132 1.1 gdamore #define DAC_WIDTH ((1 << 10) - 1)
2133 1.1 gdamore #define CLUT_WIDTH ((1 << 8) - 1)
2134 1.1 gdamore #define CLUT_COLOR(i) ((i * DAC_WIDTH * 2 / CLUT_WIDTH + 1) / 2)
2135 1.1 gdamore
2136 1.1 gdamore vclk = GETPLL(sc, RADEON_VCLK_ECP_CNTL);
2137 1.1 gdamore PUTPLL(sc, RADEON_VCLK_ECP_CNTL, vclk & ~RADEON_PIXCLK_DAC_ALWAYS_ONb);
2138 1.1 gdamore
2139 1.1 gdamore if (crtc)
2140 1.1 gdamore SET32(sc, RADEON_DAC_CNTL2, RADEON_DAC2_PALETTE_ACC_CTL);
2141 1.1 gdamore else
2142 1.1 gdamore CLR32(sc, RADEON_DAC_CNTL2, RADEON_DAC2_PALETTE_ACC_CTL);
2143 1.1 gdamore
2144 1.1 gdamore PUT32(sc, RADEON_PALETTE_INDEX, 0);
2145 1.1 gdamore for (i = 0; i <= CLUT_WIDTH; ++i) {
2146 1.1 gdamore PUT32(sc, RADEON_PALETTE_30_DATA,
2147 1.1 gdamore (CLUT_COLOR(i) << 10) |
2148 1.1 gdamore (CLUT_COLOR(i) << 20) |
2149 1.1 gdamore (CLUT_COLOR(i)));
2150 1.1 gdamore }
2151 1.1 gdamore
2152 1.1 gdamore CLR32(sc, RADEON_DAC_CNTL2, RADEON_DAC2_PALETTE_ACC_CTL);
2153 1.1 gdamore PRINTREG(RADEON_DAC_CNTL2);
2154 1.1 gdamore
2155 1.1 gdamore PUTPLL(sc, RADEON_VCLK_ECP_CNTL, vclk);
2156 1.1 gdamore }
2157 1.1 gdamore
2158 1.1 gdamore /*
2159 1.1 gdamore * Bugs in some R300 hardware requires this when accessing CLOCK_CNTL_INDEX.
2160 1.1 gdamore */
2161 1.1 gdamore void
2162 1.1 gdamore radeonfb_r300cg_workaround(struct radeonfb_softc *sc)
2163 1.1 gdamore {
2164 1.1 gdamore uint32_t tmp, save;
2165 1.1 gdamore
2166 1.1 gdamore save = GET32(sc, RADEON_CLOCK_CNTL_INDEX);
2167 1.1 gdamore tmp = save & ~(0x3f | RADEON_PLL_WR_EN);
2168 1.1 gdamore PUT32(sc, RADEON_CLOCK_CNTL_INDEX, tmp);
2169 1.1 gdamore tmp = GET32(sc, RADEON_CLOCK_CNTL_DATA);
2170 1.1 gdamore PUT32(sc, RADEON_CLOCK_CNTL_INDEX, save);
2171 1.1 gdamore }
2172 1.1 gdamore
2173 1.1 gdamore /*
2174 1.1 gdamore * Acceleration entry points.
2175 1.1 gdamore */
2176 1.2 macallan static void
2177 1.2 macallan radeonfb_putchar(void *cookie, int row, int col, u_int c, long attr)
2178 1.1 gdamore {
2179 1.1 gdamore struct rasops_info *ri = cookie;
2180 1.1 gdamore struct vcons_screen *scr = ri->ri_hw;
2181 1.1 gdamore struct radeonfb_display *dp = scr->scr_cookie;
2182 1.1 gdamore uint32_t x, y, w, h;
2183 1.1 gdamore uint32_t bg, fg;
2184 1.1 gdamore uint8_t *data;
2185 1.1 gdamore
2186 1.1 gdamore if (dp->rd_wsmode != WSDISPLAYIO_MODE_EMUL)
2187 1.1 gdamore return;
2188 1.1 gdamore
2189 1.1 gdamore if (!CHAR_IN_FONT(c, ri->ri_font))
2190 1.1 gdamore return;
2191 1.1 gdamore
2192 1.1 gdamore w = ri->ri_font->fontwidth;
2193 1.1 gdamore h = ri->ri_font->fontheight;
2194 1.1 gdamore
2195 1.1 gdamore bg = ri->ri_devcmap[(attr >> 16) & 0xf];
2196 1.1 gdamore fg = ri->ri_devcmap[(attr >> 24) & 0xf];
2197 1.1 gdamore
2198 1.1 gdamore x = ri->ri_xorigin + col * w;
2199 1.1 gdamore y = ri->ri_yorigin + row * h;
2200 1.1 gdamore
2201 1.2 macallan if (c == 0x20) {
2202 1.2 macallan radeonfb_rectfill(dp, x, y, w, h, bg);
2203 1.1 gdamore } else {
2204 1.1 gdamore data = (uint8_t *)ri->ri_font->data +
2205 1.1 gdamore (c - ri->ri_font->firstchar) * ri->ri_fontscale;
2206 1.1 gdamore
2207 1.1 gdamore radeonfb_setup_mono(dp, x, y, w, h, fg, bg);
2208 1.1 gdamore radeonfb_feed_bytes(dp, ri->ri_fontscale, data);
2209 1.1 gdamore }
2210 1.1 gdamore }
2211 1.1 gdamore
2212 1.2 macallan static void
2213 1.1 gdamore radeonfb_eraserows(void *cookie, int row, int nrows, long fillattr)
2214 1.1 gdamore {
2215 1.1 gdamore struct rasops_info *ri = cookie;
2216 1.1 gdamore struct vcons_screen *scr = ri->ri_hw;
2217 1.1 gdamore struct radeonfb_display *dp = scr->scr_cookie;
2218 1.1 gdamore uint32_t x, y, w, h, fg, bg, ul;
2219 1.1 gdamore
2220 1.1 gdamore /* XXX: check for full emulation mode? */
2221 1.1 gdamore if (dp->rd_wsmode == WSDISPLAYIO_MODE_EMUL) {
2222 1.1 gdamore x = ri->ri_xorigin;
2223 1.1 gdamore y = ri->ri_yorigin + ri->ri_font->fontheight * row;
2224 1.1 gdamore w = ri->ri_emuwidth;
2225 1.1 gdamore h = ri->ri_font->fontheight * nrows;
2226 1.1 gdamore
2227 1.1 gdamore rasops_unpack_attr(fillattr, &fg, &bg, &ul);
2228 1.2 macallan radeonfb_rectfill(dp, x, y, w, h, ri->ri_devcmap[bg & 0xf]);
2229 1.1 gdamore }
2230 1.1 gdamore }
2231 1.1 gdamore
2232 1.2 macallan static void
2233 1.1 gdamore radeonfb_copyrows(void *cookie, int srcrow, int dstrow, int nrows)
2234 1.1 gdamore {
2235 1.1 gdamore struct rasops_info *ri = cookie;
2236 1.1 gdamore struct vcons_screen *scr = ri->ri_hw;
2237 1.1 gdamore struct radeonfb_display *dp = scr->scr_cookie;
2238 1.1 gdamore uint32_t x, ys, yd, w, h;
2239 1.1 gdamore
2240 1.1 gdamore if (dp->rd_wsmode == WSDISPLAYIO_MODE_EMUL) {
2241 1.1 gdamore x = ri->ri_xorigin;
2242 1.1 gdamore ys = ri->ri_yorigin + ri->ri_font->fontheight * srcrow;
2243 1.1 gdamore yd = ri->ri_yorigin + ri->ri_font->fontheight * dstrow;
2244 1.1 gdamore w = ri->ri_emuwidth;
2245 1.1 gdamore h = ri->ri_font->fontheight * nrows;
2246 1.1 gdamore radeonfb_bitblt(dp, x, ys, x, yd, w, h,
2247 1.1 gdamore RADEON_ROP3_S, 0xffffffff);
2248 1.1 gdamore }
2249 1.1 gdamore }
2250 1.1 gdamore
2251 1.2 macallan static void
2252 1.1 gdamore radeonfb_copycols(void *cookie, int row, int srccol, int dstcol, int ncols)
2253 1.1 gdamore {
2254 1.1 gdamore struct rasops_info *ri = cookie;
2255 1.1 gdamore struct vcons_screen *scr = ri->ri_hw;
2256 1.1 gdamore struct radeonfb_display *dp = scr->scr_cookie;
2257 1.1 gdamore uint32_t xs, xd, y, w, h;
2258 1.1 gdamore
2259 1.1 gdamore if (dp->rd_wsmode == WSDISPLAYIO_MODE_EMUL) {
2260 1.1 gdamore xs = ri->ri_xorigin + ri->ri_font->fontwidth * srccol;
2261 1.1 gdamore xd = ri->ri_xorigin + ri->ri_font->fontwidth * dstcol;
2262 1.1 gdamore y = ri->ri_yorigin + ri->ri_font->fontheight * row;
2263 1.1 gdamore w = ri->ri_font->fontwidth * ncols;
2264 1.1 gdamore h = ri->ri_font->fontheight;
2265 1.1 gdamore radeonfb_bitblt(dp, xs, y, xd, y, w, h,
2266 1.1 gdamore RADEON_ROP3_S, 0xffffffff);
2267 1.1 gdamore }
2268 1.1 gdamore }
2269 1.1 gdamore
2270 1.2 macallan static void
2271 1.1 gdamore radeonfb_erasecols(void *cookie, int row, int startcol, int ncols,
2272 1.1 gdamore long fillattr)
2273 1.1 gdamore {
2274 1.1 gdamore struct rasops_info *ri = cookie;
2275 1.1 gdamore struct vcons_screen *scr = ri->ri_hw;
2276 1.1 gdamore struct radeonfb_display *dp = scr->scr_cookie;
2277 1.1 gdamore uint32_t x, y, w, h, fg, bg, ul;
2278 1.1 gdamore
2279 1.1 gdamore if (dp->rd_wsmode == WSDISPLAYIO_MODE_EMUL) {
2280 1.1 gdamore x = ri->ri_xorigin + ri->ri_font->fontwidth * startcol;
2281 1.1 gdamore y = ri->ri_yorigin + ri->ri_font->fontheight * row;
2282 1.1 gdamore w = ri->ri_font->fontwidth * ncols;
2283 1.1 gdamore h = ri->ri_font->fontheight;
2284 1.1 gdamore
2285 1.1 gdamore rasops_unpack_attr(fillattr, &fg, &bg, &ul);
2286 1.2 macallan radeonfb_rectfill(dp, x, y, w, h, ri->ri_devcmap[bg & 0xf]);
2287 1.1 gdamore }
2288 1.1 gdamore }
2289 1.1 gdamore
2290 1.2 macallan static void
2291 1.1 gdamore radeonfb_cursor(void *cookie, int on, int row, int col)
2292 1.1 gdamore {
2293 1.1 gdamore struct rasops_info *ri = cookie;
2294 1.1 gdamore struct vcons_screen *scr = ri->ri_hw;
2295 1.1 gdamore struct radeonfb_display *dp = scr->scr_cookie;
2296 1.1 gdamore int x, y, wi, he;
2297 1.1 gdamore
2298 1.1 gdamore wi = ri->ri_font->fontwidth;
2299 1.1 gdamore he = ri->ri_font->fontheight;
2300 1.1 gdamore
2301 1.1 gdamore if (dp->rd_wsmode == WSDISPLAYIO_MODE_EMUL) {
2302 1.1 gdamore x = ri->ri_ccol * wi + ri->ri_xorigin;
2303 1.1 gdamore y = ri->ri_crow * he + ri->ri_yorigin;
2304 1.1 gdamore /* first turn off the old cursor */
2305 1.1 gdamore if (ri->ri_flg & RI_CURSOR) {
2306 1.1 gdamore radeonfb_bitblt(dp, x, y, x, y, wi, he,
2307 1.2 macallan RADEON_ROP3_Dn, 0xffffffff);
2308 1.1 gdamore ri->ri_flg &= ~RI_CURSOR;
2309 1.1 gdamore }
2310 1.1 gdamore ri->ri_crow = row;
2311 1.1 gdamore ri->ri_ccol = col;
2312 1.1 gdamore /* then (possibly) turn on the new one */
2313 1.1 gdamore if (on) {
2314 1.1 gdamore x = ri->ri_ccol * wi + ri->ri_xorigin;
2315 1.1 gdamore y = ri->ri_crow * he + ri->ri_yorigin;
2316 1.1 gdamore radeonfb_bitblt(dp, x, y, x, y, wi, he,
2317 1.2 macallan RADEON_ROP3_Dn, 0xffffffff);
2318 1.2 macallan ri->ri_flg |= RI_CURSOR;
2319 1.1 gdamore }
2320 1.1 gdamore } else {
2321 1.1 gdamore scr->scr_ri.ri_crow = row;
2322 1.1 gdamore scr->scr_ri.ri_ccol = col;
2323 1.1 gdamore scr->scr_ri.ri_flg &= ~RI_CURSOR;
2324 1.1 gdamore }
2325 1.1 gdamore }
2326 1.1 gdamore
2327 1.2 macallan static int
2328 1.2 macallan radeonfb_allocattr(void *cookie, int fg, int bg, int flags, long *attrp)
2329 1.2 macallan {
2330 1.2 macallan if ((fg == 0) && (bg == 0)) {
2331 1.2 macallan fg = WS_DEFAULT_FG;
2332 1.2 macallan bg = WS_DEFAULT_BG;
2333 1.2 macallan }
2334 1.2 macallan *attrp = ((fg & 0xf) << 24) | ((bg & 0xf) << 16) | (flags & 0xff) << 8;
2335 1.2 macallan return 0;
2336 1.2 macallan }
2337 1.1 gdamore
2338 1.1 gdamore /*
2339 1.1 gdamore * Underlying acceleration support.
2340 1.1 gdamore */
2341 1.2 macallan static void
2342 1.1 gdamore radeonfb_setup_mono(struct radeonfb_display *dp, int xd, int yd, int width,
2343 1.1 gdamore int height, uint32_t fg, uint32_t bg)
2344 1.1 gdamore {
2345 1.1 gdamore struct radeonfb_softc *sc = dp->rd_softc;
2346 1.1 gdamore uint32_t gmc;
2347 1.2 macallan uint32_t padded_width = (width+7) & 0xfff8;
2348 1.2 macallan uint32_t topleft, bottomright;
2349 1.2 macallan
2350 1.2 macallan gmc = dp->rd_format << RADEON_GMC_DST_DATATYPE_SHIFT;
2351 1.2 macallan
2352 1.2 macallan if (width != padded_width) {
2353 1.1 gdamore
2354 1.2 macallan radeonfb_wait_fifo(sc, 5);
2355 1.2 macallan topleft = ((yd << 16) & 0x3fff0000) | (xd & 0x3fff);
2356 1.2 macallan bottomright = (((yd + height) << 16) & 0x3fff0000) |
2357 1.2 macallan ((xd + width) & 0x3fff);
2358 1.2 macallan PUT32(sc, RADEON_SC_TOP_LEFT, topleft);
2359 1.2 macallan PUT32(sc, RADEON_SC_BOTTOM_RIGHT, bottomright);
2360 1.2 macallan }
2361 1.1 gdamore
2362 1.1 gdamore radeonfb_wait_fifo(sc, 5);
2363 1.1 gdamore
2364 1.1 gdamore PUT32(sc, RADEON_DP_GUI_MASTER_CNTL,
2365 1.1 gdamore RADEON_GMC_BRUSH_NONE |
2366 1.1 gdamore RADEON_GMC_SRC_DATATYPE_MONO_FG_BG |
2367 1.1 gdamore //RADEON_GMC_BYTE_LSB_TO_MSB |
2368 1.2 macallan RADEON_GMC_DST_CLIPPING |
2369 1.1 gdamore RADEON_ROP3_S |
2370 1.1 gdamore RADEON_DP_SRC_SOURCE_HOST_DATA |
2371 1.1 gdamore RADEON_GMC_CLR_CMP_CNTL_DIS |
2372 1.1 gdamore RADEON_GMC_WR_MSK_DIS |
2373 1.1 gdamore gmc);
2374 1.1 gdamore
2375 1.1 gdamore PUT32(sc, RADEON_DP_SRC_FRGD_CLR, fg);
2376 1.1 gdamore PUT32(sc, RADEON_DP_SRC_BKGD_CLR, bg);
2377 1.1 gdamore
2378 1.1 gdamore PUT32(sc, RADEON_DST_X_Y, (xd << 16) | yd);
2379 1.2 macallan PUT32(sc, RADEON_DST_WIDTH_HEIGHT, (padded_width << 16) | height);
2380 1.2 macallan
2381 1.1 gdamore }
2382 1.1 gdamore
2383 1.2 macallan static void
2384 1.1 gdamore radeonfb_feed_bytes(struct radeonfb_display *dp, int count, uint8_t *data)
2385 1.1 gdamore {
2386 1.1 gdamore struct radeonfb_softc *sc = dp->rd_softc;
2387 1.1 gdamore int i;
2388 1.1 gdamore uint32_t latch = 0;
2389 1.1 gdamore int shift = 0;
2390 1.1 gdamore
2391 1.1 gdamore for (i = 0; i < count; i++) {
2392 1.1 gdamore latch |= (data[i] << shift);
2393 1.1 gdamore if (shift == 24) {
2394 1.1 gdamore radeonfb_wait_fifo(sc, 1);
2395 1.1 gdamore PUT32(sc, RADEON_HOST_DATA0, latch);
2396 1.1 gdamore latch = 0;
2397 1.1 gdamore shift = 0;
2398 1.1 gdamore } else
2399 1.1 gdamore shift += 8;
2400 1.1 gdamore }
2401 1.1 gdamore if (shift != 0) {
2402 1.1 gdamore radeonfb_wait_fifo(sc, 1);
2403 1.1 gdamore PUT32(sc, RADEON_HOST_DATA0, latch);
2404 1.1 gdamore }
2405 1.2 macallan radeonfb_unclip(sc);
2406 1.1 gdamore }
2407 1.1 gdamore
2408 1.2 macallan static void
2409 1.2 macallan radeonfb_rectfill(struct radeonfb_display *dp, int dstx, int dsty,
2410 1.1 gdamore int width, int height, uint32_t color)
2411 1.1 gdamore {
2412 1.1 gdamore struct radeonfb_softc *sc = dp->rd_softc;
2413 1.1 gdamore uint32_t gmc;
2414 1.1 gdamore
2415 1.1 gdamore gmc = dp->rd_format << RADEON_GMC_DST_DATATYPE_SHIFT;
2416 1.1 gdamore
2417 1.2 macallan radeonfb_unclip(sc);
2418 1.1 gdamore radeonfb_wait_fifo(sc, 6);
2419 1.1 gdamore
2420 1.1 gdamore PUT32(sc, RADEON_DP_GUI_MASTER_CNTL,
2421 1.1 gdamore RADEON_GMC_BRUSH_SOLID_COLOR |
2422 1.1 gdamore RADEON_GMC_SRC_DATATYPE_COLOR |
2423 1.1 gdamore RADEON_GMC_CLR_CMP_CNTL_DIS |
2424 1.1 gdamore RADEON_ROP3_P | gmc);
2425 1.1 gdamore
2426 1.1 gdamore PUT32(sc, RADEON_DP_BRUSH_FRGD_CLR, color);
2427 1.1 gdamore PUT32(sc, RADEON_DP_WRITE_MASK, 0xffffffff);
2428 1.1 gdamore PUT32(sc, RADEON_DP_CNTL,
2429 1.1 gdamore RADEON_DST_X_LEFT_TO_RIGHT |
2430 1.1 gdamore RADEON_DST_Y_TOP_TO_BOTTOM);
2431 1.1 gdamore PUT32(sc, RADEON_DST_Y_X, (dsty << 16) | dstx);
2432 1.1 gdamore PUT32(sc, RADEON_DST_WIDTH_HEIGHT, (width << 16) | (height));
2433 1.1 gdamore
2434 1.1 gdamore /*
2435 1.1 gdamore * XXX: we don't wait for the fifo to empty -- that would slow
2436 1.1 gdamore * things down! The linux radeonfb driver waits, but xfree doesn't
2437 1.1 gdamore */
2438 1.1 gdamore /* XXX: for now we do, to make it safe for direct drawing */
2439 1.1 gdamore radeonfb_engine_idle(sc);
2440 1.1 gdamore }
2441 1.1 gdamore
2442 1.2 macallan static void
2443 1.1 gdamore radeonfb_bitblt(struct radeonfb_display *dp, int srcx, int srcy,
2444 1.1 gdamore int dstx, int dsty, int width, int height, int rop, uint32_t mask)
2445 1.1 gdamore {
2446 1.1 gdamore struct radeonfb_softc *sc = dp->rd_softc;
2447 1.1 gdamore uint32_t gmc;
2448 1.1 gdamore uint32_t dir;
2449 1.1 gdamore
2450 1.1 gdamore if (dsty < srcy) {
2451 1.1 gdamore dir = RADEON_DST_Y_TOP_TO_BOTTOM;
2452 1.1 gdamore } else {
2453 1.1 gdamore srcy += height - 1;
2454 1.1 gdamore dsty += height - 1;
2455 1.1 gdamore dir = 0;
2456 1.1 gdamore }
2457 1.1 gdamore if (dstx < dsty) {
2458 1.1 gdamore dir |= RADEON_DST_X_LEFT_TO_RIGHT;
2459 1.1 gdamore } else {
2460 1.1 gdamore srcx += width - 1;
2461 1.1 gdamore dstx += width - 1;
2462 1.1 gdamore }
2463 1.1 gdamore
2464 1.1 gdamore gmc = dp->rd_format << RADEON_GMC_DST_DATATYPE_SHIFT;
2465 1.1 gdamore
2466 1.2 macallan radeonfb_unclip(sc);
2467 1.2 macallan
2468 1.1 gdamore radeonfb_wait_fifo(sc, 6);
2469 1.1 gdamore
2470 1.1 gdamore PUT32(sc, RADEON_DP_GUI_MASTER_CNTL,
2471 1.1 gdamore //RADEON_GMC_SRC_CLIPPING |
2472 1.1 gdamore RADEON_GMC_BRUSH_SOLID_COLOR |
2473 1.1 gdamore RADEON_GMC_SRC_DATATYPE_COLOR |
2474 1.1 gdamore RADEON_GMC_CLR_CMP_CNTL_DIS |
2475 1.1 gdamore RADEON_DP_SRC_SOURCE_MEMORY |
2476 1.1 gdamore rop | gmc);
2477 1.1 gdamore
2478 1.1 gdamore PUT32(sc, RADEON_DP_WRITE_MASK, mask);
2479 1.1 gdamore PUT32(sc, RADEON_DP_CNTL, dir);
2480 1.1 gdamore PUT32(sc, RADEON_SRC_Y_X, (srcy << 16) | srcx);
2481 1.1 gdamore PUT32(sc, RADEON_DST_Y_X, (dsty << 16) | dstx);
2482 1.1 gdamore PUT32(sc, RADEON_DST_WIDTH_HEIGHT, (width << 16) | (height));
2483 1.1 gdamore
2484 1.1 gdamore /*
2485 1.1 gdamore * XXX: we don't wait for the fifo to empty -- that would slow
2486 1.1 gdamore * things down! The linux radeonfb driver waits, but xfree doesn't
2487 1.1 gdamore */
2488 1.1 gdamore /* XXX: for now we do, to make it safe for direct drawing */
2489 1.1 gdamore radeonfb_engine_idle(sc);
2490 1.1 gdamore }
2491 1.1 gdamore
2492 1.2 macallan static void
2493 1.1 gdamore radeonfb_engine_idle(struct radeonfb_softc *sc)
2494 1.1 gdamore {
2495 1.1 gdamore int i;
2496 1.1 gdamore
2497 1.1 gdamore radeonfb_wait_fifo(sc, 64);
2498 1.1 gdamore for (i = RADEON_TIMEOUT; i; i--) {
2499 1.1 gdamore if ((GET32(sc, RADEON_RBBM_STATUS) &
2500 1.1 gdamore RADEON_RBBM_ACTIVE) == 0) {
2501 1.1 gdamore radeonfb_engine_flush(sc);
2502 1.1 gdamore break;
2503 1.1 gdamore }
2504 1.1 gdamore }
2505 1.1 gdamore }
2506 1.1 gdamore
2507 1.2 macallan static void
2508 1.1 gdamore radeonfb_wait_fifo(struct radeonfb_softc *sc, int n)
2509 1.1 gdamore {
2510 1.1 gdamore int i;
2511 1.1 gdamore
2512 1.1 gdamore for (i = RADEON_TIMEOUT; i; i--) {
2513 1.1 gdamore if ((GET32(sc, RADEON_RBBM_STATUS) &
2514 1.1 gdamore RADEON_RBBM_FIFOCNT_MASK) >= n)
2515 1.1 gdamore return;
2516 1.1 gdamore }
2517 1.1 gdamore #ifdef DIAGNOSTIC
2518 1.1 gdamore if (!i)
2519 1.1 gdamore printf("%s: timed out waiting for fifo (%x)\n",
2520 1.1 gdamore XNAME(sc), GET32(sc, RADEON_RBBM_STATUS));
2521 1.1 gdamore #endif
2522 1.1 gdamore }
2523 1.1 gdamore
2524 1.2 macallan static void
2525 1.1 gdamore radeonfb_engine_flush(struct radeonfb_softc *sc)
2526 1.1 gdamore {
2527 1.1 gdamore int i;
2528 1.1 gdamore SET32(sc, RADEON_RB2D_DSTCACHE_CTLSTAT, RADEON_RB2D_DC_FLUSH_ALL);
2529 1.1 gdamore for (i = RADEON_TIMEOUT; i; i--) {
2530 1.1 gdamore if ((GET32(sc, RADEON_RB2D_DSTCACHE_CTLSTAT) &
2531 1.1 gdamore RADEON_RB2D_DC_BUSY) == 0)
2532 1.1 gdamore break;
2533 1.1 gdamore }
2534 1.1 gdamore #ifdef DIAGNOSTIC
2535 1.1 gdamore if (!i)
2536 1.1 gdamore printf("%s: engine flush timed out!\n", XNAME(sc));
2537 1.1 gdamore #endif
2538 1.1 gdamore }
2539 1.1 gdamore
2540 1.2 macallan static inline void
2541 1.2 macallan radeonfb_unclip(struct radeonfb_softc *sc)
2542 1.2 macallan {
2543 1.2 macallan
2544 1.2 macallan radeonfb_wait_fifo(sc, 2);
2545 1.2 macallan PUT32(sc, RADEON_SC_TOP_LEFT, 0x3fff3fff);
2546 1.2 macallan PUT32(sc, RADEON_SC_BOTTOM_RIGHT, 0x3fff3fff);
2547 1.2 macallan }
2548 1.2 macallan
2549 1.2 macallan static void
2550 1.1 gdamore radeonfb_engine_init(struct radeonfb_display *dp)
2551 1.1 gdamore {
2552 1.1 gdamore struct radeonfb_softc *sc = dp->rd_softc;
2553 1.1 gdamore uint32_t pitch;
2554 1.1 gdamore
2555 1.1 gdamore /* no 3D */
2556 1.1 gdamore PUT32(sc, RADEON_RB3D_CNTL, 0);
2557 1.1 gdamore
2558 1.1 gdamore radeonfb_engine_reset(sc);
2559 1.2 macallan pitch = ((dp->rd_virtx * (dp->rd_bpp / 8) + 0x3f)) >> 6;
2560 1.2 macallan //pitch = ((sc->sc_maxx * (sc->sc_maxbpp / 8) + 0x3f)) >> 6;
2561 1.1 gdamore
2562 1.1 gdamore radeonfb_wait_fifo(sc, 1);
2563 1.1 gdamore if (!IS_R300(sc))
2564 1.1 gdamore PUT32(sc, RADEON_RB2D_DSTCACHE_MODE, 0);
2565 1.1 gdamore
2566 1.1 gdamore radeonfb_wait_fifo(sc, 3);
2567 1.1 gdamore PUT32(sc, RADEON_DEFAULT_PITCH_OFFSET,
2568 1.1 gdamore (pitch << 22) | (sc->sc_aperbase >> 10));
2569 1.1 gdamore
2570 1.1 gdamore
2571 1.1 gdamore PUT32(sc, RADEON_DST_PITCH_OFFSET,
2572 1.1 gdamore (pitch << 22) | (sc->sc_aperbase >> 10));
2573 1.1 gdamore PUT32(sc, RADEON_SRC_PITCH_OFFSET,
2574 1.1 gdamore (pitch << 22) | (sc->sc_aperbase >> 10));
2575 1.1 gdamore
2576 1.1 gdamore radeonfb_wait_fifo(sc, 1);
2577 1.1 gdamore #if _BYTE_ORDER == _BIG_ENDIAN
2578 1.1 gdamore SET32(sc, RADEON_DP_DATATYPE, RADEON_HOST_BIG_ENDIAN_EN);
2579 1.1 gdamore #else
2580 1.1 gdamore CLR32(sc, RADEON_DP_DATATYPE, RADEON_HOST_BIG_ENDIAN_EN);
2581 1.1 gdamore #endif
2582 1.1 gdamore
2583 1.1 gdamore /* default scissors -- no clipping */
2584 1.1 gdamore radeonfb_wait_fifo(sc, 1);
2585 1.1 gdamore PUT32(sc, RADEON_DEFAULT_SC_BOTTOM_RIGHT,
2586 1.1 gdamore RADEON_DEFAULT_SC_RIGHT_MAX | RADEON_DEFAULT_SC_BOTTOM_MAX);
2587 1.1 gdamore
2588 1.1 gdamore radeonfb_wait_fifo(sc, 1);
2589 1.1 gdamore PUT32(sc, RADEON_DP_GUI_MASTER_CNTL,
2590 1.1 gdamore (dp->rd_format << RADEON_GMC_DST_DATATYPE_SHIFT) |
2591 1.1 gdamore RADEON_GMC_CLR_CMP_CNTL_DIS |
2592 1.1 gdamore RADEON_GMC_BRUSH_SOLID_COLOR |
2593 1.1 gdamore RADEON_GMC_SRC_DATATYPE_COLOR);
2594 1.1 gdamore
2595 1.1 gdamore radeonfb_wait_fifo(sc, 7);
2596 1.1 gdamore PUT32(sc, RADEON_DST_LINE_START, 0);
2597 1.1 gdamore PUT32(sc, RADEON_DST_LINE_END, 0);
2598 1.1 gdamore PUT32(sc, RADEON_DP_BRUSH_FRGD_CLR, 0xffffffff);
2599 1.1 gdamore PUT32(sc, RADEON_DP_BRUSH_BKGD_CLR, 0);
2600 1.1 gdamore PUT32(sc, RADEON_DP_SRC_FRGD_CLR, 0xffffffff);
2601 1.1 gdamore PUT32(sc, RADEON_DP_SRC_BKGD_CLR, 0);
2602 1.1 gdamore PUT32(sc, RADEON_DP_WRITE_MASK, 0xffffffff);
2603 1.1 gdamore
2604 1.1 gdamore radeonfb_engine_idle(sc);
2605 1.1 gdamore }
2606 1.1 gdamore
2607 1.2 macallan static void
2608 1.1 gdamore radeonfb_engine_reset(struct radeonfb_softc *sc)
2609 1.1 gdamore {
2610 1.1 gdamore uint32_t hpc, rbbm, mclkcntl, clkindex;
2611 1.1 gdamore
2612 1.1 gdamore radeonfb_engine_flush(sc);
2613 1.1 gdamore
2614 1.1 gdamore clkindex = GET32(sc, RADEON_CLOCK_CNTL_INDEX);
2615 1.1 gdamore if (HAS_R300CG(sc))
2616 1.1 gdamore radeonfb_r300cg_workaround(sc);
2617 1.1 gdamore mclkcntl = GETPLL(sc, RADEON_MCLK_CNTL);
2618 1.1 gdamore
2619 1.1 gdamore /*
2620 1.1 gdamore * According to comments in XFree code, resetting the HDP via
2621 1.1 gdamore * the RBBM_SOFT_RESET can cause bad behavior on some systems.
2622 1.1 gdamore * So we use HOST_PATH_CNTL instead.
2623 1.1 gdamore */
2624 1.1 gdamore
2625 1.1 gdamore hpc = GET32(sc, RADEON_HOST_PATH_CNTL);
2626 1.1 gdamore rbbm = GET32(sc, RADEON_RBBM_SOFT_RESET);
2627 1.1 gdamore if (IS_R300(sc)) {
2628 1.1 gdamore PUT32(sc, RADEON_RBBM_SOFT_RESET, rbbm |
2629 1.1 gdamore RADEON_SOFT_RESET_CP |
2630 1.1 gdamore RADEON_SOFT_RESET_HI |
2631 1.1 gdamore RADEON_SOFT_RESET_E2);
2632 1.1 gdamore GET32(sc, RADEON_RBBM_SOFT_RESET);
2633 1.1 gdamore PUT32(sc, RADEON_RBBM_SOFT_RESET, 0);
2634 1.1 gdamore /*
2635 1.1 gdamore * XXX: this bit is not defined in any ATI docs I have,
2636 1.1 gdamore * nor in the XFree code, but XFree does it. Why?
2637 1.1 gdamore */
2638 1.1 gdamore SET32(sc, RADEON_RB2D_DSTCACHE_MODE, (1<<17));
2639 1.1 gdamore } else {
2640 1.1 gdamore PUT32(sc, RADEON_RBBM_SOFT_RESET, rbbm |
2641 1.1 gdamore RADEON_SOFT_RESET_CP |
2642 1.1 gdamore RADEON_SOFT_RESET_SE |
2643 1.1 gdamore RADEON_SOFT_RESET_RE |
2644 1.1 gdamore RADEON_SOFT_RESET_PP |
2645 1.1 gdamore RADEON_SOFT_RESET_E2 |
2646 1.1 gdamore RADEON_SOFT_RESET_RB);
2647 1.1 gdamore GET32(sc, RADEON_RBBM_SOFT_RESET);
2648 1.1 gdamore PUT32(sc, RADEON_RBBM_SOFT_RESET, rbbm &
2649 1.1 gdamore ~(RADEON_SOFT_RESET_CP |
2650 1.1 gdamore RADEON_SOFT_RESET_SE |
2651 1.1 gdamore RADEON_SOFT_RESET_RE |
2652 1.1 gdamore RADEON_SOFT_RESET_PP |
2653 1.1 gdamore RADEON_SOFT_RESET_E2 |
2654 1.1 gdamore RADEON_SOFT_RESET_RB));
2655 1.1 gdamore GET32(sc, RADEON_RBBM_SOFT_RESET);
2656 1.1 gdamore }
2657 1.1 gdamore
2658 1.1 gdamore PUT32(sc, RADEON_HOST_PATH_CNTL, hpc | RADEON_HDP_SOFT_RESET);
2659 1.1 gdamore GET32(sc, RADEON_HOST_PATH_CNTL);
2660 1.1 gdamore PUT32(sc, RADEON_HOST_PATH_CNTL, hpc);
2661 1.1 gdamore
2662 1.1 gdamore if (IS_R300(sc))
2663 1.1 gdamore PUT32(sc, RADEON_RBBM_SOFT_RESET, rbbm);
2664 1.1 gdamore
2665 1.1 gdamore PUT32(sc, RADEON_CLOCK_CNTL_INDEX, clkindex);
2666 1.1 gdamore PUTPLL(sc, RADEON_MCLK_CNTL, mclkcntl);
2667 1.1 gdamore
2668 1.1 gdamore if (HAS_R300CG(sc))
2669 1.1 gdamore radeonfb_r300cg_workaround(sc);
2670 1.1 gdamore }
2671 1.1 gdamore
2672 1.2 macallan static int
2673 1.1 gdamore radeonfb_set_curpos(struct radeonfb_display *dp, struct wsdisplay_curpos *pos)
2674 1.1 gdamore {
2675 1.1 gdamore int x, y;
2676 1.1 gdamore
2677 1.1 gdamore x = pos->x;
2678 1.1 gdamore y = pos->y;
2679 1.1 gdamore
2680 1.1 gdamore /*
2681 1.1 gdamore * This doesn't let a cursor move off the screen. I'm not
2682 1.1 gdamore * sure if this will have negative effects for e.g. Xinerama.
2683 1.1 gdamore * I'd guess Xinerama handles it by changing the cursor shape,
2684 1.1 gdamore * but that needs verification.
2685 1.1 gdamore */
2686 1.1 gdamore if (x >= dp->rd_virtx)
2687 1.1 gdamore x = dp->rd_virtx - 1;
2688 1.1 gdamore if (x < 0)
2689 1.1 gdamore x = 0;
2690 1.1 gdamore if (y >= dp->rd_virty)
2691 1.1 gdamore y = dp->rd_virty - 1;
2692 1.1 gdamore if (y < 0)
2693 1.1 gdamore y = 0;
2694 1.1 gdamore
2695 1.1 gdamore dp->rd_cursor.rc_pos.x = x;
2696 1.1 gdamore dp->rd_cursor.rc_pos.y = y;
2697 1.1 gdamore
2698 1.1 gdamore radeonfb_cursor_position(dp);
2699 1.1 gdamore return 0;
2700 1.1 gdamore }
2701 1.1 gdamore
2702 1.2 macallan static int
2703 1.1 gdamore radeonfb_set_cursor(struct radeonfb_display *dp, struct wsdisplay_cursor *wc)
2704 1.1 gdamore {
2705 1.1 gdamore unsigned flags;
2706 1.1 gdamore
2707 1.1 gdamore uint8_t r[2], g[2], b[2];
2708 1.1 gdamore unsigned index, count;
2709 1.1 gdamore int i, err;
2710 1.1 gdamore int pitch, size;
2711 1.1 gdamore struct radeonfb_cursor nc;
2712 1.1 gdamore
2713 1.1 gdamore flags = wc->which;
2714 1.1 gdamore
2715 1.1 gdamore /* copy old values */
2716 1.1 gdamore nc = dp->rd_cursor;
2717 1.1 gdamore
2718 1.1 gdamore if (flags & WSDISPLAY_CURSOR_DOCMAP) {
2719 1.1 gdamore index = wc->cmap.index;
2720 1.1 gdamore count = wc->cmap.count;
2721 1.1 gdamore
2722 1.1 gdamore if (index >= 2 || (index + count) > 2)
2723 1.1 gdamore return EINVAL;
2724 1.1 gdamore
2725 1.1 gdamore err = copyin(wc->cmap.red, &r[index], count);
2726 1.1 gdamore if (err)
2727 1.1 gdamore return err;
2728 1.1 gdamore err = copyin(wc->cmap.green, &g[index], count);
2729 1.1 gdamore if (err)
2730 1.1 gdamore return err;
2731 1.1 gdamore err = copyin(wc->cmap.blue, &b[index], count);
2732 1.1 gdamore if (err)
2733 1.1 gdamore return err;
2734 1.1 gdamore
2735 1.1 gdamore for (i = index; i < index + count; i++) {
2736 1.1 gdamore nc.rc_cmap[i] =
2737 1.1 gdamore (r[i] << 16) + (g[i] << 8) + (b[i] << 0);
2738 1.1 gdamore }
2739 1.1 gdamore }
2740 1.1 gdamore
2741 1.1 gdamore if (flags & WSDISPLAY_CURSOR_DOSHAPE) {
2742 1.1 gdamore if ((wc->size.x > RADEON_CURSORMAXX) ||
2743 1.1 gdamore (wc->size.y > RADEON_CURSORMAXY))
2744 1.1 gdamore return EINVAL;
2745 1.1 gdamore
2746 1.1 gdamore /* figure bytes per line */
2747 1.1 gdamore pitch = (wc->size.x + 7) / 8;
2748 1.1 gdamore size = pitch * wc->size.y;
2749 1.1 gdamore
2750 1.1 gdamore /* clear the old cursor and mask */
2751 1.1 gdamore memset(nc.rc_image, 0, 512);
2752 1.1 gdamore memset(nc.rc_mask, 0, 512);
2753 1.1 gdamore
2754 1.1 gdamore nc.rc_size = wc->size;
2755 1.1 gdamore
2756 1.1 gdamore if ((err = copyin(wc->image, nc.rc_image, size)) != 0)
2757 1.1 gdamore return err;
2758 1.1 gdamore
2759 1.1 gdamore if ((err = copyin(wc->mask, nc.rc_mask, size)) != 0)
2760 1.1 gdamore return err;
2761 1.1 gdamore }
2762 1.1 gdamore
2763 1.1 gdamore if (flags & WSDISPLAY_CURSOR_DOHOT) {
2764 1.1 gdamore nc.rc_hot = wc->hot;
2765 1.1 gdamore if (nc.rc_hot.x >= nc.rc_size.x)
2766 1.1 gdamore nc.rc_hot.x = nc.rc_size.x - 1;
2767 1.1 gdamore if (nc.rc_hot.y >= nc.rc_size.y)
2768 1.1 gdamore nc.rc_hot.y = nc.rc_size.y - 1;
2769 1.1 gdamore }
2770 1.1 gdamore
2771 1.1 gdamore if (flags & WSDISPLAY_CURSOR_DOPOS) {
2772 1.1 gdamore nc.rc_pos = wc->pos;
2773 1.1 gdamore if (nc.rc_pos.x >= dp->rd_virtx)
2774 1.1 gdamore nc.rc_pos.x = dp->rd_virtx - 1;
2775 1.1 gdamore if (nc.rc_pos.x < 0)
2776 1.1 gdamore nc.rc_pos.x = 0;
2777 1.1 gdamore if (nc.rc_pos.y >= dp->rd_virty)
2778 1.1 gdamore nc.rc_pos.y = dp->rd_virty - 1;
2779 1.1 gdamore if (nc.rc_pos.y < 0)
2780 1.1 gdamore nc.rc_pos.y = 0;
2781 1.1 gdamore }
2782 1.1 gdamore if (flags & WSDISPLAY_CURSOR_DOCUR) {
2783 1.1 gdamore nc.rc_visible = wc->enable;
2784 1.1 gdamore }
2785 1.1 gdamore
2786 1.1 gdamore dp->rd_cursor = nc;
2787 1.1 gdamore radeonfb_cursor_update(dp, wc->which);
2788 1.1 gdamore
2789 1.1 gdamore return 0;
2790 1.1 gdamore }
2791 1.1 gdamore
2792 1.1 gdamore /*
2793 1.1 gdamore * Change the cursor shape. Call this with the cursor locked to avoid
2794 1.1 gdamore * flickering/tearing.
2795 1.1 gdamore */
2796 1.2 macallan static void
2797 1.1 gdamore radeonfb_cursor_shape(struct radeonfb_display *dp)
2798 1.1 gdamore {
2799 1.1 gdamore uint8_t and[512], xor[512];
2800 1.1 gdamore int i, j, src, dst, pitch;
2801 1.1 gdamore const uint8_t *msk = dp->rd_cursor.rc_mask;
2802 1.1 gdamore const uint8_t *img = dp->rd_cursor.rc_image;
2803 1.1 gdamore
2804 1.1 gdamore /*
2805 1.1 gdamore * Radeon cursor data interleaves one line of AND data followed
2806 1.1 gdamore * by a line of XOR data. (Each line corresponds to a whole hardware
2807 1.1 gdamore * pitch - i.e. 64 pixels or 8 bytes.)
2808 1.1 gdamore *
2809 1.1 gdamore * The cursor is displayed using the following table:
2810 1.1 gdamore *
2811 1.1 gdamore * AND XOR Result
2812 1.1 gdamore * ----------------------
2813 1.1 gdamore * 0 0 Cursor color 0
2814 1.1 gdamore * 0 1 Cursor color 1
2815 1.1 gdamore * 1 0 Transparent
2816 1.1 gdamore * 1 1 Complement of background
2817 1.1 gdamore *
2818 1.1 gdamore * Our masks are therefore different from what we were passed.
2819 1.1 gdamore * Passed in, I'm assuming the data represents either color 0 or 1,
2820 1.1 gdamore * and a mask, so the passed in table looks like:
2821 1.1 gdamore *
2822 1.1 gdamore * IMG Mask Result
2823 1.1 gdamore * -----------------------
2824 1.1 gdamore * 0 0 Transparent
2825 1.1 gdamore * 0 1 Cursor color 0
2826 1.1 gdamore * 1 0 Transparent
2827 1.1 gdamore * 1 1 Cursor color 1
2828 1.1 gdamore *
2829 1.1 gdamore * IF mask bit == 1, AND = 0, XOR = color.
2830 1.1 gdamore * IF mask bit == 0, AND = 1, XOR = 0.
2831 1.1 gdamore *
2832 1.1 gdamore * hence: AND = ~(mask); XOR = color & ~(mask);
2833 1.1 gdamore */
2834 1.1 gdamore
2835 1.1 gdamore pitch = ((dp->rd_cursor.rc_size.x + 7) / 8);
2836 1.1 gdamore
2837 1.1 gdamore /* start by assuming all bits are transparent */
2838 1.1 gdamore memset(and, 0xff, 512);
2839 1.1 gdamore memset(xor, 0x00, 512);
2840 1.1 gdamore
2841 1.1 gdamore src = 0;
2842 1.1 gdamore dst = 0;
2843 1.1 gdamore for (i = 0; i < 64; i++) {
2844 1.1 gdamore for (j = 0; j < 64; j += 8) {
2845 1.1 gdamore if ((i < dp->rd_cursor.rc_size.y) &&
2846 1.1 gdamore (j < dp->rd_cursor.rc_size.x)) {
2847 1.1 gdamore
2848 1.1 gdamore /* take care to leave odd bits alone */
2849 1.1 gdamore and[dst] &= ~(msk[src]);
2850 1.1 gdamore xor[dst] = img[src] & msk[src];
2851 1.1 gdamore src++;
2852 1.1 gdamore }
2853 1.1 gdamore dst++;
2854 1.1 gdamore }
2855 1.1 gdamore }
2856 1.1 gdamore
2857 1.1 gdamore /* copy the image into place */
2858 1.1 gdamore for (i = 0; i < 64; i++) {
2859 1.1 gdamore memcpy((uint8_t *)dp->rd_curptr + (i * 16),
2860 1.1 gdamore &and[i * 8], 8);
2861 1.1 gdamore memcpy((uint8_t *)dp->rd_curptr + (i * 16) + 8,
2862 1.1 gdamore &xor[i * 8], 8);
2863 1.1 gdamore }
2864 1.1 gdamore }
2865 1.1 gdamore
2866 1.2 macallan static void
2867 1.1 gdamore radeonfb_cursor_position(struct radeonfb_display *dp)
2868 1.1 gdamore {
2869 1.1 gdamore struct radeonfb_softc *sc = dp->rd_softc;
2870 1.1 gdamore uint32_t offset, hvoff, hvpos; /* registers */
2871 1.1 gdamore uint32_t coff; /* cursor offset */
2872 1.1 gdamore int i, x, y, xoff, yoff, crtcoff;
2873 1.1 gdamore
2874 1.1 gdamore /*
2875 1.1 gdamore * XXX: this also needs to handle pan/scan
2876 1.1 gdamore */
2877 1.1 gdamore for (i = 0; i < dp->rd_ncrtcs; i++) {
2878 1.1 gdamore
2879 1.1 gdamore struct radeonfb_crtc *rcp = &dp->rd_crtcs[i];
2880 1.1 gdamore
2881 1.1 gdamore if (rcp->rc_number) {
2882 1.1 gdamore offset = RADEON_CUR2_OFFSET;
2883 1.1 gdamore hvoff = RADEON_CUR2_HORZ_VERT_OFF;
2884 1.1 gdamore hvpos = RADEON_CUR2_HORZ_VERT_POSN;
2885 1.1 gdamore crtcoff = RADEON_CRTC2_OFFSET;
2886 1.1 gdamore } else {
2887 1.1 gdamore offset = RADEON_CUR_OFFSET;
2888 1.1 gdamore hvoff = RADEON_CUR_HORZ_VERT_OFF;
2889 1.1 gdamore hvpos = RADEON_CUR_HORZ_VERT_POSN;
2890 1.1 gdamore crtcoff = RADEON_CRTC_OFFSET;
2891 1.1 gdamore }
2892 1.1 gdamore
2893 1.1 gdamore x = dp->rd_cursor.rc_pos.x;
2894 1.1 gdamore y = dp->rd_cursor.rc_pos.y;
2895 1.1 gdamore
2896 1.1 gdamore while (y < rcp->rc_yoffset) {
2897 1.1 gdamore rcp->rc_yoffset -= RADEON_PANINCREMENT;
2898 1.1 gdamore }
2899 1.1 gdamore while (y >= (rcp->rc_yoffset + rcp->rc_videomode.vdisplay)) {
2900 1.1 gdamore rcp->rc_yoffset += RADEON_PANINCREMENT;
2901 1.1 gdamore }
2902 1.1 gdamore while (x < rcp->rc_xoffset) {
2903 1.1 gdamore rcp->rc_xoffset -= RADEON_PANINCREMENT;
2904 1.1 gdamore }
2905 1.1 gdamore while (x >= (rcp->rc_xoffset + rcp->rc_videomode.hdisplay)) {
2906 1.1 gdamore rcp->rc_xoffset += RADEON_PANINCREMENT;
2907 1.1 gdamore }
2908 1.1 gdamore
2909 1.1 gdamore /* adjust for the cursor's hotspot */
2910 1.1 gdamore x -= dp->rd_cursor.rc_hot.x;
2911 1.1 gdamore y -= dp->rd_cursor.rc_hot.y;
2912 1.1 gdamore xoff = yoff = 0;
2913 1.1 gdamore
2914 1.1 gdamore if (x >= dp->rd_virtx)
2915 1.1 gdamore x = dp->rd_virtx - 1;
2916 1.1 gdamore if (y >= dp->rd_virty)
2917 1.1 gdamore y = dp->rd_virty - 1;
2918 1.1 gdamore
2919 1.1 gdamore /* now adjust cursor so it is relative to viewport */
2920 1.1 gdamore x -= rcp->rc_xoffset;
2921 1.1 gdamore y -= rcp->rc_yoffset;
2922 1.1 gdamore
2923 1.1 gdamore /*
2924 1.1 gdamore * no need to check for fall off, because we should
2925 1.1 gdamore * never move off the screen entirely!
2926 1.1 gdamore */
2927 1.1 gdamore coff = 0;
2928 1.1 gdamore if (x < 0) {
2929 1.1 gdamore xoff = -x;
2930 1.1 gdamore x = 0;
2931 1.1 gdamore }
2932 1.1 gdamore if (y < 0) {
2933 1.1 gdamore yoff = -y;
2934 1.1 gdamore y = 0;
2935 1.1 gdamore coff = (yoff * 2) * 8;
2936 1.1 gdamore }
2937 1.1 gdamore
2938 1.1 gdamore /* pan the display */
2939 1.1 gdamore PUT32(sc, crtcoff, (rcp->rc_yoffset * dp->rd_stride) +
2940 1.1 gdamore rcp->rc_xoffset);
2941 1.1 gdamore
2942 1.1 gdamore PUT32(sc, offset, (dp->rd_curoff + coff) | RADEON_CUR_LOCK);
2943 1.1 gdamore PUT32(sc, hvoff, (xoff << 16) | (yoff) | RADEON_CUR_LOCK);
2944 1.1 gdamore /* NB: this unlocks the cursor */
2945 1.1 gdamore PUT32(sc, hvpos, (x << 16) | y);
2946 1.1 gdamore }
2947 1.1 gdamore }
2948 1.1 gdamore
2949 1.2 macallan static void
2950 1.1 gdamore radeonfb_cursor_visible(struct radeonfb_display *dp)
2951 1.1 gdamore {
2952 1.1 gdamore int i;
2953 1.1 gdamore uint32_t gencntl, bit;
2954 1.1 gdamore
2955 1.1 gdamore for (i = 0; i < dp->rd_ncrtcs; i++) {
2956 1.1 gdamore if (dp->rd_crtcs[i].rc_number) {
2957 1.1 gdamore gencntl = RADEON_CRTC2_GEN_CNTL;
2958 1.1 gdamore bit = RADEON_CRTC2_CUR_EN;
2959 1.1 gdamore } else {
2960 1.1 gdamore gencntl = RADEON_CRTC_GEN_CNTL;
2961 1.1 gdamore bit = RADEON_CRTC_CUR_EN;
2962 1.1 gdamore }
2963 1.1 gdamore
2964 1.1 gdamore if (dp->rd_cursor.rc_visible)
2965 1.1 gdamore SET32(dp->rd_softc, gencntl, bit);
2966 1.1 gdamore else
2967 1.1 gdamore CLR32(dp->rd_softc, gencntl, bit);
2968 1.1 gdamore }
2969 1.1 gdamore }
2970 1.1 gdamore
2971 1.2 macallan static void
2972 1.1 gdamore radeonfb_cursor_cmap(struct radeonfb_display *dp)
2973 1.1 gdamore {
2974 1.1 gdamore int i;
2975 1.1 gdamore uint32_t c0reg, c1reg;
2976 1.1 gdamore struct radeonfb_softc *sc = dp->rd_softc;
2977 1.1 gdamore
2978 1.1 gdamore for (i = 0; i < dp->rd_ncrtcs; i++) {
2979 1.1 gdamore if (dp->rd_crtcs[i].rc_number) {
2980 1.1 gdamore c0reg = RADEON_CUR2_CLR0;
2981 1.1 gdamore c1reg = RADEON_CUR2_CLR1;
2982 1.1 gdamore } else {
2983 1.1 gdamore c0reg = RADEON_CUR_CLR0;
2984 1.1 gdamore c1reg = RADEON_CUR_CLR1;
2985 1.1 gdamore }
2986 1.1 gdamore
2987 1.1 gdamore PUT32(sc, c0reg, dp->rd_cursor.rc_cmap[0]);
2988 1.1 gdamore PUT32(sc, c1reg, dp->rd_cursor.rc_cmap[1]);
2989 1.1 gdamore }
2990 1.1 gdamore }
2991 1.1 gdamore
2992 1.2 macallan static void
2993 1.1 gdamore radeonfb_cursor_update(struct radeonfb_display *dp, unsigned which)
2994 1.1 gdamore {
2995 1.1 gdamore struct radeonfb_softc *sc;
2996 1.1 gdamore int i;
2997 1.1 gdamore
2998 1.1 gdamore sc = dp->rd_softc;
2999 1.1 gdamore for (i = 0; i < dp->rd_ncrtcs; i++) {
3000 1.1 gdamore if (dp->rd_crtcs[i].rc_number) {
3001 1.1 gdamore SET32(sc, RADEON_CUR2_OFFSET, RADEON_CUR_LOCK);
3002 1.1 gdamore } else {
3003 1.1 gdamore SET32(sc, RADEON_CUR_OFFSET,RADEON_CUR_LOCK);
3004 1.1 gdamore }
3005 1.1 gdamore }
3006 1.1 gdamore
3007 1.1 gdamore if (which & WSDISPLAY_CURSOR_DOCMAP)
3008 1.1 gdamore radeonfb_cursor_cmap(dp);
3009 1.1 gdamore
3010 1.1 gdamore if (which & WSDISPLAY_CURSOR_DOSHAPE)
3011 1.1 gdamore radeonfb_cursor_shape(dp);
3012 1.1 gdamore
3013 1.1 gdamore if (which & WSDISPLAY_CURSOR_DOCUR)
3014 1.1 gdamore radeonfb_cursor_visible(dp);
3015 1.1 gdamore
3016 1.1 gdamore /* this one is unconditional, because it updates other stuff */
3017 1.1 gdamore radeonfb_cursor_position(dp);
3018 1.1 gdamore }
3019 1.1 gdamore
3020 1.1 gdamore static struct videomode *
3021 1.1 gdamore radeonfb_best_refresh(struct videomode *m1, struct videomode *m2)
3022 1.1 gdamore {
3023 1.1 gdamore int r1, r2;
3024 1.1 gdamore
3025 1.1 gdamore /* otherwise pick the higher refresh rate */
3026 1.1 gdamore r1 = DIVIDE(DIVIDE(m1->dot_clock, m1->htotal), m1->vtotal);
3027 1.1 gdamore r2 = DIVIDE(DIVIDE(m2->dot_clock, m2->htotal), m2->vtotal);
3028 1.1 gdamore
3029 1.1 gdamore return (r1 < r2 ? m2 : m1);
3030 1.1 gdamore }
3031 1.1 gdamore
3032 1.1 gdamore static const struct videomode *
3033 1.1 gdamore radeonfb_port_mode(struct radeonfb_port *rp, int x, int y)
3034 1.1 gdamore {
3035 1.1 gdamore struct edid_info *ep = &rp->rp_edid;
3036 1.1 gdamore struct videomode *vmp = NULL;
3037 1.1 gdamore int i;
3038 1.1 gdamore
3039 1.1 gdamore if (!rp->rp_edid_valid) {
3040 1.1 gdamore /* fallback to safe mode */
3041 1.1 gdamore return radeonfb_modelookup("640x480x60");
3042 1.1 gdamore }
3043 1.1 gdamore
3044 1.1 gdamore /* always choose the preferred mode first! */
3045 1.1 gdamore if (ep->edid_preferred_mode) {
3046 1.1 gdamore
3047 1.1 gdamore /* XXX: add auto-stretching support for native mode */
3048 1.1 gdamore
3049 1.1 gdamore /* this may want panning to occur, btw */
3050 1.1 gdamore if ((ep->edid_preferred_mode->hdisplay <= x) &&
3051 1.1 gdamore (ep->edid_preferred_mode->vdisplay <= y))
3052 1.1 gdamore return ep->edid_preferred_mode;
3053 1.1 gdamore }
3054 1.1 gdamore
3055 1.1 gdamore for (i = 0; i < ep->edid_nmodes; i++) {
3056 1.1 gdamore /*
3057 1.1 gdamore * We elect to pick a resolution that is too large for
3058 1.1 gdamore * the monitor than one that is too small. This means
3059 1.1 gdamore * that we will prefer to pan rather than to try to
3060 1.1 gdamore * center a smaller display on a larger screen. In
3061 1.1 gdamore * practice, this shouldn't matter because if a
3062 1.1 gdamore * monitor can support a larger resolution, it can
3063 1.1 gdamore * probably also support the smaller. A specific
3064 1.1 gdamore * exception is fixed format panels, but hopefully
3065 1.1 gdamore * they are properly dealt with by the "autostretch"
3066 1.1 gdamore * logic above.
3067 1.1 gdamore */
3068 1.1 gdamore if ((ep->edid_modes[i].hdisplay > x) ||
3069 1.1 gdamore (ep->edid_modes[i].vdisplay > y)) {
3070 1.1 gdamore continue;
3071 1.1 gdamore }
3072 1.1 gdamore
3073 1.1 gdamore /*
3074 1.1 gdamore * at this point, the display mode is no larger than
3075 1.1 gdamore * what we've requested.
3076 1.1 gdamore */
3077 1.1 gdamore if (vmp == NULL)
3078 1.1 gdamore vmp = &ep->edid_modes[i];
3079 1.1 gdamore
3080 1.1 gdamore /* eliminate smaller modes */
3081 1.1 gdamore if ((vmp->hdisplay >= ep->edid_modes[i].hdisplay) ||
3082 1.1 gdamore (vmp->vdisplay >= ep->edid_modes[i].vdisplay))
3083 1.1 gdamore continue;
3084 1.1 gdamore
3085 1.1 gdamore if ((vmp->hdisplay < ep->edid_modes[i].hdisplay) ||
3086 1.1 gdamore (vmp->vdisplay < ep->edid_modes[i].vdisplay)) {
3087 1.1 gdamore vmp = &ep->edid_modes[i];
3088 1.1 gdamore continue;
3089 1.1 gdamore }
3090 1.1 gdamore
3091 1.1 gdamore KASSERT(vmp->hdisplay == ep->edid_modes[i].hdisplay);
3092 1.1 gdamore KASSERT(vmp->vdisplay == ep->edid_modes[i].vdisplay);
3093 1.1 gdamore
3094 1.1 gdamore vmp = radeonfb_best_refresh(vmp, &ep->edid_modes[i]);
3095 1.1 gdamore }
3096 1.1 gdamore
3097 1.1 gdamore return (vmp ? vmp : radeonfb_modelookup("640x480x60"));
3098 1.1 gdamore }
3099 1.1 gdamore
3100 1.1 gdamore static int
3101 1.1 gdamore radeonfb_hasres(struct videomode *list, int nlist, int x, int y)
3102 1.1 gdamore {
3103 1.1 gdamore int i;
3104 1.1 gdamore
3105 1.1 gdamore for (i = 0; i < nlist; i++) {
3106 1.1 gdamore if ((x == list[i].hdisplay) &&
3107 1.1 gdamore (y == list[i].vdisplay)) {
3108 1.1 gdamore return 1;
3109 1.1 gdamore }
3110 1.1 gdamore }
3111 1.1 gdamore return 0;
3112 1.1 gdamore }
3113 1.1 gdamore
3114 1.2 macallan static void
3115 1.1 gdamore radeonfb_pickres(struct radeonfb_display *dp, uint16_t *x, uint16_t *y,
3116 1.1 gdamore int pan)
3117 1.1 gdamore {
3118 1.1 gdamore struct radeonfb_port *rp;
3119 1.1 gdamore struct edid_info *ep;
3120 1.1 gdamore int i, j;
3121 1.1 gdamore
3122 1.1 gdamore *x = 0;
3123 1.1 gdamore *y = 0;
3124 1.1 gdamore
3125 1.1 gdamore if (pan) {
3126 1.1 gdamore for (i = 0; i < dp->rd_ncrtcs; i++) {
3127 1.1 gdamore rp = dp->rd_crtcs[i].rc_port;
3128 1.1 gdamore ep = &rp->rp_edid;
3129 1.1 gdamore if (!rp->rp_edid_valid) {
3130 1.1 gdamore /* monitor not present */
3131 1.1 gdamore continue;
3132 1.1 gdamore }
3133 1.1 gdamore
3134 1.1 gdamore /*
3135 1.1 gdamore * For now we are ignoring "conflict" that
3136 1.1 gdamore * could occur when mixing some modes like
3137 1.1 gdamore * 1280x1024 and 1400x800. It isn't clear
3138 1.1 gdamore * which is better, so the first one wins.
3139 1.1 gdamore */
3140 1.1 gdamore for (j = 0; j < ep->edid_nmodes; j++) {
3141 1.1 gdamore /*
3142 1.1 gdamore * ignore resolutions that are too big for
3143 1.1 gdamore * the radeon
3144 1.1 gdamore */
3145 1.1 gdamore if (ep->edid_modes[j].hdisplay >
3146 1.1 gdamore dp->rd_softc->sc_maxx)
3147 1.1 gdamore continue;
3148 1.1 gdamore if (ep->edid_modes[j].vdisplay >
3149 1.1 gdamore dp->rd_softc->sc_maxy)
3150 1.1 gdamore continue;
3151 1.1 gdamore
3152 1.1 gdamore /*
3153 1.1 gdamore * pick largest resolution, the
3154 1.1 gdamore * smaller monitor will pan
3155 1.1 gdamore */
3156 1.1 gdamore if ((ep->edid_modes[j].hdisplay >= *x) &&
3157 1.1 gdamore (ep->edid_modes[j].vdisplay >= *y)) {
3158 1.1 gdamore *x = ep->edid_modes[j].hdisplay;
3159 1.1 gdamore *y = ep->edid_modes[j].vdisplay;
3160 1.1 gdamore }
3161 1.1 gdamore }
3162 1.1 gdamore }
3163 1.1 gdamore
3164 1.1 gdamore } else {
3165 1.1 gdamore struct videomode modes[64];
3166 1.1 gdamore int nmodes = 0;
3167 1.1 gdamore int valid = 0;
3168 1.1 gdamore
3169 1.1 gdamore for (i = 0; i < dp->rd_ncrtcs; i++) {
3170 1.1 gdamore /*
3171 1.1 gdamore * pick the largest resolution in common.
3172 1.1 gdamore */
3173 1.1 gdamore rp = dp->rd_crtcs[i].rc_port;
3174 1.1 gdamore ep = &rp->rp_edid;
3175 1.1 gdamore
3176 1.1 gdamore if (!rp->rp_edid_valid)
3177 1.1 gdamore continue;
3178 1.1 gdamore
3179 1.1 gdamore if (!valid) {
3180 1.1 gdamore /* initialize starting list */
3181 1.1 gdamore for (j = 0; j < ep->edid_nmodes; j++) {
3182 1.1 gdamore /*
3183 1.1 gdamore * ignore resolutions that are
3184 1.1 gdamore * too big for the radeon
3185 1.1 gdamore */
3186 1.1 gdamore if (ep->edid_modes[j].hdisplay >
3187 1.1 gdamore dp->rd_softc->sc_maxx)
3188 1.1 gdamore continue;
3189 1.1 gdamore if (ep->edid_modes[j].vdisplay >
3190 1.1 gdamore dp->rd_softc->sc_maxy)
3191 1.1 gdamore continue;
3192 1.1 gdamore
3193 1.1 gdamore modes[nmodes] = ep->edid_modes[j];
3194 1.1 gdamore nmodes++;
3195 1.1 gdamore }
3196 1.1 gdamore valid = 1;
3197 1.1 gdamore } else {
3198 1.1 gdamore /* merge into preexisting list */
3199 1.1 gdamore for (j = 0; j < nmodes; j++) {
3200 1.1 gdamore if (!radeonfb_hasres(ep->edid_modes,
3201 1.1 gdamore ep->edid_nmodes,
3202 1.1 gdamore modes[j].hdisplay,
3203 1.1 gdamore modes[j].vdisplay)) {
3204 1.1 gdamore modes[j] = modes[nmodes];
3205 1.1 gdamore j--;
3206 1.1 gdamore nmodes--;
3207 1.1 gdamore }
3208 1.1 gdamore }
3209 1.1 gdamore }
3210 1.1 gdamore }
3211 1.1 gdamore
3212 1.1 gdamore /* now we have to pick from the merged list */
3213 1.1 gdamore for (i = 0; i < nmodes; i++) {
3214 1.1 gdamore if ((modes[i].hdisplay >= *x) &&
3215 1.1 gdamore (modes[i].vdisplay >= *y)) {
3216 1.1 gdamore *x = modes[i].hdisplay;
3217 1.1 gdamore *y = modes[i].vdisplay;
3218 1.1 gdamore }
3219 1.1 gdamore }
3220 1.1 gdamore }
3221 1.1 gdamore
3222 1.1 gdamore if ((*x == 0) || (*y == 0)) {
3223 1.1 gdamore /* fallback to safe mode */
3224 1.1 gdamore *x = 640;
3225 1.1 gdamore *y = 480;
3226 1.1 gdamore }
3227 1.1 gdamore }
3228