radeonfb.c revision 1.78 1 1.78 martin /* $NetBSD: radeonfb.c,v 1.78 2013/09/15 09:37:14 martin Exp $ */
2 1.1 gdamore
3 1.1 gdamore /*-
4 1.1 gdamore * Copyright (c) 2006 Itronix Inc.
5 1.1 gdamore * All rights reserved.
6 1.1 gdamore *
7 1.1 gdamore * Written by Garrett D'Amore for Itronix Inc.
8 1.1 gdamore *
9 1.1 gdamore * Redistribution and use in source and binary forms, with or without
10 1.1 gdamore * modification, are permitted provided that the following conditions
11 1.1 gdamore * are met:
12 1.1 gdamore * 1. Redistributions of source code must retain the above copyright
13 1.1 gdamore * notice, this list of conditions and the following disclaimer.
14 1.1 gdamore * 2. Redistributions in binary form must reproduce the above copyright
15 1.1 gdamore * notice, this list of conditions and the following disclaimer in the
16 1.1 gdamore * documentation and/or other materials provided with the distribution.
17 1.1 gdamore * 3. The name of Itronix Inc. may not be used to endorse
18 1.1 gdamore * or promote products derived from this software without specific
19 1.1 gdamore * prior written permission.
20 1.1 gdamore *
21 1.1 gdamore * THIS SOFTWARE IS PROVIDED BY ITRONIX INC. ``AS IS'' AND ANY EXPRESS
22 1.1 gdamore * OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED
23 1.1 gdamore * WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
24 1.1 gdamore * ARE DISCLAIMED. IN NO EVENT SHALL ITRONIX INC. BE LIABLE FOR ANY
25 1.1 gdamore * DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
26 1.1 gdamore * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE
27 1.1 gdamore * GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
28 1.1 gdamore * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY,
29 1.1 gdamore * WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING
30 1.1 gdamore * NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS
31 1.1 gdamore * SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
32 1.11 ad */
33 1.1 gdamore
34 1.1 gdamore /*
35 1.1 gdamore * ATI Technologies Inc. ("ATI") has not assisted in the creation of, and
36 1.1 gdamore * does not endorse, this software. ATI will not be responsible or liable
37 1.1 gdamore * for any actual or alleged damage or loss caused by or in connection with
38 1.1 gdamore * the use of or reliance on this software.
39 1.1 gdamore */
40 1.1 gdamore
41 1.1 gdamore /*
42 1.1 gdamore * Portions of this code were taken from XFree86's Radeon driver, which bears
43 1.1 gdamore * this notice:
44 1.1 gdamore *
45 1.1 gdamore * Copyright 2000 ATI Technologies Inc., Markham, Ontario, and
46 1.1 gdamore * VA Linux Systems Inc., Fremont, California.
47 1.1 gdamore *
48 1.1 gdamore * All Rights Reserved.
49 1.1 gdamore *
50 1.1 gdamore * Permission is hereby granted, free of charge, to any person obtaining
51 1.1 gdamore * a copy of this software and associated documentation files (the
52 1.1 gdamore * "Software"), to deal in the Software without restriction, including
53 1.1 gdamore * without limitation on the rights to use, copy, modify, merge,
54 1.1 gdamore * publish, distribute, sublicense, and/or sell copies of the Software,
55 1.1 gdamore * and to permit persons to whom the Software is furnished to do so,
56 1.1 gdamore * subject to the following conditions:
57 1.1 gdamore *
58 1.1 gdamore * The above copyright notice and this permission notice (including the
59 1.1 gdamore * next paragraph) shall be included in all copies or substantial
60 1.1 gdamore * portions of the Software.
61 1.1 gdamore *
62 1.1 gdamore * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
63 1.1 gdamore * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
64 1.1 gdamore * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
65 1.1 gdamore * NON-INFRINGEMENT. IN NO EVENT SHALL ATI, VA LINUX SYSTEMS AND/OR
66 1.1 gdamore * THEIR SUPPLIERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY,
67 1.1 gdamore * WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
68 1.1 gdamore * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
69 1.1 gdamore * DEALINGS IN THE SOFTWARE.
70 1.1 gdamore */
71 1.1 gdamore
72 1.1 gdamore #include <sys/cdefs.h>
73 1.78 martin __KERNEL_RCSID(0, "$NetBSD: radeonfb.c,v 1.78 2013/09/15 09:37:14 martin Exp $");
74 1.1 gdamore
75 1.1 gdamore #include <sys/param.h>
76 1.1 gdamore #include <sys/systm.h>
77 1.1 gdamore #include <sys/device.h>
78 1.1 gdamore #include <sys/malloc.h>
79 1.21 ad #include <sys/bus.h>
80 1.5 macallan #include <sys/kernel.h>
81 1.5 macallan #include <sys/lwp.h>
82 1.5 macallan #include <sys/kauth.h>
83 1.1 gdamore
84 1.1 gdamore #include <dev/wscons/wsdisplayvar.h>
85 1.1 gdamore #include <dev/wscons/wsconsio.h>
86 1.1 gdamore #include <dev/wsfont/wsfont.h>
87 1.1 gdamore #include <dev/rasops/rasops.h>
88 1.1 gdamore #include <dev/videomode/videomode.h>
89 1.1 gdamore #include <dev/videomode/edidvar.h>
90 1.1 gdamore #include <dev/wscons/wsdisplay_vconsvar.h>
91 1.41 cegger #include <dev/pci/wsdisplay_pci.h>
92 1.54 macallan #include <dev/wscons/wsdisplay_glyphcachevar.h>
93 1.1 gdamore
94 1.1 gdamore #include <dev/pci/pcidevs.h>
95 1.1 gdamore #include <dev/pci/pcireg.h>
96 1.1 gdamore #include <dev/pci/pcivar.h>
97 1.26 phx #include <dev/pci/pciio.h>
98 1.1 gdamore #include <dev/pci/radeonfbreg.h>
99 1.1 gdamore #include <dev/pci/radeonfbvar.h>
100 1.14 macallan #include "opt_radeonfb.h"
101 1.48 macallan #include "opt_vcons.h"
102 1.1 gdamore
103 1.49 macallan #ifdef RADEONFB_DEPTH_32
104 1.49 macallan #define RADEONFB_DEFAULT_DEPTH 32
105 1.49 macallan #else
106 1.49 macallan #define RADEONFB_DEFAULT_DEPTH 8
107 1.49 macallan #endif
108 1.49 macallan
109 1.31 cegger static int radeonfb_match(device_t, cfdata_t, void *);
110 1.31 cegger static void radeonfb_attach(device_t, device_t, void *);
111 1.12 christos static int radeonfb_ioctl(void *, void *, unsigned long, void *, int,
112 1.1 gdamore struct lwp *);
113 1.1 gdamore static paddr_t radeonfb_mmap(void *, void *, off_t, int);
114 1.1 gdamore static int radeonfb_scratch_test(struct radeonfb_softc *, int, uint32_t);
115 1.1 gdamore static void radeonfb_loadbios(struct radeonfb_softc *,
116 1.44 dyoung const struct pci_attach_args *);
117 1.1 gdamore
118 1.1 gdamore static uintmax_t radeonfb_getprop_num(struct radeonfb_softc *, const char *,
119 1.1 gdamore uintmax_t);
120 1.1 gdamore static int radeonfb_getclocks(struct radeonfb_softc *);
121 1.1 gdamore static int radeonfb_gettmds(struct radeonfb_softc *);
122 1.1 gdamore static int radeonfb_calc_dividers(struct radeonfb_softc *, uint32_t,
123 1.1 gdamore uint32_t *, uint32_t *);
124 1.1 gdamore static int radeonfb_getconnectors(struct radeonfb_softc *);
125 1.1 gdamore static const struct videomode *radeonfb_modelookup(const char *);
126 1.1 gdamore static void radeonfb_init_screen(void *, struct vcons_screen *, int, long *);
127 1.1 gdamore static void radeonfb_pllwriteupdate(struct radeonfb_softc *, int);
128 1.1 gdamore static void radeonfb_pllwaitatomicread(struct radeonfb_softc *, int);
129 1.1 gdamore static void radeonfb_program_vclk(struct radeonfb_softc *, int, int);
130 1.1 gdamore static void radeonfb_modeswitch(struct radeonfb_display *);
131 1.1 gdamore static void radeonfb_setcrtc(struct radeonfb_display *, int);
132 1.1 gdamore static void radeonfb_init_misc(struct radeonfb_softc *);
133 1.1 gdamore static void radeonfb_set_fbloc(struct radeonfb_softc *);
134 1.70 macallan static void radeonfb_init_palette(struct radeonfb_display *);
135 1.1 gdamore static void radeonfb_r300cg_workaround(struct radeonfb_softc *);
136 1.1 gdamore
137 1.1 gdamore static int radeonfb_isblank(struct radeonfb_display *);
138 1.1 gdamore static void radeonfb_blank(struct radeonfb_display *, int);
139 1.1 gdamore static int radeonfb_set_cursor(struct radeonfb_display *,
140 1.1 gdamore struct wsdisplay_cursor *);
141 1.1 gdamore static int radeonfb_set_curpos(struct radeonfb_display *,
142 1.1 gdamore struct wsdisplay_curpos *);
143 1.1 gdamore
144 1.1 gdamore /* acceleration support */
145 1.2 macallan static void radeonfb_rectfill(struct radeonfb_display *, int dstx, int dsty,
146 1.1 gdamore int width, int height, uint32_t color);
147 1.64 macallan static void radeonfb_rectfill_a(void *, int, int, int, int, long);
148 1.54 macallan static void radeonfb_bitblt(void *, int srcx, int srcy,
149 1.54 macallan int dstx, int dsty, int width, int height, int rop);
150 1.2 macallan
151 1.1 gdamore /* hw cursor support */
152 1.1 gdamore static void radeonfb_cursor_cmap(struct radeonfb_display *);
153 1.1 gdamore static void radeonfb_cursor_shape(struct radeonfb_display *);
154 1.1 gdamore static void radeonfb_cursor_position(struct radeonfb_display *);
155 1.1 gdamore static void radeonfb_cursor_visible(struct radeonfb_display *);
156 1.1 gdamore static void radeonfb_cursor_update(struct radeonfb_display *, unsigned);
157 1.1 gdamore
158 1.62 uebayasi static inline void radeonfb_wait_fifo(struct radeonfb_softc *, int);
159 1.1 gdamore static void radeonfb_engine_idle(struct radeonfb_softc *);
160 1.1 gdamore static void radeonfb_engine_flush(struct radeonfb_softc *);
161 1.1 gdamore static void radeonfb_engine_reset(struct radeonfb_softc *);
162 1.1 gdamore static void radeonfb_engine_init(struct radeonfb_display *);
163 1.2 macallan static inline void radeonfb_unclip(struct radeonfb_softc *);
164 1.1 gdamore
165 1.1 gdamore static void radeonfb_eraserows(void *, int, int, long);
166 1.1 gdamore static void radeonfb_erasecols(void *, int, int, int, long);
167 1.1 gdamore static void radeonfb_copyrows(void *, int, int, int);
168 1.1 gdamore static void radeonfb_copycols(void *, int, int, int, int);
169 1.1 gdamore static void radeonfb_cursor(void *, int, int, int);
170 1.2 macallan static void radeonfb_putchar(void *, int, int, unsigned, long);
171 1.49 macallan static void radeonfb_putchar_aa32(void *, int, int, unsigned, long);
172 1.55 macallan static void radeonfb_putchar_aa8(void *, int, int, unsigned, long);
173 1.73 macallan #ifndef RADEONFB_ALWAYS_ACCEL_PUTCHAR
174 1.38 macallan static void radeonfb_putchar_wrapper(void *, int, int, unsigned, long);
175 1.73 macallan #endif
176 1.1 gdamore
177 1.59 macallan static int radeonfb_set_backlight(struct radeonfb_display *, int);
178 1.9 macallan static int radeonfb_get_backlight(struct radeonfb_display *);
179 1.59 macallan static void radeonfb_switch_backlight(struct radeonfb_display *, int);
180 1.9 macallan static void radeonfb_lvds_callout(void *);
181 1.9 macallan
182 1.34 macallan static void radeonfb_brightness_up(device_t);
183 1.34 macallan static void radeonfb_brightness_down(device_t);
184 1.34 macallan
185 1.1 gdamore static struct videomode *radeonfb_best_refresh(struct videomode *,
186 1.1 gdamore struct videomode *);
187 1.1 gdamore static void radeonfb_pickres(struct radeonfb_display *, uint16_t *,
188 1.1 gdamore uint16_t *, int);
189 1.11 ad static const struct videomode *radeonfb_port_mode(struct radeonfb_softc *,
190 1.9 macallan struct radeonfb_port *, int, int);
191 1.1 gdamore
192 1.14 macallan static int radeonfb_drm_print(void *, const char *);
193 1.14 macallan
194 1.36 macallan #ifdef RADEONFB_DEBUG
195 1.1 gdamore int radeon_debug = 1;
196 1.1 gdamore #define DPRINTF(x) \
197 1.1 gdamore if (radeon_debug) printf x
198 1.1 gdamore #define PRINTREG(r) DPRINTF((#r " = %08x\n", GET32(sc, r)))
199 1.1 gdamore #define PRINTPLL(r) DPRINTF((#r " = %08x\n", GETPLL(sc, r)))
200 1.1 gdamore #else
201 1.1 gdamore #define DPRINTF(x)
202 1.1 gdamore #define PRINTREG(r)
203 1.1 gdamore #define PRINTPLL(r)
204 1.1 gdamore #endif
205 1.1 gdamore
206 1.1 gdamore #define ROUNDUP(x,y) (((x) + ((y) - 1)) & ~((y) - 1))
207 1.1 gdamore
208 1.1 gdamore #ifndef RADEON_DEFAULT_MODE
209 1.1 gdamore /* any reasonably modern display should handle this */
210 1.1 gdamore #define RADEON_DEFAULT_MODE "1024x768x60"
211 1.1 gdamore #endif
212 1.1 gdamore
213 1.36 macallan extern const u_char rasops_cmap[768];
214 1.36 macallan
215 1.1 gdamore const char *radeonfb_default_mode = RADEON_DEFAULT_MODE;
216 1.1 gdamore
217 1.1 gdamore static struct {
218 1.1 gdamore int size; /* minimum memory size (MB) */
219 1.1 gdamore int maxx; /* maximum x dimension */
220 1.1 gdamore int maxy; /* maximum y dimension */
221 1.1 gdamore int maxbpp; /* maximum bpp */
222 1.1 gdamore int maxdisp; /* maximum logical display count */
223 1.1 gdamore } radeonfb_limits[] = {
224 1.1 gdamore { 32, 2048, 1536, 32, 2 },
225 1.1 gdamore { 16, 1600, 1200, 32, 2 },
226 1.1 gdamore { 8, 1600, 1200, 32, 1 },
227 1.7 christos { 0, 0, 0, 0, 0 },
228 1.1 gdamore };
229 1.1 gdamore
230 1.1 gdamore static struct wsscreen_descr radeonfb_stdscreen = {
231 1.1 gdamore "fb", /* name */
232 1.1 gdamore 0, 0, /* ncols, nrows */
233 1.1 gdamore NULL, /* textops */
234 1.2 macallan 8, 16, /* fontwidth, fontheight */
235 1.64 macallan WSSCREEN_WSCOLORS | WSSCREEN_UNDERLINE, /* capabilities */
236 1.7 christos 0, /* modecookie */
237 1.1 gdamore };
238 1.1 gdamore
239 1.1 gdamore struct wsdisplay_accessops radeonfb_accessops = {
240 1.1 gdamore radeonfb_ioctl,
241 1.1 gdamore radeonfb_mmap,
242 1.1 gdamore NULL, /* vcons_alloc_screen */
243 1.1 gdamore NULL, /* vcons_free_screen */
244 1.1 gdamore NULL, /* vcons_show_screen */
245 1.7 christos NULL, /* load_font */
246 1.7 christos NULL, /* pollc */
247 1.7 christos NULL, /* scroll */
248 1.1 gdamore };
249 1.1 gdamore
250 1.1 gdamore static struct {
251 1.1 gdamore uint16_t devid;
252 1.1 gdamore uint16_t family;
253 1.1 gdamore uint16_t flags;
254 1.11 ad } radeonfb_devices[] =
255 1.1 gdamore {
256 1.1 gdamore /* R100 family */
257 1.1 gdamore { PCI_PRODUCT_ATI_RADEON_R100_QD, RADEON_R100, 0 },
258 1.1 gdamore { PCI_PRODUCT_ATI_RADEON_R100_QE, RADEON_R100, 0 },
259 1.1 gdamore { PCI_PRODUCT_ATI_RADEON_R100_QF, RADEON_R100, 0 },
260 1.1 gdamore { PCI_PRODUCT_ATI_RADEON_R100_QG, RADEON_R100, 0 },
261 1.1 gdamore
262 1.1 gdamore /* RV100 family */
263 1.1 gdamore { PCI_PRODUCT_ATI_RADEON_RV100_LY, RADEON_RV100, RFB_MOB },
264 1.1 gdamore { PCI_PRODUCT_ATI_RADEON_RV100_LZ, RADEON_RV100, RFB_MOB },
265 1.1 gdamore { PCI_PRODUCT_ATI_RADEON_RV100_QY, RADEON_RV100, 0 },
266 1.1 gdamore { PCI_PRODUCT_ATI_RADEON_RV100_QZ, RADEON_RV100, 0 },
267 1.1 gdamore
268 1.1 gdamore /* RS100 family */
269 1.1 gdamore { PCI_PRODUCT_ATI_RADEON_RS100_4136, RADEON_RS100, 0 },
270 1.1 gdamore { PCI_PRODUCT_ATI_RADEON_RS100_4336, RADEON_RS100, RFB_MOB },
271 1.1 gdamore
272 1.1 gdamore /* RS200/RS250 family */
273 1.1 gdamore { PCI_PRODUCT_ATI_RADEON_RS200_4337, RADEON_RS200, RFB_MOB },
274 1.1 gdamore { PCI_PRODUCT_ATI_RADEON_RS200_A7, RADEON_RS200, 0 },
275 1.1 gdamore { PCI_PRODUCT_ATI_RADEON_RS250_B7, RADEON_RS200, RFB_MOB },
276 1.1 gdamore { PCI_PRODUCT_ATI_RADEON_RS250_D7, RADEON_RS200, 0 },
277 1.1 gdamore
278 1.1 gdamore /* R200 family */
279 1.1 gdamore /* add more R200 products? , 5148 */
280 1.1 gdamore { PCI_PRODUCT_ATI_RADEON_R200_BB, RADEON_R200, 0 },
281 1.1 gdamore { PCI_PRODUCT_ATI_RADEON_R200_BC, RADEON_R200, 0 },
282 1.1 gdamore { PCI_PRODUCT_ATI_RADEON_R200_QH, RADEON_R200, 0 },
283 1.1 gdamore { PCI_PRODUCT_ATI_RADEON_R200_QL, RADEON_R200, 0 },
284 1.1 gdamore { PCI_PRODUCT_ATI_RADEON_R200_QM, RADEON_R200, 0 },
285 1.1 gdamore
286 1.1 gdamore /* RV200 family */
287 1.1 gdamore { PCI_PRODUCT_ATI_RADEON_RV200_LW, RADEON_RV200, RFB_MOB },
288 1.1 gdamore { PCI_PRODUCT_ATI_RADEON_RV200_LX, RADEON_RV200, RFB_MOB },
289 1.1 gdamore { PCI_PRODUCT_ATI_RADEON_RV200_QW, RADEON_RV200, 0 },
290 1.1 gdamore { PCI_PRODUCT_ATI_RADEON_RV200_QX, RADEON_RV200, 0 },
291 1.1 gdamore
292 1.1 gdamore /* RV250 family */
293 1.1 gdamore { PCI_PRODUCT_ATI_RADEON_RV250_4966, RADEON_RV250, 0 },
294 1.1 gdamore { PCI_PRODUCT_ATI_RADEON_RV250_4967, RADEON_RV250, 0 },
295 1.1 gdamore { PCI_PRODUCT_ATI_RADEON_RV250_4C64, RADEON_RV250, RFB_MOB },
296 1.1 gdamore { PCI_PRODUCT_ATI_RADEON_RV250_4C66, RADEON_RV250, RFB_MOB },
297 1.1 gdamore { PCI_PRODUCT_ATI_RADEON_RV250_4C67, RADEON_RV250, RFB_MOB },
298 1.1 gdamore
299 1.1 gdamore /* RS300 family */
300 1.1 gdamore { PCI_PRODUCT_ATI_RADEON_RS300_X5, RADEON_RS300, 0 },
301 1.1 gdamore { PCI_PRODUCT_ATI_RADEON_RS300_X4, RADEON_RS300, 0 },
302 1.1 gdamore { PCI_PRODUCT_ATI_RADEON_RS300_7834, RADEON_RS300, 0 },
303 1.1 gdamore { PCI_PRODUCT_ATI_RADEON_RS300_7835, RADEON_RS300, RFB_MOB },
304 1.1 gdamore
305 1.1 gdamore /* RV280 family */
306 1.1 gdamore { PCI_PRODUCT_ATI_RADEON_RV280_5960, RADEON_RV280, 0 },
307 1.1 gdamore { PCI_PRODUCT_ATI_RADEON_RV280_5961, RADEON_RV280, 0 },
308 1.1 gdamore { PCI_PRODUCT_ATI_RADEON_RV280_5962, RADEON_RV280, 0 },
309 1.1 gdamore { PCI_PRODUCT_ATI_RADEON_RV280_5963, RADEON_RV280, 0 },
310 1.1 gdamore { PCI_PRODUCT_ATI_RADEON_RV280_5964, RADEON_RV280, 0 },
311 1.1 gdamore { PCI_PRODUCT_ATI_RADEON_RV280_5C61, RADEON_RV280, RFB_MOB },
312 1.1 gdamore { PCI_PRODUCT_ATI_RADEON_RV280_5C63, RADEON_RV280, RFB_MOB },
313 1.1 gdamore
314 1.1 gdamore /* R300 family */
315 1.1 gdamore { PCI_PRODUCT_ATI_RADEON_R300_AD, RADEON_R300, 0 },
316 1.1 gdamore { PCI_PRODUCT_ATI_RADEON_R300_AE, RADEON_R300, 0 },
317 1.1 gdamore { PCI_PRODUCT_ATI_RADEON_R300_AF, RADEON_R300, 0 },
318 1.1 gdamore { PCI_PRODUCT_ATI_RADEON_R300_AG, RADEON_R300, 0 },
319 1.1 gdamore { PCI_PRODUCT_ATI_RADEON_R300_ND, RADEON_R300, 0 },
320 1.1 gdamore { PCI_PRODUCT_ATI_RADEON_R300_NE, RADEON_R300, 0 },
321 1.1 gdamore { PCI_PRODUCT_ATI_RADEON_R300_NF, RADEON_R300, 0 },
322 1.1 gdamore { PCI_PRODUCT_ATI_RADEON_R300_NG, RADEON_R300, 0 },
323 1.1 gdamore
324 1.1 gdamore /* RV350/RV360 family */
325 1.1 gdamore { PCI_PRODUCT_ATI_RADEON_RV350_AP, RADEON_RV350, 0 },
326 1.1 gdamore { PCI_PRODUCT_ATI_RADEON_RV350_AQ, RADEON_RV350, 0 },
327 1.1 gdamore { PCI_PRODUCT_ATI_RADEON_RV360_AR, RADEON_RV350, 0 },
328 1.1 gdamore { PCI_PRODUCT_ATI_RADEON_RV350_AS, RADEON_RV350, 0 },
329 1.1 gdamore { PCI_PRODUCT_ATI_RADEON_RV350_AT, RADEON_RV350, 0 },
330 1.1 gdamore { PCI_PRODUCT_ATI_RADEON_RV350_AV, RADEON_RV350, 0 },
331 1.1 gdamore { PCI_PRODUCT_ATI_RADEON_RV350_NP, RADEON_RV350, RFB_MOB },
332 1.1 gdamore { PCI_PRODUCT_ATI_RADEON_RV350_NQ, RADEON_RV350, RFB_MOB },
333 1.1 gdamore { PCI_PRODUCT_ATI_RADEON_RV350_NR, RADEON_RV350, RFB_MOB },
334 1.1 gdamore { PCI_PRODUCT_ATI_RADEON_RV350_NS, RADEON_RV350, RFB_MOB },
335 1.1 gdamore { PCI_PRODUCT_ATI_RADEON_RV350_NT, RADEON_RV350, RFB_MOB },
336 1.1 gdamore { PCI_PRODUCT_ATI_RADEON_RV350_NV, RADEON_RV350, RFB_MOB },
337 1.1 gdamore
338 1.1 gdamore /* R350/R360 family */
339 1.1 gdamore { PCI_PRODUCT_ATI_RADEON_R350_AH, RADEON_R350, 0 },
340 1.1 gdamore { PCI_PRODUCT_ATI_RADEON_R350_AI, RADEON_R350, 0 },
341 1.1 gdamore { PCI_PRODUCT_ATI_RADEON_R350_AJ, RADEON_R350, 0 },
342 1.1 gdamore { PCI_PRODUCT_ATI_RADEON_R350_AK, RADEON_R350, 0 },
343 1.1 gdamore { PCI_PRODUCT_ATI_RADEON_R350_NH, RADEON_R350, 0 },
344 1.1 gdamore { PCI_PRODUCT_ATI_RADEON_R350_NI, RADEON_R350, 0 },
345 1.1 gdamore { PCI_PRODUCT_ATI_RADEON_R350_NK, RADEON_R350, 0 },
346 1.1 gdamore { PCI_PRODUCT_ATI_RADEON_R360_NJ, RADEON_R350, 0 },
347 1.1 gdamore
348 1.1 gdamore /* RV380/RV370 family */
349 1.1 gdamore { PCI_PRODUCT_ATI_RADEON_RV380_3150, RADEON_RV380, RFB_MOB },
350 1.1 gdamore { PCI_PRODUCT_ATI_RADEON_RV380_3154, RADEON_RV380, RFB_MOB },
351 1.1 gdamore { PCI_PRODUCT_ATI_RADEON_RV380_3E50, RADEON_RV380, 0 },
352 1.1 gdamore { PCI_PRODUCT_ATI_RADEON_RV380_3E54, RADEON_RV380, 0 },
353 1.1 gdamore { PCI_PRODUCT_ATI_RADEON_RV370_5460, RADEON_RV380, RFB_MOB },
354 1.1 gdamore { PCI_PRODUCT_ATI_RADEON_RV370_5464, RADEON_RV380, RFB_MOB },
355 1.1 gdamore { PCI_PRODUCT_ATI_RADEON_RV370_5B60, RADEON_RV380, 0 },
356 1.74 macallan { PCI_PRODUCT_ATI_RADEON_RV370_5B63, RADEON_RV380, 0 },
357 1.1 gdamore { PCI_PRODUCT_ATI_RADEON_RV370_5B64, RADEON_RV380, 0 },
358 1.1 gdamore { PCI_PRODUCT_ATI_RADEON_RV370_5B65, RADEON_RV380, 0 },
359 1.1 gdamore
360 1.71 macallan #if notyet
361 1.1 gdamore /* R420/R423 family */
362 1.1 gdamore { PCI_PRODUCT_ATI_RADEON_R420_JH, RADEON_R420, 0 },
363 1.1 gdamore { PCI_PRODUCT_ATI_RADEON_R420_JI, RADEON_R420, 0 },
364 1.1 gdamore { PCI_PRODUCT_ATI_RADEON_R420_JJ, RADEON_R420, 0 },
365 1.1 gdamore { PCI_PRODUCT_ATI_RADEON_R420_JK, RADEON_R420, 0 },
366 1.1 gdamore { PCI_PRODUCT_ATI_RADEON_R420_JL, RADEON_R420, 0 },
367 1.1 gdamore { PCI_PRODUCT_ATI_RADEON_R420_JM, RADEON_R420, 0 },
368 1.1 gdamore { PCI_PRODUCT_ATI_RADEON_R420_JN, RADEON_R420, RFB_MOB },
369 1.1 gdamore { PCI_PRODUCT_ATI_RADEON_R420_JP, RADEON_R420, 0 },
370 1.1 gdamore { PCI_PRODUCT_ATI_RADEON_R423_UH, RADEON_R420, 0 },
371 1.1 gdamore { PCI_PRODUCT_ATI_RADEON_R423_UI, RADEON_R420, 0 },
372 1.1 gdamore { PCI_PRODUCT_ATI_RADEON_R423_UJ, RADEON_R420, 0 },
373 1.1 gdamore { PCI_PRODUCT_ATI_RADEON_R423_UK, RADEON_R420, 0 },
374 1.1 gdamore { PCI_PRODUCT_ATI_RADEON_R423_UQ, RADEON_R420, 0 },
375 1.1 gdamore { PCI_PRODUCT_ATI_RADEON_R423_UR, RADEON_R420, 0 },
376 1.1 gdamore { PCI_PRODUCT_ATI_RADEON_R423_UT, RADEON_R420, 0 },
377 1.1 gdamore { PCI_PRODUCT_ATI_RADEON_R423_5D57, RADEON_R420, 0 },
378 1.22 bjs { PCI_PRODUCT_ATI_RADEON_R430_554F, RADEON_R420, 0 },
379 1.71 macallan #endif
380 1.1 gdamore { 0, 0, 0 }
381 1.1 gdamore };
382 1.1 gdamore
383 1.1 gdamore static struct {
384 1.1 gdamore int divider;
385 1.1 gdamore int mask;
386 1.1 gdamore } radeonfb_dividers[] = {
387 1.69 macallan { 16, 5 },
388 1.69 macallan { 12, 7 },
389 1.69 macallan { 8, 3 },
390 1.69 macallan { 6, 6 },
391 1.69 macallan { 4, 2 },
392 1.69 macallan { 3, 4 },
393 1.69 macallan { 2, 1 },
394 1.1 gdamore { 1, 0 },
395 1.1 gdamore { 0, 0 }
396 1.1 gdamore };
397 1.1 gdamore
398 1.1 gdamore /*
399 1.1 gdamore * This table taken from X11.
400 1.1 gdamore */
401 1.1 gdamore static const struct {
402 1.1 gdamore int family;
403 1.1 gdamore struct radeon_tmds_pll plls[4];
404 1.1 gdamore } radeonfb_tmds_pll[] = {
405 1.1 gdamore { RADEON_R100, {{12000, 0xa1b}, {-1, 0xa3f}}},
406 1.1 gdamore { RADEON_RV100, {{12000, 0xa1b}, {-1, 0xa3f}}},
407 1.1 gdamore { RADEON_RS100, {{0, 0}}},
408 1.1 gdamore { RADEON_RV200, {{15000, 0xa1b}, {-1, 0xa3f}}},
409 1.1 gdamore { RADEON_RS200, {{15000, 0xa1b}, {-1, 0xa3f}}},
410 1.1 gdamore { RADEON_R200, {{15000, 0xa1b}, {-1, 0xa3f}}},
411 1.1 gdamore { RADEON_RV250, {{15500, 0x81b}, {-1, 0x83f}}},
412 1.1 gdamore { RADEON_RS300, {{0, 0}}},
413 1.1 gdamore { RADEON_RV280, {{13000, 0x400f4}, {15000, 0x400f7}}},
414 1.1 gdamore { RADEON_R300, {{-1, 0xb01cb}}},
415 1.1 gdamore { RADEON_R350, {{-1, 0xb01cb}}},
416 1.1 gdamore { RADEON_RV350, {{15000, 0xb0155}, {-1, 0xb01cb}}},
417 1.1 gdamore { RADEON_RV380, {{15000, 0xb0155}, {-1, 0xb01cb}}},
418 1.1 gdamore { RADEON_R420, {{-1, 0xb01cb}}},
419 1.1 gdamore };
420 1.1 gdamore
421 1.9 macallan #define RADEONFB_BACKLIGHT_MAX 255 /* Maximum backlight level. */
422 1.9 macallan
423 1.1 gdamore
424 1.47 macallan CFATTACH_DECL_NEW(radeonfb, sizeof (struct radeonfb_softc),
425 1.1 gdamore radeonfb_match, radeonfb_attach, NULL, NULL);
426 1.1 gdamore
427 1.1 gdamore static int
428 1.31 cegger radeonfb_match(device_t parent, cfdata_t match, void *aux)
429 1.1 gdamore {
430 1.44 dyoung const struct pci_attach_args *pa = aux;
431 1.1 gdamore int i;
432 1.1 gdamore
433 1.1 gdamore if (PCI_VENDOR(pa->pa_id) != PCI_VENDOR_ATI)
434 1.1 gdamore return 0;
435 1.1 gdamore
436 1.1 gdamore for (i = 0; radeonfb_devices[i].devid; i++) {
437 1.1 gdamore if (PCI_PRODUCT(pa->pa_id) == radeonfb_devices[i].devid)
438 1.1 gdamore return 100; /* high to defeat VGA/VESA */
439 1.1 gdamore }
440 1.1 gdamore
441 1.1 gdamore return 0;
442 1.1 gdamore }
443 1.1 gdamore
444 1.1 gdamore static void
445 1.31 cegger radeonfb_attach(device_t parent, device_t dev, void *aux)
446 1.1 gdamore {
447 1.33 cegger struct radeonfb_softc *sc = device_private(dev);
448 1.44 dyoung const struct pci_attach_args *pa = aux;
449 1.9 macallan const char *mptr;
450 1.1 gdamore bus_size_t bsz;
451 1.5 macallan pcireg_t screg;
452 1.34 macallan int i, j, fg, bg, ul, flags;
453 1.1 gdamore uint32_t v;
454 1.1 gdamore
455 1.47 macallan sc->sc_dev = dev;
456 1.1 gdamore sc->sc_id = pa->pa_id;
457 1.1 gdamore for (i = 0; radeonfb_devices[i].devid; i++) {
458 1.1 gdamore if (PCI_PRODUCT(sc->sc_id) == radeonfb_devices[i].devid)
459 1.1 gdamore break;
460 1.1 gdamore }
461 1.1 gdamore
462 1.53 drochner pci_aprint_devinfo(pa, NULL);
463 1.1 gdamore
464 1.17 macallan DPRINTF((prop_dictionary_externalize(device_properties(dev))));
465 1.17 macallan
466 1.1 gdamore KASSERT(radeonfb_devices[i].devid != 0);
467 1.1 gdamore sc->sc_pt = pa->pa_tag;
468 1.16 macallan sc->sc_iot = pa->pa_iot;
469 1.1 gdamore sc->sc_pc = pa->pa_pc;
470 1.1 gdamore sc->sc_family = radeonfb_devices[i].family;
471 1.1 gdamore sc->sc_flags = radeonfb_devices[i].flags;
472 1.1 gdamore
473 1.5 macallan /* enable memory and IO access */
474 1.5 macallan screg = pci_conf_read(sc->sc_pc, sc->sc_pt, PCI_COMMAND_STATUS_REG);
475 1.43 dyoung screg |= PCI_COMMAND_IO_ENABLE | PCI_COMMAND_MEM_ENABLE;
476 1.5 macallan pci_conf_write(sc->sc_pc, sc->sc_pt, PCI_COMMAND_STATUS_REG, screg);
477 1.5 macallan
478 1.1 gdamore /*
479 1.1 gdamore * Some flags are general to entire chip families, and rather
480 1.1 gdamore * than clutter up the table with them, we go ahead and set
481 1.1 gdamore * them here.
482 1.1 gdamore */
483 1.1 gdamore switch (sc->sc_family) {
484 1.1 gdamore case RADEON_RS100:
485 1.1 gdamore case RADEON_RS200:
486 1.1 gdamore sc->sc_flags |= RFB_IGP | RFB_RV100;
487 1.1 gdamore break;
488 1.1 gdamore
489 1.1 gdamore case RADEON_RV100:
490 1.1 gdamore case RADEON_RV200:
491 1.1 gdamore case RADEON_RV250:
492 1.1 gdamore case RADEON_RV280:
493 1.1 gdamore sc->sc_flags |= RFB_RV100;
494 1.1 gdamore break;
495 1.1 gdamore
496 1.1 gdamore case RADEON_RS300:
497 1.1 gdamore sc->sc_flags |= RFB_SDAC | RFB_IGP | RFB_RV100;
498 1.1 gdamore break;
499 1.1 gdamore
500 1.1 gdamore case RADEON_R300:
501 1.1 gdamore case RADEON_RV350:
502 1.1 gdamore case RADEON_R350:
503 1.1 gdamore case RADEON_RV380:
504 1.1 gdamore case RADEON_R420:
505 1.1 gdamore /* newer chips */
506 1.1 gdamore sc->sc_flags |= RFB_R300;
507 1.1 gdamore break;
508 1.1 gdamore
509 1.1 gdamore case RADEON_R100:
510 1.1 gdamore sc->sc_flags |= RFB_NCRTC2;
511 1.1 gdamore break;
512 1.1 gdamore }
513 1.1 gdamore
514 1.17 macallan if ((sc->sc_family == RADEON_RV200) ||
515 1.17 macallan (sc->sc_family == RADEON_RV250) ||
516 1.17 macallan (sc->sc_family == RADEON_RV280) ||
517 1.17 macallan (sc->sc_family == RADEON_RV350)) {
518 1.18 macallan bool inverted = 0;
519 1.17 macallan /* backlight level is linear */
520 1.17 macallan DPRINTF(("found RV* chip, backlight is supposedly linear\n"));
521 1.47 macallan prop_dictionary_get_bool(device_properties(sc->sc_dev),
522 1.17 macallan "backlight_level_reverted", &inverted);
523 1.17 macallan if (inverted) {
524 1.17 macallan DPRINTF(("nope, it's inverted\n"));
525 1.17 macallan sc->sc_flags |= RFB_INV_BLIGHT;
526 1.17 macallan }
527 1.17 macallan } else
528 1.17 macallan sc->sc_flags |= RFB_INV_BLIGHT;
529 1.17 macallan
530 1.1 gdamore /*
531 1.1 gdamore * XXX: to support true multihead, this must change.
532 1.1 gdamore */
533 1.1 gdamore sc->sc_ndisplays = 1;
534 1.1 gdamore
535 1.1 gdamore /* XXX: */
536 1.1 gdamore if (!HAS_CRTC2(sc)) {
537 1.1 gdamore sc->sc_ndisplays = 1;
538 1.1 gdamore }
539 1.1 gdamore
540 1.1 gdamore if (pci_mapreg_map(pa, RADEON_MAPREG_MMIO, PCI_MAPREG_TYPE_MEM, 0,
541 1.1 gdamore &sc->sc_regt, &sc->sc_regh, &sc->sc_regaddr,
542 1.1 gdamore &sc->sc_regsz) != 0) {
543 1.1 gdamore aprint_error("%s: unable to map registers!\n", XNAME(sc));
544 1.1 gdamore goto error;
545 1.1 gdamore }
546 1.1 gdamore
547 1.34 macallan if (pci_mapreg_info(sc->sc_pc, sc->sc_pt, PCI_MAPREG_ROM,
548 1.34 macallan PCI_MAPREG_TYPE_ROM, &sc->sc_romaddr, &sc->sc_romsz, &flags) != 0)
549 1.34 macallan {
550 1.34 macallan aprint_error("%s: unable to find ROM!\n", XNAME(sc));
551 1.34 macallan goto error;
552 1.34 macallan }
553 1.34 macallan sc->sc_romt = sc->sc_memt;
554 1.34 macallan
555 1.68 macallan sc->sc_mapped = TRUE;
556 1.68 macallan
557 1.1 gdamore /* scratch register test... */
558 1.1 gdamore if (radeonfb_scratch_test(sc, RADEON_BIOS_0_SCRATCH, 0x55555555) ||
559 1.1 gdamore radeonfb_scratch_test(sc, RADEON_BIOS_0_SCRATCH, 0xaaaaaaaa)) {
560 1.1 gdamore aprint_error("%s: scratch register test failed!\n", XNAME(sc));
561 1.1 gdamore goto error;
562 1.1 gdamore }
563 1.1 gdamore
564 1.66 macallan PRINTREG(RADEON_CRTC_EXT_CNTL);
565 1.66 macallan PRINTREG(RADEON_CRTC_GEN_CNTL);
566 1.66 macallan PRINTREG(RADEON_CRTC2_GEN_CNTL);
567 1.66 macallan PRINTREG(RADEON_DISP_OUTPUT_CNTL);
568 1.66 macallan PRINTREG(RADEON_DAC_CNTL2);
569 1.69 macallan PRINTREG(RADEON_FP_GEN_CNTL);
570 1.69 macallan PRINTREG(RADEON_FP2_GEN_CNTL);
571 1.66 macallan
572 1.1 gdamore PRINTREG(RADEON_BIOS_4_SCRATCH);
573 1.1 gdamore PRINTREG(RADEON_FP_GEN_CNTL);
574 1.36 macallan sc->sc_fp_gen_cntl = GET32(sc, RADEON_FP_GEN_CNTL);
575 1.1 gdamore PRINTREG(RADEON_FP2_GEN_CNTL);
576 1.1 gdamore PRINTREG(RADEON_TMDS_CNTL);
577 1.1 gdamore PRINTREG(RADEON_TMDS_TRANSMITTER_CNTL);
578 1.1 gdamore PRINTREG(RADEON_TMDS_PLL_CNTL);
579 1.1 gdamore PRINTREG(RADEON_LVDS_GEN_CNTL);
580 1.1 gdamore PRINTREG(RADEON_FP_HORZ_STRETCH);
581 1.1 gdamore PRINTREG(RADEON_FP_VERT_STRETCH);
582 1.1 gdamore
583 1.69 macallan if (IS_RV100(sc))
584 1.69 macallan PUT32(sc, RADEON_TMDS_PLL_CNTL, 0xa27);
585 1.1 gdamore
586 1.69 macallan /* XXX
587 1.69 macallan * according to xf86-video-radeon R3xx has this bit backwards
588 1.69 macallan */
589 1.69 macallan if (IS_R300(sc)) {
590 1.69 macallan PATCH32(sc, RADEON_TMDS_TRANSMITTER_CNTL,
591 1.69 macallan 0,
592 1.69 macallan ~(RADEON_TMDS_TRANSMITTER_PLLEN | RADEON_TMDS_TRANSMITTER_PLLRST));
593 1.69 macallan } else {
594 1.69 macallan PATCH32(sc, RADEON_TMDS_TRANSMITTER_CNTL,
595 1.69 macallan RADEON_TMDS_TRANSMITTER_PLLEN,
596 1.69 macallan ~(RADEON_TMDS_TRANSMITTER_PLLEN | RADEON_TMDS_TRANSMITTER_PLLRST));
597 1.69 macallan }
598 1.69 macallan
599 1.1 gdamore radeonfb_i2c_init(sc);
600 1.1 gdamore
601 1.1 gdamore radeonfb_loadbios(sc, pa);
602 1.1 gdamore
603 1.39 macallan #ifdef RADEONFB_BIOS_INIT
604 1.1 gdamore if (radeonfb_bios_init(sc)) {
605 1.1 gdamore aprint_error("%s: BIOS inititialization failed\n", XNAME(sc));
606 1.1 gdamore }
607 1.1 gdamore #endif
608 1.1 gdamore
609 1.1 gdamore if (radeonfb_getclocks(sc)) {
610 1.1 gdamore aprint_error("%s: Unable to get reference clocks from BIOS\n",
611 1.1 gdamore XNAME(sc));
612 1.1 gdamore goto error;
613 1.1 gdamore }
614 1.1 gdamore
615 1.1 gdamore if (radeonfb_gettmds(sc)) {
616 1.1 gdamore aprint_error("%s: Unable to identify TMDS PLL settings\n",
617 1.1 gdamore XNAME(sc));
618 1.1 gdamore goto error;
619 1.1 gdamore }
620 1.1 gdamore
621 1.1 gdamore aprint_verbose("%s: refclk = %d.%03d MHz, refdiv = %d "
622 1.1 gdamore "minpll = %d, maxpll = %d\n", XNAME(sc),
623 1.1 gdamore (int)sc->sc_refclk / 1000, (int)sc->sc_refclk % 1000,
624 1.1 gdamore (int)sc->sc_refdiv, (int)sc->sc_minpll, (int)sc->sc_maxpll);
625 1.1 gdamore
626 1.1 gdamore radeonfb_getconnectors(sc);
627 1.1 gdamore
628 1.1 gdamore radeonfb_set_fbloc(sc);
629 1.1 gdamore
630 1.1 gdamore for (i = 0; radeonfb_limits[i].size; i++) {
631 1.1 gdamore if (sc->sc_memsz >= radeonfb_limits[i].size) {
632 1.1 gdamore sc->sc_maxx = radeonfb_limits[i].maxx;
633 1.1 gdamore sc->sc_maxy = radeonfb_limits[i].maxy;
634 1.1 gdamore sc->sc_maxbpp = radeonfb_limits[i].maxbpp;
635 1.1 gdamore /* framebuffer offset, start at a 4K page */
636 1.1 gdamore sc->sc_fboffset = sc->sc_memsz /
637 1.1 gdamore radeonfb_limits[i].maxdisp;
638 1.1 gdamore /*
639 1.1 gdamore * we use the fbsize to figure out where we can store
640 1.1 gdamore * things like cursor data.
641 1.1 gdamore */
642 1.1 gdamore sc->sc_fbsize =
643 1.1 gdamore ROUNDUP(ROUNDUP(sc->sc_maxx * sc->sc_maxbpp / 8 ,
644 1.1 gdamore RADEON_STRIDEALIGN) * sc->sc_maxy,
645 1.1 gdamore 4096);
646 1.1 gdamore break;
647 1.1 gdamore }
648 1.1 gdamore }
649 1.1 gdamore
650 1.1 gdamore
651 1.1 gdamore radeonfb_init_misc(sc);
652 1.1 gdamore
653 1.1 gdamore /* program the DAC wirings */
654 1.1 gdamore for (i = 0; i < (HAS_CRTC2(sc) ? 2 : 1); i++) {
655 1.1 gdamore switch (sc->sc_ports[i].rp_dac_type) {
656 1.1 gdamore case RADEON_DAC_PRIMARY:
657 1.1 gdamore PATCH32(sc, RADEON_DAC_CNTL2,
658 1.1 gdamore i ? RADEON_DAC2_DAC_CLK_SEL : 0,
659 1.1 gdamore ~RADEON_DAC2_DAC_CLK_SEL);
660 1.1 gdamore break;
661 1.1 gdamore case RADEON_DAC_TVDAC:
662 1.1 gdamore /* we always use the TVDAC to drive a secondary analog
663 1.1 gdamore * CRT for now. if we ever support TV-out this will
664 1.1 gdamore * have to change.
665 1.1 gdamore */
666 1.1 gdamore SET32(sc, RADEON_DAC_CNTL2,
667 1.1 gdamore RADEON_DAC2_DAC2_CLK_SEL);
668 1.1 gdamore PATCH32(sc, RADEON_DISP_HW_DEBUG,
669 1.1 gdamore i ? 0 : RADEON_CRT2_DISP1_SEL,
670 1.1 gdamore ~RADEON_CRT2_DISP1_SEL);
671 1.69 macallan /* we're using CRTC2 for the 2nd port */
672 1.70 macallan if (sc->sc_ports[i].rp_number == 1) {
673 1.69 macallan PATCH32(sc, RADEON_DISP_OUTPUT_CNTL,
674 1.69 macallan RADEON_DISP_DAC2_SOURCE_CRTC2,
675 1.69 macallan ~RADEON_DISP_DAC2_SOURCE_MASK);
676 1.69 macallan }
677 1.69 macallan
678 1.1 gdamore break;
679 1.1 gdamore }
680 1.70 macallan DPRINTF(("%s: port %d tmds type %d\n", __func__, i,
681 1.70 macallan sc->sc_ports[i].rp_tmds_type));
682 1.69 macallan switch (sc->sc_ports[i].rp_tmds_type) {
683 1.69 macallan case RADEON_TMDS_INT:
684 1.69 macallan /* point FP0 at the CRTC this port uses */
685 1.70 macallan DPRINTF(("%s: plugging internal TMDS into CRTC %d\n",
686 1.70 macallan __func__, sc->sc_ports[i].rp_number));
687 1.69 macallan if (IS_R300(sc)) {
688 1.69 macallan PATCH32(sc, RADEON_FP_GEN_CNTL,
689 1.69 macallan sc->sc_ports[i].rp_number ?
690 1.69 macallan R200_FP_SOURCE_SEL_CRTC2 :
691 1.69 macallan R200_FP_SOURCE_SEL_CRTC1,
692 1.69 macallan ~R200_FP_SOURCE_SEL_MASK);
693 1.69 macallan } else {
694 1.69 macallan PATCH32(sc, RADEON_FP_GEN_CNTL,
695 1.69 macallan sc->sc_ports[i].rp_number ?
696 1.69 macallan RADEON_FP_SEL_CRTC2 :
697 1.69 macallan RADEON_FP_SEL_CRTC1,
698 1.69 macallan ~RADEON_FP_SEL_MASK);
699 1.69 macallan }
700 1.69 macallan }
701 1.1 gdamore }
702 1.1 gdamore PRINTREG(RADEON_DAC_CNTL2);
703 1.1 gdamore PRINTREG(RADEON_DISP_HW_DEBUG);
704 1.1 gdamore
705 1.1 gdamore /* other DAC programming */
706 1.1 gdamore v = GET32(sc, RADEON_DAC_CNTL);
707 1.1 gdamore v &= (RADEON_DAC_RANGE_CNTL_MASK | RADEON_DAC_BLANKING);
708 1.1 gdamore v |= RADEON_DAC_MASK_ALL | RADEON_DAC_8BIT_EN;
709 1.1 gdamore PUT32(sc, RADEON_DAC_CNTL, v);
710 1.1 gdamore PRINTREG(RADEON_DAC_CNTL);
711 1.11 ad
712 1.1 gdamore /* XXX: this may need more investigation */
713 1.1 gdamore PUT32(sc, RADEON_TV_DAC_CNTL, 0x00280203);
714 1.1 gdamore PRINTREG(RADEON_TV_DAC_CNTL);
715 1.1 gdamore
716 1.1 gdamore /* enable TMDS */
717 1.1 gdamore SET32(sc, RADEON_FP_GEN_CNTL,
718 1.1 gdamore RADEON_FP_TMDS_EN |
719 1.1 gdamore RADEON_FP_CRTC_DONT_SHADOW_VPAR |
720 1.1 gdamore RADEON_FP_CRTC_DONT_SHADOW_HEND);
721 1.36 macallan /*
722 1.36 macallan * XXX
723 1.36 macallan * no idea why this is necessary - if I do not clear this bit on my
724 1.36 macallan * iBook G4 the screen remains black, even though it's already clear.
725 1.36 macallan * It needs to be set on my Sun XVR-100 for the DVI port to work
726 1.69 macallan * TODO:
727 1.69 macallan * see if this is still necessary now that CRTCs, DACs and outputs are
728 1.69 macallan * getting wired up in a halfway sane way
729 1.36 macallan */
730 1.36 macallan if (sc->sc_fp_gen_cntl & RADEON_FP_SEL_CRTC2) {
731 1.36 macallan SET32(sc, RADEON_FP_GEN_CNTL, RADEON_FP_SEL_CRTC2);
732 1.69 macallan } else {
733 1.36 macallan CLR32(sc, RADEON_FP_GEN_CNTL, RADEON_FP_SEL_CRTC2);
734 1.69 macallan }
735 1.1 gdamore
736 1.1 gdamore /*
737 1.1 gdamore * we use bus_space_map instead of pci_mapreg, because we don't
738 1.1 gdamore * need the full aperature space. no point in wasting virtual
739 1.1 gdamore * address space we don't intend to use, right?
740 1.1 gdamore */
741 1.1 gdamore if ((sc->sc_memsz < (4096 * 1024)) ||
742 1.1 gdamore (pci_mapreg_info(sc->sc_pc, sc->sc_pt, RADEON_MAPREG_VRAM,
743 1.1 gdamore PCI_MAPREG_TYPE_MEM, &sc->sc_memaddr, &bsz, NULL) != 0) ||
744 1.1 gdamore (bsz < sc->sc_memsz)) {
745 1.1 gdamore sc->sc_memsz = 0;
746 1.1 gdamore aprint_error("%s: Bad frame buffer configuration\n",
747 1.1 gdamore XNAME(sc));
748 1.1 gdamore goto error;
749 1.1 gdamore }
750 1.1 gdamore
751 1.1 gdamore /* 64 MB should be enough -- more just wastes map entries */
752 1.1 gdamore if (sc->sc_memsz > (64 << 20))
753 1.1 gdamore sc->sc_memsz = (64 << 20);
754 1.1 gdamore
755 1.1 gdamore sc->sc_memt = pa->pa_memt;
756 1.1 gdamore if (bus_space_map(sc->sc_memt, sc->sc_memaddr, sc->sc_memsz,
757 1.1 gdamore BUS_SPACE_MAP_LINEAR, &sc->sc_memh) != 0) {
758 1.1 gdamore sc->sc_memsz = 0;
759 1.1 gdamore aprint_error("%s: Unable to map frame buffer\n", XNAME(sc));
760 1.1 gdamore goto error;
761 1.1 gdamore }
762 1.1 gdamore
763 1.1 gdamore aprint_normal("%s: %d MB aperture at 0x%08x, "
764 1.1 gdamore "%d KB registers at 0x%08x\n", XNAME(sc),
765 1.1 gdamore (int)sc->sc_memsz >> 20, (unsigned)sc->sc_memaddr,
766 1.1 gdamore (int)sc->sc_regsz >> 10, (unsigned)sc->sc_regaddr);
767 1.1 gdamore
768 1.1 gdamore /* setup default video mode from devprop (allows PROM override) */
769 1.1 gdamore sc->sc_defaultmode = radeonfb_default_mode;
770 1.47 macallan if (prop_dictionary_get_cstring_nocopy(device_properties(sc->sc_dev),
771 1.9 macallan "videomode", &mptr)) {
772 1.9 macallan
773 1.9 macallan strncpy(sc->sc_modebuf, mptr, sizeof(sc->sc_modebuf));
774 1.9 macallan sc->sc_defaultmode = sc->sc_modebuf;
775 1.1 gdamore }
776 1.1 gdamore
777 1.1 gdamore /* initialize some basic display parameters */
778 1.1 gdamore for (i = 0; i < sc->sc_ndisplays; i++) {
779 1.1 gdamore struct radeonfb_display *dp = &sc->sc_displays[i];
780 1.1 gdamore struct rasops_info *ri;
781 1.1 gdamore long defattr;
782 1.1 gdamore struct wsemuldisplaydev_attach_args aa;
783 1.11 ad
784 1.1 gdamore /*
785 1.1 gdamore * Figure out how many "displays" (desktops) we are going to
786 1.1 gdamore * support. If more than one, then each CRTC gets its own
787 1.1 gdamore * programming.
788 1.1 gdamore *
789 1.1 gdamore * XXX: this code needs to change to support mergedfb.
790 1.1 gdamore * XXX: would be nice to allow this to be overridden
791 1.1 gdamore */
792 1.1 gdamore if (HAS_CRTC2(sc) && (sc->sc_ndisplays == 1)) {
793 1.1 gdamore DPRINTF(("dual crtcs!\n"));
794 1.1 gdamore dp->rd_ncrtcs = 2;
795 1.69 macallan dp->rd_crtcs[0].rc_port =
796 1.69 macallan &sc->sc_ports[0];
797 1.69 macallan dp->rd_crtcs[0].rc_number = sc->sc_ports[0].rp_number;
798 1.69 macallan dp->rd_crtcs[1].rc_port =
799 1.69 macallan &sc->sc_ports[1];
800 1.69 macallan dp->rd_crtcs[1].rc_number = sc->sc_ports[1].rp_number;
801 1.1 gdamore } else {
802 1.1 gdamore dp->rd_ncrtcs = 1;
803 1.69 macallan dp->rd_crtcs[0].rc_port =
804 1.69 macallan &sc->sc_ports[i];
805 1.69 macallan dp->rd_crtcs[0].rc_number = sc->sc_ports[i].rp_number;
806 1.1 gdamore }
807 1.1 gdamore
808 1.1 gdamore dp->rd_softc = sc;
809 1.1 gdamore dp->rd_wsmode = WSDISPLAYIO_MODE_EMUL;
810 1.2 macallan dp->rd_bpp = RADEONFB_DEFAULT_DEPTH; /* XXX */
811 1.49 macallan
812 1.1 gdamore /* for text mode, we pick a resolution that won't
813 1.1 gdamore * require panning */
814 1.1 gdamore radeonfb_pickres(dp, &dp->rd_virtx, &dp->rd_virty, 0);
815 1.1 gdamore
816 1.1 gdamore aprint_normal("%s: display %d: "
817 1.8 macallan "initial virtual resolution %dx%d at %d bpp\n",
818 1.1 gdamore XNAME(sc), i, dp->rd_virtx, dp->rd_virty, dp->rd_bpp);
819 1.1 gdamore
820 1.1 gdamore /* now select the *video mode* that we will use */
821 1.1 gdamore for (j = 0; j < dp->rd_ncrtcs; j++) {
822 1.1 gdamore const struct videomode *vmp;
823 1.9 macallan vmp = radeonfb_port_mode(sc, dp->rd_crtcs[j].rc_port,
824 1.1 gdamore dp->rd_virtx, dp->rd_virty);
825 1.8 macallan
826 1.8 macallan /*
827 1.8 macallan * virtual resolution should be at least as high as
828 1.8 macallan * physical
829 1.8 macallan */
830 1.8 macallan if (dp->rd_virtx < vmp->hdisplay ||
831 1.8 macallan dp->rd_virty < vmp->vdisplay) {
832 1.8 macallan dp->rd_virtx = vmp->hdisplay;
833 1.8 macallan dp->rd_virty = vmp->vdisplay;
834 1.8 macallan }
835 1.8 macallan
836 1.1 gdamore dp->rd_crtcs[j].rc_videomode = *vmp;
837 1.1 gdamore printf("%s: port %d: physical %dx%d %dHz\n",
838 1.1 gdamore XNAME(sc), j, vmp->hdisplay, vmp->vdisplay,
839 1.1 gdamore DIVIDE(DIVIDE(vmp->dot_clock * 1000,
840 1.1 gdamore vmp->htotal), vmp->vtotal));
841 1.1 gdamore }
842 1.1 gdamore
843 1.1 gdamore /* N.B.: radeon wants 64-byte aligned stride */
844 1.2 macallan dp->rd_stride = dp->rd_virtx * dp->rd_bpp / 8;
845 1.1 gdamore dp->rd_stride = ROUNDUP(dp->rd_stride, RADEON_STRIDEALIGN);
846 1.65 macallan DPRINTF(("stride: %d\n", dp->rd_stride));
847 1.1 gdamore
848 1.1 gdamore dp->rd_offset = sc->sc_fboffset * i;
849 1.1 gdamore dp->rd_fbptr = (vaddr_t)bus_space_vaddr(sc->sc_memt,
850 1.1 gdamore sc->sc_memh) + dp->rd_offset;
851 1.1 gdamore dp->rd_curoff = sc->sc_fbsize;
852 1.1 gdamore dp->rd_curptr = dp->rd_fbptr + dp->rd_curoff;
853 1.1 gdamore
854 1.1 gdamore DPRINTF(("fpbtr = %p\n", (void *)dp->rd_fbptr));
855 1.1 gdamore
856 1.1 gdamore switch (dp->rd_bpp) {
857 1.1 gdamore case 8:
858 1.1 gdamore dp->rd_format = 2;
859 1.1 gdamore break;
860 1.1 gdamore case 32:
861 1.1 gdamore dp->rd_format = 6;
862 1.1 gdamore break;
863 1.1 gdamore default:
864 1.1 gdamore aprint_error("%s: bad depth %d\n", XNAME(sc),
865 1.1 gdamore dp->rd_bpp);
866 1.1 gdamore goto error;
867 1.1 gdamore }
868 1.1 gdamore
869 1.45 njoly DPRINTF(("init engine\n"));
870 1.2 macallan /* XXX: this seems suspicious - per display engine
871 1.2 macallan initialization? */
872 1.2 macallan radeonfb_engine_init(dp);
873 1.2 macallan
874 1.1 gdamore /* copy the template into place */
875 1.1 gdamore dp->rd_wsscreens_storage[0] = radeonfb_stdscreen;
876 1.1 gdamore dp->rd_wsscreens = dp->rd_wsscreens_storage;
877 1.1 gdamore
878 1.1 gdamore /* and make up the list */
879 1.1 gdamore dp->rd_wsscreenlist.nscreens = 1;
880 1.46 christos dp->rd_wsscreenlist.screens = (void *)&dp->rd_wsscreens;
881 1.8 macallan
882 1.1 gdamore vcons_init(&dp->rd_vd, dp, dp->rd_wsscreens,
883 1.1 gdamore &radeonfb_accessops);
884 1.1 gdamore
885 1.1 gdamore dp->rd_vd.init_screen = radeonfb_init_screen;
886 1.1 gdamore
887 1.64 macallan #ifdef RADEONFB_DEBUG
888 1.64 macallan dp->rd_virty -= 200;
889 1.64 macallan #endif
890 1.64 macallan
891 1.34 macallan dp->rd_console = 0;
892 1.47 macallan prop_dictionary_get_bool(device_properties(sc->sc_dev),
893 1.34 macallan "is_console", &dp->rd_console);
894 1.1 gdamore
895 1.1 gdamore dp->rd_vscreen.scr_flags |= VCONS_SCREEN_IS_STATIC;
896 1.1 gdamore
897 1.8 macallan
898 1.1 gdamore vcons_init_screen(&dp->rd_vd, &dp->rd_vscreen,
899 1.1 gdamore dp->rd_console, &defattr);
900 1.1 gdamore
901 1.1 gdamore ri = &dp->rd_vscreen.scr_ri;
902 1.8 macallan
903 1.8 macallan /* clear the screen */
904 1.8 macallan rasops_unpack_attr(defattr, &fg, &bg, &ul);
905 1.76 macallan dp->rd_bg = ri->ri_devcmap[bg & 0xf];
906 1.8 macallan radeonfb_rectfill(dp, 0, 0, ri->ri_width, ri->ri_height,
907 1.76 macallan dp->rd_bg);
908 1.8 macallan
909 1.1 gdamore dp->rd_wsscreens->textops = &ri->ri_ops;
910 1.1 gdamore dp->rd_wsscreens->capabilities = ri->ri_caps;
911 1.1 gdamore dp->rd_wsscreens->nrows = ri->ri_rows;
912 1.1 gdamore dp->rd_wsscreens->ncols = ri->ri_cols;
913 1.1 gdamore
914 1.1 gdamore #ifdef SPLASHSCREEN
915 1.1 gdamore dp->rd_splash.si_depth = ri->ri_depth;
916 1.1 gdamore dp->rd_splash.si_bits = ri->ri_bits;
917 1.1 gdamore dp->rd_splash.si_hwbits = ri->ri_hwbits;
918 1.1 gdamore dp->rd_splash.si_width = ri->ri_width;
919 1.1 gdamore dp->rd_splash.si_height = ri->ri_height;
920 1.1 gdamore dp->rd_splash.si_stride = ri->ri_stride;
921 1.1 gdamore dp->rd_splash.si_fillrect = NULL;
922 1.1 gdamore #endif
923 1.54 macallan dp->rd_gc.gc_bitblt = radeonfb_bitblt;
924 1.64 macallan dp->rd_gc.gc_rectfill = radeonfb_rectfill_a;
925 1.54 macallan dp->rd_gc.gc_rop = RADEON_ROP3_S;
926 1.54 macallan dp->rd_gc.gc_blitcookie = dp;
927 1.54 macallan glyphcache_init(&dp->rd_gc, dp->rd_virty + 4,
928 1.54 macallan (0x800000 / dp->rd_stride) - (dp->rd_virty + 4),
929 1.64 macallan dp->rd_virtx,
930 1.54 macallan ri->ri_font->fontwidth,
931 1.54 macallan ri->ri_font->fontheight,
932 1.54 macallan defattr);
933 1.1 gdamore if (dp->rd_console) {
934 1.1 gdamore
935 1.36 macallan radeonfb_modeswitch(dp);
936 1.1 gdamore wsdisplay_cnattach(dp->rd_wsscreens, ri, 0, 0,
937 1.1 gdamore defattr);
938 1.1 gdamore #ifdef SPLASHSCREEN
939 1.42 jmcneill if (splash_render(&dp->rd_splash,
940 1.42 jmcneill SPLASH_F_CENTER|SPLASH_F_FILL) == 0)
941 1.42 jmcneill SCREEN_DISABLE_DRAWING(&dp->rd_vscreen);
942 1.42 jmcneill else
943 1.1 gdamore #endif
944 1.42 jmcneill vcons_replay_msgbuf(&dp->rd_vscreen);
945 1.1 gdamore } else {
946 1.1 gdamore
947 1.1 gdamore /*
948 1.1 gdamore * since we're not the console we can postpone
949 1.1 gdamore * the rest until someone actually allocates a
950 1.1 gdamore * screen for us. but we do clear the screen
951 1.1 gdamore * at least.
952 1.1 gdamore */
953 1.1 gdamore memset(ri->ri_bits, 0, 1024);
954 1.1 gdamore
955 1.1 gdamore radeonfb_modeswitch(dp);
956 1.1 gdamore #ifdef SPLASHSCREEN
957 1.42 jmcneill if (splash_render(&dp->rd_splash,
958 1.42 jmcneill SPLASH_F_CENTER|SPLASH_F_FILL) == 0)
959 1.42 jmcneill SCREEN_DISABLE_DRAWING(&dp->rd_vscreen);
960 1.1 gdamore #endif
961 1.1 gdamore }
962 1.1 gdamore
963 1.1 gdamore aa.console = dp->rd_console;
964 1.1 gdamore aa.scrdata = &dp->rd_wsscreenlist;
965 1.1 gdamore aa.accessops = &radeonfb_accessops;
966 1.1 gdamore aa.accesscookie = &dp->rd_vd;
967 1.1 gdamore
968 1.47 macallan config_found(sc->sc_dev, &aa, wsemuldisplaydevprint);
969 1.36 macallan
970 1.2 macallan radeonfb_blank(dp, 0);
971 1.59 macallan
972 1.9 macallan /* Initialise delayed lvds operations for backlight. */
973 1.15 ad callout_init(&dp->rd_bl_lvds_co, 0);
974 1.9 macallan callout_setfunc(&dp->rd_bl_lvds_co,
975 1.9 macallan radeonfb_lvds_callout, dp);
976 1.59 macallan dp->rd_bl_on = 1;
977 1.59 macallan dp->rd_bl_level = radeonfb_get_backlight(dp);
978 1.59 macallan radeonfb_set_backlight(dp, dp->rd_bl_level);
979 1.1 gdamore }
980 1.1 gdamore
981 1.72 macallan for (i = 0; i < RADEON_NDISPLAYS; i++)
982 1.70 macallan radeonfb_init_palette(&sc->sc_displays[i]);
983 1.70 macallan
984 1.66 macallan if (HAS_CRTC2(sc)) {
985 1.66 macallan CLR32(sc, RADEON_CRTC2_GEN_CNTL, RADEON_CRTC2_DISP_DIS);
986 1.66 macallan }
987 1.70 macallan
988 1.69 macallan CLR32(sc, RADEON_CRTC_EXT_CNTL, RADEON_CRTC_DISPLAY_DIS);
989 1.69 macallan SET32(sc, RADEON_FP_GEN_CNTL, RADEON_FP_FPON);
990 1.34 macallan pmf_event_register(dev, PMFE_DISPLAY_BRIGHTNESS_UP,
991 1.34 macallan radeonfb_brightness_up, TRUE);
992 1.34 macallan pmf_event_register(dev, PMFE_DISPLAY_BRIGHTNESS_DOWN,
993 1.34 macallan radeonfb_brightness_down, TRUE);
994 1.34 macallan
995 1.14 macallan config_found_ia(dev, "drm", aux, radeonfb_drm_print);
996 1.14 macallan
997 1.66 macallan PRINTREG(RADEON_CRTC_EXT_CNTL);
998 1.66 macallan PRINTREG(RADEON_CRTC_GEN_CNTL);
999 1.66 macallan PRINTREG(RADEON_CRTC2_GEN_CNTL);
1000 1.66 macallan PRINTREG(RADEON_DISP_OUTPUT_CNTL);
1001 1.66 macallan PRINTREG(RADEON_DAC_CNTL2);
1002 1.69 macallan PRINTREG(RADEON_FP_GEN_CNTL);
1003 1.69 macallan PRINTREG(RADEON_FP2_GEN_CNTL);
1004 1.66 macallan
1005 1.1 gdamore return;
1006 1.1 gdamore
1007 1.1 gdamore error:
1008 1.1 gdamore if (sc->sc_biossz)
1009 1.1 gdamore free(sc->sc_bios, M_DEVBUF);
1010 1.1 gdamore
1011 1.1 gdamore if (sc->sc_regsz)
1012 1.1 gdamore bus_space_unmap(sc->sc_regt, sc->sc_regh, sc->sc_regsz);
1013 1.1 gdamore
1014 1.1 gdamore if (sc->sc_memsz)
1015 1.1 gdamore bus_space_unmap(sc->sc_memt, sc->sc_memh, sc->sc_memsz);
1016 1.1 gdamore }
1017 1.1 gdamore
1018 1.56 macallan static void
1019 1.56 macallan radeonfb_map(struct radeonfb_softc *sc)
1020 1.56 macallan {
1021 1.68 macallan if (!sc->sc_mapped) {
1022 1.68 macallan if (bus_space_map(sc->sc_regt, sc->sc_regaddr, sc->sc_regsz, 0,
1023 1.68 macallan &sc->sc_regh) != 0) {
1024 1.68 macallan aprint_error_dev(sc->sc_dev,
1025 1.68 macallan "unable to map registers!\n");
1026 1.68 macallan return;
1027 1.68 macallan }
1028 1.68 macallan if (bus_space_map(sc->sc_memt, sc->sc_memaddr, sc->sc_memsz,
1029 1.68 macallan BUS_SPACE_MAP_LINEAR, &sc->sc_memh) != 0) {
1030 1.68 macallan sc->sc_memsz = 0;
1031 1.68 macallan aprint_error_dev(sc->sc_dev,
1032 1.68 macallan "Unable to map frame buffer\n");
1033 1.68 macallan return;
1034 1.68 macallan }
1035 1.68 macallan sc->sc_mapped = TRUE;
1036 1.56 macallan }
1037 1.56 macallan }
1038 1.56 macallan
1039 1.56 macallan static void
1040 1.56 macallan radeonfb_unmap(struct radeonfb_softc *sc)
1041 1.56 macallan {
1042 1.68 macallan if (sc->sc_mapped) {
1043 1.68 macallan bus_space_unmap(sc->sc_regt, sc->sc_regh, sc->sc_regsz);
1044 1.68 macallan bus_space_unmap(sc->sc_memt, sc->sc_memh, sc->sc_memsz);
1045 1.68 macallan sc->sc_mapped = FALSE;
1046 1.68 macallan }
1047 1.56 macallan }
1048 1.56 macallan
1049 1.14 macallan static int
1050 1.14 macallan radeonfb_drm_print(void *aux, const char *pnp)
1051 1.14 macallan {
1052 1.14 macallan if (pnp)
1053 1.28 jmcneill aprint_normal("drm at %s", pnp);
1054 1.28 jmcneill return (UNCONF);
1055 1.14 macallan }
1056 1.14 macallan
1057 1.1 gdamore int
1058 1.1 gdamore radeonfb_ioctl(void *v, void *vs,
1059 1.12 christos unsigned long cmd, void *d, int flag, struct lwp *l)
1060 1.1 gdamore {
1061 1.1 gdamore struct vcons_data *vd;
1062 1.1 gdamore struct radeonfb_display *dp;
1063 1.1 gdamore struct radeonfb_softc *sc;
1064 1.9 macallan struct wsdisplay_param *param;
1065 1.1 gdamore
1066 1.1 gdamore vd = (struct vcons_data *)v;
1067 1.1 gdamore dp = (struct radeonfb_display *)vd->cookie;
1068 1.1 gdamore sc = dp->rd_softc;
1069 1.1 gdamore
1070 1.1 gdamore switch (cmd) {
1071 1.1 gdamore case WSDISPLAYIO_GTYPE:
1072 1.1 gdamore *(unsigned *)d = WSDISPLAY_TYPE_PCIMISC;
1073 1.1 gdamore return 0;
1074 1.1 gdamore
1075 1.1 gdamore case WSDISPLAYIO_GINFO:
1076 1.1 gdamore if (vd->active != NULL) {
1077 1.1 gdamore struct wsdisplay_fbinfo *fb;
1078 1.1 gdamore fb = (struct wsdisplay_fbinfo *)d;
1079 1.11 ad fb->width = dp->rd_virtx;
1080 1.11 ad fb->height = dp->rd_virty;
1081 1.1 gdamore fb->depth = dp->rd_bpp;
1082 1.1 gdamore fb->cmsize = 256;
1083 1.1 gdamore return 0;
1084 1.1 gdamore } else
1085 1.1 gdamore return ENODEV;
1086 1.1 gdamore case WSDISPLAYIO_GVIDEO:
1087 1.1 gdamore if (radeonfb_isblank(dp))
1088 1.1 gdamore *(unsigned *)d = WSDISPLAYIO_VIDEO_OFF;
1089 1.1 gdamore else
1090 1.1 gdamore *(unsigned *)d = WSDISPLAYIO_VIDEO_ON;
1091 1.1 gdamore return 0;
1092 1.1 gdamore
1093 1.1 gdamore case WSDISPLAYIO_SVIDEO:
1094 1.1 gdamore radeonfb_blank(dp,
1095 1.1 gdamore (*(unsigned int *)d == WSDISPLAYIO_VIDEO_OFF));
1096 1.1 gdamore return 0;
1097 1.1 gdamore
1098 1.1 gdamore case WSDISPLAYIO_GETCMAP:
1099 1.1 gdamore #if 0
1100 1.1 gdamore if (dp->rd_bpp == 8)
1101 1.1 gdamore return radeonfb_getcmap(sc,
1102 1.1 gdamore (struct wsdisplay_cmap *)d);
1103 1.1 gdamore #endif
1104 1.1 gdamore return EINVAL;
1105 1.11 ad
1106 1.1 gdamore case WSDISPLAYIO_PUTCMAP:
1107 1.1 gdamore #if 0
1108 1.1 gdamore if (dp->rd_bpp == 8)
1109 1.1 gdamore return radeonfb_putcmap(sc,
1110 1.1 gdamore (struct wsdisplay_cmap *)d);
1111 1.1 gdamore #endif
1112 1.1 gdamore return EINVAL;
1113 1.11 ad
1114 1.1 gdamore case WSDISPLAYIO_LINEBYTES:
1115 1.1 gdamore *(unsigned *)d = dp->rd_stride;
1116 1.1 gdamore return 0;
1117 1.1 gdamore
1118 1.1 gdamore case WSDISPLAYIO_SMODE:
1119 1.1 gdamore if (*(int *)d != dp->rd_wsmode) {
1120 1.1 gdamore dp->rd_wsmode = *(int *)d;
1121 1.1 gdamore if ((dp->rd_wsmode == WSDISPLAYIO_MODE_EMUL) &&
1122 1.1 gdamore (dp->rd_vd.active)) {
1123 1.56 macallan radeonfb_map(sc);
1124 1.17 macallan radeonfb_engine_init(dp);
1125 1.54 macallan glyphcache_wipe(&dp->rd_gc);
1126 1.70 macallan radeonfb_init_palette(dp);
1127 1.36 macallan radeonfb_modeswitch(dp);
1128 1.76 macallan radeonfb_rectfill(dp, 0, 0, dp->rd_virtx,
1129 1.76 macallan dp->rd_virty, dp->rd_bg);
1130 1.1 gdamore vcons_redraw_screen(dp->rd_vd.active);
1131 1.56 macallan } else {
1132 1.56 macallan radeonfb_unmap(sc);
1133 1.1 gdamore }
1134 1.1 gdamore }
1135 1.1 gdamore return 0;
1136 1.1 gdamore
1137 1.1 gdamore case WSDISPLAYIO_GCURMAX:
1138 1.1 gdamore ((struct wsdisplay_curpos *)d)->x = RADEON_CURSORMAXX;
1139 1.1 gdamore ((struct wsdisplay_curpos *)d)->y = RADEON_CURSORMAXY;
1140 1.1 gdamore return 0;
1141 1.1 gdamore
1142 1.1 gdamore case WSDISPLAYIO_SCURSOR:
1143 1.1 gdamore return radeonfb_set_cursor(dp, (struct wsdisplay_cursor *)d);
1144 1.1 gdamore
1145 1.1 gdamore case WSDISPLAYIO_GCURSOR:
1146 1.1 gdamore return EPASSTHROUGH;
1147 1.1 gdamore
1148 1.1 gdamore case WSDISPLAYIO_GCURPOS:
1149 1.1 gdamore ((struct wsdisplay_curpos *)d)->x = dp->rd_cursor.rc_pos.x;
1150 1.1 gdamore ((struct wsdisplay_curpos *)d)->y = dp->rd_cursor.rc_pos.y;
1151 1.1 gdamore return 0;
1152 1.1 gdamore
1153 1.1 gdamore case WSDISPLAYIO_SCURPOS:
1154 1.1 gdamore return radeonfb_set_curpos(dp, (struct wsdisplay_curpos *)d);
1155 1.1 gdamore
1156 1.1 gdamore case WSDISPLAYIO_SSPLASH:
1157 1.1 gdamore #if defined(SPLASHSCREEN)
1158 1.1 gdamore if (*(int *)d == 1) {
1159 1.1 gdamore SCREEN_DISABLE_DRAWING(&dp->rd_vscreen);
1160 1.1 gdamore splash_render(&dp->rd_splash,
1161 1.1 gdamore SPLASH_F_CENTER|SPLASH_F_FILL);
1162 1.1 gdamore } else
1163 1.1 gdamore SCREEN_ENABLE_DRAWING(&dp->rd_vscreen);
1164 1.1 gdamore return 0;
1165 1.1 gdamore #else
1166 1.1 gdamore return ENODEV;
1167 1.1 gdamore #endif
1168 1.9 macallan case WSDISPLAYIO_GETPARAM:
1169 1.9 macallan param = (struct wsdisplay_param *)d;
1170 1.59 macallan switch (param->param) {
1171 1.59 macallan case WSDISPLAYIO_PARAM_BRIGHTNESS:
1172 1.59 macallan param->min = 0;
1173 1.59 macallan param->max = 255;
1174 1.59 macallan param->curval = dp->rd_bl_level;
1175 1.59 macallan return 0;
1176 1.59 macallan case WSDISPLAYIO_PARAM_BACKLIGHT:
1177 1.9 macallan param->min = 0;
1178 1.9 macallan param->max = RADEONFB_BACKLIGHT_MAX;
1179 1.59 macallan param->curval = dp->rd_bl_on;
1180 1.9 macallan return 0;
1181 1.9 macallan }
1182 1.9 macallan return EPASSTHROUGH;
1183 1.9 macallan
1184 1.9 macallan case WSDISPLAYIO_SETPARAM:
1185 1.9 macallan param = (struct wsdisplay_param *)d;
1186 1.59 macallan switch (param->param) {
1187 1.59 macallan case WSDISPLAYIO_PARAM_BRIGHTNESS:
1188 1.59 macallan radeonfb_set_backlight(dp, param->curval);
1189 1.59 macallan return 0;
1190 1.59 macallan case WSDISPLAYIO_PARAM_BACKLIGHT:
1191 1.59 macallan radeonfb_switch_backlight(dp, param->curval);
1192 1.59 macallan return 0;
1193 1.9 macallan }
1194 1.9 macallan return EPASSTHROUGH;
1195 1.1 gdamore
1196 1.26 phx /* PCI config read/write passthrough. */
1197 1.26 phx case PCI_IOC_CFGREAD:
1198 1.26 phx case PCI_IOC_CFGWRITE:
1199 1.40 cegger return pci_devioctl(sc->sc_pc, sc->sc_pt, cmd, d, flag, l);
1200 1.26 phx
1201 1.41 cegger case WSDISPLAYIO_GET_BUSID:
1202 1.47 macallan return wsdisplayio_busid_pci(sc->sc_dev, sc->sc_pc,
1203 1.41 cegger sc->sc_pt, d);
1204 1.41 cegger
1205 1.48 macallan case WSDISPLAYIO_GET_EDID: {
1206 1.48 macallan struct wsdisplayio_edid_info *ei = d;
1207 1.48 macallan return wsdisplayio_get_edid(sc->sc_dev, ei);
1208 1.48 macallan }
1209 1.48 macallan
1210 1.1 gdamore default:
1211 1.1 gdamore return EPASSTHROUGH;
1212 1.1 gdamore }
1213 1.1 gdamore }
1214 1.1 gdamore
1215 1.1 gdamore paddr_t
1216 1.1 gdamore radeonfb_mmap(void *v, void *vs, off_t offset, int prot)
1217 1.1 gdamore {
1218 1.1 gdamore struct vcons_data *vd;
1219 1.1 gdamore struct radeonfb_display *dp;
1220 1.1 gdamore struct radeonfb_softc *sc;
1221 1.1 gdamore paddr_t pa;
1222 1.1 gdamore
1223 1.1 gdamore vd = (struct vcons_data *)v;
1224 1.1 gdamore dp = (struct radeonfb_display *)vd->cookie;
1225 1.1 gdamore sc = dp->rd_softc;
1226 1.1 gdamore
1227 1.1 gdamore /* XXX: note that we don't allow mapping of registers right now */
1228 1.1 gdamore /* XXX: this means that the XFree86 radeon driver won't work */
1229 1.1 gdamore if ((offset >= 0) && (offset < (dp->rd_virty * dp->rd_stride))) {
1230 1.1 gdamore pa = bus_space_mmap(sc->sc_memt,
1231 1.1 gdamore sc->sc_memaddr + dp->rd_offset + offset, 0,
1232 1.1 gdamore prot, BUS_SPACE_MAP_LINEAR);
1233 1.1 gdamore return pa;
1234 1.1 gdamore }
1235 1.1 gdamore
1236 1.3 macallan #ifdef RADEONFB_MMAP_BARS
1237 1.5 macallan /*
1238 1.5 macallan * restrict all other mappings to processes with superuser privileges
1239 1.5 macallan * or the kernel itself
1240 1.5 macallan */
1241 1.58 elad if (kauth_authorize_machdep(kauth_cred_get(), KAUTH_MACHDEP_UNMANAGEDMEM,
1242 1.58 elad NULL, NULL, NULL, NULL) != 0) {
1243 1.47 macallan aprint_error_dev(sc->sc_dev, "mmap() rejected.\n");
1244 1.32 elad return -1;
1245 1.5 macallan }
1246 1.5 macallan
1247 1.11 ad if ((offset >= sc->sc_regaddr) &&
1248 1.3 macallan (offset < sc->sc_regaddr + sc->sc_regsz)) {
1249 1.11 ad return bus_space_mmap(sc->sc_regt, offset, 0, prot,
1250 1.3 macallan BUS_SPACE_MAP_LINEAR);
1251 1.3 macallan }
1252 1.3 macallan
1253 1.11 ad if ((offset >= sc->sc_memaddr) &&
1254 1.3 macallan (offset < sc->sc_memaddr + sc->sc_memsz)) {
1255 1.11 ad return bus_space_mmap(sc->sc_memt, offset, 0, prot,
1256 1.3 macallan BUS_SPACE_MAP_LINEAR);
1257 1.3 macallan }
1258 1.5 macallan
1259 1.34 macallan if ((offset >= sc->sc_romaddr) &&
1260 1.34 macallan (offset < sc->sc_romaddr + sc->sc_romsz)) {
1261 1.34 macallan return bus_space_mmap(sc->sc_memt, offset, 0, prot,
1262 1.34 macallan BUS_SPACE_MAP_LINEAR);
1263 1.34 macallan }
1264 1.34 macallan
1265 1.25 macallan #ifdef PCI_MAGIC_IO_RANGE
1266 1.5 macallan /* allow mapping of IO space */
1267 1.25 macallan if ((offset >= PCI_MAGIC_IO_RANGE) &&
1268 1.25 macallan (offset < PCI_MAGIC_IO_RANGE + 0x10000)) {
1269 1.25 macallan pa = bus_space_mmap(sc->sc_iot, offset - PCI_MAGIC_IO_RANGE,
1270 1.25 macallan 0, prot, 0);
1271 1.5 macallan return pa;
1272 1.11 ad }
1273 1.49 macallan #endif /* PCI_MAGIC_IO_RANGE */
1274 1.5 macallan
1275 1.3 macallan #endif /* RADEONFB_MMAP_BARS */
1276 1.3 macallan
1277 1.1 gdamore return -1;
1278 1.1 gdamore }
1279 1.1 gdamore
1280 1.2 macallan static void
1281 1.44 dyoung radeonfb_loadbios(struct radeonfb_softc *sc, const struct pci_attach_args *pa)
1282 1.1 gdamore {
1283 1.1 gdamore bus_space_tag_t romt;
1284 1.1 gdamore bus_space_handle_t romh, biosh;
1285 1.1 gdamore bus_size_t romsz;
1286 1.1 gdamore bus_addr_t ptr;
1287 1.1 gdamore
1288 1.1 gdamore if (pci_mapreg_map(pa, PCI_MAPREG_ROM, PCI_MAPREG_TYPE_ROM,
1289 1.1 gdamore BUS_SPACE_MAP_PREFETCHABLE, &romt, &romh, NULL, &romsz) != 0) {
1290 1.1 gdamore aprint_verbose("%s: unable to map BIOS!\n", XNAME(sc));
1291 1.1 gdamore return;
1292 1.1 gdamore }
1293 1.1 gdamore
1294 1.1 gdamore pci_find_rom(pa, romt, romh, PCI_ROM_CODE_TYPE_X86, &biosh,
1295 1.1 gdamore &sc->sc_biossz);
1296 1.1 gdamore if (sc->sc_biossz == 0) {
1297 1.1 gdamore aprint_verbose("%s: Video BIOS not present\n", XNAME(sc));
1298 1.1 gdamore return;
1299 1.1 gdamore }
1300 1.1 gdamore
1301 1.1 gdamore sc->sc_bios = malloc(sc->sc_biossz, M_DEVBUF, M_WAITOK);
1302 1.1 gdamore bus_space_read_region_1(romt, biosh, 0, sc->sc_bios, sc->sc_biossz);
1303 1.1 gdamore
1304 1.1 gdamore /* unmap the PCI expansion rom */
1305 1.1 gdamore bus_space_unmap(romt, romh, romsz);
1306 1.1 gdamore
1307 1.1 gdamore /* turn off rom decoder now */
1308 1.1 gdamore pci_conf_write(pa->pa_pc, pa->pa_tag, PCI_MAPREG_ROM,
1309 1.1 gdamore pci_conf_read(pa->pa_pc, pa->pa_tag, PCI_MAPREG_ROM) &
1310 1.1 gdamore ~PCI_MAPREG_ROM_ENABLE);
1311 1.1 gdamore
1312 1.1 gdamore ptr = GETBIOS16(sc, 0x48);
1313 1.1 gdamore if ((GETBIOS32(sc, ptr + 4) == 0x41544f4d /* "ATOM" */) ||
1314 1.1 gdamore (GETBIOS32(sc, ptr + 4) == 0x4d4f5441 /* "MOTA" */)) {
1315 1.1 gdamore sc->sc_flags |= RFB_ATOM;
1316 1.1 gdamore }
1317 1.1 gdamore
1318 1.1 gdamore aprint_verbose("%s: Found %d KB %s BIOS\n", XNAME(sc),
1319 1.1 gdamore (unsigned)sc->sc_biossz >> 10, IS_ATOM(sc) ? "ATOM" : "Legacy");
1320 1.1 gdamore }
1321 1.1 gdamore
1322 1.1 gdamore
1323 1.1 gdamore uint32_t
1324 1.1 gdamore radeonfb_get32(struct radeonfb_softc *sc, uint32_t reg)
1325 1.1 gdamore {
1326 1.1 gdamore
1327 1.1 gdamore return bus_space_read_4(sc->sc_regt, sc->sc_regh, reg);
1328 1.1 gdamore }
1329 1.1 gdamore
1330 1.1 gdamore void
1331 1.1 gdamore radeonfb_put32(struct radeonfb_softc *sc, uint32_t reg, uint32_t val)
1332 1.1 gdamore {
1333 1.1 gdamore
1334 1.1 gdamore bus_space_write_4(sc->sc_regt, sc->sc_regh, reg, val);
1335 1.1 gdamore }
1336 1.1 gdamore
1337 1.1 gdamore void
1338 1.55 macallan radeonfb_put32s(struct radeonfb_softc *sc, uint32_t reg, uint32_t val)
1339 1.55 macallan {
1340 1.55 macallan
1341 1.55 macallan bus_space_write_stream_4(sc->sc_regt, sc->sc_regh, reg, val);
1342 1.55 macallan }
1343 1.55 macallan
1344 1.55 macallan void
1345 1.1 gdamore radeonfb_mask32(struct radeonfb_softc *sc, uint32_t reg,
1346 1.1 gdamore uint32_t andmask, uint32_t ormask)
1347 1.1 gdamore {
1348 1.1 gdamore int s;
1349 1.1 gdamore uint32_t val;
1350 1.1 gdamore
1351 1.1 gdamore s = splhigh();
1352 1.1 gdamore val = radeonfb_get32(sc, reg);
1353 1.1 gdamore val = (val & andmask) | ormask;
1354 1.1 gdamore radeonfb_put32(sc, reg, val);
1355 1.1 gdamore splx(s);
1356 1.1 gdamore }
1357 1.1 gdamore
1358 1.1 gdamore uint32_t
1359 1.1 gdamore radeonfb_getindex(struct radeonfb_softc *sc, uint32_t idx)
1360 1.1 gdamore {
1361 1.1 gdamore int s;
1362 1.1 gdamore uint32_t val;
1363 1.1 gdamore
1364 1.1 gdamore s = splhigh();
1365 1.1 gdamore radeonfb_put32(sc, RADEON_MM_INDEX, idx);
1366 1.1 gdamore val = radeonfb_get32(sc, RADEON_MM_DATA);
1367 1.1 gdamore splx(s);
1368 1.1 gdamore
1369 1.1 gdamore return (val);
1370 1.1 gdamore }
1371 1.1 gdamore
1372 1.1 gdamore void
1373 1.1 gdamore radeonfb_putindex(struct radeonfb_softc *sc, uint32_t idx, uint32_t val)
1374 1.1 gdamore {
1375 1.1 gdamore int s;
1376 1.1 gdamore
1377 1.1 gdamore s = splhigh();
1378 1.1 gdamore radeonfb_put32(sc, RADEON_MM_INDEX, idx);
1379 1.1 gdamore radeonfb_put32(sc, RADEON_MM_DATA, val);
1380 1.1 gdamore splx(s);
1381 1.1 gdamore }
1382 1.1 gdamore
1383 1.1 gdamore void
1384 1.1 gdamore radeonfb_maskindex(struct radeonfb_softc *sc, uint32_t idx,
1385 1.1 gdamore uint32_t andmask, uint32_t ormask)
1386 1.1 gdamore {
1387 1.1 gdamore int s;
1388 1.1 gdamore uint32_t val;
1389 1.1 gdamore
1390 1.1 gdamore s = splhigh();
1391 1.1 gdamore radeonfb_put32(sc, RADEON_MM_INDEX, idx);
1392 1.1 gdamore val = radeonfb_get32(sc, RADEON_MM_DATA);
1393 1.1 gdamore val = (val & andmask) | ormask;
1394 1.1 gdamore radeonfb_put32(sc, RADEON_MM_DATA, val);
1395 1.1 gdamore splx(s);
1396 1.1 gdamore }
1397 1.1 gdamore
1398 1.1 gdamore uint32_t
1399 1.1 gdamore radeonfb_getpll(struct radeonfb_softc *sc, uint32_t idx)
1400 1.1 gdamore {
1401 1.1 gdamore int s;
1402 1.1 gdamore uint32_t val;
1403 1.1 gdamore
1404 1.1 gdamore s = splhigh();
1405 1.69 macallan radeonfb_put32(sc, RADEON_CLOCK_CNTL_INDEX, (idx & 0x3f));
1406 1.1 gdamore val = radeonfb_get32(sc, RADEON_CLOCK_CNTL_DATA);
1407 1.1 gdamore if (HAS_R300CG(sc))
1408 1.1 gdamore radeonfb_r300cg_workaround(sc);
1409 1.1 gdamore splx(s);
1410 1.1 gdamore
1411 1.1 gdamore return (val);
1412 1.1 gdamore }
1413 1.1 gdamore
1414 1.1 gdamore void
1415 1.1 gdamore radeonfb_putpll(struct radeonfb_softc *sc, uint32_t idx, uint32_t val)
1416 1.1 gdamore {
1417 1.1 gdamore int s;
1418 1.1 gdamore
1419 1.1 gdamore s = splhigh();
1420 1.1 gdamore radeonfb_put32(sc, RADEON_CLOCK_CNTL_INDEX, (idx & 0x3f) |
1421 1.1 gdamore RADEON_PLL_WR_EN);
1422 1.1 gdamore radeonfb_put32(sc, RADEON_CLOCK_CNTL_DATA, val);
1423 1.1 gdamore radeonfb_put32(sc, RADEON_CLOCK_CNTL_INDEX, 0);
1424 1.1 gdamore splx(s);
1425 1.1 gdamore }
1426 1.1 gdamore
1427 1.1 gdamore void
1428 1.1 gdamore radeonfb_maskpll(struct radeonfb_softc *sc, uint32_t idx,
1429 1.1 gdamore uint32_t andmask, uint32_t ormask)
1430 1.1 gdamore {
1431 1.1 gdamore int s;
1432 1.1 gdamore uint32_t val;
1433 1.1 gdamore
1434 1.1 gdamore s = splhigh();
1435 1.1 gdamore radeonfb_put32(sc, RADEON_CLOCK_CNTL_INDEX, (idx & 0x3f) |
1436 1.1 gdamore RADEON_PLL_WR_EN);
1437 1.1 gdamore val = radeonfb_get32(sc, RADEON_CLOCK_CNTL_DATA);
1438 1.1 gdamore val = (val & andmask) | ormask;
1439 1.1 gdamore radeonfb_put32(sc, RADEON_CLOCK_CNTL_DATA, val);
1440 1.1 gdamore radeonfb_put32(sc, RADEON_CLOCK_CNTL_INDEX, 0);
1441 1.1 gdamore splx(s);
1442 1.1 gdamore }
1443 1.1 gdamore
1444 1.1 gdamore int
1445 1.1 gdamore radeonfb_scratch_test(struct radeonfb_softc *sc, int reg, uint32_t v)
1446 1.1 gdamore {
1447 1.1 gdamore uint32_t saved;
1448 1.1 gdamore
1449 1.1 gdamore saved = GET32(sc, reg);
1450 1.1 gdamore PUT32(sc, reg, v);
1451 1.1 gdamore if (GET32(sc, reg) != v) {
1452 1.1 gdamore return -1;
1453 1.1 gdamore }
1454 1.1 gdamore PUT32(sc, reg, saved);
1455 1.1 gdamore return 0;
1456 1.1 gdamore }
1457 1.1 gdamore
1458 1.1 gdamore uintmax_t
1459 1.1 gdamore radeonfb_getprop_num(struct radeonfb_softc *sc, const char *name,
1460 1.1 gdamore uintmax_t defval)
1461 1.1 gdamore {
1462 1.1 gdamore prop_number_t pn;
1463 1.47 macallan pn = prop_dictionary_get(device_properties(sc->sc_dev), name);
1464 1.1 gdamore if (pn == NULL) {
1465 1.1 gdamore return defval;
1466 1.1 gdamore }
1467 1.1 gdamore KASSERT(prop_object_type(pn) == PROP_TYPE_NUMBER);
1468 1.1 gdamore return (prop_number_integer_value(pn));
1469 1.1 gdamore }
1470 1.1 gdamore
1471 1.1 gdamore int
1472 1.1 gdamore radeonfb_getclocks(struct radeonfb_softc *sc)
1473 1.1 gdamore {
1474 1.1 gdamore bus_addr_t ptr;
1475 1.1 gdamore int refclk = 0;
1476 1.1 gdamore int refdiv = 0;
1477 1.1 gdamore int minpll = 0;
1478 1.1 gdamore int maxpll = 0;
1479 1.1 gdamore
1480 1.1 gdamore /* load initial property values if port/board provides them */
1481 1.1 gdamore refclk = radeonfb_getprop_num(sc, "refclk", 0) & 0xffff;
1482 1.1 gdamore refdiv = radeonfb_getprop_num(sc, "refdiv", 0) & 0xffff;
1483 1.1 gdamore minpll = radeonfb_getprop_num(sc, "minpll", 0) & 0xffffffffU;
1484 1.1 gdamore maxpll = radeonfb_getprop_num(sc, "maxpll", 0) & 0xffffffffU;
1485 1.1 gdamore
1486 1.69 macallan PRINTPLL(RADEON_PPLL_REF_DIV);
1487 1.69 macallan PRINTPLL(RADEON_PPLL_DIV_0);
1488 1.69 macallan PRINTPLL(RADEON_PPLL_DIV_1);
1489 1.69 macallan PRINTPLL(RADEON_PPLL_DIV_2);
1490 1.69 macallan PRINTPLL(RADEON_PPLL_DIV_3);
1491 1.69 macallan PRINTREG(RADEON_CLOCK_CNTL_INDEX);
1492 1.69 macallan PRINTPLL(RADEON_P2PLL_REF_DIV);
1493 1.69 macallan PRINTPLL(RADEON_P2PLL_DIV_0);
1494 1.69 macallan
1495 1.1 gdamore if (refclk && refdiv && minpll && maxpll)
1496 1.1 gdamore goto dontprobe;
1497 1.1 gdamore
1498 1.1 gdamore if (!sc->sc_biossz) {
1499 1.1 gdamore /* no BIOS */
1500 1.1 gdamore aprint_verbose("%s: No video BIOS, using default clocks\n",
1501 1.1 gdamore XNAME(sc));
1502 1.1 gdamore if (IS_IGP(sc))
1503 1.1 gdamore refclk = refclk ? refclk : 1432;
1504 1.1 gdamore else
1505 1.1 gdamore refclk = refclk ? refclk : 2700;
1506 1.20 macallan refdiv = refdiv ? refdiv : 12;
1507 1.1 gdamore minpll = minpll ? minpll : 12500;
1508 1.69 macallan /* XXX
1509 1.69 macallan * Need to check if the firmware or something programmed a
1510 1.69 macallan * higher value than this, and if so, bump it.
1511 1.69 macallan * The RV280 in my iBook is unhappy if the PLL input is less
1512 1.69 macallan * than 360MHz
1513 1.69 macallan */
1514 1.69 macallan maxpll = maxpll ? maxpll : 40000/*35000*/;
1515 1.1 gdamore } else if (IS_ATOM(sc)) {
1516 1.1 gdamore /* ATOM BIOS */
1517 1.1 gdamore ptr = GETBIOS16(sc, 0x48);
1518 1.1 gdamore ptr = GETBIOS16(sc, ptr + 32); /* aka MasterDataStart */
1519 1.1 gdamore ptr = GETBIOS16(sc, ptr + 12); /* pll info block */
1520 1.1 gdamore refclk = refclk ? refclk : GETBIOS16(sc, ptr + 82);
1521 1.1 gdamore minpll = minpll ? minpll : GETBIOS16(sc, ptr + 78);
1522 1.1 gdamore maxpll = maxpll ? maxpll : GETBIOS16(sc, ptr + 32);
1523 1.1 gdamore /*
1524 1.1 gdamore * ATOM BIOS doesn't supply a reference divider, so we
1525 1.1 gdamore * have to probe for it.
1526 1.1 gdamore */
1527 1.1 gdamore if (refdiv < 2)
1528 1.1 gdamore refdiv = GETPLL(sc, RADEON_PPLL_REF_DIV) &
1529 1.1 gdamore RADEON_PPLL_REF_DIV_MASK;
1530 1.1 gdamore /*
1531 1.1 gdamore * if probe is zero, just assume one that should work
1532 1.1 gdamore * for most parts
1533 1.1 gdamore */
1534 1.1 gdamore if (refdiv < 2)
1535 1.1 gdamore refdiv = 12;
1536 1.11 ad
1537 1.1 gdamore } else {
1538 1.69 macallan uint32_t tmp = GETPLL(sc, RADEON_PPLL_REF_DIV);
1539 1.1 gdamore /* Legacy BIOS */
1540 1.1 gdamore ptr = GETBIOS16(sc, 0x48);
1541 1.1 gdamore ptr = GETBIOS16(sc, ptr + 0x30);
1542 1.69 macallan if (IS_R300(sc)) {
1543 1.69 macallan refdiv = refdiv ? refdiv :
1544 1.69 macallan (tmp & R300_PPLL_REF_DIV_ACC_MASK) >>
1545 1.69 macallan R300_PPLL_REF_DIV_ACC_SHIFT;
1546 1.69 macallan } else {
1547 1.69 macallan refdiv = refdiv ? refdiv :
1548 1.69 macallan tmp & RADEON_PPLL_REF_DIV_MASK;
1549 1.69 macallan }
1550 1.1 gdamore refclk = refclk ? refclk : GETBIOS16(sc, ptr + 0x0E);
1551 1.1 gdamore refdiv = refdiv ? refdiv : GETBIOS16(sc, ptr + 0x10);
1552 1.1 gdamore minpll = minpll ? minpll : GETBIOS32(sc, ptr + 0x12);
1553 1.1 gdamore maxpll = maxpll ? maxpll : GETBIOS32(sc, ptr + 0x16);
1554 1.1 gdamore }
1555 1.1 gdamore
1556 1.1 gdamore
1557 1.1 gdamore dontprobe:
1558 1.1 gdamore sc->sc_refclk = refclk * 10;
1559 1.1 gdamore sc->sc_refdiv = refdiv;
1560 1.1 gdamore sc->sc_minpll = minpll * 10;
1561 1.1 gdamore sc->sc_maxpll = maxpll * 10;
1562 1.1 gdamore return 0;
1563 1.1 gdamore }
1564 1.1 gdamore
1565 1.1 gdamore int
1566 1.1 gdamore radeonfb_calc_dividers(struct radeonfb_softc *sc, uint32_t dotclock,
1567 1.1 gdamore uint32_t *postdivbit, uint32_t *feedbackdiv)
1568 1.1 gdamore {
1569 1.1 gdamore int i;
1570 1.1 gdamore uint32_t outfreq;
1571 1.1 gdamore int div;
1572 1.1 gdamore
1573 1.1 gdamore DPRINTF(("dot clock: %u\n", dotclock));
1574 1.1 gdamore for (i = 0; (div = radeonfb_dividers[i].divider) != 0; i++) {
1575 1.1 gdamore outfreq = div * dotclock;
1576 1.1 gdamore if ((outfreq >= sc->sc_minpll) &&
1577 1.1 gdamore (outfreq <= sc->sc_maxpll)) {
1578 1.1 gdamore DPRINTF(("outfreq: %u\n", outfreq));
1579 1.1 gdamore *postdivbit =
1580 1.1 gdamore ((uint32_t)radeonfb_dividers[i].mask << 16);
1581 1.1 gdamore DPRINTF(("post divider: %d (mask %x)\n", div,
1582 1.1 gdamore *postdivbit));
1583 1.1 gdamore break;
1584 1.1 gdamore }
1585 1.1 gdamore }
1586 1.1 gdamore
1587 1.1 gdamore if (div == 0)
1588 1.1 gdamore return 1;
1589 1.1 gdamore
1590 1.1 gdamore *feedbackdiv = DIVIDE(sc->sc_refdiv * outfreq, sc->sc_refclk);
1591 1.1 gdamore DPRINTF(("feedback divider: %d\n", *feedbackdiv));
1592 1.1 gdamore return 0;
1593 1.1 gdamore }
1594 1.1 gdamore
1595 1.1 gdamore #if 0
1596 1.36 macallan #ifdef RADEONFB_DEBUG
1597 1.1 gdamore static void
1598 1.1 gdamore dump_buffer(const char *pfx, void *buffer, unsigned int size)
1599 1.1 gdamore {
1600 1.1 gdamore char asc[17];
1601 1.1 gdamore unsigned ptr = (unsigned)buffer;
1602 1.1 gdamore char *start = (char *)(ptr & ~0xf);
1603 1.1 gdamore char *end = (char *)(ptr + size);
1604 1.1 gdamore
1605 1.1 gdamore end = (char *)(((unsigned)end + 0xf) & ~0xf);
1606 1.1 gdamore
1607 1.1 gdamore if (pfx == NULL) {
1608 1.1 gdamore pfx = "";
1609 1.1 gdamore }
1610 1.1 gdamore
1611 1.1 gdamore while (start < end) {
1612 1.1 gdamore unsigned offset = (unsigned)start & 0xf;
1613 1.1 gdamore if (offset == 0) {
1614 1.1 gdamore printf("%s%x: ", pfx, (unsigned)start);
1615 1.1 gdamore }
1616 1.1 gdamore if (((unsigned)start < ptr) ||
1617 1.1 gdamore ((unsigned)start >= (ptr + size))) {
1618 1.1 gdamore printf(" ");
1619 1.1 gdamore asc[offset] = ' ';
1620 1.1 gdamore } else {
1621 1.1 gdamore printf("%02x", *(unsigned char *)start);
1622 1.1 gdamore if ((*start >= ' ') && (*start <= '~')) {
1623 1.1 gdamore asc[offset] = *start;
1624 1.1 gdamore } else {
1625 1.1 gdamore asc[offset] = '.';
1626 1.1 gdamore }
1627 1.1 gdamore }
1628 1.1 gdamore asc[offset + 1] = 0;
1629 1.1 gdamore if (offset % 2) {
1630 1.1 gdamore printf(" ");
1631 1.1 gdamore }
1632 1.1 gdamore if (offset == 15) {
1633 1.1 gdamore printf(" %s\n", asc);
1634 1.1 gdamore }
1635 1.1 gdamore start++;
1636 1.1 gdamore }
1637 1.1 gdamore }
1638 1.1 gdamore #endif
1639 1.1 gdamore #endif
1640 1.1 gdamore
1641 1.1 gdamore int
1642 1.1 gdamore radeonfb_getconnectors(struct radeonfb_softc *sc)
1643 1.1 gdamore {
1644 1.1 gdamore int i;
1645 1.1 gdamore int found = 0;
1646 1.1 gdamore
1647 1.1 gdamore for (i = 0; i < 2; i++) {
1648 1.1 gdamore sc->sc_ports[i].rp_mon_type = RADEON_MT_UNKNOWN;
1649 1.1 gdamore sc->sc_ports[i].rp_ddc_type = RADEON_DDC_NONE;
1650 1.1 gdamore sc->sc_ports[i].rp_dac_type = RADEON_DAC_UNKNOWN;
1651 1.1 gdamore sc->sc_ports[i].rp_conn_type = RADEON_CONN_NONE;
1652 1.1 gdamore sc->sc_ports[i].rp_tmds_type = RADEON_TMDS_UNKNOWN;
1653 1.1 gdamore }
1654 1.1 gdamore
1655 1.1 gdamore /*
1656 1.1 gdamore * This logic is borrowed from Xorg's radeon driver.
1657 1.1 gdamore */
1658 1.1 gdamore if (!sc->sc_biossz)
1659 1.1 gdamore goto nobios;
1660 1.1 gdamore
1661 1.1 gdamore if (IS_ATOM(sc)) {
1662 1.1 gdamore /* not done yet */
1663 1.1 gdamore } else {
1664 1.1 gdamore uint16_t ptr;
1665 1.1 gdamore int port = 0;
1666 1.1 gdamore
1667 1.1 gdamore ptr = GETBIOS16(sc, 0x48);
1668 1.1 gdamore ptr = GETBIOS16(sc, ptr + 0x50);
1669 1.1 gdamore for (i = 1; i < 4; i++) {
1670 1.1 gdamore uint16_t entry;
1671 1.1 gdamore uint8_t conn, ddc, dac, tmds;
1672 1.1 gdamore
1673 1.1 gdamore /*
1674 1.1 gdamore * Parse the connector table. From reading the code,
1675 1.1 gdamore * it appears to made up of 16-bit entries for each
1676 1.1 gdamore * connector. The 16-bits are defined as:
1677 1.1 gdamore *
1678 1.1 gdamore * bits 12-15 - connector type (0 == end of table)
1679 1.1 gdamore * bits 8-11 - DDC type
1680 1.1 gdamore * bits 5-7 - ???
1681 1.1 gdamore * bit 4 - TMDS type (1 = EXT, 0 = INT)
1682 1.1 gdamore * bits 1-3 - ???
1683 1.1 gdamore * bit 0 - DAC, 1 = TVDAC, 0 = primary
1684 1.1 gdamore */
1685 1.1 gdamore if (!GETBIOS8(sc, ptr + i * 2) && i > 1)
1686 1.1 gdamore break;
1687 1.1 gdamore entry = GETBIOS16(sc, ptr + i * 2);
1688 1.1 gdamore
1689 1.1 gdamore conn = (entry >> 12) & 0xf;
1690 1.1 gdamore ddc = (entry >> 8) & 0xf;
1691 1.1 gdamore dac = (entry & 0x1) ? RADEON_DAC_TVDAC :
1692 1.1 gdamore RADEON_DAC_PRIMARY;
1693 1.1 gdamore tmds = ((entry >> 4) & 0x1) ? RADEON_TMDS_EXT :
1694 1.1 gdamore RADEON_TMDS_INT;
1695 1.1 gdamore
1696 1.1 gdamore if (conn == RADEON_CONN_NONE)
1697 1.1 gdamore continue; /* no connector */
1698 1.1 gdamore
1699 1.1 gdamore if ((found > 0) &&
1700 1.1 gdamore (sc->sc_ports[port].rp_ddc_type == ddc)) {
1701 1.1 gdamore /* duplicate entry for same connector */
1702 1.1 gdamore continue;
1703 1.1 gdamore }
1704 1.1 gdamore
1705 1.1 gdamore /* internal DDC_DVI port gets priority */
1706 1.1 gdamore if ((ddc == RADEON_DDC_DVI) || (port == 1))
1707 1.1 gdamore port = 0;
1708 1.1 gdamore else
1709 1.1 gdamore port = 1;
1710 1.1 gdamore
1711 1.1 gdamore sc->sc_ports[port].rp_ddc_type =
1712 1.1 gdamore ddc > RADEON_DDC_CRT2 ? RADEON_DDC_NONE : ddc;
1713 1.1 gdamore sc->sc_ports[port].rp_dac_type = dac;
1714 1.1 gdamore sc->sc_ports[port].rp_conn_type =
1715 1.1 gdamore min(conn, RADEON_CONN_UNSUPPORTED) ;
1716 1.1 gdamore
1717 1.1 gdamore sc->sc_ports[port].rp_tmds_type = tmds;
1718 1.1 gdamore
1719 1.1 gdamore if ((conn != RADEON_CONN_DVI_I) &&
1720 1.1 gdamore (conn != RADEON_CONN_DVI_D) &&
1721 1.1 gdamore (tmds == RADEON_TMDS_INT))
1722 1.1 gdamore sc->sc_ports[port].rp_tmds_type =
1723 1.1 gdamore RADEON_TMDS_UNKNOWN;
1724 1.69 macallan sc->sc_ports[port].rp_number = i - 1;
1725 1.1 gdamore
1726 1.1 gdamore found += (port + 1);
1727 1.1 gdamore }
1728 1.1 gdamore }
1729 1.1 gdamore
1730 1.1 gdamore nobios:
1731 1.1 gdamore if (!found) {
1732 1.1 gdamore DPRINTF(("No connector info in BIOS!\n"));
1733 1.69 macallan if IS_MOBILITY(sc) {
1734 1.69 macallan /* default, port 0 = internal TMDS, port 1 = CRT */
1735 1.69 macallan sc->sc_ports[0].rp_mon_type = RADEON_MT_UNKNOWN;
1736 1.69 macallan sc->sc_ports[0].rp_ddc_type = RADEON_DDC_DVI;
1737 1.69 macallan sc->sc_ports[0].rp_dac_type = RADEON_DAC_TVDAC;
1738 1.69 macallan sc->sc_ports[0].rp_conn_type = RADEON_CONN_DVI_D;
1739 1.69 macallan sc->sc_ports[0].rp_tmds_type = RADEON_TMDS_INT;
1740 1.69 macallan sc->sc_ports[0].rp_number = 0;
1741 1.69 macallan
1742 1.69 macallan sc->sc_ports[1].rp_mon_type = RADEON_MT_UNKNOWN;
1743 1.69 macallan sc->sc_ports[1].rp_ddc_type = RADEON_DDC_VGA;
1744 1.69 macallan sc->sc_ports[1].rp_dac_type = RADEON_DAC_PRIMARY;
1745 1.69 macallan sc->sc_ports[1].rp_conn_type = RADEON_CONN_CRT;
1746 1.69 macallan sc->sc_ports[1].rp_tmds_type = RADEON_TMDS_EXT;
1747 1.69 macallan sc->sc_ports[1].rp_number = 1;
1748 1.69 macallan } else {
1749 1.69 macallan /* default, port 0 = DVI, port 1 = CRT */
1750 1.69 macallan sc->sc_ports[0].rp_mon_type = RADEON_MT_UNKNOWN;
1751 1.69 macallan sc->sc_ports[0].rp_ddc_type = RADEON_DDC_DVI;
1752 1.69 macallan sc->sc_ports[0].rp_dac_type = RADEON_DAC_TVDAC;
1753 1.69 macallan sc->sc_ports[0].rp_conn_type = RADEON_CONN_DVI_D;
1754 1.69 macallan sc->sc_ports[0].rp_tmds_type = RADEON_TMDS_INT;
1755 1.69 macallan sc->sc_ports[0].rp_number = 1;
1756 1.69 macallan
1757 1.69 macallan sc->sc_ports[1].rp_mon_type = RADEON_MT_UNKNOWN;
1758 1.69 macallan sc->sc_ports[1].rp_ddc_type = RADEON_DDC_VGA;
1759 1.69 macallan sc->sc_ports[1].rp_dac_type = RADEON_DAC_PRIMARY;
1760 1.69 macallan sc->sc_ports[1].rp_conn_type = RADEON_CONN_CRT;
1761 1.70 macallan sc->sc_ports[1].rp_tmds_type = RADEON_TMDS_UNKNOWN;
1762 1.69 macallan sc->sc_ports[1].rp_number = 0;
1763 1.69 macallan }
1764 1.1 gdamore }
1765 1.1 gdamore
1766 1.1 gdamore /*
1767 1.1 gdamore * Fixup for RS300/RS350/RS400 chips, that lack a primary DAC.
1768 1.1 gdamore * these chips should use TVDAC for the VGA port.
1769 1.1 gdamore */
1770 1.1 gdamore if (HAS_SDAC(sc)) {
1771 1.1 gdamore if (sc->sc_ports[0].rp_conn_type == RADEON_CONN_CRT) {
1772 1.1 gdamore sc->sc_ports[0].rp_dac_type = RADEON_DAC_TVDAC;
1773 1.1 gdamore sc->sc_ports[1].rp_dac_type = RADEON_DAC_PRIMARY;
1774 1.1 gdamore } else {
1775 1.1 gdamore sc->sc_ports[1].rp_dac_type = RADEON_DAC_TVDAC;
1776 1.1 gdamore sc->sc_ports[0].rp_dac_type = RADEON_DAC_PRIMARY;
1777 1.1 gdamore }
1778 1.1 gdamore } else if (!HAS_CRTC2(sc)) {
1779 1.1 gdamore sc->sc_ports[0].rp_dac_type = RADEON_DAC_PRIMARY;
1780 1.1 gdamore }
1781 1.1 gdamore
1782 1.1 gdamore for (i = 0; i < 2; i++) {
1783 1.1 gdamore char edid[128];
1784 1.1 gdamore uint8_t ddc;
1785 1.1 gdamore struct edid_info *eip = &sc->sc_ports[i].rp_edid;
1786 1.13 macallan prop_data_t edid_data;
1787 1.1 gdamore
1788 1.1 gdamore DPRINTF(("Port #%d:\n", i));
1789 1.69 macallan DPRINTF((" conn = %d\n", sc->sc_ports[i].rp_conn_type));
1790 1.1 gdamore DPRINTF((" ddc = %d\n", sc->sc_ports[i].rp_ddc_type));
1791 1.1 gdamore DPRINTF((" dac = %d\n", sc->sc_ports[i].rp_dac_type));
1792 1.69 macallan DPRINTF((" tmds = %d\n", sc->sc_ports[i].rp_tmds_type));
1793 1.69 macallan DPRINTF((" crtc = %d\n", sc->sc_ports[i].rp_number));
1794 1.1 gdamore
1795 1.1 gdamore sc->sc_ports[i].rp_edid_valid = 0;
1796 1.13 macallan /* first look for static EDID data */
1797 1.13 macallan if ((edid_data = prop_dictionary_get(device_properties(
1798 1.47 macallan sc->sc_dev), "EDID")) != NULL) {
1799 1.13 macallan
1800 1.69 macallan aprint_debug_dev(sc->sc_dev, "using static EDID\n");
1801 1.13 macallan memcpy(edid, prop_data_data_nocopy(edid_data), 128);
1802 1.13 macallan if (edid_parse(edid, eip) == 0) {
1803 1.13 macallan
1804 1.1 gdamore sc->sc_ports[i].rp_edid_valid = 1;
1805 1.1 gdamore }
1806 1.1 gdamore }
1807 1.13 macallan /* if we didn't find any we'll try to talk to the monitor */
1808 1.13 macallan if (sc->sc_ports[i].rp_edid_valid != 1) {
1809 1.13 macallan
1810 1.13 macallan ddc = sc->sc_ports[i].rp_ddc_type;
1811 1.13 macallan if (ddc != RADEON_DDC_NONE) {
1812 1.13 macallan if ((radeonfb_i2c_read_edid(sc, ddc, edid)
1813 1.13 macallan == 0) && (edid_parse(edid, eip) == 0)) {
1814 1.13 macallan
1815 1.13 macallan sc->sc_ports[i].rp_edid_valid = 1;
1816 1.63 macallan #ifdef RADEONFB_DEBUG
1817 1.13 macallan edid_print(eip);
1818 1.63 macallan #endif
1819 1.13 macallan }
1820 1.13 macallan }
1821 1.13 macallan }
1822 1.1 gdamore }
1823 1.1 gdamore
1824 1.1 gdamore return found;
1825 1.1 gdamore }
1826 1.1 gdamore
1827 1.1 gdamore int
1828 1.1 gdamore radeonfb_gettmds(struct radeonfb_softc *sc)
1829 1.1 gdamore {
1830 1.1 gdamore int i;
1831 1.1 gdamore
1832 1.1 gdamore if (!sc->sc_biossz) {
1833 1.1 gdamore goto nobios;
1834 1.1 gdamore }
1835 1.1 gdamore
1836 1.1 gdamore if (IS_ATOM(sc)) {
1837 1.1 gdamore /* XXX: not done yet */
1838 1.1 gdamore } else {
1839 1.1 gdamore uint16_t ptr;
1840 1.1 gdamore int n;
1841 1.1 gdamore
1842 1.1 gdamore ptr = GETBIOS16(sc, 0x48);
1843 1.1 gdamore ptr = GETBIOS16(sc, ptr + 0x34);
1844 1.1 gdamore DPRINTF(("DFP table revision %d\n", GETBIOS8(sc, ptr)));
1845 1.11 ad if (GETBIOS8(sc, ptr) == 3) {
1846 1.1 gdamore /* revision three table */
1847 1.1 gdamore n = GETBIOS8(sc, ptr + 5) + 1;
1848 1.1 gdamore n = min(n, 4);
1849 1.1 gdamore
1850 1.1 gdamore memset(sc->sc_tmds_pll, 0, sizeof (sc->sc_tmds_pll));
1851 1.1 gdamore for (i = 0; i < n; i++) {
1852 1.1 gdamore sc->sc_tmds_pll[i].rtp_pll = GETBIOS32(sc,
1853 1.1 gdamore ptr + i * 10 + 8);
1854 1.1 gdamore sc->sc_tmds_pll[i].rtp_freq = GETBIOS16(sc,
1855 1.1 gdamore ptr + i * 10 + 0x10);
1856 1.1 gdamore DPRINTF(("TMDS_PLL dot clock %d pll %x\n",
1857 1.1 gdamore sc->sc_tmds_pll[i].rtp_freq,
1858 1.1 gdamore sc->sc_tmds_pll[i].rtp_pll));
1859 1.1 gdamore }
1860 1.1 gdamore return 0;
1861 1.1 gdamore }
1862 1.1 gdamore }
1863 1.1 gdamore
1864 1.1 gdamore nobios:
1865 1.1 gdamore DPRINTF(("no suitable DFP table present\n"));
1866 1.1 gdamore for (i = 0;
1867 1.1 gdamore i < sizeof (radeonfb_tmds_pll) / sizeof (radeonfb_tmds_pll[0]);
1868 1.1 gdamore i++) {
1869 1.1 gdamore int j;
1870 1.1 gdamore
1871 1.1 gdamore if (radeonfb_tmds_pll[i].family != sc->sc_family)
1872 1.1 gdamore continue;
1873 1.1 gdamore
1874 1.1 gdamore for (j = 0; j < 4; j++) {
1875 1.1 gdamore sc->sc_tmds_pll[j] = radeonfb_tmds_pll[i].plls[j];
1876 1.1 gdamore DPRINTF(("TMDS_PLL dot clock %d pll %x\n",
1877 1.1 gdamore sc->sc_tmds_pll[j].rtp_freq,
1878 1.1 gdamore sc->sc_tmds_pll[j].rtp_pll));
1879 1.1 gdamore }
1880 1.1 gdamore return 0;
1881 1.1 gdamore }
1882 1.1 gdamore
1883 1.1 gdamore return -1;
1884 1.1 gdamore }
1885 1.1 gdamore
1886 1.1 gdamore const struct videomode *
1887 1.1 gdamore radeonfb_modelookup(const char *name)
1888 1.1 gdamore {
1889 1.1 gdamore int i;
1890 1.1 gdamore
1891 1.1 gdamore for (i = 0; i < videomode_count; i++)
1892 1.1 gdamore if (!strcmp(name, videomode_list[i].name))
1893 1.1 gdamore return &videomode_list[i];
1894 1.1 gdamore
1895 1.1 gdamore return NULL;
1896 1.1 gdamore }
1897 1.1 gdamore
1898 1.1 gdamore void
1899 1.1 gdamore radeonfb_pllwriteupdate(struct radeonfb_softc *sc, int crtc)
1900 1.1 gdamore {
1901 1.1 gdamore if (crtc) {
1902 1.1 gdamore while (GETPLL(sc, RADEON_P2PLL_REF_DIV) &
1903 1.1 gdamore RADEON_P2PLL_ATOMIC_UPDATE_R);
1904 1.1 gdamore SETPLL(sc, RADEON_P2PLL_REF_DIV, RADEON_P2PLL_ATOMIC_UPDATE_W);
1905 1.1 gdamore } else {
1906 1.1 gdamore while (GETPLL(sc, RADEON_PPLL_REF_DIV) &
1907 1.1 gdamore RADEON_PPLL_ATOMIC_UPDATE_R);
1908 1.1 gdamore SETPLL(sc, RADEON_PPLL_REF_DIV, RADEON_PPLL_ATOMIC_UPDATE_W);
1909 1.1 gdamore }
1910 1.1 gdamore }
1911 1.1 gdamore
1912 1.1 gdamore void
1913 1.1 gdamore radeonfb_pllwaitatomicread(struct radeonfb_softc *sc, int crtc)
1914 1.1 gdamore {
1915 1.1 gdamore int i;
1916 1.1 gdamore
1917 1.1 gdamore for (i = 10000; i; i--) {
1918 1.1 gdamore if (crtc) {
1919 1.1 gdamore if (GETPLL(sc, RADEON_P2PLL_REF_DIV) &
1920 1.1 gdamore RADEON_P2PLL_ATOMIC_UPDATE_R)
1921 1.1 gdamore break;
1922 1.1 gdamore } else {
1923 1.1 gdamore if (GETPLL(sc, RADEON_PPLL_REF_DIV) &
1924 1.1 gdamore RADEON_PPLL_ATOMIC_UPDATE_R)
1925 1.1 gdamore break;
1926 1.1 gdamore }
1927 1.1 gdamore }
1928 1.1 gdamore }
1929 1.1 gdamore
1930 1.1 gdamore void
1931 1.1 gdamore radeonfb_program_vclk(struct radeonfb_softc *sc, int dotclock, int crtc)
1932 1.1 gdamore {
1933 1.2 macallan uint32_t pbit = 0;
1934 1.2 macallan uint32_t feed = 0;
1935 1.69 macallan uint32_t data, refdiv, div0;
1936 1.1 gdamore
1937 1.1 gdamore radeonfb_calc_dividers(sc, dotclock, &pbit, &feed);
1938 1.1 gdamore
1939 1.1 gdamore if (crtc == 0) {
1940 1.1 gdamore
1941 1.69 macallan refdiv = GETPLL(sc, RADEON_PPLL_REF_DIV);
1942 1.69 macallan if (IS_R300(sc)) {
1943 1.69 macallan refdiv = (refdiv & ~R300_PPLL_REF_DIV_ACC_MASK) |
1944 1.69 macallan (sc->sc_refdiv << R300_PPLL_REF_DIV_ACC_SHIFT);
1945 1.69 macallan } else {
1946 1.69 macallan refdiv = (refdiv & ~RADEON_PPLL_REF_DIV_MASK) |
1947 1.69 macallan sc->sc_refdiv;
1948 1.69 macallan }
1949 1.69 macallan div0 = GETPLL(sc, RADEON_PPLL_DIV_0);
1950 1.69 macallan div0 &= ~(RADEON_PPLL_FB3_DIV_MASK |
1951 1.69 macallan RADEON_PPLL_POST3_DIV_MASK);
1952 1.69 macallan div0 |= pbit;
1953 1.69 macallan div0 |= (feed & RADEON_PPLL_FB3_DIV_MASK);
1954 1.69 macallan
1955 1.69 macallan if ((refdiv == GETPLL(sc, RADEON_PPLL_REF_DIV)) &&
1956 1.69 macallan (div0 == GETPLL(sc, RADEON_PPLL_DIV_0))) {
1957 1.69 macallan /*
1958 1.69 macallan * nothing to do here, the PLL is already where we
1959 1.69 macallan * want it
1960 1.69 macallan */
1961 1.69 macallan PATCH32(sc, RADEON_CLOCK_CNTL_INDEX, 0,
1962 1.69 macallan ~RADEON_PLL_DIV_SEL);
1963 1.69 macallan aprint_debug_dev(sc->sc_dev, "no need to touch the PLL\n");
1964 1.69 macallan return;
1965 1.69 macallan }
1966 1.1 gdamore
1967 1.69 macallan /* alright, we do need to reprogram stuff */
1968 1.1 gdamore PATCHPLL(sc, RADEON_VCLK_ECP_CNTL,
1969 1.1 gdamore RADEON_VCLK_SRC_SEL_CPUCLK,
1970 1.1 gdamore ~RADEON_VCLK_SRC_SEL_MASK);
1971 1.11 ad
1972 1.1 gdamore /* put vclk into reset, use atomic updates */
1973 1.1 gdamore SETPLL(sc, RADEON_PPLL_CNTL,
1974 1.1 gdamore RADEON_PPLL_REFCLK_SEL |
1975 1.1 gdamore RADEON_PPLL_FBCLK_SEL |
1976 1.1 gdamore RADEON_PPLL_RESET |
1977 1.1 gdamore RADEON_PPLL_ATOMIC_UPDATE_EN |
1978 1.1 gdamore RADEON_PPLL_VGA_ATOMIC_UPDATE_EN);
1979 1.1 gdamore
1980 1.69 macallan /* select clock 0 */
1981 1.1 gdamore PATCH32(sc, RADEON_CLOCK_CNTL_INDEX, 0,
1982 1.1 gdamore ~RADEON_PLL_DIV_SEL);
1983 1.11 ad
1984 1.69 macallan PUTPLL(sc, RADEON_PPLL_REF_DIV, refdiv);
1985 1.1 gdamore
1986 1.69 macallan /* xf86-video-radeon does this, not sure why */
1987 1.69 macallan PUTPLL(sc, RADEON_PPLL_DIV_0, div0);
1988 1.69 macallan PUTPLL(sc, RADEON_PPLL_DIV_0, div0);
1989 1.1 gdamore
1990 1.1 gdamore /* use the atomic update */
1991 1.1 gdamore radeonfb_pllwriteupdate(sc, crtc);
1992 1.1 gdamore
1993 1.1 gdamore /* and wait for it to complete */
1994 1.1 gdamore radeonfb_pllwaitatomicread(sc, crtc);
1995 1.1 gdamore
1996 1.1 gdamore /* program HTOTAL (why?) */
1997 1.1 gdamore PUTPLL(sc, RADEON_HTOTAL_CNTL, 0);
1998 1.1 gdamore
1999 1.1 gdamore /* drop reset */
2000 1.1 gdamore CLRPLL(sc, RADEON_PPLL_CNTL,
2001 1.1 gdamore RADEON_PPLL_RESET | RADEON_PPLL_SLEEP |
2002 1.1 gdamore RADEON_PPLL_ATOMIC_UPDATE_EN |
2003 1.1 gdamore RADEON_PPLL_VGA_ATOMIC_UPDATE_EN);
2004 1.1 gdamore
2005 1.1 gdamore PRINTPLL(RADEON_PPLL_CNTL);
2006 1.69 macallan PRINTPLL(RADEON_PPLL_REF_DIV);
2007 1.69 macallan PRINTPLL(RADEON_PPLL_DIV_3);
2008 1.1 gdamore
2009 1.1 gdamore /* give clock time to lock */
2010 1.1 gdamore delay(50000);
2011 1.1 gdamore
2012 1.1 gdamore PATCHPLL(sc, RADEON_VCLK_ECP_CNTL,
2013 1.1 gdamore RADEON_VCLK_SRC_SEL_PPLLCLK,
2014 1.1 gdamore ~RADEON_VCLK_SRC_SEL_MASK);
2015 1.1 gdamore
2016 1.1 gdamore } else {
2017 1.1 gdamore
2018 1.1 gdamore PATCHPLL(sc, RADEON_PIXCLKS_CNTL,
2019 1.1 gdamore RADEON_PIX2CLK_SRC_SEL_CPUCLK,
2020 1.1 gdamore ~RADEON_PIX2CLK_SRC_SEL_MASK);
2021 1.1 gdamore
2022 1.1 gdamore /* put vclk into reset, use atomic updates */
2023 1.1 gdamore SETPLL(sc, RADEON_P2PLL_CNTL,
2024 1.1 gdamore RADEON_P2PLL_RESET |
2025 1.1 gdamore RADEON_P2PLL_ATOMIC_UPDATE_EN |
2026 1.1 gdamore RADEON_P2PLL_VGA_ATOMIC_UPDATE_EN);
2027 1.1 gdamore
2028 1.1 gdamore /* program reference divider */
2029 1.1 gdamore PATCHPLL(sc, RADEON_P2PLL_REF_DIV, sc->sc_refdiv,
2030 1.1 gdamore ~RADEON_P2PLL_REF_DIV_MASK);
2031 1.1 gdamore
2032 1.1 gdamore /* program feedback and post dividers */
2033 1.1 gdamore data = GETPLL(sc, RADEON_P2PLL_DIV_0);
2034 1.1 gdamore data &= ~(RADEON_P2PLL_FB0_DIV_MASK |
2035 1.1 gdamore RADEON_P2PLL_POST0_DIV_MASK);
2036 1.1 gdamore data |= pbit;
2037 1.1 gdamore data |= (feed & RADEON_P2PLL_FB0_DIV_MASK);
2038 1.1 gdamore PUTPLL(sc, RADEON_P2PLL_DIV_0, data);
2039 1.69 macallan PUTPLL(sc, RADEON_P2PLL_DIV_0, data);
2040 1.69 macallan
2041 1.69 macallan PRINTPLL(RADEON_P2PLL_REF_DIV);
2042 1.69 macallan PRINTPLL(RADEON_P2PLL_DIV_0);
2043 1.1 gdamore
2044 1.1 gdamore /* use the atomic update */
2045 1.1 gdamore radeonfb_pllwriteupdate(sc, crtc);
2046 1.1 gdamore
2047 1.1 gdamore /* and wait for it to complete */
2048 1.1 gdamore radeonfb_pllwaitatomicread(sc, crtc);
2049 1.1 gdamore
2050 1.1 gdamore /* program HTOTAL (why?) */
2051 1.1 gdamore PUTPLL(sc, RADEON_HTOTAL2_CNTL, 0);
2052 1.1 gdamore
2053 1.1 gdamore /* drop reset */
2054 1.1 gdamore CLRPLL(sc, RADEON_P2PLL_CNTL,
2055 1.1 gdamore RADEON_P2PLL_RESET | RADEON_P2PLL_SLEEP |
2056 1.1 gdamore RADEON_P2PLL_ATOMIC_UPDATE_EN |
2057 1.1 gdamore RADEON_P2PLL_VGA_ATOMIC_UPDATE_EN);
2058 1.1 gdamore
2059 1.1 gdamore /* allow time for clock to lock */
2060 1.1 gdamore delay(50000);
2061 1.1 gdamore
2062 1.1 gdamore PATCHPLL(sc, RADEON_PIXCLKS_CNTL,
2063 1.1 gdamore RADEON_PIX2CLK_SRC_SEL_P2PLLCLK,
2064 1.1 gdamore ~RADEON_PIX2CLK_SRC_SEL_MASK);
2065 1.1 gdamore }
2066 1.1 gdamore PRINTREG(RADEON_CRTC_MORE_CNTL);
2067 1.1 gdamore }
2068 1.1 gdamore
2069 1.1 gdamore void
2070 1.1 gdamore radeonfb_modeswitch(struct radeonfb_display *dp)
2071 1.1 gdamore {
2072 1.1 gdamore struct radeonfb_softc *sc = dp->rd_softc;
2073 1.1 gdamore int i;
2074 1.1 gdamore
2075 1.1 gdamore /* blank the display while we switch modes */
2076 1.36 macallan radeonfb_blank(dp, 1);
2077 1.1 gdamore
2078 1.1 gdamore #if 0
2079 1.1 gdamore SET32(sc, RADEON_CRTC_EXT_CNTL,
2080 1.1 gdamore RADEON_CRTC_VSYNC_DIS | RADEON_CRTC_HSYNC_DIS |
2081 1.1 gdamore RADEON_CRTC_DISPLAY_DIS /* | RADEON_CRTC_DISP_REQ_EN_B */);
2082 1.1 gdamore #endif
2083 1.1 gdamore
2084 1.1 gdamore /* these registers might get in the way... */
2085 1.1 gdamore PUT32(sc, RADEON_OVR_CLR, 0);
2086 1.1 gdamore PUT32(sc, RADEON_OVR_WID_LEFT_RIGHT, 0);
2087 1.1 gdamore PUT32(sc, RADEON_OVR_WID_TOP_BOTTOM, 0);
2088 1.1 gdamore PUT32(sc, RADEON_OV0_SCALE_CNTL, 0);
2089 1.1 gdamore PUT32(sc, RADEON_SUBPIC_CNTL, 0);
2090 1.1 gdamore PUT32(sc, RADEON_VIPH_CONTROL, 0);
2091 1.1 gdamore PUT32(sc, RADEON_I2C_CNTL_1, 0);
2092 1.1 gdamore PUT32(sc, RADEON_GEN_INT_CNTL, 0);
2093 1.1 gdamore PUT32(sc, RADEON_CAP0_TRIG_CNTL, 0);
2094 1.1 gdamore PUT32(sc, RADEON_CAP1_TRIG_CNTL, 0);
2095 1.1 gdamore PUT32(sc, RADEON_SURFACE_CNTL, 0);
2096 1.1 gdamore
2097 1.1 gdamore for (i = 0; i < dp->rd_ncrtcs; i++)
2098 1.1 gdamore radeonfb_setcrtc(dp, i);
2099 1.1 gdamore
2100 1.1 gdamore /* activate the display */
2101 1.36 macallan radeonfb_blank(dp, 0);
2102 1.1 gdamore }
2103 1.1 gdamore
2104 1.1 gdamore void
2105 1.1 gdamore radeonfb_setcrtc(struct radeonfb_display *dp, int index)
2106 1.1 gdamore {
2107 1.1 gdamore int crtc;
2108 1.1 gdamore struct videomode *mode;
2109 1.1 gdamore struct radeonfb_softc *sc;
2110 1.1 gdamore struct radeonfb_crtc *cp;
2111 1.1 gdamore uint32_t v;
2112 1.1 gdamore uint32_t gencntl;
2113 1.1 gdamore uint32_t htotaldisp;
2114 1.1 gdamore uint32_t hsyncstrt;
2115 1.1 gdamore uint32_t vtotaldisp;
2116 1.1 gdamore uint32_t vsyncstrt;
2117 1.1 gdamore uint32_t fphsyncstrt;
2118 1.1 gdamore uint32_t fpvsyncstrt;
2119 1.1 gdamore uint32_t fphtotaldisp;
2120 1.1 gdamore uint32_t fpvtotaldisp;
2121 1.1 gdamore uint32_t pitch;
2122 1.1 gdamore
2123 1.1 gdamore sc = dp->rd_softc;
2124 1.1 gdamore cp = &dp->rd_crtcs[index];
2125 1.1 gdamore crtc = cp->rc_number;
2126 1.1 gdamore mode = &cp->rc_videomode;
2127 1.1 gdamore
2128 1.2 macallan #if 1
2129 1.65 macallan pitch = dp->rd_stride / dp->rd_bpp;
2130 1.1 gdamore #else
2131 1.1 gdamore pitch = (((sc->sc_maxx * sc->sc_maxbpp) + ((sc->sc_maxbpp * 8) - 1)) /
2132 1.1 gdamore (sc->sc_maxbpp * 8));
2133 1.1 gdamore #endif
2134 1.1 gdamore switch (crtc) {
2135 1.1 gdamore case 0:
2136 1.1 gdamore gencntl = RADEON_CRTC_GEN_CNTL;
2137 1.1 gdamore htotaldisp = RADEON_CRTC_H_TOTAL_DISP;
2138 1.1 gdamore hsyncstrt = RADEON_CRTC_H_SYNC_STRT_WID;
2139 1.1 gdamore vtotaldisp = RADEON_CRTC_V_TOTAL_DISP;
2140 1.1 gdamore vsyncstrt = RADEON_CRTC_V_SYNC_STRT_WID;
2141 1.1 gdamore fpvsyncstrt = RADEON_FP_V_SYNC_STRT_WID;
2142 1.1 gdamore fphsyncstrt = RADEON_FP_H_SYNC_STRT_WID;
2143 1.1 gdamore fpvtotaldisp = RADEON_FP_CRTC_V_TOTAL_DISP;
2144 1.1 gdamore fphtotaldisp = RADEON_FP_CRTC_H_TOTAL_DISP;
2145 1.1 gdamore break;
2146 1.1 gdamore case 1:
2147 1.1 gdamore gencntl = RADEON_CRTC2_GEN_CNTL;
2148 1.1 gdamore htotaldisp = RADEON_CRTC2_H_TOTAL_DISP;
2149 1.1 gdamore hsyncstrt = RADEON_CRTC2_H_SYNC_STRT_WID;
2150 1.1 gdamore vtotaldisp = RADEON_CRTC2_V_TOTAL_DISP;
2151 1.1 gdamore vsyncstrt = RADEON_CRTC2_V_SYNC_STRT_WID;
2152 1.1 gdamore fpvsyncstrt = RADEON_FP_V2_SYNC_STRT_WID;
2153 1.1 gdamore fphsyncstrt = RADEON_FP_H2_SYNC_STRT_WID;
2154 1.1 gdamore fpvtotaldisp = RADEON_FP_CRTC2_V_TOTAL_DISP;
2155 1.1 gdamore fphtotaldisp = RADEON_FP_CRTC2_H_TOTAL_DISP;
2156 1.1 gdamore break;
2157 1.1 gdamore default:
2158 1.1 gdamore panic("Bad CRTC!");
2159 1.1 gdamore break;
2160 1.1 gdamore }
2161 1.1 gdamore
2162 1.1 gdamore /*
2163 1.1 gdamore * CRTC_GEN_CNTL - depth, accelerator mode, etc.
2164 1.1 gdamore */
2165 1.1 gdamore /* only bother with 32bpp and 8bpp */
2166 1.1 gdamore v = dp->rd_format << RADEON_CRTC_PIX_WIDTH_SHIFT;
2167 1.1 gdamore
2168 1.1 gdamore if (crtc == 1) {
2169 1.1 gdamore v |= RADEON_CRTC2_CRT2_ON | RADEON_CRTC2_EN;
2170 1.1 gdamore } else {
2171 1.1 gdamore v |= RADEON_CRTC_EXT_DISP_EN | RADEON_CRTC_EN;
2172 1.1 gdamore }
2173 1.1 gdamore
2174 1.1 gdamore if (mode->flags & VID_DBLSCAN)
2175 1.1 gdamore v |= RADEON_CRTC2_DBL_SCAN_EN;
2176 1.1 gdamore
2177 1.1 gdamore if (mode->flags & VID_INTERLACE)
2178 1.1 gdamore v |= RADEON_CRTC2_INTERLACE_EN;
2179 1.1 gdamore
2180 1.1 gdamore if (mode->flags & VID_CSYNC) {
2181 1.1 gdamore v |= RADEON_CRTC2_CSYNC_EN;
2182 1.1 gdamore if (crtc == 1)
2183 1.1 gdamore v |= RADEON_CRTC2_VSYNC_TRISTAT;
2184 1.1 gdamore }
2185 1.11 ad
2186 1.1 gdamore PUT32(sc, gencntl, v);
2187 1.1 gdamore DPRINTF(("CRTC%s_GEN_CNTL = %08x\n", crtc ? "2" : "", v));
2188 1.1 gdamore
2189 1.1 gdamore /*
2190 1.1 gdamore * CRTC_EXT_CNTL - preserve disable flags, set ATI linear and EXT_CNT
2191 1.1 gdamore */
2192 1.1 gdamore v = GET32(sc, RADEON_CRTC_EXT_CNTL);
2193 1.1 gdamore if (crtc == 0) {
2194 1.1 gdamore v &= (RADEON_CRTC_VSYNC_DIS | RADEON_CRTC_HSYNC_DIS |
2195 1.1 gdamore RADEON_CRTC_DISPLAY_DIS);
2196 1.1 gdamore v |= RADEON_XCRT_CNT_EN | RADEON_VGA_ATI_LINEAR;
2197 1.1 gdamore if (mode->flags & VID_CSYNC)
2198 1.1 gdamore v |= RADEON_CRTC_VSYNC_TRISTAT;
2199 1.1 gdamore }
2200 1.1 gdamore /* unconditional turn on CRT, in case first CRTC is DFP */
2201 1.1 gdamore v |= RADEON_CRTC_CRT_ON;
2202 1.1 gdamore PUT32(sc, RADEON_CRTC_EXT_CNTL, v);
2203 1.1 gdamore PRINTREG(RADEON_CRTC_EXT_CNTL);
2204 1.1 gdamore
2205 1.1 gdamore /*
2206 1.1 gdamore * H_TOTAL_DISP
2207 1.1 gdamore */
2208 1.1 gdamore v = ((mode->hdisplay / 8) - 1) << 16;
2209 1.1 gdamore v |= (mode->htotal / 8) - 1;
2210 1.1 gdamore PUT32(sc, htotaldisp, v);
2211 1.1 gdamore DPRINTF(("CRTC%s_H_TOTAL_DISP = %08x\n", crtc ? "2" : "", v));
2212 1.1 gdamore PUT32(sc, fphtotaldisp, v);
2213 1.1 gdamore DPRINTF(("FP_H%s_TOTAL_DISP = %08x\n", crtc ? "2" : "", v));
2214 1.1 gdamore
2215 1.1 gdamore /*
2216 1.1 gdamore * H_SYNC_STRT_WID
2217 1.1 gdamore */
2218 1.1 gdamore v = (((mode->hsync_end - mode->hsync_start) / 8) << 16);
2219 1.75 macallan v |= (mode->hsync_start - 8); /* match xf86-video-radeon */
2220 1.1 gdamore if (mode->flags & VID_NHSYNC)
2221 1.1 gdamore v |= RADEON_CRTC_H_SYNC_POL;
2222 1.1 gdamore PUT32(sc, hsyncstrt, v);
2223 1.1 gdamore DPRINTF(("CRTC%s_H_SYNC_STRT_WID = %08x\n", crtc ? "2" : "", v));
2224 1.1 gdamore PUT32(sc, fphsyncstrt, v);
2225 1.1 gdamore DPRINTF(("FP_H%s_SYNC_STRT_WID = %08x\n", crtc ? "2" : "", v));
2226 1.1 gdamore
2227 1.1 gdamore /*
2228 1.1 gdamore * V_TOTAL_DISP
2229 1.1 gdamore */
2230 1.1 gdamore v = ((mode->vdisplay - 1) << 16);
2231 1.1 gdamore v |= (mode->vtotal - 1);
2232 1.1 gdamore PUT32(sc, vtotaldisp, v);
2233 1.1 gdamore DPRINTF(("CRTC%s_V_TOTAL_DISP = %08x\n", crtc ? "2" : "", v));
2234 1.1 gdamore PUT32(sc, fpvtotaldisp, v);
2235 1.1 gdamore DPRINTF(("FP_V%s_TOTAL_DISP = %08x\n", crtc ? "2" : "", v));
2236 1.1 gdamore
2237 1.1 gdamore /*
2238 1.1 gdamore * V_SYNC_STRT_WID
2239 1.1 gdamore */
2240 1.1 gdamore v = ((mode->vsync_end - mode->vsync_start) << 16);
2241 1.1 gdamore v |= (mode->vsync_start - 1);
2242 1.1 gdamore if (mode->flags & VID_NVSYNC)
2243 1.1 gdamore v |= RADEON_CRTC_V_SYNC_POL;
2244 1.1 gdamore PUT32(sc, vsyncstrt, v);
2245 1.1 gdamore DPRINTF(("CRTC%s_V_SYNC_STRT_WID = %08x\n", crtc ? "2" : "", v));
2246 1.1 gdamore PUT32(sc, fpvsyncstrt, v);
2247 1.1 gdamore DPRINTF(("FP_V%s_SYNC_STRT_WID = %08x\n", crtc ? "2" : "", v));
2248 1.1 gdamore
2249 1.1 gdamore radeonfb_program_vclk(sc, mode->dot_clock, crtc);
2250 1.1 gdamore
2251 1.1 gdamore switch (crtc) {
2252 1.1 gdamore case 0:
2253 1.1 gdamore PUT32(sc, RADEON_CRTC_OFFSET, 0);
2254 1.1 gdamore PUT32(sc, RADEON_CRTC_OFFSET_CNTL, 0);
2255 1.1 gdamore PUT32(sc, RADEON_CRTC_PITCH, pitch);
2256 1.1 gdamore CLR32(sc, RADEON_DISP_MERGE_CNTL, RADEON_DISP_RGB_OFFSET_EN);
2257 1.1 gdamore
2258 1.1 gdamore CLR32(sc, RADEON_CRTC_EXT_CNTL,
2259 1.1 gdamore RADEON_CRTC_VSYNC_DIS | RADEON_CRTC_HSYNC_DIS |
2260 1.1 gdamore RADEON_CRTC_DISPLAY_DIS /* | RADEON_CRTC_DISP_REQ_EN_B */);
2261 1.1 gdamore CLR32(sc, RADEON_CRTC_GEN_CNTL, RADEON_CRTC_DISP_REQ_EN_B);
2262 1.1 gdamore PRINTREG(RADEON_CRTC_EXT_CNTL);
2263 1.1 gdamore PRINTREG(RADEON_CRTC_GEN_CNTL);
2264 1.1 gdamore PRINTREG(RADEON_CLOCK_CNTL_INDEX);
2265 1.1 gdamore break;
2266 1.1 gdamore
2267 1.1 gdamore case 1:
2268 1.1 gdamore PUT32(sc, RADEON_CRTC2_OFFSET, 0);
2269 1.1 gdamore PUT32(sc, RADEON_CRTC2_OFFSET_CNTL, 0);
2270 1.1 gdamore PUT32(sc, RADEON_CRTC2_PITCH, pitch);
2271 1.1 gdamore CLR32(sc, RADEON_DISP2_MERGE_CNTL, RADEON_DISP2_RGB_OFFSET_EN);
2272 1.1 gdamore CLR32(sc, RADEON_CRTC2_GEN_CNTL,
2273 1.1 gdamore RADEON_CRTC2_VSYNC_DIS |
2274 1.1 gdamore RADEON_CRTC2_HSYNC_DIS |
2275 1.11 ad RADEON_CRTC2_DISP_DIS | RADEON_CRTC2_DISP_REQ_EN_B);
2276 1.1 gdamore PRINTREG(RADEON_CRTC2_GEN_CNTL);
2277 1.1 gdamore break;
2278 1.1 gdamore }
2279 1.1 gdamore }
2280 1.1 gdamore
2281 1.1 gdamore int
2282 1.1 gdamore radeonfb_isblank(struct radeonfb_display *dp)
2283 1.1 gdamore {
2284 1.1 gdamore uint32_t reg, mask;
2285 1.1 gdamore
2286 1.68 macallan if(!dp->rd_softc->sc_mapped)
2287 1.68 macallan return 1;
2288 1.68 macallan
2289 1.1 gdamore if (dp->rd_crtcs[0].rc_number) {
2290 1.1 gdamore reg = RADEON_CRTC2_GEN_CNTL;
2291 1.1 gdamore mask = RADEON_CRTC2_DISP_DIS;
2292 1.1 gdamore } else {
2293 1.1 gdamore reg = RADEON_CRTC_EXT_CNTL;
2294 1.1 gdamore mask = RADEON_CRTC_DISPLAY_DIS;
2295 1.1 gdamore }
2296 1.1 gdamore return ((GET32(dp->rd_softc, reg) & mask) ? 1 : 0);
2297 1.1 gdamore }
2298 1.1 gdamore
2299 1.1 gdamore void
2300 1.1 gdamore radeonfb_blank(struct radeonfb_display *dp, int blank)
2301 1.1 gdamore {
2302 1.1 gdamore struct radeonfb_softc *sc = dp->rd_softc;
2303 1.1 gdamore uint32_t reg, mask;
2304 1.1 gdamore uint32_t fpreg, fpval;
2305 1.1 gdamore int i;
2306 1.1 gdamore
2307 1.68 macallan if (!sc->sc_mapped)
2308 1.68 macallan return;
2309 1.68 macallan
2310 1.1 gdamore for (i = 0; i < dp->rd_ncrtcs; i++) {
2311 1.1 gdamore
2312 1.1 gdamore if (dp->rd_crtcs[i].rc_number) {
2313 1.1 gdamore reg = RADEON_CRTC2_GEN_CNTL;
2314 1.1 gdamore mask = RADEON_CRTC2_DISP_DIS;
2315 1.1 gdamore fpreg = RADEON_FP2_GEN_CNTL;
2316 1.1 gdamore fpval = RADEON_FP2_ON;
2317 1.1 gdamore } else {
2318 1.1 gdamore reg = RADEON_CRTC_EXT_CNTL;
2319 1.1 gdamore mask = RADEON_CRTC_DISPLAY_DIS;
2320 1.1 gdamore fpreg = RADEON_FP_GEN_CNTL;
2321 1.1 gdamore fpval = RADEON_FP_FPON;
2322 1.1 gdamore }
2323 1.11 ad
2324 1.1 gdamore if (blank) {
2325 1.1 gdamore SET32(sc, reg, mask);
2326 1.1 gdamore CLR32(sc, fpreg, fpval);
2327 1.1 gdamore } else {
2328 1.1 gdamore CLR32(sc, reg, mask);
2329 1.1 gdamore SET32(sc, fpreg, fpval);
2330 1.1 gdamore }
2331 1.1 gdamore }
2332 1.1 gdamore PRINTREG(RADEON_FP_GEN_CNTL);
2333 1.1 gdamore PRINTREG(RADEON_FP2_GEN_CNTL);
2334 1.1 gdamore }
2335 1.1 gdamore
2336 1.1 gdamore void
2337 1.1 gdamore radeonfb_init_screen(void *cookie, struct vcons_screen *scr, int existing,
2338 1.1 gdamore long *defattr)
2339 1.1 gdamore {
2340 1.1 gdamore struct radeonfb_display *dp = cookie;
2341 1.1 gdamore struct rasops_info *ri = &scr->scr_ri;
2342 1.1 gdamore
2343 1.1 gdamore /* initialize font subsystem */
2344 1.1 gdamore wsfont_init();
2345 1.1 gdamore
2346 1.1 gdamore DPRINTF(("init screen called, existing %d\n", existing));
2347 1.1 gdamore
2348 1.1 gdamore ri->ri_depth = dp->rd_bpp;
2349 1.1 gdamore ri->ri_width = dp->rd_virtx;
2350 1.1 gdamore ri->ri_height = dp->rd_virty;
2351 1.1 gdamore ri->ri_stride = dp->rd_stride;
2352 1.1 gdamore ri->ri_flg = RI_CENTER;
2353 1.61 macallan switch (ri->ri_depth) {
2354 1.61 macallan case 8:
2355 1.61 macallan ri->ri_flg |= RI_ENABLE_ALPHA | RI_8BIT_IS_RGB;
2356 1.61 macallan break;
2357 1.61 macallan case 32:
2358 1.65 macallan ri->ri_flg |= RI_ENABLE_ALPHA;
2359 1.61 macallan /* we run radeons in RGB even on SPARC hardware */
2360 1.61 macallan ri->ri_rnum = 8;
2361 1.61 macallan ri->ri_gnum = 8;
2362 1.61 macallan ri->ri_bnum = 8;
2363 1.61 macallan ri->ri_rpos = 16;
2364 1.61 macallan ri->ri_gpos = 8;
2365 1.61 macallan ri->ri_bpos = 0;
2366 1.61 macallan break;
2367 1.55 macallan }
2368 1.61 macallan
2369 1.1 gdamore ri->ri_bits = (void *)dp->rd_fbptr;
2370 1.1 gdamore
2371 1.48 macallan #ifdef VCONS_DRAW_INTR
2372 1.48 macallan scr->scr_flags |= VCONS_DONT_READ;
2373 1.48 macallan #endif
2374 1.48 macallan
2375 1.1 gdamore if (existing) {
2376 1.1 gdamore ri->ri_flg |= RI_CLEAR;
2377 1.1 gdamore
2378 1.1 gdamore /* start a modeswitch now */
2379 1.1 gdamore radeonfb_modeswitch(dp);
2380 1.1 gdamore }
2381 1.1 gdamore
2382 1.1 gdamore /*
2383 1.1 gdamore * XXX: font selection should be based on properties, with some
2384 1.1 gdamore * normal/reasonable default.
2385 1.1 gdamore */
2386 1.1 gdamore
2387 1.1 gdamore /* initialize and look for an initial font */
2388 1.52 macallan rasops_init(ri, 0, 0);
2389 1.64 macallan ri->ri_caps = WSSCREEN_UNDERLINE | WSSCREEN_HILIT |
2390 1.64 macallan WSSCREEN_WSCOLORS | WSSCREEN_REVERSE;
2391 1.1 gdamore
2392 1.2 macallan rasops_reconfig(ri, dp->rd_virty / ri->ri_font->fontheight,
2393 1.2 macallan dp->rd_virtx / ri->ri_font->fontwidth);
2394 1.2 macallan
2395 1.1 gdamore /* enable acceleration */
2396 1.38 macallan dp->rd_putchar = ri->ri_ops.putchar;
2397 1.1 gdamore ri->ri_ops.copyrows = radeonfb_copyrows;
2398 1.1 gdamore ri->ri_ops.copycols = radeonfb_copycols;
2399 1.1 gdamore ri->ri_ops.eraserows = radeonfb_eraserows;
2400 1.1 gdamore ri->ri_ops.erasecols = radeonfb_erasecols;
2401 1.49 macallan /* pick a putchar method based on font and Radeon model */
2402 1.49 macallan if (ri->ri_font->stride < ri->ri_font->fontwidth) {
2403 1.49 macallan /* got a bitmap font */
2404 1.73 macallan #ifndef RADEONFB_ALWAYS_ACCEL_PUTCHAR
2405 1.49 macallan if (IS_R300(dp->rd_softc)) {
2406 1.49 macallan /*
2407 1.49 macallan * radeonfb_putchar() doesn't work right on some R3xx
2408 1.49 macallan * so we use software drawing here, the wrapper just
2409 1.49 macallan * makes sure the engine is idle before scribbling
2410 1.49 macallan * into vram
2411 1.49 macallan */
2412 1.49 macallan ri->ri_ops.putchar = radeonfb_putchar_wrapper;
2413 1.73 macallan } else
2414 1.73 macallan #endif
2415 1.49 macallan ri->ri_ops.putchar = radeonfb_putchar;
2416 1.48 macallan } else {
2417 1.49 macallan /* got an alpha font */
2418 1.55 macallan switch(ri->ri_depth) {
2419 1.55 macallan case 32:
2420 1.55 macallan ri->ri_ops.putchar = radeonfb_putchar_aa32;
2421 1.55 macallan break;
2422 1.55 macallan case 8:
2423 1.55 macallan ri->ri_ops.putchar = radeonfb_putchar_aa8;
2424 1.55 macallan break;
2425 1.55 macallan default:
2426 1.55 macallan /* XXX this should never happen */
2427 1.64 macallan panic("%s: depth is not 8 or 32 but we got an" \
2428 1.64 macallan " alpha font?!", __func__);
2429 1.55 macallan }
2430 1.8 macallan }
2431 1.1 gdamore ri->ri_ops.cursor = radeonfb_cursor;
2432 1.1 gdamore }
2433 1.1 gdamore
2434 1.1 gdamore void
2435 1.1 gdamore radeonfb_set_fbloc(struct radeonfb_softc *sc)
2436 1.1 gdamore {
2437 1.1 gdamore uint32_t gen, ext, gen2 = 0;
2438 1.1 gdamore uint32_t agploc, aperbase, apersize, mcfbloc;
2439 1.1 gdamore
2440 1.1 gdamore gen = GET32(sc, RADEON_CRTC_GEN_CNTL);
2441 1.69 macallan /* XXX */
2442 1.69 macallan ext = GET32(sc, RADEON_CRTC_EXT_CNTL) & ~RADEON_CRTC_DISPLAY_DIS;
2443 1.1 gdamore agploc = GET32(sc, RADEON_MC_AGP_LOCATION);
2444 1.1 gdamore aperbase = GET32(sc, RADEON_CONFIG_APER_0_BASE);
2445 1.1 gdamore apersize = GET32(sc, RADEON_CONFIG_APER_SIZE);
2446 1.1 gdamore
2447 1.1 gdamore PUT32(sc, RADEON_CRTC_GEN_CNTL, gen | RADEON_CRTC_DISP_REQ_EN_B);
2448 1.1 gdamore PUT32(sc, RADEON_CRTC_EXT_CNTL, ext | RADEON_CRTC_DISPLAY_DIS);
2449 1.64 macallan #if 0
2450 1.64 macallan PUT32(sc, RADEON_CRTC_GEN_CNTL, gen | RADEON_CRTC_DISPLAY_DIS);
2451 1.64 macallan PUT32(sc, RADEON_CRTC_EXT_CNTL, ext | RADEON_CRTC_DISP_REQ_EN_B);
2452 1.64 macallan #endif
2453 1.1 gdamore
2454 1.1 gdamore if (HAS_CRTC2(sc)) {
2455 1.1 gdamore gen2 = GET32(sc, RADEON_CRTC2_GEN_CNTL);
2456 1.11 ad PUT32(sc, RADEON_CRTC2_GEN_CNTL,
2457 1.1 gdamore gen2 | RADEON_CRTC2_DISP_REQ_EN_B);
2458 1.1 gdamore }
2459 1.1 gdamore
2460 1.1 gdamore delay(100000);
2461 1.1 gdamore
2462 1.1 gdamore mcfbloc = (aperbase >> 16) |
2463 1.1 gdamore ((aperbase + (apersize - 1)) & 0xffff0000);
2464 1.1 gdamore
2465 1.1 gdamore sc->sc_aperbase = (mcfbloc & 0xffff) << 16;
2466 1.1 gdamore sc->sc_memsz = apersize;
2467 1.1 gdamore
2468 1.1 gdamore if (((agploc & 0xffff) << 16) !=
2469 1.1 gdamore ((mcfbloc & 0xffff0000U) + 0x10000)) {
2470 1.1 gdamore agploc = mcfbloc & 0xffff0000U;
2471 1.1 gdamore agploc |= ((agploc + 0x10000) >> 16);
2472 1.1 gdamore }
2473 1.1 gdamore
2474 1.1 gdamore PUT32(sc, RADEON_HOST_PATH_CNTL, 0);
2475 1.1 gdamore
2476 1.1 gdamore PUT32(sc, RADEON_MC_FB_LOCATION, mcfbloc);
2477 1.1 gdamore PUT32(sc, RADEON_MC_AGP_LOCATION, agploc);
2478 1.1 gdamore
2479 1.1 gdamore DPRINTF(("aperbase = %u\n", aperbase));
2480 1.1 gdamore PRINTREG(RADEON_MC_FB_LOCATION);
2481 1.1 gdamore PRINTREG(RADEON_MC_AGP_LOCATION);
2482 1.1 gdamore
2483 1.1 gdamore PUT32(sc, RADEON_DISPLAY_BASE_ADDR, sc->sc_aperbase);
2484 1.1 gdamore
2485 1.1 gdamore if (HAS_CRTC2(sc))
2486 1.1 gdamore PUT32(sc, RADEON_DISPLAY2_BASE_ADDR, sc->sc_aperbase);
2487 1.1 gdamore
2488 1.1 gdamore PUT32(sc, RADEON_OV0_BASE_ADDR, sc->sc_aperbase);
2489 1.1 gdamore
2490 1.1 gdamore #if 0
2491 1.1 gdamore /* XXX: what is this AGP garbage? :-) */
2492 1.1 gdamore PUT32(sc, RADEON_AGP_CNTL, 0x00100000);
2493 1.1 gdamore #endif
2494 1.1 gdamore
2495 1.1 gdamore delay(100000);
2496 1.1 gdamore
2497 1.1 gdamore PUT32(sc, RADEON_CRTC_GEN_CNTL, gen);
2498 1.1 gdamore PUT32(sc, RADEON_CRTC_EXT_CNTL, ext);
2499 1.1 gdamore
2500 1.1 gdamore if (HAS_CRTC2(sc))
2501 1.1 gdamore PUT32(sc, RADEON_CRTC2_GEN_CNTL, gen2);
2502 1.1 gdamore }
2503 1.1 gdamore
2504 1.1 gdamore void
2505 1.1 gdamore radeonfb_init_misc(struct radeonfb_softc *sc)
2506 1.1 gdamore {
2507 1.1 gdamore PUT32(sc, RADEON_BUS_CNTL,
2508 1.1 gdamore RADEON_BUS_MASTER_DIS |
2509 1.1 gdamore RADEON_BUS_PREFETCH_MODE_ACT |
2510 1.1 gdamore RADEON_BUS_PCI_READ_RETRY_EN |
2511 1.1 gdamore RADEON_BUS_PCI_WRT_RETRY_EN |
2512 1.1 gdamore (3 << RADEON_BUS_RETRY_WS_SHIFT) |
2513 1.1 gdamore RADEON_BUS_MSTR_RD_MULT |
2514 1.1 gdamore RADEON_BUS_MSTR_RD_LINE |
2515 1.1 gdamore RADEON_BUS_RD_DISCARD_EN |
2516 1.1 gdamore RADEON_BUS_MSTR_DISCONNECT_EN |
2517 1.1 gdamore RADEON_BUS_READ_BURST);
2518 1.1 gdamore
2519 1.1 gdamore PUT32(sc, RADEON_BUS_CNTL1, 0xf0);
2520 1.1 gdamore /* PUT32(sc, RADEON_SEPROM_CNTL1, 0x09ff0000); */
2521 1.1 gdamore PUT32(sc, RADEON_FCP_CNTL, RADEON_FCP0_SRC_GND);
2522 1.1 gdamore PUT32(sc, RADEON_RBBM_CNTL,
2523 1.1 gdamore (3 << RADEON_RB_SETTLE_SHIFT) |
2524 1.1 gdamore (4 << RADEON_ABORTCLKS_HI_SHIFT) |
2525 1.1 gdamore (4 << RADEON_ABORTCLKS_CP_SHIFT) |
2526 1.1 gdamore (4 << RADEON_ABORTCLKS_CFIFO_SHIFT));
2527 1.1 gdamore
2528 1.1 gdamore /* XXX: figure out what these mean! */
2529 1.1 gdamore PUT32(sc, RADEON_AGP_CNTL, 0x00100000);
2530 1.1 gdamore PUT32(sc, RADEON_HOST_PATH_CNTL, 0);
2531 1.64 macallan #if 0
2532 1.64 macallan PUT32(sc, RADEON_DISP_MISC_CNTL, 0x5bb00400);
2533 1.64 macallan #endif
2534 1.1 gdamore
2535 1.1 gdamore PUT32(sc, RADEON_GEN_INT_CNTL, 0);
2536 1.1 gdamore PUT32(sc, RADEON_GEN_INT_STATUS, GET32(sc, RADEON_GEN_INT_STATUS));
2537 1.1 gdamore }
2538 1.1 gdamore
2539 1.1 gdamore /*
2540 1.1 gdamore * This loads a linear color map for true color.
2541 1.1 gdamore */
2542 1.1 gdamore void
2543 1.70 macallan radeonfb_init_palette(struct radeonfb_display *dp)
2544 1.1 gdamore {
2545 1.70 macallan struct radeonfb_softc *sc = dp->rd_softc;
2546 1.70 macallan int i, cc;
2547 1.1 gdamore uint32_t vclk;
2548 1.70 macallan int crtc;
2549 1.1 gdamore
2550 1.1 gdamore #define DAC_WIDTH ((1 << 10) - 1)
2551 1.1 gdamore #define CLUT_WIDTH ((1 << 8) - 1)
2552 1.1 gdamore #define CLUT_COLOR(i) ((i * DAC_WIDTH * 2 / CLUT_WIDTH + 1) / 2)
2553 1.1 gdamore
2554 1.1 gdamore vclk = GETPLL(sc, RADEON_VCLK_ECP_CNTL);
2555 1.1 gdamore PUTPLL(sc, RADEON_VCLK_ECP_CNTL, vclk & ~RADEON_PIXCLK_DAC_ALWAYS_ONb);
2556 1.1 gdamore
2557 1.70 macallan /* initialize the palette for every CRTC used by this display */
2558 1.70 macallan for (cc = 0; cc < dp->rd_ncrtcs; cc++) {
2559 1.70 macallan crtc = dp->rd_crtcs[cc].rc_number;
2560 1.72 macallan DPRINTF(("%s: doing crtc %d %d\n", __func__, cc, crtc));
2561 1.70 macallan
2562 1.70 macallan if (crtc)
2563 1.70 macallan SET32(sc, RADEON_DAC_CNTL2, RADEON_DAC2_PALETTE_ACC_CTL);
2564 1.70 macallan else
2565 1.70 macallan CLR32(sc, RADEON_DAC_CNTL2, RADEON_DAC2_PALETTE_ACC_CTL);
2566 1.70 macallan
2567 1.70 macallan PUT32(sc, RADEON_PALETTE_INDEX, 0);
2568 1.70 macallan
2569 1.72 macallan if (dp->rd_bpp == 8) {
2570 1.36 macallan
2571 1.72 macallan /* R3G3B2 palette */
2572 1.70 macallan int j = 0;
2573 1.70 macallan uint32_t tmp, r, g, b;
2574 1.70 macallan
2575 1.70 macallan for (i = 0; i <= CLUT_WIDTH; ++i) {
2576 1.70 macallan tmp = i & 0xe0;
2577 1.70 macallan /*
2578 1.70 macallan * replicate bits so 0xe0 maps to a red value of 0xff
2579 1.70 macallan * in order to make white look actually white
2580 1.70 macallan */
2581 1.70 macallan tmp |= (tmp >> 3) | (tmp >> 6);
2582 1.70 macallan r = tmp;
2583 1.55 macallan
2584 1.70 macallan tmp = (i & 0x1c) << 3;
2585 1.70 macallan tmp |= (tmp >> 3) | (tmp >> 6);
2586 1.70 macallan g = tmp;
2587 1.70 macallan
2588 1.70 macallan tmp = (i & 0x03) << 6;
2589 1.70 macallan tmp |= tmp >> 2;
2590 1.70 macallan tmp |= tmp >> 4;
2591 1.70 macallan b = tmp;
2592 1.70 macallan
2593 1.70 macallan PUT32(sc, RADEON_PALETTE_30_DATA,
2594 1.70 macallan (r << 22) |
2595 1.70 macallan (g << 12) |
2596 1.70 macallan (b << 2));
2597 1.70 macallan j += 3;
2598 1.70 macallan }
2599 1.70 macallan } else {
2600 1.70 macallan /* linear ramp */
2601 1.70 macallan for (i = 0; i <= CLUT_WIDTH; ++i) {
2602 1.70 macallan PUT32(sc, RADEON_PALETTE_30_DATA,
2603 1.70 macallan (CLUT_COLOR(i) << 10) |
2604 1.70 macallan (CLUT_COLOR(i) << 20) |
2605 1.70 macallan (CLUT_COLOR(i)));
2606 1.70 macallan }
2607 1.36 macallan }
2608 1.1 gdamore }
2609 1.1 gdamore
2610 1.1 gdamore CLR32(sc, RADEON_DAC_CNTL2, RADEON_DAC2_PALETTE_ACC_CTL);
2611 1.1 gdamore PRINTREG(RADEON_DAC_CNTL2);
2612 1.1 gdamore
2613 1.1 gdamore PUTPLL(sc, RADEON_VCLK_ECP_CNTL, vclk);
2614 1.1 gdamore }
2615 1.1 gdamore
2616 1.1 gdamore /*
2617 1.1 gdamore * Bugs in some R300 hardware requires this when accessing CLOCK_CNTL_INDEX.
2618 1.1 gdamore */
2619 1.1 gdamore void
2620 1.1 gdamore radeonfb_r300cg_workaround(struct radeonfb_softc *sc)
2621 1.1 gdamore {
2622 1.1 gdamore uint32_t tmp, save;
2623 1.1 gdamore
2624 1.1 gdamore save = GET32(sc, RADEON_CLOCK_CNTL_INDEX);
2625 1.1 gdamore tmp = save & ~(0x3f | RADEON_PLL_WR_EN);
2626 1.1 gdamore PUT32(sc, RADEON_CLOCK_CNTL_INDEX, tmp);
2627 1.1 gdamore tmp = GET32(sc, RADEON_CLOCK_CNTL_DATA);
2628 1.1 gdamore PUT32(sc, RADEON_CLOCK_CNTL_INDEX, save);
2629 1.1 gdamore }
2630 1.1 gdamore
2631 1.1 gdamore /*
2632 1.1 gdamore * Acceleration entry points.
2633 1.1 gdamore */
2634 1.49 macallan
2635 1.49 macallan /* this one draws characters using bitmap fonts */
2636 1.2 macallan static void
2637 1.2 macallan radeonfb_putchar(void *cookie, int row, int col, u_int c, long attr)
2638 1.1 gdamore {
2639 1.1 gdamore struct rasops_info *ri = cookie;
2640 1.1 gdamore struct vcons_screen *scr = ri->ri_hw;
2641 1.1 gdamore struct radeonfb_display *dp = scr->scr_cookie;
2642 1.48 macallan struct radeonfb_softc *sc = dp->rd_softc;
2643 1.35 macallan struct wsdisplay_font *font = PICK_FONT(ri, c);
2644 1.48 macallan uint32_t w, h;
2645 1.48 macallan int xd, yd, offset, i;
2646 1.48 macallan uint32_t bg, fg, gmc;
2647 1.48 macallan uint32_t reg;
2648 1.48 macallan uint8_t *data8;
2649 1.48 macallan uint16_t *data16;
2650 1.48 macallan void *data;
2651 1.1 gdamore
2652 1.1 gdamore if (dp->rd_wsmode != WSDISPLAYIO_MODE_EMUL)
2653 1.1 gdamore return;
2654 1.1 gdamore
2655 1.35 macallan if (!CHAR_IN_FONT(c, font))
2656 1.1 gdamore return;
2657 1.1 gdamore
2658 1.35 macallan w = font->fontwidth;
2659 1.35 macallan h = font->fontheight;
2660 1.1 gdamore
2661 1.48 macallan bg = ri->ri_devcmap[(attr >> 16) & 0xf];
2662 1.48 macallan fg = ri->ri_devcmap[(attr >> 24) & 0xf];
2663 1.48 macallan
2664 1.48 macallan xd = ri->ri_xorigin + col * w;
2665 1.48 macallan yd = ri->ri_yorigin + row * h;
2666 1.48 macallan
2667 1.48 macallan if (c == 0x20) {
2668 1.48 macallan radeonfb_rectfill(dp, xd, yd, w, h, bg);
2669 1.48 macallan return;
2670 1.35 macallan }
2671 1.50 macallan data = WSFONT_GLYPH(c, font);
2672 1.1 gdamore
2673 1.48 macallan gmc = dp->rd_format << RADEON_GMC_DST_DATATYPE_SHIFT;
2674 1.1 gdamore
2675 1.48 macallan radeonfb_wait_fifo(sc, 9);
2676 1.48 macallan
2677 1.48 macallan PUT32(sc, RADEON_DP_GUI_MASTER_CNTL,
2678 1.48 macallan RADEON_GMC_BRUSH_NONE |
2679 1.48 macallan RADEON_GMC_SRC_DATATYPE_MONO_FG_BG |
2680 1.48 macallan RADEON_GMC_DST_CLIPPING |
2681 1.48 macallan RADEON_ROP3_S |
2682 1.48 macallan RADEON_DP_SRC_SOURCE_HOST_DATA |
2683 1.48 macallan RADEON_GMC_CLR_CMP_CNTL_DIS |
2684 1.48 macallan RADEON_GMC_WR_MSK_DIS |
2685 1.48 macallan gmc);
2686 1.48 macallan
2687 1.48 macallan PUT32(sc, RADEON_SC_LEFT, xd);
2688 1.48 macallan PUT32(sc, RADEON_SC_RIGHT, xd + w);
2689 1.48 macallan PUT32(sc, RADEON_DP_SRC_FRGD_CLR, fg);
2690 1.48 macallan PUT32(sc, RADEON_DP_SRC_BKGD_CLR, bg);
2691 1.48 macallan PUT32(sc, RADEON_DP_CNTL,
2692 1.48 macallan RADEON_DST_X_LEFT_TO_RIGHT |
2693 1.48 macallan RADEON_DST_Y_TOP_TO_BOTTOM);
2694 1.1 gdamore
2695 1.48 macallan PUT32(sc, RADEON_SRC_X_Y, 0);
2696 1.48 macallan offset = 32 - (font->stride << 3);
2697 1.48 macallan PUT32(sc, RADEON_DST_X_Y, ((xd - offset) << 16) | yd);
2698 1.48 macallan PUT32(sc, RADEON_DST_WIDTH_HEIGHT, (32 << 16) | h);
2699 1.48 macallan
2700 1.48 macallan radeonfb_wait_fifo(sc, h);
2701 1.48 macallan switch (font->stride) {
2702 1.48 macallan case 1: {
2703 1.48 macallan data8 = data;
2704 1.48 macallan for (i = 0; i < h; i++) {
2705 1.48 macallan reg = *data8;
2706 1.67 macallan #if BYTE_ORDER == LITTLE_ENDIAN
2707 1.67 macallan reg = reg << 24;
2708 1.67 macallan #endif
2709 1.49 macallan bus_space_write_stream_4(sc->sc_regt,
2710 1.48 macallan sc->sc_regh, RADEON_HOST_DATA0, reg);
2711 1.48 macallan data8++;
2712 1.48 macallan }
2713 1.48 macallan break;
2714 1.48 macallan }
2715 1.48 macallan case 2: {
2716 1.48 macallan data16 = data;
2717 1.48 macallan for (i = 0; i < h; i++) {
2718 1.48 macallan reg = *data16;
2719 1.67 macallan #if BYTE_ORDER == LITTLE_ENDIAN
2720 1.67 macallan reg = reg << 16;
2721 1.67 macallan #endif
2722 1.49 macallan bus_space_write_stream_4(sc->sc_regt,
2723 1.48 macallan sc->sc_regh, RADEON_HOST_DATA0, reg);
2724 1.48 macallan data16++;
2725 1.48 macallan }
2726 1.48 macallan break;
2727 1.48 macallan }
2728 1.1 gdamore }
2729 1.64 macallan if (attr & 1)
2730 1.64 macallan radeonfb_rectfill(dp, xd, yd + h - 2, w, 1, fg);
2731 1.1 gdamore }
2732 1.1 gdamore
2733 1.49 macallan /* ... while this one is for anti-aliased ones */
2734 1.49 macallan static void
2735 1.49 macallan radeonfb_putchar_aa32(void *cookie, int row, int col, u_int c, long attr)
2736 1.49 macallan {
2737 1.49 macallan struct rasops_info *ri = cookie;
2738 1.49 macallan struct vcons_screen *scr = ri->ri_hw;
2739 1.49 macallan struct radeonfb_display *dp = scr->scr_cookie;
2740 1.49 macallan struct radeonfb_softc *sc = dp->rd_softc;
2741 1.49 macallan struct wsdisplay_font *font = PICK_FONT(ri, c);
2742 1.49 macallan uint32_t bg, fg, gmc;
2743 1.49 macallan uint8_t *data;
2744 1.49 macallan int w, h, xd, yd;
2745 1.49 macallan int i, r, g, b, aval;
2746 1.49 macallan int rf, gf, bf, rb, gb, bb;
2747 1.49 macallan uint32_t pixel;
2748 1.54 macallan int rv;
2749 1.49 macallan
2750 1.49 macallan if (dp->rd_wsmode != WSDISPLAYIO_MODE_EMUL)
2751 1.49 macallan return;
2752 1.49 macallan
2753 1.49 macallan if (!CHAR_IN_FONT(c, font))
2754 1.49 macallan return;
2755 1.49 macallan
2756 1.49 macallan w = font->fontwidth;
2757 1.49 macallan h = font->fontheight;
2758 1.49 macallan
2759 1.49 macallan bg = ri->ri_devcmap[(attr >> 16) & 0xf];
2760 1.49 macallan fg = ri->ri_devcmap[(attr >> 24) & 0xf];
2761 1.49 macallan
2762 1.49 macallan xd = ri->ri_xorigin + col * w;
2763 1.49 macallan yd = ri->ri_yorigin + row * h;
2764 1.49 macallan
2765 1.49 macallan if (c == 0x20) {
2766 1.49 macallan radeonfb_rectfill(dp, xd, yd, w, h, bg);
2767 1.64 macallan if (attr & 1)
2768 1.64 macallan radeonfb_rectfill(dp, xd, yd + h - 2, w, 1, fg);
2769 1.49 macallan return;
2770 1.49 macallan }
2771 1.54 macallan rv = glyphcache_try(&dp->rd_gc, c, xd, yd, attr);
2772 1.54 macallan if (rv == GC_OK)
2773 1.54 macallan return;
2774 1.54 macallan
2775 1.50 macallan data = WSFONT_GLYPH(c, font);
2776 1.49 macallan
2777 1.49 macallan gmc = dp->rd_format << RADEON_GMC_DST_DATATYPE_SHIFT;
2778 1.49 macallan
2779 1.49 macallan radeonfb_wait_fifo(sc, 5);
2780 1.49 macallan
2781 1.49 macallan PUT32(sc, RADEON_DP_GUI_MASTER_CNTL,
2782 1.49 macallan RADEON_GMC_BRUSH_NONE |
2783 1.49 macallan RADEON_GMC_SRC_DATATYPE_COLOR |
2784 1.49 macallan RADEON_ROP3_S |
2785 1.49 macallan RADEON_DP_SRC_SOURCE_HOST_DATA |
2786 1.49 macallan RADEON_GMC_CLR_CMP_CNTL_DIS |
2787 1.49 macallan RADEON_GMC_WR_MSK_DIS |
2788 1.49 macallan gmc);
2789 1.49 macallan
2790 1.49 macallan PUT32(sc, RADEON_DP_CNTL,
2791 1.49 macallan RADEON_DST_X_LEFT_TO_RIGHT |
2792 1.49 macallan RADEON_DST_Y_TOP_TO_BOTTOM);
2793 1.49 macallan
2794 1.49 macallan PUT32(sc, RADEON_SRC_X_Y, 0);
2795 1.49 macallan PUT32(sc, RADEON_DST_X_Y, (xd << 16) | yd);
2796 1.49 macallan PUT32(sc, RADEON_DST_WIDTH_HEIGHT, (w << 16) | h);
2797 1.49 macallan
2798 1.49 macallan rf = (fg >> 16) & 0xff;
2799 1.49 macallan rb = (bg >> 16) & 0xff;
2800 1.49 macallan gf = (fg >> 8) & 0xff;
2801 1.49 macallan gb = (bg >> 8) & 0xff;
2802 1.49 macallan bf = fg & 0xff;
2803 1.49 macallan bb = bg & 0xff;
2804 1.49 macallan
2805 1.49 macallan /*
2806 1.49 macallan * I doubt we can upload data faster than even the slowest Radeon
2807 1.49 macallan * could process them, especially when doing the alpha blending stuff
2808 1.49 macallan * along the way, so just make sure there's some room in the FIFO and
2809 1.49 macallan * then hammer away
2810 1.51 macallan * As it turns out we can, so make periodic stops to let the FIFO
2811 1.51 macallan * drain.
2812 1.49 macallan */
2813 1.51 macallan radeonfb_wait_fifo(sc, 20);
2814 1.49 macallan for (i = 0; i < ri->ri_fontscale; i++) {
2815 1.49 macallan aval = *data;
2816 1.49 macallan data++;
2817 1.49 macallan if (aval == 0) {
2818 1.49 macallan pixel = bg;
2819 1.49 macallan } else if (aval == 255) {
2820 1.49 macallan pixel = fg;
2821 1.49 macallan } else {
2822 1.49 macallan r = aval * rf + (255 - aval) * rb;
2823 1.49 macallan g = aval * gf + (255 - aval) * gb;
2824 1.49 macallan b = aval * bf + (255 - aval) * bb;
2825 1.49 macallan pixel = (r & 0xff00) << 8 |
2826 1.49 macallan (g & 0xff00) |
2827 1.49 macallan (b & 0xff00) >> 8;
2828 1.49 macallan }
2829 1.51 macallan if (i & 16)
2830 1.51 macallan radeonfb_wait_fifo(sc, 20);
2831 1.49 macallan PUT32(sc, RADEON_HOST_DATA0, pixel);
2832 1.49 macallan }
2833 1.64 macallan if (rv == GC_ADD) {
2834 1.54 macallan glyphcache_add(&dp->rd_gc, c, xd, yd);
2835 1.64 macallan } else
2836 1.64 macallan if (attr & 1)
2837 1.64 macallan radeonfb_rectfill(dp, xd, yd + h - 2, w, 1, fg);
2838 1.64 macallan
2839 1.49 macallan }
2840 1.49 macallan
2841 1.55 macallan static void
2842 1.55 macallan radeonfb_putchar_aa8(void *cookie, int row, int col, u_int c, long attr)
2843 1.55 macallan {
2844 1.55 macallan struct rasops_info *ri = cookie;
2845 1.55 macallan struct vcons_screen *scr = ri->ri_hw;
2846 1.55 macallan struct radeonfb_display *dp = scr->scr_cookie;
2847 1.55 macallan struct radeonfb_softc *sc = dp->rd_softc;
2848 1.55 macallan struct wsdisplay_font *font = PICK_FONT(ri, c);
2849 1.64 macallan uint32_t bg, fg, latch = 0, bg8, fg8, pixel, gmc;
2850 1.55 macallan int i, x, y, wi, he, r, g, b, aval;
2851 1.55 macallan int r1, g1, b1, r0, g0, b0, fgo, bgo;
2852 1.55 macallan uint8_t *data8;
2853 1.57 macallan int rv, cnt;
2854 1.55 macallan
2855 1.55 macallan if (dp->rd_wsmode != WSDISPLAYIO_MODE_EMUL)
2856 1.55 macallan return;
2857 1.55 macallan
2858 1.55 macallan if (!CHAR_IN_FONT(c, font))
2859 1.55 macallan return;
2860 1.55 macallan
2861 1.55 macallan wi = font->fontwidth;
2862 1.55 macallan he = font->fontheight;
2863 1.55 macallan
2864 1.55 macallan bg = ri->ri_devcmap[(attr >> 16) & 0xf];
2865 1.64 macallan fg = ri->ri_devcmap[(attr >> 24) & 0xf];
2866 1.55 macallan
2867 1.55 macallan x = ri->ri_xorigin + col * wi;
2868 1.55 macallan y = ri->ri_yorigin + row * he;
2869 1.55 macallan
2870 1.55 macallan if (c == 0x20) {
2871 1.55 macallan radeonfb_rectfill(dp, x, y, wi, he, bg);
2872 1.64 macallan if (attr & 1)
2873 1.64 macallan radeonfb_rectfill(dp, x, y + he - 2, wi, 1, fg);
2874 1.55 macallan return;
2875 1.55 macallan }
2876 1.55 macallan rv = glyphcache_try(&dp->rd_gc, c, x, y, attr);
2877 1.55 macallan if (rv == GC_OK)
2878 1.55 macallan return;
2879 1.55 macallan
2880 1.55 macallan data8 = WSFONT_GLYPH(c, font);
2881 1.55 macallan
2882 1.55 macallan gmc = dp->rd_format << RADEON_GMC_DST_DATATYPE_SHIFT;
2883 1.55 macallan
2884 1.55 macallan radeonfb_wait_fifo(sc, 5);
2885 1.55 macallan
2886 1.55 macallan PUT32(sc, RADEON_DP_GUI_MASTER_CNTL,
2887 1.55 macallan RADEON_GMC_BRUSH_NONE |
2888 1.55 macallan RADEON_GMC_SRC_DATATYPE_COLOR |
2889 1.55 macallan RADEON_ROP3_S |
2890 1.55 macallan RADEON_DP_SRC_SOURCE_HOST_DATA |
2891 1.55 macallan RADEON_GMC_CLR_CMP_CNTL_DIS |
2892 1.55 macallan RADEON_GMC_WR_MSK_DIS |
2893 1.55 macallan gmc);
2894 1.55 macallan
2895 1.55 macallan PUT32(sc, RADEON_DP_CNTL,
2896 1.55 macallan RADEON_DST_X_LEFT_TO_RIGHT |
2897 1.55 macallan RADEON_DST_Y_TOP_TO_BOTTOM);
2898 1.55 macallan
2899 1.55 macallan PUT32(sc, RADEON_SRC_X_Y, 0);
2900 1.55 macallan PUT32(sc, RADEON_DST_X_Y, (x << 16) | y);
2901 1.55 macallan PUT32(sc, RADEON_DST_WIDTH_HEIGHT, (wi << 16) | he);
2902 1.55 macallan
2903 1.55 macallan /*
2904 1.55 macallan * we need the RGB colours here, so get offsets into rasops_cmap
2905 1.55 macallan */
2906 1.55 macallan fgo = ((attr >> 24) & 0xf) * 3;
2907 1.55 macallan bgo = ((attr >> 16) & 0xf) * 3;
2908 1.55 macallan
2909 1.55 macallan r0 = rasops_cmap[bgo];
2910 1.55 macallan r1 = rasops_cmap[fgo];
2911 1.55 macallan g0 = rasops_cmap[bgo + 1];
2912 1.55 macallan g1 = rasops_cmap[fgo + 1];
2913 1.55 macallan b0 = rasops_cmap[bgo + 2];
2914 1.55 macallan b1 = rasops_cmap[fgo + 2];
2915 1.55 macallan #define R3G3B2(r, g, b) ((r & 0xe0) | ((g >> 3) & 0x1c) | (b >> 6))
2916 1.55 macallan bg8 = R3G3B2(r0, g0, b0);
2917 1.55 macallan fg8 = R3G3B2(r1, g1, b1);
2918 1.57 macallan
2919 1.57 macallan radeonfb_wait_fifo(sc, 20);
2920 1.57 macallan cnt = 0;
2921 1.55 macallan for (i = 0; i < ri->ri_fontscale; i++) {
2922 1.55 macallan aval = *data8;
2923 1.55 macallan if (aval == 0) {
2924 1.55 macallan pixel = bg8;
2925 1.55 macallan } else if (aval == 255) {
2926 1.55 macallan pixel = fg8;
2927 1.55 macallan } else {
2928 1.55 macallan r = aval * r1 + (255 - aval) * r0;
2929 1.55 macallan g = aval * g1 + (255 - aval) * g0;
2930 1.55 macallan b = aval * b1 + (255 - aval) * b0;
2931 1.55 macallan pixel = ((r & 0xe000) >> 8) |
2932 1.55 macallan ((g & 0xe000) >> 11) |
2933 1.55 macallan ((b & 0xc000) >> 14);
2934 1.55 macallan }
2935 1.67 macallan latch |= pixel << (8 * (i & 3));
2936 1.55 macallan /* write in 32bit chunks */
2937 1.55 macallan if ((i & 3) == 3) {
2938 1.67 macallan PUT32(sc, RADEON_HOST_DATA0, latch);
2939 1.55 macallan /*
2940 1.55 macallan * not strictly necessary, old data should be shifted
2941 1.55 macallan * out
2942 1.55 macallan */
2943 1.55 macallan latch = 0;
2944 1.57 macallan cnt++;
2945 1.57 macallan if (cnt > 16) {
2946 1.57 macallan cnt = 0;
2947 1.57 macallan radeonfb_wait_fifo(sc, 20);
2948 1.57 macallan }
2949 1.55 macallan }
2950 1.55 macallan data8++;
2951 1.55 macallan }
2952 1.55 macallan /* if we have pixels left in latch write them out */
2953 1.55 macallan if ((i & 3) != 0) {
2954 1.60 macallan /*
2955 1.60 macallan * radeon is weird - apparently leftover pixels are written
2956 1.60 macallan * from the middle, not from the left as everything else
2957 1.60 macallan */
2958 1.55 macallan PUT32(sc, RADEON_HOST_DATA0, latch);
2959 1.55 macallan }
2960 1.55 macallan
2961 1.64 macallan if (rv == GC_ADD) {
2962 1.55 macallan glyphcache_add(&dp->rd_gc, c, x, y);
2963 1.64 macallan } else
2964 1.64 macallan if (attr & 1)
2965 1.64 macallan radeonfb_rectfill(dp, x, y + he - 2, wi, 1, fg);
2966 1.64 macallan
2967 1.55 macallan }
2968 1.55 macallan
2969 1.38 macallan /*
2970 1.38 macallan * wrapper for software character drawing
2971 1.38 macallan * just sync the engine and call rasops*_putchar()
2972 1.38 macallan */
2973 1.38 macallan
2974 1.73 macallan #ifndef RADEONFB_ALWAYS_ACCEL_PUTCHAR
2975 1.38 macallan static void
2976 1.38 macallan radeonfb_putchar_wrapper(void *cookie, int row, int col, u_int c, long attr)
2977 1.38 macallan {
2978 1.38 macallan struct rasops_info *ri = cookie;
2979 1.38 macallan struct vcons_screen *scr = ri->ri_hw;
2980 1.38 macallan struct radeonfb_display *dp = scr->scr_cookie;
2981 1.38 macallan
2982 1.38 macallan radeonfb_engine_idle(dp->rd_softc);
2983 1.38 macallan dp->rd_putchar(ri, row, col, c, attr);
2984 1.38 macallan }
2985 1.73 macallan #endif
2986 1.38 macallan
2987 1.2 macallan static void
2988 1.1 gdamore radeonfb_eraserows(void *cookie, int row, int nrows, long fillattr)
2989 1.1 gdamore {
2990 1.1 gdamore struct rasops_info *ri = cookie;
2991 1.1 gdamore struct vcons_screen *scr = ri->ri_hw;
2992 1.1 gdamore struct radeonfb_display *dp = scr->scr_cookie;
2993 1.1 gdamore uint32_t x, y, w, h, fg, bg, ul;
2994 1.1 gdamore
2995 1.1 gdamore /* XXX: check for full emulation mode? */
2996 1.1 gdamore if (dp->rd_wsmode == WSDISPLAYIO_MODE_EMUL) {
2997 1.1 gdamore x = ri->ri_xorigin;
2998 1.1 gdamore y = ri->ri_yorigin + ri->ri_font->fontheight * row;
2999 1.1 gdamore w = ri->ri_emuwidth;
3000 1.1 gdamore h = ri->ri_font->fontheight * nrows;
3001 1.1 gdamore
3002 1.1 gdamore rasops_unpack_attr(fillattr, &fg, &bg, &ul);
3003 1.2 macallan radeonfb_rectfill(dp, x, y, w, h, ri->ri_devcmap[bg & 0xf]);
3004 1.1 gdamore }
3005 1.1 gdamore }
3006 1.1 gdamore
3007 1.2 macallan static void
3008 1.1 gdamore radeonfb_copyrows(void *cookie, int srcrow, int dstrow, int nrows)
3009 1.1 gdamore {
3010 1.1 gdamore struct rasops_info *ri = cookie;
3011 1.1 gdamore struct vcons_screen *scr = ri->ri_hw;
3012 1.1 gdamore struct radeonfb_display *dp = scr->scr_cookie;
3013 1.1 gdamore uint32_t x, ys, yd, w, h;
3014 1.1 gdamore
3015 1.1 gdamore if (dp->rd_wsmode == WSDISPLAYIO_MODE_EMUL) {
3016 1.1 gdamore x = ri->ri_xorigin;
3017 1.1 gdamore ys = ri->ri_yorigin + ri->ri_font->fontheight * srcrow;
3018 1.1 gdamore yd = ri->ri_yorigin + ri->ri_font->fontheight * dstrow;
3019 1.1 gdamore w = ri->ri_emuwidth;
3020 1.1 gdamore h = ri->ri_font->fontheight * nrows;
3021 1.1 gdamore radeonfb_bitblt(dp, x, ys, x, yd, w, h,
3022 1.54 macallan RADEON_ROP3_S);
3023 1.1 gdamore }
3024 1.1 gdamore }
3025 1.1 gdamore
3026 1.2 macallan static void
3027 1.1 gdamore radeonfb_copycols(void *cookie, int row, int srccol, int dstcol, int ncols)
3028 1.1 gdamore {
3029 1.1 gdamore struct rasops_info *ri = cookie;
3030 1.1 gdamore struct vcons_screen *scr = ri->ri_hw;
3031 1.1 gdamore struct radeonfb_display *dp = scr->scr_cookie;
3032 1.1 gdamore uint32_t xs, xd, y, w, h;
3033 1.1 gdamore
3034 1.1 gdamore if (dp->rd_wsmode == WSDISPLAYIO_MODE_EMUL) {
3035 1.1 gdamore xs = ri->ri_xorigin + ri->ri_font->fontwidth * srccol;
3036 1.1 gdamore xd = ri->ri_xorigin + ri->ri_font->fontwidth * dstcol;
3037 1.1 gdamore y = ri->ri_yorigin + ri->ri_font->fontheight * row;
3038 1.1 gdamore w = ri->ri_font->fontwidth * ncols;
3039 1.1 gdamore h = ri->ri_font->fontheight;
3040 1.1 gdamore radeonfb_bitblt(dp, xs, y, xd, y, w, h,
3041 1.54 macallan RADEON_ROP3_S);
3042 1.1 gdamore }
3043 1.1 gdamore }
3044 1.1 gdamore
3045 1.2 macallan static void
3046 1.1 gdamore radeonfb_erasecols(void *cookie, int row, int startcol, int ncols,
3047 1.1 gdamore long fillattr)
3048 1.1 gdamore {
3049 1.1 gdamore struct rasops_info *ri = cookie;
3050 1.1 gdamore struct vcons_screen *scr = ri->ri_hw;
3051 1.1 gdamore struct radeonfb_display *dp = scr->scr_cookie;
3052 1.1 gdamore uint32_t x, y, w, h, fg, bg, ul;
3053 1.1 gdamore
3054 1.1 gdamore if (dp->rd_wsmode == WSDISPLAYIO_MODE_EMUL) {
3055 1.1 gdamore x = ri->ri_xorigin + ri->ri_font->fontwidth * startcol;
3056 1.1 gdamore y = ri->ri_yorigin + ri->ri_font->fontheight * row;
3057 1.1 gdamore w = ri->ri_font->fontwidth * ncols;
3058 1.1 gdamore h = ri->ri_font->fontheight;
3059 1.1 gdamore
3060 1.1 gdamore rasops_unpack_attr(fillattr, &fg, &bg, &ul);
3061 1.2 macallan radeonfb_rectfill(dp, x, y, w, h, ri->ri_devcmap[bg & 0xf]);
3062 1.1 gdamore }
3063 1.1 gdamore }
3064 1.1 gdamore
3065 1.2 macallan static void
3066 1.1 gdamore radeonfb_cursor(void *cookie, int on, int row, int col)
3067 1.1 gdamore {
3068 1.1 gdamore struct rasops_info *ri = cookie;
3069 1.1 gdamore struct vcons_screen *scr = ri->ri_hw;
3070 1.1 gdamore struct radeonfb_display *dp = scr->scr_cookie;
3071 1.1 gdamore int x, y, wi, he;
3072 1.11 ad
3073 1.1 gdamore wi = ri->ri_font->fontwidth;
3074 1.1 gdamore he = ri->ri_font->fontheight;
3075 1.11 ad
3076 1.1 gdamore if (dp->rd_wsmode == WSDISPLAYIO_MODE_EMUL) {
3077 1.1 gdamore x = ri->ri_ccol * wi + ri->ri_xorigin;
3078 1.1 gdamore y = ri->ri_crow * he + ri->ri_yorigin;
3079 1.1 gdamore /* first turn off the old cursor */
3080 1.1 gdamore if (ri->ri_flg & RI_CURSOR) {
3081 1.1 gdamore radeonfb_bitblt(dp, x, y, x, y, wi, he,
3082 1.54 macallan RADEON_ROP3_Dn);
3083 1.1 gdamore ri->ri_flg &= ~RI_CURSOR;
3084 1.1 gdamore }
3085 1.1 gdamore ri->ri_crow = row;
3086 1.1 gdamore ri->ri_ccol = col;
3087 1.1 gdamore /* then (possibly) turn on the new one */
3088 1.1 gdamore if (on) {
3089 1.1 gdamore x = ri->ri_ccol * wi + ri->ri_xorigin;
3090 1.1 gdamore y = ri->ri_crow * he + ri->ri_yorigin;
3091 1.1 gdamore radeonfb_bitblt(dp, x, y, x, y, wi, he,
3092 1.54 macallan RADEON_ROP3_Dn);
3093 1.2 macallan ri->ri_flg |= RI_CURSOR;
3094 1.1 gdamore }
3095 1.1 gdamore } else {
3096 1.1 gdamore scr->scr_ri.ri_crow = row;
3097 1.1 gdamore scr->scr_ri.ri_ccol = col;
3098 1.1 gdamore scr->scr_ri.ri_flg &= ~RI_CURSOR;
3099 1.1 gdamore }
3100 1.1 gdamore }
3101 1.1 gdamore
3102 1.1 gdamore /*
3103 1.1 gdamore * Underlying acceleration support.
3104 1.1 gdamore */
3105 1.1 gdamore
3106 1.2 macallan static void
3107 1.2 macallan radeonfb_rectfill(struct radeonfb_display *dp, int dstx, int dsty,
3108 1.1 gdamore int width, int height, uint32_t color)
3109 1.1 gdamore {
3110 1.1 gdamore struct radeonfb_softc *sc = dp->rd_softc;
3111 1.1 gdamore uint32_t gmc;
3112 1.1 gdamore
3113 1.1 gdamore gmc = dp->rd_format << RADEON_GMC_DST_DATATYPE_SHIFT;
3114 1.1 gdamore
3115 1.1 gdamore radeonfb_wait_fifo(sc, 6);
3116 1.1 gdamore
3117 1.1 gdamore PUT32(sc, RADEON_DP_GUI_MASTER_CNTL,
3118 1.1 gdamore RADEON_GMC_BRUSH_SOLID_COLOR |
3119 1.1 gdamore RADEON_GMC_SRC_DATATYPE_COLOR |
3120 1.1 gdamore RADEON_GMC_CLR_CMP_CNTL_DIS |
3121 1.1 gdamore RADEON_ROP3_P | gmc);
3122 1.1 gdamore
3123 1.1 gdamore PUT32(sc, RADEON_DP_BRUSH_FRGD_CLR, color);
3124 1.1 gdamore PUT32(sc, RADEON_DP_WRITE_MASK, 0xffffffff);
3125 1.1 gdamore PUT32(sc, RADEON_DP_CNTL,
3126 1.1 gdamore RADEON_DST_X_LEFT_TO_RIGHT |
3127 1.1 gdamore RADEON_DST_Y_TOP_TO_BOTTOM);
3128 1.1 gdamore PUT32(sc, RADEON_DST_Y_X, (dsty << 16) | dstx);
3129 1.1 gdamore PUT32(sc, RADEON_DST_WIDTH_HEIGHT, (width << 16) | (height));
3130 1.1 gdamore
3131 1.1 gdamore }
3132 1.1 gdamore
3133 1.2 macallan static void
3134 1.64 macallan radeonfb_rectfill_a(void *cookie, int dstx, int dsty,
3135 1.64 macallan int width, int height, long attr)
3136 1.64 macallan {
3137 1.64 macallan struct radeonfb_display *dp = cookie;
3138 1.64 macallan
3139 1.64 macallan radeonfb_rectfill(dp, dstx, dsty, width, height,
3140 1.64 macallan dp->rd_vscreen.scr_ri.ri_devcmap[(attr >> 24 & 0xf)]);
3141 1.64 macallan }
3142 1.64 macallan
3143 1.64 macallan static void
3144 1.54 macallan radeonfb_bitblt(void *cookie, int srcx, int srcy,
3145 1.54 macallan int dstx, int dsty, int width, int height, int rop)
3146 1.1 gdamore {
3147 1.54 macallan struct radeonfb_display *dp = cookie;
3148 1.1 gdamore struct radeonfb_softc *sc = dp->rd_softc;
3149 1.1 gdamore uint32_t gmc;
3150 1.1 gdamore uint32_t dir;
3151 1.1 gdamore
3152 1.1 gdamore if (dsty < srcy) {
3153 1.1 gdamore dir = RADEON_DST_Y_TOP_TO_BOTTOM;
3154 1.1 gdamore } else {
3155 1.1 gdamore srcy += height - 1;
3156 1.1 gdamore dsty += height - 1;
3157 1.1 gdamore dir = 0;
3158 1.1 gdamore }
3159 1.6 gdamore if (dstx < srcx) {
3160 1.1 gdamore dir |= RADEON_DST_X_LEFT_TO_RIGHT;
3161 1.1 gdamore } else {
3162 1.1 gdamore srcx += width - 1;
3163 1.1 gdamore dstx += width - 1;
3164 1.1 gdamore }
3165 1.1 gdamore
3166 1.1 gdamore gmc = dp->rd_format << RADEON_GMC_DST_DATATYPE_SHIFT;
3167 1.11 ad
3168 1.1 gdamore radeonfb_wait_fifo(sc, 6);
3169 1.1 gdamore
3170 1.1 gdamore PUT32(sc, RADEON_DP_GUI_MASTER_CNTL,
3171 1.1 gdamore RADEON_GMC_BRUSH_SOLID_COLOR |
3172 1.1 gdamore RADEON_GMC_SRC_DATATYPE_COLOR |
3173 1.1 gdamore RADEON_GMC_CLR_CMP_CNTL_DIS |
3174 1.1 gdamore RADEON_DP_SRC_SOURCE_MEMORY |
3175 1.1 gdamore rop | gmc);
3176 1.1 gdamore
3177 1.54 macallan PUT32(sc, RADEON_DP_WRITE_MASK, 0xffffffff);
3178 1.1 gdamore PUT32(sc, RADEON_DP_CNTL, dir);
3179 1.1 gdamore PUT32(sc, RADEON_SRC_Y_X, (srcy << 16) | srcx);
3180 1.1 gdamore PUT32(sc, RADEON_DST_Y_X, (dsty << 16) | dstx);
3181 1.1 gdamore PUT32(sc, RADEON_DST_WIDTH_HEIGHT, (width << 16) | (height));
3182 1.1 gdamore }
3183 1.1 gdamore
3184 1.2 macallan static void
3185 1.1 gdamore radeonfb_engine_idle(struct radeonfb_softc *sc)
3186 1.1 gdamore {
3187 1.1 gdamore
3188 1.1 gdamore radeonfb_wait_fifo(sc, 64);
3189 1.48 macallan while ((GET32(sc, RADEON_RBBM_STATUS) &
3190 1.48 macallan RADEON_RBBM_ACTIVE) != 0);
3191 1.48 macallan radeonfb_engine_flush(sc);
3192 1.1 gdamore }
3193 1.1 gdamore
3194 1.55 macallan static inline void
3195 1.1 gdamore radeonfb_wait_fifo(struct radeonfb_softc *sc, int n)
3196 1.1 gdamore {
3197 1.1 gdamore int i;
3198 1.1 gdamore
3199 1.1 gdamore for (i = RADEON_TIMEOUT; i; i--) {
3200 1.1 gdamore if ((GET32(sc, RADEON_RBBM_STATUS) &
3201 1.1 gdamore RADEON_RBBM_FIFOCNT_MASK) >= n)
3202 1.1 gdamore return;
3203 1.1 gdamore }
3204 1.1 gdamore #ifdef DIAGNOSTIC
3205 1.1 gdamore if (!i)
3206 1.1 gdamore printf("%s: timed out waiting for fifo (%x)\n",
3207 1.1 gdamore XNAME(sc), GET32(sc, RADEON_RBBM_STATUS));
3208 1.1 gdamore #endif
3209 1.1 gdamore }
3210 1.1 gdamore
3211 1.2 macallan static void
3212 1.1 gdamore radeonfb_engine_flush(struct radeonfb_softc *sc)
3213 1.1 gdamore {
3214 1.48 macallan int i = 0;
3215 1.48 macallan
3216 1.48 macallan if (IS_R300(sc)) {
3217 1.48 macallan SET32(sc, R300_DSTCACHE_CTLSTAT, R300_RB2D_DC_FLUSH_ALL);
3218 1.48 macallan while (GET32(sc, R300_DSTCACHE_CTLSTAT) & R300_RB2D_DC_BUSY) {
3219 1.48 macallan i++;
3220 1.48 macallan }
3221 1.48 macallan } else {
3222 1.48 macallan SET32(sc, RADEON_RB2D_DSTCACHE_CTLSTAT,
3223 1.48 macallan RADEON_RB2D_DC_FLUSH_ALL);
3224 1.48 macallan while (GET32(sc, RADEON_RB2D_DSTCACHE_CTLSTAT) &
3225 1.48 macallan RADEON_RB2D_DC_BUSY) {
3226 1.48 macallan i++;
3227 1.48 macallan }
3228 1.1 gdamore }
3229 1.1 gdamore #ifdef DIAGNOSTIC
3230 1.48 macallan if (i > RADEON_TIMEOUT)
3231 1.1 gdamore printf("%s: engine flush timed out!\n", XNAME(sc));
3232 1.1 gdamore #endif
3233 1.1 gdamore }
3234 1.1 gdamore
3235 1.2 macallan static inline void
3236 1.2 macallan radeonfb_unclip(struct radeonfb_softc *sc)
3237 1.2 macallan {
3238 1.2 macallan
3239 1.2 macallan radeonfb_wait_fifo(sc, 2);
3240 1.4 macallan PUT32(sc, RADEON_SC_TOP_LEFT, 0);
3241 1.5 macallan PUT32(sc, RADEON_SC_BOTTOM_RIGHT, 0x1fff1fff);
3242 1.2 macallan }
3243 1.2 macallan
3244 1.2 macallan static void
3245 1.1 gdamore radeonfb_engine_init(struct radeonfb_display *dp)
3246 1.1 gdamore {
3247 1.1 gdamore struct radeonfb_softc *sc = dp->rd_softc;
3248 1.1 gdamore uint32_t pitch;
3249 1.1 gdamore
3250 1.1 gdamore /* no 3D */
3251 1.1 gdamore PUT32(sc, RADEON_RB3D_CNTL, 0);
3252 1.1 gdamore
3253 1.1 gdamore radeonfb_engine_reset(sc);
3254 1.2 macallan pitch = ((dp->rd_virtx * (dp->rd_bpp / 8) + 0x3f)) >> 6;
3255 1.1 gdamore
3256 1.1 gdamore radeonfb_wait_fifo(sc, 1);
3257 1.1 gdamore if (!IS_R300(sc))
3258 1.1 gdamore PUT32(sc, RADEON_RB2D_DSTCACHE_MODE, 0);
3259 1.1 gdamore
3260 1.1 gdamore radeonfb_wait_fifo(sc, 3);
3261 1.1 gdamore PUT32(sc, RADEON_DEFAULT_PITCH_OFFSET,
3262 1.1 gdamore (pitch << 22) | (sc->sc_aperbase >> 10));
3263 1.1 gdamore
3264 1.1 gdamore
3265 1.1 gdamore PUT32(sc, RADEON_DST_PITCH_OFFSET,
3266 1.1 gdamore (pitch << 22) | (sc->sc_aperbase >> 10));
3267 1.1 gdamore PUT32(sc, RADEON_SRC_PITCH_OFFSET,
3268 1.1 gdamore (pitch << 22) | (sc->sc_aperbase >> 10));
3269 1.1 gdamore
3270 1.78 martin (void)GET32(sc, RADEON_DP_DATATYPE);
3271 1.1 gdamore
3272 1.1 gdamore /* default scissors -- no clipping */
3273 1.1 gdamore radeonfb_wait_fifo(sc, 1);
3274 1.1 gdamore PUT32(sc, RADEON_DEFAULT_SC_BOTTOM_RIGHT,
3275 1.1 gdamore RADEON_DEFAULT_SC_RIGHT_MAX | RADEON_DEFAULT_SC_BOTTOM_MAX);
3276 1.1 gdamore
3277 1.1 gdamore radeonfb_wait_fifo(sc, 1);
3278 1.1 gdamore PUT32(sc, RADEON_DP_GUI_MASTER_CNTL,
3279 1.1 gdamore (dp->rd_format << RADEON_GMC_DST_DATATYPE_SHIFT) |
3280 1.1 gdamore RADEON_GMC_CLR_CMP_CNTL_DIS |
3281 1.1 gdamore RADEON_GMC_BRUSH_SOLID_COLOR |
3282 1.1 gdamore RADEON_GMC_SRC_DATATYPE_COLOR);
3283 1.1 gdamore
3284 1.48 macallan radeonfb_wait_fifo(sc, 10);
3285 1.1 gdamore PUT32(sc, RADEON_DST_LINE_START, 0);
3286 1.1 gdamore PUT32(sc, RADEON_DST_LINE_END, 0);
3287 1.1 gdamore PUT32(sc, RADEON_DP_BRUSH_FRGD_CLR, 0xffffffff);
3288 1.1 gdamore PUT32(sc, RADEON_DP_BRUSH_BKGD_CLR, 0);
3289 1.1 gdamore PUT32(sc, RADEON_DP_SRC_FRGD_CLR, 0xffffffff);
3290 1.1 gdamore PUT32(sc, RADEON_DP_SRC_BKGD_CLR, 0);
3291 1.1 gdamore PUT32(sc, RADEON_DP_WRITE_MASK, 0xffffffff);
3292 1.48 macallan PUT32(sc, RADEON_SC_TOP_LEFT, 0);
3293 1.48 macallan PUT32(sc, RADEON_SC_BOTTOM_RIGHT, 0x1fff1fff);
3294 1.48 macallan PUT32(sc, RADEON_AUX_SC_CNTL, 0);
3295 1.1 gdamore radeonfb_engine_idle(sc);
3296 1.1 gdamore }
3297 1.1 gdamore
3298 1.2 macallan static void
3299 1.1 gdamore radeonfb_engine_reset(struct radeonfb_softc *sc)
3300 1.1 gdamore {
3301 1.1 gdamore uint32_t hpc, rbbm, mclkcntl, clkindex;
3302 1.1 gdamore
3303 1.1 gdamore radeonfb_engine_flush(sc);
3304 1.1 gdamore
3305 1.1 gdamore clkindex = GET32(sc, RADEON_CLOCK_CNTL_INDEX);
3306 1.1 gdamore if (HAS_R300CG(sc))
3307 1.1 gdamore radeonfb_r300cg_workaround(sc);
3308 1.1 gdamore mclkcntl = GETPLL(sc, RADEON_MCLK_CNTL);
3309 1.1 gdamore
3310 1.1 gdamore /*
3311 1.1 gdamore * According to comments in XFree code, resetting the HDP via
3312 1.1 gdamore * the RBBM_SOFT_RESET can cause bad behavior on some systems.
3313 1.1 gdamore * So we use HOST_PATH_CNTL instead.
3314 1.1 gdamore */
3315 1.1 gdamore
3316 1.1 gdamore hpc = GET32(sc, RADEON_HOST_PATH_CNTL);
3317 1.1 gdamore rbbm = GET32(sc, RADEON_RBBM_SOFT_RESET);
3318 1.1 gdamore if (IS_R300(sc)) {
3319 1.1 gdamore PUT32(sc, RADEON_RBBM_SOFT_RESET, rbbm |
3320 1.1 gdamore RADEON_SOFT_RESET_CP |
3321 1.1 gdamore RADEON_SOFT_RESET_HI |
3322 1.1 gdamore RADEON_SOFT_RESET_E2);
3323 1.1 gdamore GET32(sc, RADEON_RBBM_SOFT_RESET);
3324 1.1 gdamore PUT32(sc, RADEON_RBBM_SOFT_RESET, 0);
3325 1.1 gdamore /*
3326 1.1 gdamore * XXX: this bit is not defined in any ATI docs I have,
3327 1.1 gdamore * nor in the XFree code, but XFree does it. Why?
3328 1.1 gdamore */
3329 1.1 gdamore SET32(sc, RADEON_RB2D_DSTCACHE_MODE, (1<<17));
3330 1.1 gdamore } else {
3331 1.1 gdamore PUT32(sc, RADEON_RBBM_SOFT_RESET, rbbm |
3332 1.1 gdamore RADEON_SOFT_RESET_CP |
3333 1.1 gdamore RADEON_SOFT_RESET_SE |
3334 1.1 gdamore RADEON_SOFT_RESET_RE |
3335 1.1 gdamore RADEON_SOFT_RESET_PP |
3336 1.1 gdamore RADEON_SOFT_RESET_E2 |
3337 1.1 gdamore RADEON_SOFT_RESET_RB);
3338 1.1 gdamore GET32(sc, RADEON_RBBM_SOFT_RESET);
3339 1.1 gdamore PUT32(sc, RADEON_RBBM_SOFT_RESET, rbbm &
3340 1.1 gdamore ~(RADEON_SOFT_RESET_CP |
3341 1.1 gdamore RADEON_SOFT_RESET_SE |
3342 1.1 gdamore RADEON_SOFT_RESET_RE |
3343 1.1 gdamore RADEON_SOFT_RESET_PP |
3344 1.1 gdamore RADEON_SOFT_RESET_E2 |
3345 1.1 gdamore RADEON_SOFT_RESET_RB));
3346 1.1 gdamore GET32(sc, RADEON_RBBM_SOFT_RESET);
3347 1.1 gdamore }
3348 1.1 gdamore
3349 1.1 gdamore PUT32(sc, RADEON_HOST_PATH_CNTL, hpc | RADEON_HDP_SOFT_RESET);
3350 1.1 gdamore GET32(sc, RADEON_HOST_PATH_CNTL);
3351 1.1 gdamore PUT32(sc, RADEON_HOST_PATH_CNTL, hpc);
3352 1.1 gdamore
3353 1.1 gdamore if (IS_R300(sc))
3354 1.1 gdamore PUT32(sc, RADEON_RBBM_SOFT_RESET, rbbm);
3355 1.1 gdamore
3356 1.1 gdamore PUT32(sc, RADEON_CLOCK_CNTL_INDEX, clkindex);
3357 1.69 macallan PRINTREG(RADEON_CLOCK_CNTL_INDEX);
3358 1.1 gdamore PUTPLL(sc, RADEON_MCLK_CNTL, mclkcntl);
3359 1.1 gdamore
3360 1.1 gdamore if (HAS_R300CG(sc))
3361 1.1 gdamore radeonfb_r300cg_workaround(sc);
3362 1.1 gdamore }
3363 1.1 gdamore
3364 1.2 macallan static int
3365 1.1 gdamore radeonfb_set_curpos(struct radeonfb_display *dp, struct wsdisplay_curpos *pos)
3366 1.1 gdamore {
3367 1.1 gdamore int x, y;
3368 1.1 gdamore
3369 1.1 gdamore x = pos->x;
3370 1.1 gdamore y = pos->y;
3371 1.1 gdamore
3372 1.1 gdamore /*
3373 1.1 gdamore * This doesn't let a cursor move off the screen. I'm not
3374 1.1 gdamore * sure if this will have negative effects for e.g. Xinerama.
3375 1.1 gdamore * I'd guess Xinerama handles it by changing the cursor shape,
3376 1.1 gdamore * but that needs verification.
3377 1.1 gdamore */
3378 1.1 gdamore if (x >= dp->rd_virtx)
3379 1.1 gdamore x = dp->rd_virtx - 1;
3380 1.1 gdamore if (x < 0)
3381 1.1 gdamore x = 0;
3382 1.1 gdamore if (y >= dp->rd_virty)
3383 1.1 gdamore y = dp->rd_virty - 1;
3384 1.1 gdamore if (y < 0)
3385 1.1 gdamore y = 0;
3386 1.1 gdamore
3387 1.1 gdamore dp->rd_cursor.rc_pos.x = x;
3388 1.1 gdamore dp->rd_cursor.rc_pos.y = y;
3389 1.1 gdamore
3390 1.1 gdamore radeonfb_cursor_position(dp);
3391 1.1 gdamore return 0;
3392 1.1 gdamore }
3393 1.1 gdamore
3394 1.2 macallan static int
3395 1.1 gdamore radeonfb_set_cursor(struct radeonfb_display *dp, struct wsdisplay_cursor *wc)
3396 1.1 gdamore {
3397 1.1 gdamore unsigned flags;
3398 1.1 gdamore
3399 1.1 gdamore uint8_t r[2], g[2], b[2];
3400 1.1 gdamore unsigned index, count;
3401 1.1 gdamore int i, err;
3402 1.1 gdamore int pitch, size;
3403 1.1 gdamore struct radeonfb_cursor nc;
3404 1.1 gdamore
3405 1.1 gdamore flags = wc->which;
3406 1.1 gdamore
3407 1.1 gdamore /* copy old values */
3408 1.1 gdamore nc = dp->rd_cursor;
3409 1.1 gdamore
3410 1.1 gdamore if (flags & WSDISPLAY_CURSOR_DOCMAP) {
3411 1.1 gdamore index = wc->cmap.index;
3412 1.1 gdamore count = wc->cmap.count;
3413 1.11 ad
3414 1.1 gdamore if (index >= 2 || (index + count) > 2)
3415 1.1 gdamore return EINVAL;
3416 1.1 gdamore
3417 1.1 gdamore err = copyin(wc->cmap.red, &r[index], count);
3418 1.1 gdamore if (err)
3419 1.1 gdamore return err;
3420 1.1 gdamore err = copyin(wc->cmap.green, &g[index], count);
3421 1.1 gdamore if (err)
3422 1.1 gdamore return err;
3423 1.1 gdamore err = copyin(wc->cmap.blue, &b[index], count);
3424 1.1 gdamore if (err)
3425 1.1 gdamore return err;
3426 1.1 gdamore
3427 1.1 gdamore for (i = index; i < index + count; i++) {
3428 1.1 gdamore nc.rc_cmap[i] =
3429 1.1 gdamore (r[i] << 16) + (g[i] << 8) + (b[i] << 0);
3430 1.1 gdamore }
3431 1.1 gdamore }
3432 1.1 gdamore
3433 1.1 gdamore if (flags & WSDISPLAY_CURSOR_DOSHAPE) {
3434 1.1 gdamore if ((wc->size.x > RADEON_CURSORMAXX) ||
3435 1.1 gdamore (wc->size.y > RADEON_CURSORMAXY))
3436 1.1 gdamore return EINVAL;
3437 1.1 gdamore
3438 1.1 gdamore /* figure bytes per line */
3439 1.1 gdamore pitch = (wc->size.x + 7) / 8;
3440 1.1 gdamore size = pitch * wc->size.y;
3441 1.1 gdamore
3442 1.1 gdamore /* clear the old cursor and mask */
3443 1.1 gdamore memset(nc.rc_image, 0, 512);
3444 1.1 gdamore memset(nc.rc_mask, 0, 512);
3445 1.1 gdamore
3446 1.1 gdamore nc.rc_size = wc->size;
3447 1.1 gdamore
3448 1.1 gdamore if ((err = copyin(wc->image, nc.rc_image, size)) != 0)
3449 1.1 gdamore return err;
3450 1.1 gdamore
3451 1.1 gdamore if ((err = copyin(wc->mask, nc.rc_mask, size)) != 0)
3452 1.1 gdamore return err;
3453 1.1 gdamore }
3454 1.1 gdamore
3455 1.1 gdamore if (flags & WSDISPLAY_CURSOR_DOHOT) {
3456 1.1 gdamore nc.rc_hot = wc->hot;
3457 1.1 gdamore if (nc.rc_hot.x >= nc.rc_size.x)
3458 1.1 gdamore nc.rc_hot.x = nc.rc_size.x - 1;
3459 1.1 gdamore if (nc.rc_hot.y >= nc.rc_size.y)
3460 1.1 gdamore nc.rc_hot.y = nc.rc_size.y - 1;
3461 1.1 gdamore }
3462 1.1 gdamore
3463 1.1 gdamore if (flags & WSDISPLAY_CURSOR_DOPOS) {
3464 1.1 gdamore nc.rc_pos = wc->pos;
3465 1.1 gdamore if (nc.rc_pos.x >= dp->rd_virtx)
3466 1.1 gdamore nc.rc_pos.x = dp->rd_virtx - 1;
3467 1.7 christos #if 0
3468 1.1 gdamore if (nc.rc_pos.x < 0)
3469 1.1 gdamore nc.rc_pos.x = 0;
3470 1.7 christos #endif
3471 1.1 gdamore if (nc.rc_pos.y >= dp->rd_virty)
3472 1.1 gdamore nc.rc_pos.y = dp->rd_virty - 1;
3473 1.7 christos #if 0
3474 1.1 gdamore if (nc.rc_pos.y < 0)
3475 1.1 gdamore nc.rc_pos.y = 0;
3476 1.7 christos #endif
3477 1.1 gdamore }
3478 1.1 gdamore if (flags & WSDISPLAY_CURSOR_DOCUR) {
3479 1.1 gdamore nc.rc_visible = wc->enable;
3480 1.1 gdamore }
3481 1.1 gdamore
3482 1.1 gdamore dp->rd_cursor = nc;
3483 1.1 gdamore radeonfb_cursor_update(dp, wc->which);
3484 1.1 gdamore
3485 1.1 gdamore return 0;
3486 1.1 gdamore }
3487 1.1 gdamore
3488 1.1 gdamore /*
3489 1.1 gdamore * Change the cursor shape. Call this with the cursor locked to avoid
3490 1.1 gdamore * flickering/tearing.
3491 1.1 gdamore */
3492 1.2 macallan static void
3493 1.1 gdamore radeonfb_cursor_shape(struct radeonfb_display *dp)
3494 1.1 gdamore {
3495 1.1 gdamore uint8_t and[512], xor[512];
3496 1.77 martin int i, j, src, dst /* , pitch */;
3497 1.1 gdamore const uint8_t *msk = dp->rd_cursor.rc_mask;
3498 1.1 gdamore const uint8_t *img = dp->rd_cursor.rc_image;
3499 1.1 gdamore
3500 1.1 gdamore /*
3501 1.1 gdamore * Radeon cursor data interleaves one line of AND data followed
3502 1.1 gdamore * by a line of XOR data. (Each line corresponds to a whole hardware
3503 1.1 gdamore * pitch - i.e. 64 pixels or 8 bytes.)
3504 1.1 gdamore *
3505 1.1 gdamore * The cursor is displayed using the following table:
3506 1.1 gdamore *
3507 1.1 gdamore * AND XOR Result
3508 1.1 gdamore * ----------------------
3509 1.1 gdamore * 0 0 Cursor color 0
3510 1.1 gdamore * 0 1 Cursor color 1
3511 1.1 gdamore * 1 0 Transparent
3512 1.1 gdamore * 1 1 Complement of background
3513 1.1 gdamore *
3514 1.1 gdamore * Our masks are therefore different from what we were passed.
3515 1.1 gdamore * Passed in, I'm assuming the data represents either color 0 or 1,
3516 1.1 gdamore * and a mask, so the passed in table looks like:
3517 1.1 gdamore *
3518 1.1 gdamore * IMG Mask Result
3519 1.1 gdamore * -----------------------
3520 1.1 gdamore * 0 0 Transparent
3521 1.1 gdamore * 0 1 Cursor color 0
3522 1.1 gdamore * 1 0 Transparent
3523 1.1 gdamore * 1 1 Cursor color 1
3524 1.1 gdamore *
3525 1.1 gdamore * IF mask bit == 1, AND = 0, XOR = color.
3526 1.1 gdamore * IF mask bit == 0, AND = 1, XOR = 0.
3527 1.1 gdamore *
3528 1.1 gdamore * hence: AND = ~(mask); XOR = color & ~(mask);
3529 1.1 gdamore */
3530 1.1 gdamore
3531 1.77 martin /* pitch = ((dp->rd_cursor.rc_size.x + 7) / 8); */
3532 1.1 gdamore
3533 1.1 gdamore /* start by assuming all bits are transparent */
3534 1.1 gdamore memset(and, 0xff, 512);
3535 1.1 gdamore memset(xor, 0x00, 512);
3536 1.1 gdamore
3537 1.1 gdamore src = 0;
3538 1.1 gdamore dst = 0;
3539 1.1 gdamore for (i = 0; i < 64; i++) {
3540 1.1 gdamore for (j = 0; j < 64; j += 8) {
3541 1.1 gdamore if ((i < dp->rd_cursor.rc_size.y) &&
3542 1.1 gdamore (j < dp->rd_cursor.rc_size.x)) {
3543 1.1 gdamore
3544 1.1 gdamore /* take care to leave odd bits alone */
3545 1.1 gdamore and[dst] &= ~(msk[src]);
3546 1.1 gdamore xor[dst] = img[src] & msk[src];
3547 1.1 gdamore src++;
3548 1.1 gdamore }
3549 1.1 gdamore dst++;
3550 1.1 gdamore }
3551 1.1 gdamore }
3552 1.1 gdamore
3553 1.1 gdamore /* copy the image into place */
3554 1.1 gdamore for (i = 0; i < 64; i++) {
3555 1.1 gdamore memcpy((uint8_t *)dp->rd_curptr + (i * 16),
3556 1.1 gdamore &and[i * 8], 8);
3557 1.1 gdamore memcpy((uint8_t *)dp->rd_curptr + (i * 16) + 8,
3558 1.1 gdamore &xor[i * 8], 8);
3559 1.1 gdamore }
3560 1.1 gdamore }
3561 1.1 gdamore
3562 1.2 macallan static void
3563 1.1 gdamore radeonfb_cursor_position(struct radeonfb_display *dp)
3564 1.1 gdamore {
3565 1.1 gdamore struct radeonfb_softc *sc = dp->rd_softc;
3566 1.1 gdamore uint32_t offset, hvoff, hvpos; /* registers */
3567 1.1 gdamore uint32_t coff; /* cursor offset */
3568 1.1 gdamore int i, x, y, xoff, yoff, crtcoff;
3569 1.1 gdamore
3570 1.1 gdamore /*
3571 1.1 gdamore * XXX: this also needs to handle pan/scan
3572 1.1 gdamore */
3573 1.1 gdamore for (i = 0; i < dp->rd_ncrtcs; i++) {
3574 1.1 gdamore
3575 1.1 gdamore struct radeonfb_crtc *rcp = &dp->rd_crtcs[i];
3576 1.1 gdamore
3577 1.1 gdamore if (rcp->rc_number) {
3578 1.1 gdamore offset = RADEON_CUR2_OFFSET;
3579 1.1 gdamore hvoff = RADEON_CUR2_HORZ_VERT_OFF;
3580 1.1 gdamore hvpos = RADEON_CUR2_HORZ_VERT_POSN;
3581 1.1 gdamore crtcoff = RADEON_CRTC2_OFFSET;
3582 1.1 gdamore } else {
3583 1.1 gdamore offset = RADEON_CUR_OFFSET;
3584 1.1 gdamore hvoff = RADEON_CUR_HORZ_VERT_OFF;
3585 1.1 gdamore hvpos = RADEON_CUR_HORZ_VERT_POSN;
3586 1.1 gdamore crtcoff = RADEON_CRTC_OFFSET;
3587 1.1 gdamore }
3588 1.1 gdamore
3589 1.1 gdamore x = dp->rd_cursor.rc_pos.x;
3590 1.1 gdamore y = dp->rd_cursor.rc_pos.y;
3591 1.1 gdamore
3592 1.1 gdamore while (y < rcp->rc_yoffset) {
3593 1.1 gdamore rcp->rc_yoffset -= RADEON_PANINCREMENT;
3594 1.1 gdamore }
3595 1.1 gdamore while (y >= (rcp->rc_yoffset + rcp->rc_videomode.vdisplay)) {
3596 1.1 gdamore rcp->rc_yoffset += RADEON_PANINCREMENT;
3597 1.1 gdamore }
3598 1.1 gdamore while (x < rcp->rc_xoffset) {
3599 1.1 gdamore rcp->rc_xoffset -= RADEON_PANINCREMENT;
3600 1.1 gdamore }
3601 1.1 gdamore while (x >= (rcp->rc_xoffset + rcp->rc_videomode.hdisplay)) {
3602 1.1 gdamore rcp->rc_xoffset += RADEON_PANINCREMENT;
3603 1.1 gdamore }
3604 1.1 gdamore
3605 1.1 gdamore /* adjust for the cursor's hotspot */
3606 1.1 gdamore x -= dp->rd_cursor.rc_hot.x;
3607 1.1 gdamore y -= dp->rd_cursor.rc_hot.y;
3608 1.1 gdamore xoff = yoff = 0;
3609 1.1 gdamore
3610 1.1 gdamore if (x >= dp->rd_virtx)
3611 1.1 gdamore x = dp->rd_virtx - 1;
3612 1.1 gdamore if (y >= dp->rd_virty)
3613 1.1 gdamore y = dp->rd_virty - 1;
3614 1.1 gdamore
3615 1.1 gdamore /* now adjust cursor so it is relative to viewport */
3616 1.1 gdamore x -= rcp->rc_xoffset;
3617 1.1 gdamore y -= rcp->rc_yoffset;
3618 1.1 gdamore
3619 1.1 gdamore /*
3620 1.1 gdamore * no need to check for fall off, because we should
3621 1.1 gdamore * never move off the screen entirely!
3622 1.1 gdamore */
3623 1.1 gdamore coff = 0;
3624 1.1 gdamore if (x < 0) {
3625 1.1 gdamore xoff = -x;
3626 1.1 gdamore x = 0;
3627 1.1 gdamore }
3628 1.1 gdamore if (y < 0) {
3629 1.1 gdamore yoff = -y;
3630 1.1 gdamore y = 0;
3631 1.1 gdamore coff = (yoff * 2) * 8;
3632 1.1 gdamore }
3633 1.1 gdamore
3634 1.1 gdamore /* pan the display */
3635 1.1 gdamore PUT32(sc, crtcoff, (rcp->rc_yoffset * dp->rd_stride) +
3636 1.1 gdamore rcp->rc_xoffset);
3637 1.1 gdamore
3638 1.1 gdamore PUT32(sc, offset, (dp->rd_curoff + coff) | RADEON_CUR_LOCK);
3639 1.1 gdamore PUT32(sc, hvoff, (xoff << 16) | (yoff) | RADEON_CUR_LOCK);
3640 1.1 gdamore /* NB: this unlocks the cursor */
3641 1.1 gdamore PUT32(sc, hvpos, (x << 16) | y);
3642 1.1 gdamore }
3643 1.1 gdamore }
3644 1.1 gdamore
3645 1.2 macallan static void
3646 1.1 gdamore radeonfb_cursor_visible(struct radeonfb_display *dp)
3647 1.1 gdamore {
3648 1.1 gdamore int i;
3649 1.1 gdamore uint32_t gencntl, bit;
3650 1.1 gdamore
3651 1.1 gdamore for (i = 0; i < dp->rd_ncrtcs; i++) {
3652 1.1 gdamore if (dp->rd_crtcs[i].rc_number) {
3653 1.1 gdamore gencntl = RADEON_CRTC2_GEN_CNTL;
3654 1.1 gdamore bit = RADEON_CRTC2_CUR_EN;
3655 1.1 gdamore } else {
3656 1.1 gdamore gencntl = RADEON_CRTC_GEN_CNTL;
3657 1.1 gdamore bit = RADEON_CRTC_CUR_EN;
3658 1.1 gdamore }
3659 1.11 ad
3660 1.1 gdamore if (dp->rd_cursor.rc_visible)
3661 1.1 gdamore SET32(dp->rd_softc, gencntl, bit);
3662 1.1 gdamore else
3663 1.1 gdamore CLR32(dp->rd_softc, gencntl, bit);
3664 1.1 gdamore }
3665 1.1 gdamore }
3666 1.1 gdamore
3667 1.2 macallan static void
3668 1.1 gdamore radeonfb_cursor_cmap(struct radeonfb_display *dp)
3669 1.1 gdamore {
3670 1.1 gdamore int i;
3671 1.1 gdamore uint32_t c0reg, c1reg;
3672 1.1 gdamore struct radeonfb_softc *sc = dp->rd_softc;
3673 1.1 gdamore
3674 1.1 gdamore for (i = 0; i < dp->rd_ncrtcs; i++) {
3675 1.1 gdamore if (dp->rd_crtcs[i].rc_number) {
3676 1.1 gdamore c0reg = RADEON_CUR2_CLR0;
3677 1.1 gdamore c1reg = RADEON_CUR2_CLR1;
3678 1.1 gdamore } else {
3679 1.1 gdamore c0reg = RADEON_CUR_CLR0;
3680 1.1 gdamore c1reg = RADEON_CUR_CLR1;
3681 1.1 gdamore }
3682 1.1 gdamore
3683 1.1 gdamore PUT32(sc, c0reg, dp->rd_cursor.rc_cmap[0]);
3684 1.1 gdamore PUT32(sc, c1reg, dp->rd_cursor.rc_cmap[1]);
3685 1.1 gdamore }
3686 1.1 gdamore }
3687 1.1 gdamore
3688 1.2 macallan static void
3689 1.1 gdamore radeonfb_cursor_update(struct radeonfb_display *dp, unsigned which)
3690 1.1 gdamore {
3691 1.1 gdamore struct radeonfb_softc *sc;
3692 1.1 gdamore int i;
3693 1.1 gdamore
3694 1.1 gdamore sc = dp->rd_softc;
3695 1.1 gdamore for (i = 0; i < dp->rd_ncrtcs; i++) {
3696 1.1 gdamore if (dp->rd_crtcs[i].rc_number) {
3697 1.1 gdamore SET32(sc, RADEON_CUR2_OFFSET, RADEON_CUR_LOCK);
3698 1.1 gdamore } else {
3699 1.1 gdamore SET32(sc, RADEON_CUR_OFFSET,RADEON_CUR_LOCK);
3700 1.1 gdamore }
3701 1.1 gdamore }
3702 1.1 gdamore
3703 1.1 gdamore if (which & WSDISPLAY_CURSOR_DOCMAP)
3704 1.1 gdamore radeonfb_cursor_cmap(dp);
3705 1.1 gdamore
3706 1.1 gdamore if (which & WSDISPLAY_CURSOR_DOSHAPE)
3707 1.1 gdamore radeonfb_cursor_shape(dp);
3708 1.1 gdamore
3709 1.1 gdamore if (which & WSDISPLAY_CURSOR_DOCUR)
3710 1.1 gdamore radeonfb_cursor_visible(dp);
3711 1.1 gdamore
3712 1.1 gdamore /* this one is unconditional, because it updates other stuff */
3713 1.1 gdamore radeonfb_cursor_position(dp);
3714 1.1 gdamore }
3715 1.1 gdamore
3716 1.1 gdamore static struct videomode *
3717 1.1 gdamore radeonfb_best_refresh(struct videomode *m1, struct videomode *m2)
3718 1.1 gdamore {
3719 1.1 gdamore int r1, r2;
3720 1.1 gdamore
3721 1.1 gdamore /* otherwise pick the higher refresh rate */
3722 1.1 gdamore r1 = DIVIDE(DIVIDE(m1->dot_clock, m1->htotal), m1->vtotal);
3723 1.1 gdamore r2 = DIVIDE(DIVIDE(m2->dot_clock, m2->htotal), m2->vtotal);
3724 1.1 gdamore
3725 1.1 gdamore return (r1 < r2 ? m2 : m1);
3726 1.1 gdamore }
3727 1.1 gdamore
3728 1.1 gdamore static const struct videomode *
3729 1.9 macallan radeonfb_port_mode(struct radeonfb_softc *sc, struct radeonfb_port *rp,
3730 1.9 macallan int x, int y)
3731 1.1 gdamore {
3732 1.1 gdamore struct edid_info *ep = &rp->rp_edid;
3733 1.1 gdamore struct videomode *vmp = NULL;
3734 1.1 gdamore int i;
3735 1.1 gdamore
3736 1.1 gdamore if (!rp->rp_edid_valid) {
3737 1.1 gdamore /* fallback to safe mode */
3738 1.9 macallan return radeonfb_modelookup(sc->sc_defaultmode);
3739 1.1 gdamore }
3740 1.11 ad
3741 1.1 gdamore /* always choose the preferred mode first! */
3742 1.1 gdamore if (ep->edid_preferred_mode) {
3743 1.1 gdamore
3744 1.1 gdamore /* XXX: add auto-stretching support for native mode */
3745 1.1 gdamore
3746 1.1 gdamore /* this may want panning to occur, btw */
3747 1.1 gdamore if ((ep->edid_preferred_mode->hdisplay <= x) &&
3748 1.1 gdamore (ep->edid_preferred_mode->vdisplay <= y))
3749 1.1 gdamore return ep->edid_preferred_mode;
3750 1.1 gdamore }
3751 1.1 gdamore
3752 1.1 gdamore for (i = 0; i < ep->edid_nmodes; i++) {
3753 1.1 gdamore /*
3754 1.1 gdamore * We elect to pick a resolution that is too large for
3755 1.1 gdamore * the monitor than one that is too small. This means
3756 1.1 gdamore * that we will prefer to pan rather than to try to
3757 1.1 gdamore * center a smaller display on a larger screen. In
3758 1.1 gdamore * practice, this shouldn't matter because if a
3759 1.1 gdamore * monitor can support a larger resolution, it can
3760 1.1 gdamore * probably also support the smaller. A specific
3761 1.1 gdamore * exception is fixed format panels, but hopefully
3762 1.1 gdamore * they are properly dealt with by the "autostretch"
3763 1.1 gdamore * logic above.
3764 1.1 gdamore */
3765 1.1 gdamore if ((ep->edid_modes[i].hdisplay > x) ||
3766 1.1 gdamore (ep->edid_modes[i].vdisplay > y)) {
3767 1.1 gdamore continue;
3768 1.1 gdamore }
3769 1.1 gdamore
3770 1.1 gdamore /*
3771 1.1 gdamore * at this point, the display mode is no larger than
3772 1.1 gdamore * what we've requested.
3773 1.1 gdamore */
3774 1.1 gdamore if (vmp == NULL)
3775 1.1 gdamore vmp = &ep->edid_modes[i];
3776 1.1 gdamore
3777 1.1 gdamore /* eliminate smaller modes */
3778 1.1 gdamore if ((vmp->hdisplay >= ep->edid_modes[i].hdisplay) ||
3779 1.1 gdamore (vmp->vdisplay >= ep->edid_modes[i].vdisplay))
3780 1.1 gdamore continue;
3781 1.1 gdamore
3782 1.1 gdamore if ((vmp->hdisplay < ep->edid_modes[i].hdisplay) ||
3783 1.1 gdamore (vmp->vdisplay < ep->edid_modes[i].vdisplay)) {
3784 1.1 gdamore vmp = &ep->edid_modes[i];
3785 1.1 gdamore continue;
3786 1.1 gdamore }
3787 1.1 gdamore
3788 1.1 gdamore KASSERT(vmp->hdisplay == ep->edid_modes[i].hdisplay);
3789 1.1 gdamore KASSERT(vmp->vdisplay == ep->edid_modes[i].vdisplay);
3790 1.1 gdamore
3791 1.1 gdamore vmp = radeonfb_best_refresh(vmp, &ep->edid_modes[i]);
3792 1.1 gdamore }
3793 1.1 gdamore
3794 1.9 macallan return (vmp ? vmp : radeonfb_modelookup(sc->sc_defaultmode));
3795 1.1 gdamore }
3796 1.1 gdamore
3797 1.1 gdamore static int
3798 1.1 gdamore radeonfb_hasres(struct videomode *list, int nlist, int x, int y)
3799 1.1 gdamore {
3800 1.1 gdamore int i;
3801 1.1 gdamore
3802 1.1 gdamore for (i = 0; i < nlist; i++) {
3803 1.1 gdamore if ((x == list[i].hdisplay) &&
3804 1.1 gdamore (y == list[i].vdisplay)) {
3805 1.1 gdamore return 1;
3806 1.1 gdamore }
3807 1.1 gdamore }
3808 1.1 gdamore return 0;
3809 1.1 gdamore }
3810 1.1 gdamore
3811 1.2 macallan static void
3812 1.1 gdamore radeonfb_pickres(struct radeonfb_display *dp, uint16_t *x, uint16_t *y,
3813 1.1 gdamore int pan)
3814 1.1 gdamore {
3815 1.1 gdamore struct radeonfb_port *rp;
3816 1.1 gdamore struct edid_info *ep;
3817 1.1 gdamore int i, j;
3818 1.1 gdamore
3819 1.1 gdamore *x = 0;
3820 1.1 gdamore *y = 0;
3821 1.1 gdamore
3822 1.1 gdamore if (pan) {
3823 1.1 gdamore for (i = 0; i < dp->rd_ncrtcs; i++) {
3824 1.1 gdamore rp = dp->rd_crtcs[i].rc_port;
3825 1.1 gdamore ep = &rp->rp_edid;
3826 1.1 gdamore if (!rp->rp_edid_valid) {
3827 1.1 gdamore /* monitor not present */
3828 1.1 gdamore continue;
3829 1.1 gdamore }
3830 1.1 gdamore
3831 1.1 gdamore /*
3832 1.1 gdamore * For now we are ignoring "conflict" that
3833 1.1 gdamore * could occur when mixing some modes like
3834 1.1 gdamore * 1280x1024 and 1400x800. It isn't clear
3835 1.1 gdamore * which is better, so the first one wins.
3836 1.1 gdamore */
3837 1.1 gdamore for (j = 0; j < ep->edid_nmodes; j++) {
3838 1.1 gdamore /*
3839 1.1 gdamore * ignore resolutions that are too big for
3840 1.1 gdamore * the radeon
3841 1.1 gdamore */
3842 1.1 gdamore if (ep->edid_modes[j].hdisplay >
3843 1.1 gdamore dp->rd_softc->sc_maxx)
3844 1.1 gdamore continue;
3845 1.1 gdamore if (ep->edid_modes[j].vdisplay >
3846 1.1 gdamore dp->rd_softc->sc_maxy)
3847 1.1 gdamore continue;
3848 1.1 gdamore
3849 1.1 gdamore /*
3850 1.1 gdamore * pick largest resolution, the
3851 1.1 gdamore * smaller monitor will pan
3852 1.1 gdamore */
3853 1.1 gdamore if ((ep->edid_modes[j].hdisplay >= *x) &&
3854 1.1 gdamore (ep->edid_modes[j].vdisplay >= *y)) {
3855 1.1 gdamore *x = ep->edid_modes[j].hdisplay;
3856 1.1 gdamore *y = ep->edid_modes[j].vdisplay;
3857 1.1 gdamore }
3858 1.1 gdamore }
3859 1.1 gdamore }
3860 1.1 gdamore
3861 1.1 gdamore } else {
3862 1.1 gdamore struct videomode modes[64];
3863 1.1 gdamore int nmodes = 0;
3864 1.1 gdamore int valid = 0;
3865 1.1 gdamore
3866 1.1 gdamore for (i = 0; i < dp->rd_ncrtcs; i++) {
3867 1.1 gdamore /*
3868 1.1 gdamore * pick the largest resolution in common.
3869 1.1 gdamore */
3870 1.1 gdamore rp = dp->rd_crtcs[i].rc_port;
3871 1.1 gdamore ep = &rp->rp_edid;
3872 1.1 gdamore
3873 1.1 gdamore if (!rp->rp_edid_valid)
3874 1.1 gdamore continue;
3875 1.1 gdamore
3876 1.1 gdamore if (!valid) {
3877 1.29 macallan /*
3878 1.29 macallan * Pick the preferred mode for this port
3879 1.29 macallan * if available.
3880 1.29 macallan */
3881 1.29 macallan if (ep->edid_preferred_mode) {
3882 1.29 macallan struct videomode *vmp =
3883 1.29 macallan ep->edid_preferred_mode;
3884 1.29 macallan
3885 1.29 macallan if ((vmp->hdisplay <=
3886 1.29 macallan dp->rd_softc->sc_maxx) &&
3887 1.29 macallan (vmp->vdisplay <=
3888 1.29 macallan dp->rd_softc->sc_maxy))
3889 1.29 macallan modes[nmodes++] = *vmp;
3890 1.29 macallan } else {
3891 1.29 macallan
3892 1.29 macallan /* initialize starting list */
3893 1.29 macallan for (j = 0; j < ep->edid_nmodes; j++) {
3894 1.29 macallan /*
3895 1.29 macallan * ignore resolutions that are
3896 1.29 macallan * too big for the radeon
3897 1.29 macallan */
3898 1.29 macallan if (ep->edid_modes[j].hdisplay >
3899 1.29 macallan dp->rd_softc->sc_maxx)
3900 1.29 macallan continue;
3901 1.29 macallan if (ep->edid_modes[j].vdisplay >
3902 1.29 macallan dp->rd_softc->sc_maxy)
3903 1.29 macallan continue;
3904 1.29 macallan
3905 1.29 macallan modes[nmodes] =
3906 1.29 macallan ep->edid_modes[j];
3907 1.29 macallan nmodes++;
3908 1.29 macallan }
3909 1.1 gdamore }
3910 1.1 gdamore valid = 1;
3911 1.1 gdamore } else {
3912 1.1 gdamore /* merge into preexisting list */
3913 1.1 gdamore for (j = 0; j < nmodes; j++) {
3914 1.1 gdamore if (!radeonfb_hasres(ep->edid_modes,
3915 1.1 gdamore ep->edid_nmodes,
3916 1.1 gdamore modes[j].hdisplay,
3917 1.1 gdamore modes[j].vdisplay)) {
3918 1.1 gdamore modes[j] = modes[nmodes];
3919 1.1 gdamore j--;
3920 1.1 gdamore nmodes--;
3921 1.1 gdamore }
3922 1.1 gdamore }
3923 1.1 gdamore }
3924 1.1 gdamore }
3925 1.1 gdamore
3926 1.1 gdamore /* now we have to pick from the merged list */
3927 1.1 gdamore for (i = 0; i < nmodes; i++) {
3928 1.1 gdamore if ((modes[i].hdisplay >= *x) &&
3929 1.1 gdamore (modes[i].vdisplay >= *y)) {
3930 1.1 gdamore *x = modes[i].hdisplay;
3931 1.1 gdamore *y = modes[i].vdisplay;
3932 1.1 gdamore }
3933 1.1 gdamore }
3934 1.1 gdamore }
3935 1.1 gdamore
3936 1.1 gdamore if ((*x == 0) || (*y == 0)) {
3937 1.1 gdamore /* fallback to safe mode */
3938 1.1 gdamore *x = 640;
3939 1.1 gdamore *y = 480;
3940 1.1 gdamore }
3941 1.1 gdamore }
3942 1.9 macallan
3943 1.17 macallan /*
3944 1.17 macallan * backlight levels are linear on:
3945 1.17 macallan * - RV200, RV250, RV280, RV350
3946 1.17 macallan * - but NOT on PowerBook4,3 6,3 6,5
3947 1.17 macallan * according to Linux' radeonfb
3948 1.17 macallan */
3949 1.9 macallan
3950 1.9 macallan /* Get the current backlight level for the display. */
3951 1.9 macallan
3952 1.11 ad static int
3953 1.9 macallan radeonfb_get_backlight(struct radeonfb_display *dp)
3954 1.9 macallan {
3955 1.9 macallan int s;
3956 1.9 macallan uint32_t level;
3957 1.9 macallan
3958 1.9 macallan s = spltty();
3959 1.9 macallan
3960 1.9 macallan level = radeonfb_get32(dp->rd_softc, RADEON_LVDS_GEN_CNTL);
3961 1.9 macallan level &= RADEON_LVDS_BL_MOD_LEV_MASK;
3962 1.9 macallan level >>= RADEON_LVDS_BL_MOD_LEV_SHIFT;
3963 1.9 macallan
3964 1.11 ad /*
3965 1.11 ad * On some chips, we should negate the backlight level.
3966 1.11 ad * XXX Find out on which chips.
3967 1.11 ad */
3968 1.17 macallan if (dp->rd_softc->sc_flags & RFB_INV_BLIGHT)
3969 1.11 ad level = RADEONFB_BACKLIGHT_MAX - level;
3970 1.9 macallan
3971 1.9 macallan splx(s);
3972 1.9 macallan
3973 1.9 macallan return level;
3974 1.11 ad }
3975 1.9 macallan
3976 1.9 macallan /* Set the backlight to the given level for the display. */
3977 1.59 macallan static void
3978 1.59 macallan radeonfb_switch_backlight(struct radeonfb_display *dp, int on)
3979 1.59 macallan {
3980 1.59 macallan if (dp->rd_bl_on == on)
3981 1.59 macallan return;
3982 1.59 macallan dp->rd_bl_on = on;
3983 1.59 macallan radeonfb_set_backlight(dp, dp->rd_bl_level);
3984 1.59 macallan }
3985 1.9 macallan
3986 1.11 ad static int
3987 1.9 macallan radeonfb_set_backlight(struct radeonfb_display *dp, int level)
3988 1.9 macallan {
3989 1.9 macallan struct radeonfb_softc *sc;
3990 1.9 macallan int rlevel, s;
3991 1.9 macallan uint32_t lvds;
3992 1.9 macallan
3993 1.9 macallan s = spltty();
3994 1.59 macallan
3995 1.59 macallan dp->rd_bl_level = level;
3996 1.59 macallan if (dp->rd_bl_on == 0)
3997 1.59 macallan level = 0;
3998 1.59 macallan
3999 1.9 macallan if (level < 0)
4000 1.9 macallan level = 0;
4001 1.9 macallan else if (level >= RADEONFB_BACKLIGHT_MAX)
4002 1.9 macallan level = RADEONFB_BACKLIGHT_MAX;
4003 1.9 macallan
4004 1.9 macallan sc = dp->rd_softc;
4005 1.9 macallan
4006 1.9 macallan /* On some chips, we should negate the backlight level. */
4007 1.17 macallan if (dp->rd_softc->sc_flags & RFB_INV_BLIGHT) {
4008 1.11 ad rlevel = RADEONFB_BACKLIGHT_MAX - level;
4009 1.17 macallan } else
4010 1.11 ad rlevel = level;
4011 1.9 macallan
4012 1.9 macallan callout_stop(&dp->rd_bl_lvds_co);
4013 1.9 macallan radeonfb_engine_idle(sc);
4014 1.9 macallan
4015 1.11 ad /*
4016 1.9 macallan * Turn off the display if the backlight is set to 0, since the
4017 1.11 ad * display is useless without backlight anyway.
4018 1.9 macallan */
4019 1.9 macallan if (level == 0)
4020 1.9 macallan radeonfb_blank(dp, 1);
4021 1.9 macallan else if (radeonfb_get_backlight(dp) == 0)
4022 1.9 macallan radeonfb_blank(dp, 0);
4023 1.11 ad
4024 1.9 macallan lvds = radeonfb_get32(sc, RADEON_LVDS_GEN_CNTL);
4025 1.9 macallan lvds &= ~RADEON_LVDS_DISPLAY_DIS;
4026 1.9 macallan if (!(lvds & RADEON_LVDS_BLON) || !(lvds & RADEON_LVDS_ON)) {
4027 1.9 macallan lvds |= dp->rd_bl_lvds_val & RADEON_LVDS_DIGON;
4028 1.9 macallan lvds |= RADEON_LVDS_BLON | RADEON_LVDS_EN;
4029 1.9 macallan radeonfb_put32(sc, RADEON_LVDS_GEN_CNTL, lvds);
4030 1.9 macallan lvds &= ~RADEON_LVDS_BL_MOD_LEV_MASK;
4031 1.9 macallan lvds |= rlevel << RADEON_LVDS_BL_MOD_LEV_SHIFT;
4032 1.9 macallan lvds |= RADEON_LVDS_ON;
4033 1.9 macallan lvds |= dp->rd_bl_lvds_val & RADEON_LVDS_BL_MOD_EN;
4034 1.9 macallan } else {
4035 1.9 macallan lvds &= ~RADEON_LVDS_BL_MOD_LEV_MASK;
4036 1.9 macallan lvds |= rlevel << RADEON_LVDS_BL_MOD_LEV_SHIFT;
4037 1.9 macallan radeonfb_put32(sc, RADEON_LVDS_GEN_CNTL, lvds);
4038 1.9 macallan }
4039 1.11 ad
4040 1.9 macallan dp->rd_bl_lvds_val &= ~RADEON_LVDS_STATE_MASK;
4041 1.9 macallan dp->rd_bl_lvds_val |= lvds & RADEON_LVDS_STATE_MASK;
4042 1.9 macallan /* XXX What is the correct delay? */
4043 1.11 ad callout_schedule(&dp->rd_bl_lvds_co, 200 * hz);
4044 1.9 macallan
4045 1.9 macallan splx(s);
4046 1.9 macallan
4047 1.9 macallan return 0;
4048 1.9 macallan }
4049 1.9 macallan
4050 1.11 ad /*
4051 1.11 ad * Callout function for delayed operations on the LVDS_GEN_CNTL register.
4052 1.9 macallan * Set the delayed bits in the register, and clear the stored delayed
4053 1.9 macallan * value.
4054 1.9 macallan */
4055 1.9 macallan
4056 1.9 macallan static void radeonfb_lvds_callout(void *arg)
4057 1.9 macallan {
4058 1.9 macallan struct radeonfb_display *dp = arg;
4059 1.9 macallan int s;
4060 1.9 macallan
4061 1.9 macallan s = splhigh();
4062 1.9 macallan
4063 1.11 ad radeonfb_mask32(dp->rd_softc, RADEON_LVDS_GEN_CNTL, ~0,
4064 1.9 macallan dp->rd_bl_lvds_val);
4065 1.9 macallan dp->rd_bl_lvds_val = 0;
4066 1.9 macallan
4067 1.9 macallan splx(s);
4068 1.9 macallan }
4069 1.34 macallan
4070 1.34 macallan static void
4071 1.34 macallan radeonfb_brightness_up(device_t dev)
4072 1.34 macallan {
4073 1.34 macallan struct radeonfb_softc *sc = device_private(dev);
4074 1.59 macallan struct radeonfb_display *dp = &sc->sc_displays[0];
4075 1.34 macallan int level;
4076 1.34 macallan
4077 1.34 macallan /* we assume the main display is the first one - need a better way */
4078 1.34 macallan if (sc->sc_ndisplays < 1) return;
4079 1.59 macallan /* make sure pushing the hotkeys always has an effect */
4080 1.59 macallan dp->rd_bl_on = 1;
4081 1.59 macallan level = dp->rd_bl_level;
4082 1.34 macallan level = min(RADEONFB_BACKLIGHT_MAX, level + 5);
4083 1.59 macallan radeonfb_set_backlight(dp, level);
4084 1.34 macallan }
4085 1.34 macallan
4086 1.34 macallan static void
4087 1.34 macallan radeonfb_brightness_down(device_t dev)
4088 1.34 macallan {
4089 1.34 macallan struct radeonfb_softc *sc = device_private(dev);
4090 1.59 macallan struct radeonfb_display *dp = &sc->sc_displays[0];
4091 1.34 macallan int level;
4092 1.34 macallan
4093 1.34 macallan /* we assume the main display is the first one - need a better way */
4094 1.34 macallan if (sc->sc_ndisplays < 1) return;
4095 1.59 macallan /* make sure pushing the hotkeys always has an effect */
4096 1.59 macallan dp->rd_bl_on = 1;
4097 1.59 macallan level = dp->rd_bl_level;
4098 1.34 macallan level = max(0, level - 5);
4099 1.59 macallan radeonfb_set_backlight(dp, level);
4100 1.34 macallan }
4101