Home | History | Annotate | Line # | Download | only in pci
rccide.c revision 1.7.4.2
      1  1.7.4.2  skrll /*	$NetBSD: rccide.c,v 1.7.4.2 2004/08/03 10:49:12 skrll Exp $	*/
      2  1.7.4.2  skrll 
      3  1.7.4.2  skrll /*
      4  1.7.4.2  skrll  * Copyright (c) 2003 By Noon Software, Inc.  All rights reserved.
      5  1.7.4.2  skrll  *
      6  1.7.4.2  skrll  * Redistribution and use in source and binary forms, with or without
      7  1.7.4.2  skrll  * modification, are permitted provided that the following conditions
      8  1.7.4.2  skrll  * are met:
      9  1.7.4.2  skrll  * 1. Redistributions of source code must retain the above copyright
     10  1.7.4.2  skrll  *    notice, this list of conditions and the following disclaimer.
     11  1.7.4.2  skrll  * 2. Redistributions in binary form must reproduce the above copyright
     12  1.7.4.2  skrll  *    notice, this list of conditions and the following disclaimer in the
     13  1.7.4.2  skrll  *    documentation and/or other materials provided with the distribution.
     14  1.7.4.2  skrll  * 3. The names of the authors may not be used to endorse or promote products
     15  1.7.4.2  skrll  *    derived from this software without specific prior written permission.
     16  1.7.4.2  skrll  *
     17  1.7.4.2  skrll  * THIS SOFTWARE IS PROVIDED BY THE AUTHORS ``AS IS'' AND ANY EXPRESS OR
     18  1.7.4.2  skrll  * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
     19  1.7.4.2  skrll  * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
     20  1.7.4.2  skrll  * IN NO EVENT SHALL THE AUTHORS BE LIABLE FOR ANY DIRECT, INDIRECT,
     21  1.7.4.2  skrll  * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
     22  1.7.4.2  skrll  * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
     23  1.7.4.2  skrll  * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
     24  1.7.4.2  skrll  * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
     25  1.7.4.2  skrll  * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
     26  1.7.4.2  skrll  * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
     27  1.7.4.2  skrll  */
     28  1.7.4.2  skrll 
     29  1.7.4.2  skrll #include <sys/cdefs.h>
     30  1.7.4.2  skrll __KERNEL_RCSID(0, "$NetBSD: rccide.c,v 1.7.4.2 2004/08/03 10:49:12 skrll Exp $");
     31  1.7.4.2  skrll 
     32  1.7.4.2  skrll #include <sys/param.h>
     33  1.7.4.2  skrll #include <sys/systm.h>
     34  1.7.4.2  skrll 
     35  1.7.4.2  skrll #include <dev/pci/pcivar.h>
     36  1.7.4.2  skrll #include <dev/pci/pcidevs.h>
     37  1.7.4.2  skrll #include <dev/pci/pciidereg.h>
     38  1.7.4.2  skrll #include <dev/pci/pciidevar.h>
     39  1.7.4.2  skrll 
     40  1.7.4.2  skrll static void serverworks_chip_map(struct pciide_softc *,
     41  1.7.4.2  skrll 				 struct pci_attach_args *);
     42  1.7.4.2  skrll static void serverworks_setup_channel(struct wdc_channel *);
     43  1.7.4.2  skrll static int  serverworks_pci_intr(void *);
     44  1.7.4.2  skrll static int  serverworkscsb6_pci_intr(void *);
     45  1.7.4.2  skrll 
     46  1.7.4.2  skrll static int  rccide_match(struct device *, struct cfdata *, void *);
     47  1.7.4.2  skrll static void rccide_attach(struct device *, struct device *, void *);
     48  1.7.4.2  skrll 
     49  1.7.4.2  skrll CFATTACH_DECL(rccide, sizeof(struct pciide_softc),
     50  1.7.4.2  skrll     rccide_match, rccide_attach, NULL, NULL);
     51  1.7.4.2  skrll 
     52  1.7.4.2  skrll static const struct pciide_product_desc pciide_serverworks_products[] =  {
     53  1.7.4.2  skrll 	{ PCI_PRODUCT_SERVERWORKS_OSB4_IDE,
     54  1.7.4.2  skrll 	  0,
     55  1.7.4.2  skrll 	  "ServerWorks OSB4 IDE Controller",
     56  1.7.4.2  skrll 	  serverworks_chip_map,
     57  1.7.4.2  skrll 	},
     58  1.7.4.2  skrll 	{ PCI_PRODUCT_SERVERWORKS_CSB5_IDE,
     59  1.7.4.2  skrll 	  0,
     60  1.7.4.2  skrll 	  "ServerWorks CSB5 IDE Controller",
     61  1.7.4.2  skrll 	  serverworks_chip_map,
     62  1.7.4.2  skrll 	},
     63  1.7.4.2  skrll 	{ PCI_PRODUCT_SERVERWORKS_CSB6_IDE,
     64  1.7.4.2  skrll 	  0,
     65  1.7.4.2  skrll 	  "ServerWorks CSB6 RAID/IDE Controller",
     66  1.7.4.2  skrll 	  serverworks_chip_map,
     67  1.7.4.2  skrll 	},
     68  1.7.4.2  skrll 	{ PCI_PRODUCT_SERVERWORKS_CSB6_RAID,
     69  1.7.4.2  skrll 	  0,
     70  1.7.4.2  skrll 	  "ServerWorks CSB6 RAID/IDE Controller",
     71  1.7.4.2  skrll 	  serverworks_chip_map,
     72  1.7.4.2  skrll 	},
     73  1.7.4.2  skrll 	{ 0,
     74  1.7.4.2  skrll 	  0,
     75  1.7.4.2  skrll 	  NULL,
     76  1.7.4.2  skrll 	  NULL,
     77  1.7.4.2  skrll 	}
     78  1.7.4.2  skrll };
     79  1.7.4.2  skrll 
     80  1.7.4.2  skrll static int
     81  1.7.4.2  skrll rccide_match(struct device *parent, struct cfdata *match, void *aux)
     82  1.7.4.2  skrll {
     83  1.7.4.2  skrll 	struct pci_attach_args *pa = aux;
     84  1.7.4.2  skrll 
     85  1.7.4.2  skrll 	if (PCI_VENDOR(pa->pa_id) == PCI_VENDOR_SERVERWORKS &&
     86  1.7.4.2  skrll 	    PCI_CLASS(pa->pa_class) == PCI_CLASS_MASS_STORAGE &&
     87  1.7.4.2  skrll 	    PCI_SUBCLASS(pa->pa_class) == PCI_SUBCLASS_MASS_STORAGE_IDE) {
     88  1.7.4.2  skrll 		if (pciide_lookup_product(pa->pa_id,
     89  1.7.4.2  skrll 		    pciide_serverworks_products))
     90  1.7.4.2  skrll 			return (2);
     91  1.7.4.2  skrll 	}
     92  1.7.4.2  skrll 	return (0);
     93  1.7.4.2  skrll }
     94  1.7.4.2  skrll 
     95  1.7.4.2  skrll static void
     96  1.7.4.2  skrll rccide_attach(struct device *parent, struct device *self, void *aux)
     97  1.7.4.2  skrll {
     98  1.7.4.2  skrll 	struct pci_attach_args *pa = aux;
     99  1.7.4.2  skrll 	struct pciide_softc *sc = (void *)self;
    100  1.7.4.2  skrll 
    101  1.7.4.2  skrll 	pciide_common_attach(sc, pa,
    102  1.7.4.2  skrll 	    pciide_lookup_product(pa->pa_id, pciide_serverworks_products));
    103  1.7.4.2  skrll }
    104  1.7.4.2  skrll 
    105  1.7.4.2  skrll static void
    106  1.7.4.2  skrll serverworks_chip_map(struct pciide_softc *sc, struct pci_attach_args *pa)
    107  1.7.4.2  skrll {
    108  1.7.4.2  skrll 	struct pciide_channel *cp;
    109  1.7.4.2  skrll 	pcireg_t interface = PCI_INTERFACE(pa->pa_class);
    110  1.7.4.2  skrll 	pcitag_t pcib_tag;
    111  1.7.4.2  skrll 	int channel;
    112  1.7.4.2  skrll 	bus_size_t cmdsize, ctlsize;
    113  1.7.4.2  skrll 
    114  1.7.4.2  skrll 	if (pciide_chipen(sc, pa) == 0)
    115  1.7.4.2  skrll 		return;
    116  1.7.4.2  skrll 
    117  1.7.4.2  skrll 	aprint_normal("%s: bus-master DMA support present",
    118  1.7.4.2  skrll 	    sc->sc_wdcdev.sc_dev.dv_xname);
    119  1.7.4.2  skrll 	pciide_mapreg_dma(sc, pa);
    120  1.7.4.2  skrll 	aprint_normal("\n");
    121  1.7.4.2  skrll 	sc->sc_wdcdev.cap = WDC_CAPABILITY_DATA16 | WDC_CAPABILITY_DATA32 |
    122  1.7.4.2  skrll 	    WDC_CAPABILITY_MODE;
    123  1.7.4.2  skrll 
    124  1.7.4.2  skrll 	if (sc->sc_dma_ok) {
    125  1.7.4.2  skrll 		sc->sc_wdcdev.cap |= WDC_CAPABILITY_DMA | WDC_CAPABILITY_UDMA;
    126  1.7.4.2  skrll 		sc->sc_wdcdev.cap |= WDC_CAPABILITY_IRQACK;
    127  1.7.4.2  skrll 		sc->sc_wdcdev.irqack = pciide_irqack;
    128  1.7.4.2  skrll 	}
    129  1.7.4.2  skrll 	sc->sc_wdcdev.PIO_cap = 4;
    130  1.7.4.2  skrll 	sc->sc_wdcdev.DMA_cap = 2;
    131  1.7.4.2  skrll 	switch (sc->sc_pp->ide_product) {
    132  1.7.4.2  skrll 	case PCI_PRODUCT_SERVERWORKS_OSB4_IDE:
    133  1.7.4.2  skrll 		sc->sc_wdcdev.UDMA_cap = 2;
    134  1.7.4.2  skrll 		break;
    135  1.7.4.2  skrll 	case PCI_PRODUCT_SERVERWORKS_CSB5_IDE:
    136  1.7.4.2  skrll 		if (PCI_REVISION(pa->pa_class) < 0x92)
    137  1.7.4.2  skrll 			sc->sc_wdcdev.UDMA_cap = 4;
    138  1.7.4.2  skrll 		else
    139  1.7.4.2  skrll 			sc->sc_wdcdev.UDMA_cap = 5;
    140  1.7.4.2  skrll 		break;
    141  1.7.4.2  skrll 	case PCI_PRODUCT_SERVERWORKS_CSB6_IDE:
    142  1.7.4.2  skrll 	case PCI_PRODUCT_SERVERWORKS_CSB6_RAID:
    143  1.7.4.2  skrll 		sc->sc_wdcdev.UDMA_cap = 5;
    144  1.7.4.2  skrll 		break;
    145  1.7.4.2  skrll 	}
    146  1.7.4.2  skrll 
    147  1.7.4.2  skrll 	sc->sc_wdcdev.set_modes = serverworks_setup_channel;
    148  1.7.4.2  skrll 	sc->sc_wdcdev.channels = sc->wdc_chanarray;
    149  1.7.4.2  skrll 	sc->sc_wdcdev.nchannels = 2;
    150  1.7.4.2  skrll 
    151  1.7.4.2  skrll 	for (channel = 0; channel < sc->sc_wdcdev.nchannels; channel++) {
    152  1.7.4.2  skrll 		cp = &sc->pciide_channels[channel];
    153  1.7.4.2  skrll 		if (pciide_chansetup(sc, channel, interface) == 0)
    154  1.7.4.2  skrll 			continue;
    155  1.7.4.2  skrll 		switch (sc->sc_pp->ide_product) {
    156  1.7.4.2  skrll 		case PCI_PRODUCT_SERVERWORKS_CSB6_IDE:
    157  1.7.4.2  skrll 		case PCI_PRODUCT_SERVERWORKS_CSB6_RAID:
    158  1.7.4.2  skrll 			pciide_mapchan(pa, cp, interface, &cmdsize, &ctlsize,
    159  1.7.4.2  skrll 			    serverworkscsb6_pci_intr);
    160  1.7.4.2  skrll 			break;
    161  1.7.4.2  skrll 		default:
    162  1.7.4.2  skrll 			pciide_mapchan(pa, cp, interface, &cmdsize, &ctlsize,
    163  1.7.4.2  skrll 			    serverworks_pci_intr);
    164  1.7.4.2  skrll 		}
    165  1.7.4.2  skrll 	}
    166  1.7.4.2  skrll 
    167  1.7.4.2  skrll 	pcib_tag = pci_make_tag(pa->pa_pc, pa->pa_bus, pa->pa_device, 0);
    168  1.7.4.2  skrll 	pci_conf_write(pa->pa_pc, pcib_tag, 0x64,
    169  1.7.4.2  skrll 	    (pci_conf_read(pa->pa_pc, pcib_tag, 0x64) & ~0x2000) | 0x4000);
    170  1.7.4.2  skrll }
    171  1.7.4.2  skrll 
    172  1.7.4.2  skrll static void
    173  1.7.4.2  skrll serverworks_setup_channel(struct wdc_channel *chp)
    174  1.7.4.2  skrll {
    175  1.7.4.2  skrll 	struct ata_drive_datas *drvp;
    176  1.7.4.2  skrll 	struct pciide_channel *cp = (struct pciide_channel*)chp;
    177  1.7.4.2  skrll 	struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.ch_wdc;
    178  1.7.4.2  skrll 	struct wdc_softc *wdc = &sc->sc_wdcdev;
    179  1.7.4.2  skrll 	int channel = chp->ch_channel;
    180  1.7.4.2  skrll 	int drive, unit;
    181  1.7.4.2  skrll 	u_int32_t pio_time, dma_time, pio_mode, udma_mode;
    182  1.7.4.2  skrll 	u_int32_t idedma_ctl;
    183  1.7.4.2  skrll 	static const u_int8_t pio_modes[5] = {0x5d, 0x47, 0x34, 0x22, 0x20};
    184  1.7.4.2  skrll 	static const u_int8_t dma_modes[3] = {0x77, 0x21, 0x20};
    185  1.7.4.2  skrll 
    186  1.7.4.2  skrll 	/* setup DMA if needed */
    187  1.7.4.2  skrll 	pciide_channel_dma_setup(cp);
    188  1.7.4.2  skrll 
    189  1.7.4.2  skrll 	pio_time = pci_conf_read(sc->sc_pc, sc->sc_tag, 0x40);
    190  1.7.4.2  skrll 	dma_time = pci_conf_read(sc->sc_pc, sc->sc_tag, 0x44);
    191  1.7.4.2  skrll 	pio_mode = pci_conf_read(sc->sc_pc, sc->sc_tag, 0x48);
    192  1.7.4.2  skrll 	udma_mode = pci_conf_read(sc->sc_pc, sc->sc_tag, 0x54);
    193  1.7.4.2  skrll 
    194  1.7.4.2  skrll 	pio_time &= ~(0xffff << (16 * channel));
    195  1.7.4.2  skrll 	dma_time &= ~(0xffff << (16 * channel));
    196  1.7.4.2  skrll 	pio_mode &= ~(0xff << (8 * channel + 16));
    197  1.7.4.2  skrll 	udma_mode &= ~(0xff << (8 * channel + 16));
    198  1.7.4.2  skrll 	udma_mode &= ~(3 << (2 * channel));
    199  1.7.4.2  skrll 
    200  1.7.4.2  skrll 	idedma_ctl = 0;
    201  1.7.4.2  skrll 
    202  1.7.4.2  skrll 	/* Per drive settings */
    203  1.7.4.2  skrll 	for (drive = 0; drive < 2; drive++) {
    204  1.7.4.2  skrll 		drvp = &chp->ch_drive[drive];
    205  1.7.4.2  skrll 		/* If no drive, skip */
    206  1.7.4.2  skrll 		if ((drvp->drive_flags & DRIVE) == 0)
    207  1.7.4.2  skrll 			continue;
    208  1.7.4.2  skrll 		unit = drive + 2 * channel;
    209  1.7.4.2  skrll 		/* add timing values, setup DMA if needed */
    210  1.7.4.2  skrll 		pio_time |= pio_modes[drvp->PIO_mode] << (8 * (unit^1));
    211  1.7.4.2  skrll 		pio_mode |= drvp->PIO_mode << (4 * unit + 16);
    212  1.7.4.2  skrll 		if ((wdc->cap & WDC_CAPABILITY_UDMA) &&
    213  1.7.4.2  skrll 		    (drvp->drive_flags & DRIVE_UDMA)) {
    214  1.7.4.2  skrll 			/* use Ultra/DMA, check for 80-pin cable */
    215  1.7.4.2  skrll 			if (drvp->UDMA_mode > 2 &&
    216  1.7.4.2  skrll 			    (PCI_PRODUCT(pci_conf_read(sc->sc_pc, sc->sc_tag,
    217  1.7.4.2  skrll 			    			       PCI_SUBSYS_ID_REG))
    218  1.7.4.2  skrll 			     & (1 << (14 + channel))) == 0)
    219  1.7.4.2  skrll 				drvp->UDMA_mode = 2;
    220  1.7.4.2  skrll 			dma_time |= dma_modes[drvp->DMA_mode] << (8 * (unit^1));
    221  1.7.4.2  skrll 			udma_mode |= drvp->UDMA_mode << (4 * unit + 16);
    222  1.7.4.2  skrll 			udma_mode |= 1 << unit;
    223  1.7.4.2  skrll 			idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
    224  1.7.4.2  skrll 		} else if ((wdc->cap & WDC_CAPABILITY_DMA) &&
    225  1.7.4.2  skrll 		    (drvp->drive_flags & DRIVE_DMA)) {
    226  1.7.4.2  skrll 			/* use Multiword DMA */
    227  1.7.4.2  skrll 			drvp->drive_flags &= ~DRIVE_UDMA;
    228  1.7.4.2  skrll 			dma_time |= dma_modes[drvp->DMA_mode] << (8 * (unit^1));
    229  1.7.4.2  skrll 			idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
    230  1.7.4.2  skrll 		} else {
    231  1.7.4.2  skrll 			/* PIO only */
    232  1.7.4.2  skrll 			drvp->drive_flags &= ~(DRIVE_UDMA | DRIVE_DMA);
    233  1.7.4.2  skrll 		}
    234  1.7.4.2  skrll 	}
    235  1.7.4.2  skrll 
    236  1.7.4.2  skrll 	pci_conf_write(sc->sc_pc, sc->sc_tag, 0x40, pio_time);
    237  1.7.4.2  skrll 	pci_conf_write(sc->sc_pc, sc->sc_tag, 0x44, dma_time);
    238  1.7.4.2  skrll 	if (sc->sc_pp->ide_product != PCI_PRODUCT_SERVERWORKS_OSB4_IDE)
    239  1.7.4.2  skrll 		pci_conf_write(sc->sc_pc, sc->sc_tag, 0x48, pio_mode);
    240  1.7.4.2  skrll 	pci_conf_write(sc->sc_pc, sc->sc_tag, 0x54, udma_mode);
    241  1.7.4.2  skrll 
    242  1.7.4.2  skrll 	if (idedma_ctl != 0) {
    243  1.7.4.2  skrll 		/* Add software bits in status register */
    244  1.7.4.2  skrll 		bus_space_write_1(sc->sc_dma_iot, cp->dma_iohs[IDEDMA_CTL], 0,
    245  1.7.4.2  skrll 		    idedma_ctl);
    246  1.7.4.2  skrll 	}
    247  1.7.4.2  skrll }
    248  1.7.4.2  skrll 
    249  1.7.4.2  skrll static int
    250  1.7.4.2  skrll serverworks_pci_intr(arg)
    251  1.7.4.2  skrll 	void *arg;
    252  1.7.4.2  skrll {
    253  1.7.4.2  skrll 	struct pciide_softc *sc = arg;
    254  1.7.4.2  skrll 	struct pciide_channel *cp;
    255  1.7.4.2  skrll 	struct wdc_channel *wdc_cp;
    256  1.7.4.2  skrll 	int rv = 0;
    257  1.7.4.2  skrll 	int dmastat, i, crv;
    258  1.7.4.2  skrll 
    259  1.7.4.2  skrll 	for (i = 0; i < sc->sc_wdcdev.nchannels; i++) {
    260  1.7.4.2  skrll 		cp = &sc->pciide_channels[i];
    261  1.7.4.2  skrll 		dmastat = bus_space_read_1(sc->sc_dma_iot,
    262  1.7.4.2  skrll 		    cp->dma_iohs[IDEDMA_CTL], 0);
    263  1.7.4.2  skrll 		if ((dmastat & (IDEDMA_CTL_ACT | IDEDMA_CTL_INTR)) !=
    264  1.7.4.2  skrll 		    IDEDMA_CTL_INTR)
    265  1.7.4.2  skrll 			continue;
    266  1.7.4.2  skrll 		wdc_cp = &cp->wdc_channel;
    267  1.7.4.2  skrll 		crv = wdcintr(wdc_cp);
    268  1.7.4.2  skrll 		if (crv == 0) {
    269  1.7.4.2  skrll 			printf("%s:%d: bogus intr\n",
    270  1.7.4.2  skrll 			    sc->sc_wdcdev.sc_dev.dv_xname, i);
    271  1.7.4.2  skrll 			bus_space_write_1(sc->sc_dma_iot,
    272  1.7.4.2  skrll 			    cp->dma_iohs[IDEDMA_CTL], 0, dmastat);
    273  1.7.4.2  skrll 		} else
    274  1.7.4.2  skrll 			rv = 1;
    275  1.7.4.2  skrll 	}
    276  1.7.4.2  skrll 	return rv;
    277  1.7.4.2  skrll }
    278  1.7.4.2  skrll 
    279  1.7.4.2  skrll static int
    280  1.7.4.2  skrll serverworkscsb6_pci_intr(arg)
    281  1.7.4.2  skrll 	void *arg;
    282  1.7.4.2  skrll {
    283  1.7.4.2  skrll 	struct pciide_softc *sc = arg;
    284  1.7.4.2  skrll 	struct pciide_channel *cp;
    285  1.7.4.2  skrll 	struct wdc_channel *wdc_cp;
    286  1.7.4.2  skrll 	int rv = 0;
    287  1.7.4.2  skrll 	int i, crv;
    288  1.7.4.2  skrll 
    289  1.7.4.2  skrll 	for (i = 0; i < sc->sc_wdcdev.nchannels; i++) {
    290  1.7.4.2  skrll 		cp = &sc->pciide_channels[i];
    291  1.7.4.2  skrll 		wdc_cp = &cp->wdc_channel;
    292  1.7.4.2  skrll 		/*
    293  1.7.4.2  skrll 		 * The CSB6 doesn't assert IDEDMA_CTL_INTR for non-DMA commands.
    294  1.7.4.2  skrll 		 * Until we find a way to know if the controller posted an
    295  1.7.4.2  skrll 		 * interrupt, always call wdcintr(), which will try to guess
    296  1.7.4.2  skrll 		 * if the interrupt was for us or not (and checks
    297  1.7.4.2  skrll 		 * IDEDMA_CTL_INTR for DMA commands only).
    298  1.7.4.2  skrll 		 */
    299  1.7.4.2  skrll 		crv = wdcintr(wdc_cp);
    300  1.7.4.2  skrll 		if (crv != 0)
    301  1.7.4.2  skrll 			rv = 1;
    302  1.7.4.2  skrll 	}
    303  1.7.4.2  skrll 	return rv;
    304  1.7.4.2  skrll }
    305