rdcide_reg.h revision 1.1 1 1.1 bouyer /* $NetBSD: rdcide_reg.h,v 1.1 2011/04/04 14:33:51 bouyer Exp $ */
2 1.1 bouyer
3 1.1 bouyer /*
4 1.1 bouyer * Copyright (c) 2011 Manuel Bouyer.
5 1.1 bouyer *
6 1.1 bouyer * Redistribution and use in source and binary forms, with or without
7 1.1 bouyer * modification, are permitted provided that the following conditions
8 1.1 bouyer * are met:
9 1.1 bouyer * 1. Redistributions of source code must retain the above copyright
10 1.1 bouyer * notice, this list of conditions and the following disclaimer.
11 1.1 bouyer * 2. Redistributions in binary form must reproduce the above copyright
12 1.1 bouyer * notice, this list of conditions and the following disclaimer in the
13 1.1 bouyer * documentation and/or other materials provided with the distribution.
14 1.1 bouyer *
15 1.1 bouyer * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
16 1.1 bouyer * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
17 1.1 bouyer * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
18 1.1 bouyer * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
19 1.1 bouyer * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
20 1.1 bouyer * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
21 1.1 bouyer * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
22 1.1 bouyer * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
23 1.1 bouyer * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
24 1.1 bouyer * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
25 1.1 bouyer *
26 1.1 bouyer */
27 1.1 bouyer
28 1.1 bouyer /*
29 1.1 bouyer * register definitions for the RDC ide controller as found in the
30 1.1 bouyer * PMX-1000 SoC
31 1.1 bouyer */
32 1.1 bouyer /* ATA Timing Register */
33 1.1 bouyer #define RDCIDE_PATR 0x40
34 1.1 bouyer #define RDCIDE_PATR_EN(chan) (0x8000 << ((chan) * 16))
35 1.1 bouyer #define RDCIDE_PATR_DEV1_TEN(chan) (0x4000 << ((chan) * 16))
36 1.1 bouyer #define RDCIDE_PATR_SETUP(val, chan) (((val) << 12) << ((chan) * 16))
37 1.1 bouyer #define RDCIDE_PATR_SETUP_MASK(chan) (0x3000 << ((chan) * 16))
38 1.1 bouyer #define RDCIDE_PATR_HOLD(val, chan) (((val) << 8) << ((chan) * 16))
39 1.1 bouyer #define RDCIDE_PATR_HOLD_MASK(chan) (0x0300 << ((chan) * 16))
40 1.1 bouyer #define RDCIDE_PATR_DMAEN(chan, drv) ((0x0008 << (drv * 4)) << ((chan) * 16))
41 1.1 bouyer #define RDCIDE_PATR_ATA(chan, drv) ((0x0004 << (drv * 4)) << ((chan) * 16))
42 1.1 bouyer #define RDCIDE_PATR_IORDY(chan, drv) ((0x0002 << (drv * 4)) << ((chan) * 16))
43 1.1 bouyer #define RDCIDE_PATR_FTIM(chan, drv) ((0x0001 << (drv * 4)) << ((chan) * 16))
44 1.1 bouyer
45 1.1 bouyer /* Primary and Secondary Device 1 ATA Timing */
46 1.1 bouyer #define RDCIDE_PSD1ATR 0x44
47 1.1 bouyer #define RDCIDE_PSD1ATR_SETUP(val, chan) (((val) << 2) << (chan * 4))
48 1.1 bouyer #define RDCIDE_PSD1ATR_SETUP_MASK(chan) (0x0c << (chan * 4))
49 1.1 bouyer #define RDCIDE_PSD1ATR_HOLD(val, chan) (((val) << 0) << (chan * 4))
50 1.1 bouyer #define RDCIDE_PSD1ATR_HOLD_MASK(chan) (0x03 << (chan * 4))
51 1.1 bouyer
52 1.1 bouyer const uint8_t rdcide_setup[] = {0, 0, 1, 2, 2};
53 1.1 bouyer const uint8_t rdcide_hold[] = {0, 0, 0, 1, 3};
54 1.1 bouyer
55 1.1 bouyer /* Ultra DMA Control and timing Register */
56 1.1 bouyer #define RDCIDE_UDCCR 0x48
57 1.1 bouyer #define RDCIDE_UDCCR_EN(chan, drv) ((1 << (drv)) << (chan * 2))
58 1.1 bouyer #define RDCIDE_UDCCR_TIM(val, chan, drv) (((val) << ((drv) * 4)) << (chan * 8))
59 1.1 bouyer #define RDCIDE_UDCCR_TIM_MASK(chan, drv) ((0x3 << ((drv) * 4)) << (chan * 8))
60 1.1 bouyer
61 1.1 bouyer const uint8_t rdcide_udmatim[] = {0, 1, 2, 1, 2, 1};
62 1.1 bouyer
63 1.1 bouyer /* IDE I/O Configuration Registers */
64 1.1 bouyer #define RDCIDE_IIOCR 0x54
65 1.1 bouyer #define RDCIDE_IIOCR_CABLE(chan, drv) ((0x10 << (drv)) << (chan * 2))
66 1.1 bouyer #define RDCIDE_IIOCR_CLK(val, chan, drv) (((val) << drv) << (chan * 2))
67 1.1 bouyer #define RDCIDE_IIOCR_CLK_MASK(chan, drv) ((0x1001 << drv) << (chan * 2))
68 1.1 bouyer
69 1.1 bouyer const uint32_t rdcide_udmaclk[] =
70 1.1 bouyer {0x0000, 0x0000, 0x0000, 0x0001, 0x0001, 0x1000};
71 1.1 bouyer
72 1.1 bouyer /* Miscellaneous Control Register */
73 1.1 bouyer #define RDCIDE_MCR 0x90
74 1.1 bouyer #define RDCIDE_MCR_RESET(chan) (0x01000000 << (chan))
75