1 1.58 thorpej /* $NetBSD: satalink.c,v 1.58 2022/09/25 17:52:25 thorpej Exp $ */ 2 1.2 thorpej 3 1.2 thorpej /*- 4 1.2 thorpej * Copyright (c) 2003 The NetBSD Foundation, Inc. 5 1.2 thorpej * All rights reserved. 6 1.2 thorpej * 7 1.2 thorpej * This code is derived from software contributed to The NetBSD Foundation 8 1.2 thorpej * by Jason R. Thorpe of Wasabi Systems, Inc. 9 1.2 thorpej * 10 1.2 thorpej * Redistribution and use in source and binary forms, with or without 11 1.2 thorpej * modification, are permitted provided that the following conditions 12 1.2 thorpej * are met: 13 1.2 thorpej * 1. Redistributions of source code must retain the above copyright 14 1.2 thorpej * notice, this list of conditions and the following disclaimer. 15 1.2 thorpej * 2. Redistributions in binary form must reproduce the above copyright 16 1.2 thorpej * notice, this list of conditions and the following disclaimer in the 17 1.2 thorpej * documentation and/or other materials provided with the distribution. 18 1.2 thorpej * 19 1.2 thorpej * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS 20 1.2 thorpej * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED 21 1.2 thorpej * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR 22 1.2 thorpej * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS 23 1.2 thorpej * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR 24 1.2 thorpej * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF 25 1.2 thorpej * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS 26 1.2 thorpej * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN 27 1.2 thorpej * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) 28 1.2 thorpej * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE 29 1.2 thorpej * POSSIBILITY OF SUCH DAMAGE. 30 1.1 thorpej */ 31 1.1 thorpej 32 1.30 xtraeme #include <sys/cdefs.h> 33 1.58 thorpej __KERNEL_RCSID(0, "$NetBSD: satalink.c,v 1.58 2022/09/25 17:52:25 thorpej Exp $"); 34 1.30 xtraeme 35 1.1 thorpej #include <sys/param.h> 36 1.1 thorpej #include <sys/systm.h> 37 1.1 thorpej 38 1.1 thorpej #include <dev/pci/pcivar.h> 39 1.1 thorpej #include <dev/pci/pcidevs.h> 40 1.1 thorpej #include <dev/pci/pciidereg.h> 41 1.1 thorpej #include <dev/pci/pciidevar.h> 42 1.1 thorpej #include <dev/pci/pciide_sii3112_reg.h> 43 1.1 thorpej 44 1.2 thorpej #include <dev/ata/satareg.h> 45 1.15 thorpej #include <dev/ata/satavar.h> 46 1.8 martin #include <dev/ata/atareg.h> 47 1.1 thorpej 48 1.4 thorpej /* 49 1.4 thorpej * Register map for BA5 register space, indexed by channel. 50 1.4 thorpej */ 51 1.4 thorpej static const struct { 52 1.4 thorpej bus_addr_t ba5_IDEDMA_CMD; 53 1.4 thorpej bus_addr_t ba5_IDEDMA_CTL; 54 1.4 thorpej bus_addr_t ba5_IDEDMA_TBL; 55 1.4 thorpej bus_addr_t ba5_IDEDMA_CMD2; 56 1.4 thorpej bus_addr_t ba5_IDEDMA_CTL2; 57 1.4 thorpej bus_addr_t ba5_IDE_TF0; 58 1.4 thorpej bus_addr_t ba5_IDE_TF1; 59 1.4 thorpej bus_addr_t ba5_IDE_TF2; 60 1.4 thorpej bus_addr_t ba5_IDE_TF3; 61 1.4 thorpej bus_addr_t ba5_IDE_TF4; 62 1.4 thorpej bus_addr_t ba5_IDE_TF5; 63 1.4 thorpej bus_addr_t ba5_IDE_TF6; 64 1.4 thorpej bus_addr_t ba5_IDE_TF7; 65 1.4 thorpej bus_addr_t ba5_IDE_TF8; 66 1.4 thorpej bus_addr_t ba5_IDE_RAD; 67 1.4 thorpej bus_addr_t ba5_IDE_TF9; 68 1.4 thorpej bus_addr_t ba5_IDE_TF10; 69 1.4 thorpej bus_addr_t ba5_IDE_TF11; 70 1.4 thorpej bus_addr_t ba5_IDE_TF12; 71 1.4 thorpej bus_addr_t ba5_IDE_TF13; 72 1.4 thorpej bus_addr_t ba5_IDE_TF14; 73 1.4 thorpej bus_addr_t ba5_IDE_TF15; 74 1.4 thorpej bus_addr_t ba5_IDE_TF16; 75 1.4 thorpej bus_addr_t ba5_IDE_TF17; 76 1.4 thorpej bus_addr_t ba5_IDE_TF18; 77 1.4 thorpej bus_addr_t ba5_IDE_TF19; 78 1.4 thorpej bus_addr_t ba5_IDE_RABC; 79 1.4 thorpej bus_addr_t ba5_IDE_CMD_STS; 80 1.4 thorpej bus_addr_t ba5_IDE_CFG_STS; 81 1.4 thorpej bus_addr_t ba5_IDE_DTM; 82 1.4 thorpej bus_addr_t ba5_SControl; 83 1.4 thorpej bus_addr_t ba5_SStatus; 84 1.4 thorpej bus_addr_t ba5_SError; 85 1.5 thorpej bus_addr_t ba5_SActive; /* 3114 */ 86 1.5 thorpej bus_addr_t ba5_SMisc; 87 1.5 thorpej bus_addr_t ba5_PHY_CONFIG; 88 1.5 thorpej bus_addr_t ba5_SIEN; 89 1.5 thorpej bus_addr_t ba5_SFISCfg; 90 1.4 thorpej } satalink_ba5_regmap[] = { 91 1.5 thorpej { /* Channel 0 */ 92 1.4 thorpej .ba5_IDEDMA_CMD = 0x000, 93 1.4 thorpej .ba5_IDEDMA_CTL = 0x002, 94 1.4 thorpej .ba5_IDEDMA_TBL = 0x004, 95 1.4 thorpej .ba5_IDEDMA_CMD2 = 0x010, 96 1.4 thorpej .ba5_IDEDMA_CTL2 = 0x012, 97 1.4 thorpej .ba5_IDE_TF0 = 0x080, /* wd_data */ 98 1.4 thorpej .ba5_IDE_TF1 = 0x081, /* wd_error */ 99 1.4 thorpej .ba5_IDE_TF2 = 0x082, /* wd_seccnt */ 100 1.4 thorpej .ba5_IDE_TF3 = 0x083, /* wd_sector */ 101 1.4 thorpej .ba5_IDE_TF4 = 0x084, /* wd_cyl_lo */ 102 1.4 thorpej .ba5_IDE_TF5 = 0x085, /* wd_cyl_hi */ 103 1.4 thorpej .ba5_IDE_TF6 = 0x086, /* wd_sdh */ 104 1.4 thorpej .ba5_IDE_TF7 = 0x087, /* wd_command */ 105 1.4 thorpej .ba5_IDE_TF8 = 0x08a, /* wd_altsts */ 106 1.4 thorpej .ba5_IDE_RAD = 0x08c, 107 1.4 thorpej .ba5_IDE_TF9 = 0x091, /* Features 2 */ 108 1.4 thorpej .ba5_IDE_TF10 = 0x092, /* Sector Count 2 */ 109 1.4 thorpej .ba5_IDE_TF11 = 0x093, /* Start Sector 2 */ 110 1.4 thorpej .ba5_IDE_TF12 = 0x094, /* Cylinder Low 2 */ 111 1.4 thorpej .ba5_IDE_TF13 = 0x095, /* Cylinder High 2 */ 112 1.4 thorpej .ba5_IDE_TF14 = 0x096, /* Device/Head 2 */ 113 1.4 thorpej .ba5_IDE_TF15 = 0x097, /* Cmd Sts 2 */ 114 1.4 thorpej .ba5_IDE_TF16 = 0x098, /* Sector Count 2 ext */ 115 1.4 thorpej .ba5_IDE_TF17 = 0x099, /* Start Sector 2 ext */ 116 1.4 thorpej .ba5_IDE_TF18 = 0x09a, /* Cyl Low 2 ext */ 117 1.4 thorpej .ba5_IDE_TF19 = 0x09b, /* Cyl High 2 ext */ 118 1.4 thorpej .ba5_IDE_RABC = 0x09c, 119 1.4 thorpej .ba5_IDE_CMD_STS = 0x0a0, 120 1.4 thorpej .ba5_IDE_CFG_STS = 0x0a1, 121 1.4 thorpej .ba5_IDE_DTM = 0x0b4, 122 1.4 thorpej .ba5_SControl = 0x100, 123 1.4 thorpej .ba5_SStatus = 0x104, 124 1.4 thorpej .ba5_SError = 0x108, 125 1.5 thorpej .ba5_SActive = 0x10c, 126 1.5 thorpej .ba5_SMisc = 0x140, 127 1.5 thorpej .ba5_PHY_CONFIG = 0x144, 128 1.5 thorpej .ba5_SIEN = 0x148, 129 1.5 thorpej .ba5_SFISCfg = 0x14c, 130 1.4 thorpej }, 131 1.5 thorpej { /* Channel 1 */ 132 1.4 thorpej .ba5_IDEDMA_CMD = 0x008, 133 1.4 thorpej .ba5_IDEDMA_CTL = 0x00a, 134 1.4 thorpej .ba5_IDEDMA_TBL = 0x00c, 135 1.4 thorpej .ba5_IDEDMA_CMD2 = 0x018, 136 1.4 thorpej .ba5_IDEDMA_CTL2 = 0x01a, 137 1.4 thorpej .ba5_IDE_TF0 = 0x0c0, /* wd_data */ 138 1.4 thorpej .ba5_IDE_TF1 = 0x0c1, /* wd_error */ 139 1.4 thorpej .ba5_IDE_TF2 = 0x0c2, /* wd_seccnt */ 140 1.4 thorpej .ba5_IDE_TF3 = 0x0c3, /* wd_sector */ 141 1.4 thorpej .ba5_IDE_TF4 = 0x0c4, /* wd_cyl_lo */ 142 1.4 thorpej .ba5_IDE_TF5 = 0x0c5, /* wd_cyl_hi */ 143 1.4 thorpej .ba5_IDE_TF6 = 0x0c6, /* wd_sdh */ 144 1.4 thorpej .ba5_IDE_TF7 = 0x0c7, /* wd_command */ 145 1.4 thorpej .ba5_IDE_TF8 = 0x0ca, /* wd_altsts */ 146 1.4 thorpej .ba5_IDE_RAD = 0x0cc, 147 1.4 thorpej .ba5_IDE_TF9 = 0x0d1, /* Features 2 */ 148 1.4 thorpej .ba5_IDE_TF10 = 0x0d2, /* Sector Count 2 */ 149 1.4 thorpej .ba5_IDE_TF11 = 0x0d3, /* Start Sector 2 */ 150 1.4 thorpej .ba5_IDE_TF12 = 0x0d4, /* Cylinder Low 2 */ 151 1.4 thorpej .ba5_IDE_TF13 = 0x0d5, /* Cylinder High 2 */ 152 1.4 thorpej .ba5_IDE_TF14 = 0x0d6, /* Device/Head 2 */ 153 1.4 thorpej .ba5_IDE_TF15 = 0x0d7, /* Cmd Sts 2 */ 154 1.4 thorpej .ba5_IDE_TF16 = 0x0d8, /* Sector Count 2 ext */ 155 1.4 thorpej .ba5_IDE_TF17 = 0x0d9, /* Start Sector 2 ext */ 156 1.4 thorpej .ba5_IDE_TF18 = 0x0da, /* Cyl Low 2 ext */ 157 1.4 thorpej .ba5_IDE_TF19 = 0x0db, /* Cyl High 2 ext */ 158 1.4 thorpej .ba5_IDE_RABC = 0x0dc, 159 1.4 thorpej .ba5_IDE_CMD_STS = 0x0e0, 160 1.4 thorpej .ba5_IDE_CFG_STS = 0x0e1, 161 1.4 thorpej .ba5_IDE_DTM = 0x0f4, 162 1.4 thorpej .ba5_SControl = 0x180, 163 1.4 thorpej .ba5_SStatus = 0x184, 164 1.4 thorpej .ba5_SError = 0x188, 165 1.5 thorpej .ba5_SActive = 0x18c, 166 1.5 thorpej .ba5_SMisc = 0x1c0, 167 1.5 thorpej .ba5_PHY_CONFIG = 0x1c4, 168 1.5 thorpej .ba5_SIEN = 0x1c8, 169 1.5 thorpej .ba5_SFISCfg = 0x1cc, 170 1.5 thorpej }, 171 1.5 thorpej { /* Channel 2 (3114) */ 172 1.5 thorpej .ba5_IDEDMA_CMD = 0x200, 173 1.5 thorpej .ba5_IDEDMA_CTL = 0x202, 174 1.5 thorpej .ba5_IDEDMA_TBL = 0x204, 175 1.5 thorpej .ba5_IDEDMA_CMD2 = 0x210, 176 1.5 thorpej .ba5_IDEDMA_CTL2 = 0x212, 177 1.5 thorpej .ba5_IDE_TF0 = 0x280, /* wd_data */ 178 1.5 thorpej .ba5_IDE_TF1 = 0x281, /* wd_error */ 179 1.5 thorpej .ba5_IDE_TF2 = 0x282, /* wd_seccnt */ 180 1.5 thorpej .ba5_IDE_TF3 = 0x283, /* wd_sector */ 181 1.5 thorpej .ba5_IDE_TF4 = 0x284, /* wd_cyl_lo */ 182 1.5 thorpej .ba5_IDE_TF5 = 0x285, /* wd_cyl_hi */ 183 1.5 thorpej .ba5_IDE_TF6 = 0x286, /* wd_sdh */ 184 1.5 thorpej .ba5_IDE_TF7 = 0x287, /* wd_command */ 185 1.5 thorpej .ba5_IDE_TF8 = 0x28a, /* wd_altsts */ 186 1.5 thorpej .ba5_IDE_RAD = 0x28c, 187 1.5 thorpej .ba5_IDE_TF9 = 0x291, /* Features 2 */ 188 1.5 thorpej .ba5_IDE_TF10 = 0x292, /* Sector Count 2 */ 189 1.5 thorpej .ba5_IDE_TF11 = 0x293, /* Start Sector 2 */ 190 1.5 thorpej .ba5_IDE_TF12 = 0x294, /* Cylinder Low 2 */ 191 1.5 thorpej .ba5_IDE_TF13 = 0x295, /* Cylinder High 2 */ 192 1.5 thorpej .ba5_IDE_TF14 = 0x296, /* Device/Head 2 */ 193 1.5 thorpej .ba5_IDE_TF15 = 0x297, /* Cmd Sts 2 */ 194 1.5 thorpej .ba5_IDE_TF16 = 0x298, /* Sector Count 2 ext */ 195 1.5 thorpej .ba5_IDE_TF17 = 0x299, /* Start Sector 2 ext */ 196 1.5 thorpej .ba5_IDE_TF18 = 0x29a, /* Cyl Low 2 ext */ 197 1.5 thorpej .ba5_IDE_TF19 = 0x29b, /* Cyl High 2 ext */ 198 1.5 thorpej .ba5_IDE_RABC = 0x29c, 199 1.5 thorpej .ba5_IDE_CMD_STS = 0x2a0, 200 1.5 thorpej .ba5_IDE_CFG_STS = 0x2a1, 201 1.5 thorpej .ba5_IDE_DTM = 0x2b4, 202 1.5 thorpej .ba5_SControl = 0x300, 203 1.5 thorpej .ba5_SStatus = 0x304, 204 1.5 thorpej .ba5_SError = 0x308, 205 1.5 thorpej .ba5_SActive = 0x30c, 206 1.5 thorpej .ba5_SMisc = 0x340, 207 1.5 thorpej .ba5_PHY_CONFIG = 0x344, 208 1.5 thorpej .ba5_SIEN = 0x348, 209 1.5 thorpej .ba5_SFISCfg = 0x34c, 210 1.5 thorpej }, 211 1.5 thorpej { /* Channel 3 (3114) */ 212 1.5 thorpej .ba5_IDEDMA_CMD = 0x208, 213 1.5 thorpej .ba5_IDEDMA_CTL = 0x20a, 214 1.5 thorpej .ba5_IDEDMA_TBL = 0x20c, 215 1.5 thorpej .ba5_IDEDMA_CMD2 = 0x218, 216 1.5 thorpej .ba5_IDEDMA_CTL2 = 0x21a, 217 1.5 thorpej .ba5_IDE_TF0 = 0x2c0, /* wd_data */ 218 1.5 thorpej .ba5_IDE_TF1 = 0x2c1, /* wd_error */ 219 1.5 thorpej .ba5_IDE_TF2 = 0x2c2, /* wd_seccnt */ 220 1.5 thorpej .ba5_IDE_TF3 = 0x2c3, /* wd_sector */ 221 1.5 thorpej .ba5_IDE_TF4 = 0x2c4, /* wd_cyl_lo */ 222 1.5 thorpej .ba5_IDE_TF5 = 0x2c5, /* wd_cyl_hi */ 223 1.5 thorpej .ba5_IDE_TF6 = 0x2c6, /* wd_sdh */ 224 1.5 thorpej .ba5_IDE_TF7 = 0x2c7, /* wd_command */ 225 1.5 thorpej .ba5_IDE_TF8 = 0x2ca, /* wd_altsts */ 226 1.5 thorpej .ba5_IDE_RAD = 0x2cc, 227 1.5 thorpej .ba5_IDE_TF9 = 0x2d1, /* Features 2 */ 228 1.5 thorpej .ba5_IDE_TF10 = 0x2d2, /* Sector Count 2 */ 229 1.5 thorpej .ba5_IDE_TF11 = 0x2d3, /* Start Sector 2 */ 230 1.5 thorpej .ba5_IDE_TF12 = 0x2d4, /* Cylinder Low 2 */ 231 1.5 thorpej .ba5_IDE_TF13 = 0x2d5, /* Cylinder High 2 */ 232 1.5 thorpej .ba5_IDE_TF14 = 0x2d6, /* Device/Head 2 */ 233 1.5 thorpej .ba5_IDE_TF15 = 0x2d7, /* Cmd Sts 2 */ 234 1.5 thorpej .ba5_IDE_TF16 = 0x2d8, /* Sector Count 2 ext */ 235 1.5 thorpej .ba5_IDE_TF17 = 0x2d9, /* Start Sector 2 ext */ 236 1.5 thorpej .ba5_IDE_TF18 = 0x2da, /* Cyl Low 2 ext */ 237 1.5 thorpej .ba5_IDE_TF19 = 0x2db, /* Cyl High 2 ext */ 238 1.5 thorpej .ba5_IDE_RABC = 0x2dc, 239 1.5 thorpej .ba5_IDE_CMD_STS = 0x2e0, 240 1.5 thorpej .ba5_IDE_CFG_STS = 0x2e1, 241 1.5 thorpej .ba5_IDE_DTM = 0x2f4, 242 1.5 thorpej .ba5_SControl = 0x380, 243 1.5 thorpej .ba5_SStatus = 0x384, 244 1.5 thorpej .ba5_SError = 0x388, 245 1.5 thorpej .ba5_SActive = 0x38c, 246 1.5 thorpej .ba5_SMisc = 0x3c0, 247 1.5 thorpej .ba5_PHY_CONFIG = 0x3c4, 248 1.5 thorpej .ba5_SIEN = 0x3c8, 249 1.5 thorpej .ba5_SFISCfg = 0x3cc, 250 1.5 thorpej }, 251 1.4 thorpej }; 252 1.4 thorpej 253 1.5 thorpej #define ba5_SIS 0x214 /* summary interrupt status */ 254 1.5 thorpej 255 1.5 thorpej /* Interrupt steering bit in BA5[0x200]. */ 256 1.5 thorpej #define IDEDMA_CMD_INT_STEER (1U << 1) 257 1.5 thorpej 258 1.36 cube static int satalink_match(device_t, cfdata_t, void *); 259 1.36 cube static void satalink_attach(device_t, device_t, void *); 260 1.1 thorpej 261 1.36 cube CFATTACH_DECL_NEW(satalink, sizeof(struct pciide_softc), 262 1.51 jakllsch satalink_match, satalink_attach, pciide_detach, NULL); 263 1.1 thorpej 264 1.43 dyoung static void sii3112_chip_map(struct pciide_softc*, 265 1.43 dyoung const struct pci_attach_args*); 266 1.43 dyoung static void sii3114_chip_map(struct pciide_softc*, 267 1.43 dyoung const struct pci_attach_args*); 268 1.19 thorpej static void sii3112_drv_probe(struct ata_channel*); 269 1.19 thorpej static void sii3112_setup_channel(struct ata_channel*); 270 1.1 thorpej 271 1.1 thorpej static const struct pciide_product_desc pciide_satalink_products[] = { 272 1.1 thorpej { PCI_PRODUCT_CMDTECH_3112, 273 1.1 thorpej 0, 274 1.1 thorpej "Silicon Image SATALink 3112", 275 1.1 thorpej sii3112_chip_map, 276 1.1 thorpej }, 277 1.13 sekiya { PCI_PRODUCT_CMDTECH_3512, 278 1.13 sekiya 0, 279 1.13 sekiya "Silicon Image SATALink 3512", 280 1.13 sekiya sii3112_chip_map, 281 1.13 sekiya }, 282 1.17 msaitoh { PCI_PRODUCT_CMDTECH_AAR_1210SA, 283 1.17 msaitoh 0, 284 1.17 msaitoh "Adaptec AAR-1210SA serial ATA RAID controller", 285 1.17 msaitoh sii3112_chip_map, 286 1.17 msaitoh }, 287 1.5 thorpej { PCI_PRODUCT_CMDTECH_3114, 288 1.5 thorpej 0, 289 1.5 thorpej "Silicon Image SATALink 3114", 290 1.5 thorpej sii3114_chip_map, 291 1.5 thorpej }, 292 1.41 mrg { PCI_PRODUCT_ATI_IXP_SATA_300, 293 1.41 mrg 0, 294 1.41 mrg "ATI IXP 300 SATA", 295 1.41 mrg sii3112_chip_map, 296 1.41 mrg }, 297 1.1 thorpej { 0, 298 1.1 thorpej 0, 299 1.1 thorpej NULL, 300 1.1 thorpej NULL 301 1.1 thorpej } 302 1.1 thorpej }; 303 1.1 thorpej 304 1.1 thorpej static int 305 1.36 cube satalink_match(device_t parent, cfdata_t match, void *aux) 306 1.1 thorpej { 307 1.1 thorpej struct pci_attach_args *pa = aux; 308 1.1 thorpej 309 1.1 thorpej if (PCI_VENDOR(pa->pa_id) == PCI_VENDOR_CMDTECH) { 310 1.1 thorpej if (pciide_lookup_product(pa->pa_id, pciide_satalink_products)) 311 1.1 thorpej return (2); 312 1.1 thorpej } 313 1.1 thorpej return (0); 314 1.1 thorpej } 315 1.1 thorpej 316 1.1 thorpej static void 317 1.36 cube satalink_attach(device_t parent, device_t self, void *aux) 318 1.1 thorpej { 319 1.1 thorpej struct pci_attach_args *pa = aux; 320 1.36 cube struct pciide_softc *sc = device_private(self); 321 1.36 cube 322 1.36 cube sc->sc_wdcdev.sc_atac.atac_dev = self; 323 1.1 thorpej 324 1.1 thorpej pciide_common_attach(sc, pa, 325 1.1 thorpej pciide_lookup_product(pa->pa_id, pciide_satalink_products)); 326 1.1 thorpej 327 1.1 thorpej } 328 1.1 thorpej 329 1.27 perry static inline uint32_t 330 1.5 thorpej ba5_read_4_ind(struct pciide_softc *sc, bus_addr_t reg) 331 1.5 thorpej { 332 1.5 thorpej uint32_t rv; 333 1.5 thorpej int s; 334 1.5 thorpej 335 1.5 thorpej s = splbio(); 336 1.5 thorpej pci_conf_write(sc->sc_pc, sc->sc_tag, SII3112_BA5_IND_ADDR, reg); 337 1.5 thorpej rv = pci_conf_read(sc->sc_pc, sc->sc_tag, SII3112_BA5_IND_DATA); 338 1.5 thorpej splx(s); 339 1.5 thorpej 340 1.5 thorpej return (rv); 341 1.5 thorpej } 342 1.5 thorpej 343 1.27 perry static inline uint32_t 344 1.2 thorpej ba5_read_4(struct pciide_softc *sc, bus_addr_t reg) 345 1.2 thorpej { 346 1.2 thorpej 347 1.2 thorpej if (__predict_true(sc->sc_ba5_en != 0)) 348 1.2 thorpej return (bus_space_read_4(sc->sc_ba5_st, sc->sc_ba5_sh, reg)); 349 1.2 thorpej 350 1.5 thorpej return (ba5_read_4_ind(sc, reg)); 351 1.2 thorpej } 352 1.2 thorpej 353 1.4 thorpej #define BA5_READ_4(sc, chan, reg) \ 354 1.4 thorpej ba5_read_4((sc), satalink_ba5_regmap[(chan)].reg) 355 1.4 thorpej 356 1.27 perry static inline void 357 1.5 thorpej ba5_write_4_ind(struct pciide_softc *sc, bus_addr_t reg, uint32_t val) 358 1.5 thorpej { 359 1.5 thorpej int s; 360 1.5 thorpej 361 1.5 thorpej s = splbio(); 362 1.5 thorpej pci_conf_write(sc->sc_pc, sc->sc_tag, SII3112_BA5_IND_ADDR, reg); 363 1.5 thorpej pci_conf_write(sc->sc_pc, sc->sc_tag, SII3112_BA5_IND_DATA, val); 364 1.5 thorpej splx(s); 365 1.5 thorpej } 366 1.5 thorpej 367 1.27 perry static inline void 368 1.2 thorpej ba5_write_4(struct pciide_softc *sc, bus_addr_t reg, uint32_t val) 369 1.2 thorpej { 370 1.2 thorpej 371 1.2 thorpej if (__predict_true(sc->sc_ba5_en != 0)) 372 1.2 thorpej bus_space_write_4(sc->sc_ba5_st, sc->sc_ba5_sh, reg, val); 373 1.5 thorpej else 374 1.5 thorpej ba5_write_4_ind(sc, reg, val); 375 1.2 thorpej } 376 1.2 thorpej 377 1.4 thorpej #define BA5_WRITE_4(sc, chan, reg, val) \ 378 1.4 thorpej ba5_write_4((sc), satalink_ba5_regmap[(chan)].reg, (val)) 379 1.4 thorpej 380 1.25 ragge /* 381 1.25 ragge * When the Silicon Image 3112 retries a PCI memory read command, 382 1.25 ragge * it may retry it as a memory read multiple command under some 383 1.25 ragge * circumstances. This can totally confuse some PCI controllers, 384 1.25 ragge * so ensure that it will never do this by making sure that the 385 1.25 ragge * Read Threshold (FIFO Read Request Control) field of the FIFO 386 1.25 ragge * Valid Byte Count and Control registers for both channels (BA5 387 1.25 ragge * offset 0x40 and 0x44) are set to be at least as large as the 388 1.25 ragge * cacheline size register. 389 1.25 ragge * This may also happen on the 3114 (ragge 050527) 390 1.25 ragge */ 391 1.25 ragge static void 392 1.43 dyoung sii_fixup_cacheline(struct pciide_softc *sc, const struct pci_attach_args *pa, 393 1.43 dyoung int n) 394 1.25 ragge { 395 1.35 ws pcireg_t cls, reg; 396 1.35 ws int i; 397 1.35 ws static bus_addr_t addr[] = { 0x40, 0x44, 0x240, 0x244 }; 398 1.25 ragge 399 1.25 ragge cls = pci_conf_read(pa->pa_pc, pa->pa_tag, PCI_BHLC_REG); 400 1.25 ragge cls = (cls >> PCI_CACHELINE_SHIFT) & PCI_CACHELINE_MASK; 401 1.25 ragge cls *= 4; 402 1.25 ragge if (cls > 224) { 403 1.25 ragge cls = pci_conf_read(pa->pa_pc, pa->pa_tag, PCI_BHLC_REG); 404 1.25 ragge cls &= ~(PCI_CACHELINE_MASK << PCI_CACHELINE_SHIFT); 405 1.25 ragge cls |= ((224/4) << PCI_CACHELINE_SHIFT); 406 1.25 ragge pci_conf_write(pa->pa_pc, pa->pa_tag, PCI_BHLC_REG, cls); 407 1.25 ragge cls = 224; 408 1.25 ragge } 409 1.25 ragge if (cls < 32) 410 1.25 ragge cls = 32; 411 1.25 ragge cls = (cls + 31) / 32; 412 1.35 ws for (i = 0; i < n; i++) { 413 1.35 ws reg = ba5_read_4(sc, addr[i]); 414 1.35 ws if ((reg & 0x7) < cls) 415 1.35 ws ba5_write_4(sc, addr[i], (reg & 0x07) | cls); 416 1.35 ws } 417 1.25 ragge } 418 1.25 ragge 419 1.1 thorpej static void 420 1.43 dyoung sii3112_chip_map(struct pciide_softc *sc, const struct pci_attach_args *pa) 421 1.1 thorpej { 422 1.1 thorpej struct pciide_channel *cp; 423 1.2 thorpej pcireg_t interface, scs_cmd, cfgctl; 424 1.1 thorpej int channel; 425 1.1 thorpej 426 1.1 thorpej if (pciide_chipen(sc, pa) == 0) 427 1.1 thorpej return; 428 1.1 thorpej 429 1.5 thorpej #define SII3112_RESET_BITS \ 430 1.5 thorpej (SCS_CMD_PBM_RESET | SCS_CMD_ARB_RESET | \ 431 1.5 thorpej SCS_CMD_FF1_RESET | SCS_CMD_FF0_RESET | \ 432 1.5 thorpej SCS_CMD_IDE1_RESET | SCS_CMD_IDE0_RESET) 433 1.5 thorpej 434 1.5 thorpej /* 435 1.5 thorpej * Reset everything and then unblock all of the interrupts. 436 1.5 thorpej */ 437 1.2 thorpej scs_cmd = pci_conf_read(pa->pa_pc, pa->pa_tag, SII3112_SCS_CMD); 438 1.2 thorpej pci_conf_write(pa->pa_pc, pa->pa_tag, SII3112_SCS_CMD, 439 1.5 thorpej scs_cmd | SII3112_RESET_BITS); 440 1.5 thorpej delay(50 * 1000); 441 1.5 thorpej pci_conf_write(pa->pa_pc, pa->pa_tag, SII3112_SCS_CMD, 442 1.2 thorpej scs_cmd & SCS_CMD_BA5_EN); 443 1.5 thorpej delay(50 * 1000); 444 1.2 thorpej 445 1.2 thorpej if (scs_cmd & SCS_CMD_BA5_EN) { 446 1.36 cube aprint_verbose_dev(sc->sc_wdcdev.sc_atac.atac_dev, 447 1.36 cube "SATALink BA5 register space enabled\n"); 448 1.2 thorpej if (pci_mapreg_map(pa, PCI_MAPREG_START + 0x14, 449 1.2 thorpej PCI_MAPREG_TYPE_MEM| 450 1.2 thorpej PCI_MAPREG_MEM_TYPE_32BIT, 0, 451 1.2 thorpej &sc->sc_ba5_st, &sc->sc_ba5_sh, 452 1.42 jakllsch NULL, &sc->sc_ba5_ss) != 0) 453 1.36 cube aprint_error_dev(sc->sc_wdcdev.sc_atac.atac_dev, 454 1.36 cube "unable to map SATALink BA5 register space\n"); 455 1.2 thorpej else 456 1.2 thorpej sc->sc_ba5_en = 1; 457 1.2 thorpej } else { 458 1.36 cube aprint_verbose_dev(sc->sc_wdcdev.sc_atac.atac_dev, 459 1.36 cube "SATALink BA5 register space disabled\n"); 460 1.2 thorpej 461 1.2 thorpej cfgctl = pci_conf_read(pa->pa_pc, pa->pa_tag, 462 1.2 thorpej SII3112_PCI_CFGCTL); 463 1.2 thorpej pci_conf_write(pa->pa_pc, pa->pa_tag, SII3112_PCI_CFGCTL, 464 1.2 thorpej cfgctl | CFGCTL_BA5INDEN); 465 1.2 thorpej } 466 1.2 thorpej 467 1.36 cube aprint_verbose_dev(sc->sc_wdcdev.sc_atac.atac_dev, 468 1.36 cube "bus-master DMA support present"); 469 1.1 thorpej pciide_mapreg_dma(sc, pa); 470 1.34 ad aprint_verbose("\n"); 471 1.1 thorpej 472 1.1 thorpej /* 473 1.1 thorpej * Rev. <= 0x01 of the 3112 have a bug that can cause data 474 1.1 thorpej * corruption if DMA transfers cross an 8K boundary. This is 475 1.1 thorpej * apparently hard to tickle, but we'll go ahead and play it 476 1.1 thorpej * safe. 477 1.1 thorpej */ 478 1.40 mrg if ((PCI_PRODUCT(pa->pa_id) == PCI_PRODUCT_CMDTECH_3112 || 479 1.40 mrg PCI_PRODUCT(pa->pa_id) == PCI_PRODUCT_CMDTECH_AAR_1210SA) && 480 1.40 mrg PCI_REVISION(pa->pa_class) <= 0x01) { 481 1.1 thorpej sc->sc_dma_maxsegsz = 8192; 482 1.1 thorpej sc->sc_dma_boundary = 8192; 483 1.1 thorpej } 484 1.1 thorpej 485 1.35 ws sii_fixup_cacheline(sc, pa, 2); 486 1.16 briggs 487 1.23 skd sc->sc_wdcdev.sc_atac.atac_cap |= ATAC_CAP_DATA16 | ATAC_CAP_DATA32; 488 1.21 thorpej sc->sc_wdcdev.sc_atac.atac_pio_cap = 4; 489 1.1 thorpej if (sc->sc_dma_ok) { 490 1.23 skd sc->sc_wdcdev.sc_atac.atac_cap |= ATAC_CAP_DMA | ATAC_CAP_UDMA; 491 1.1 thorpej sc->sc_wdcdev.irqack = pciide_irqack; 492 1.21 thorpej sc->sc_wdcdev.sc_atac.atac_dma_cap = 2; 493 1.21 thorpej sc->sc_wdcdev.sc_atac.atac_udma_cap = 6; 494 1.1 thorpej } 495 1.21 thorpej sc->sc_wdcdev.sc_atac.atac_set_modes = sii3112_setup_channel; 496 1.1 thorpej 497 1.2 thorpej /* We can use SControl and SStatus to probe for drives. */ 498 1.21 thorpej sc->sc_wdcdev.sc_atac.atac_probe = sii3112_drv_probe; 499 1.2 thorpej 500 1.21 thorpej sc->sc_wdcdev.sc_atac.atac_channels = sc->wdc_chanarray; 501 1.21 thorpej sc->sc_wdcdev.sc_atac.atac_nchannels = PCIIDE_NUM_CHANNELS; 502 1.48 bouyer sc->sc_wdcdev.wdc_maxdrives = 1; 503 1.1 thorpej 504 1.19 thorpej wdc_allocate_regs(&sc->sc_wdcdev); 505 1.19 thorpej 506 1.24 perry /* 507 1.2 thorpej * The 3112 either identifies itself as a RAID storage device 508 1.2 thorpej * or a Misc storage device. Fake up the interface bits for 509 1.2 thorpej * what our driver expects. 510 1.1 thorpej */ 511 1.1 thorpej if (PCI_SUBCLASS(pa->pa_class) == PCI_SUBCLASS_MASS_STORAGE_IDE) { 512 1.1 thorpej interface = PCI_INTERFACE(pa->pa_class); 513 1.1 thorpej } else { 514 1.1 thorpej interface = PCIIDE_INTERFACE_BUS_MASTER_DMA | 515 1.1 thorpej PCIIDE_INTERFACE_PCI(0) | PCIIDE_INTERFACE_PCI(1); 516 1.1 thorpej } 517 1.1 thorpej 518 1.21 thorpej for (channel = 0; channel < sc->sc_wdcdev.sc_atac.atac_nchannels; 519 1.21 thorpej channel++) { 520 1.1 thorpej cp = &sc->pciide_channels[channel]; 521 1.1 thorpej if (pciide_chansetup(sc, channel, interface) == 0) 522 1.1 thorpej continue; 523 1.42 jakllsch pciide_mapchan(pa, cp, interface, pciide_pci_intr); 524 1.1 thorpej } 525 1.2 thorpej } 526 1.2 thorpej 527 1.5 thorpej static void 528 1.43 dyoung sii3114_mapreg_dma(struct pciide_softc *sc, const struct pci_attach_args *pa) 529 1.5 thorpej { 530 1.5 thorpej struct pciide_channel *pc; 531 1.5 thorpej int chan, reg; 532 1.5 thorpej bus_size_t size; 533 1.5 thorpej 534 1.5 thorpej sc->sc_wdcdev.dma_arg = sc; 535 1.5 thorpej sc->sc_wdcdev.dma_init = pciide_dma_init; 536 1.5 thorpej sc->sc_wdcdev.dma_start = pciide_dma_start; 537 1.5 thorpej sc->sc_wdcdev.dma_finish = pciide_dma_finish; 538 1.5 thorpej 539 1.36 cube if (device_cfdata(sc->sc_wdcdev.sc_atac.atac_dev)->cf_flags & 540 1.5 thorpej PCIIDE_OPTIONS_NODMA) { 541 1.34 ad aprint_verbose( 542 1.5 thorpej ", but unused (forced off by config file)"); 543 1.5 thorpej sc->sc_dma_ok = 0; 544 1.5 thorpej return; 545 1.5 thorpej } 546 1.5 thorpej 547 1.5 thorpej /* 548 1.5 thorpej * Slice off a subregion of BA5 for each of the channel's DMA 549 1.5 thorpej * registers. 550 1.5 thorpej */ 551 1.5 thorpej 552 1.5 thorpej sc->sc_dma_iot = sc->sc_ba5_st; 553 1.5 thorpej for (chan = 0; chan < 4; chan++) { 554 1.5 thorpej pc = &sc->pciide_channels[chan]; 555 1.5 thorpej for (reg = 0; reg < IDEDMA_NREGS; reg++) { 556 1.5 thorpej size = 4; 557 1.5 thorpej if (size > (IDEDMA_SCH_OFFSET - reg)) 558 1.5 thorpej size = IDEDMA_SCH_OFFSET - reg; 559 1.5 thorpej if (bus_space_subregion(sc->sc_ba5_st, 560 1.5 thorpej sc->sc_ba5_sh, 561 1.5 thorpej satalink_ba5_regmap[chan].ba5_IDEDMA_CMD + reg, 562 1.5 thorpej size, &pc->dma_iohs[reg]) != 0) { 563 1.5 thorpej sc->sc_dma_ok = 0; 564 1.34 ad aprint_verbose(", but can't subregion offset " 565 1.5 thorpej "%lu size %lu", 566 1.5 thorpej (u_long) satalink_ba5_regmap[ 567 1.5 thorpej chan].ba5_IDEDMA_CMD + reg, 568 1.5 thorpej (u_long) size); 569 1.5 thorpej return; 570 1.5 thorpej } 571 1.5 thorpej } 572 1.5 thorpej } 573 1.5 thorpej 574 1.5 thorpej /* DMA registers all set up! */ 575 1.5 thorpej sc->sc_dmat = pa->pa_dmat; 576 1.5 thorpej sc->sc_dma_ok = 1; 577 1.5 thorpej } 578 1.5 thorpej 579 1.5 thorpej static int 580 1.5 thorpej sii3114_chansetup(struct pciide_softc *sc, int channel) 581 1.5 thorpej { 582 1.5 thorpej static const char *channel_names[] = { 583 1.5 thorpej "port 0", 584 1.5 thorpej "port 1", 585 1.5 thorpej "port 2", 586 1.5 thorpej "port 3", 587 1.5 thorpej }; 588 1.5 thorpej struct pciide_channel *cp = &sc->pciide_channels[channel]; 589 1.5 thorpej 590 1.19 thorpej sc->wdc_chanarray[channel] = &cp->ata_channel; 591 1.5 thorpej 592 1.5 thorpej /* 593 1.5 thorpej * We must always keep the Interrupt Steering bit set in channel 2's 594 1.5 thorpej * IDEDMA_CMD register. 595 1.5 thorpej */ 596 1.5 thorpej if (channel == 2) 597 1.5 thorpej cp->idedma_cmd = IDEDMA_CMD_INT_STEER; 598 1.5 thorpej 599 1.5 thorpej cp->name = channel_names[channel]; 600 1.19 thorpej cp->ata_channel.ch_channel = channel; 601 1.21 thorpej cp->ata_channel.ch_atac = &sc->sc_wdcdev.sc_atac; 602 1.55 jdolecek 603 1.5 thorpej return (1); 604 1.5 thorpej } 605 1.5 thorpej 606 1.5 thorpej static void 607 1.5 thorpej sii3114_mapchan(struct pciide_channel *cp) 608 1.5 thorpej { 609 1.19 thorpej struct ata_channel *wdc_cp = &cp->ata_channel; 610 1.20 thorpej struct pciide_softc *sc = CHAN_TO_PCIIDE(wdc_cp); 611 1.20 thorpej struct wdc_regs *wdr = CHAN_TO_WDC_REGS(wdc_cp); 612 1.5 thorpej int i; 613 1.5 thorpej 614 1.5 thorpej cp->compat = 0; 615 1.5 thorpej cp->ih = sc->sc_pci_ih; 616 1.5 thorpej 617 1.19 thorpej wdr->cmd_iot = sc->sc_ba5_st; 618 1.5 thorpej if (bus_space_subregion(sc->sc_ba5_st, sc->sc_ba5_sh, 619 1.11 thorpej satalink_ba5_regmap[wdc_cp->ch_channel].ba5_IDE_TF0, 620 1.19 thorpej 9, &wdr->cmd_baseioh) != 0) { 621 1.36 cube aprint_error_dev(sc->sc_wdcdev.sc_atac.atac_dev, 622 1.36 cube "couldn't subregion %s cmd base\n", cp->name); 623 1.5 thorpej goto bad; 624 1.5 thorpej } 625 1.5 thorpej 626 1.19 thorpej wdr->ctl_iot = sc->sc_ba5_st; 627 1.5 thorpej if (bus_space_subregion(sc->sc_ba5_st, sc->sc_ba5_sh, 628 1.11 thorpej satalink_ba5_regmap[wdc_cp->ch_channel].ba5_IDE_TF8, 629 1.5 thorpej 1, &cp->ctl_baseioh) != 0) { 630 1.36 cube aprint_error_dev(sc->sc_wdcdev.sc_atac.atac_dev, 631 1.36 cube "couldn't subregion %s ctl base\n", cp->name); 632 1.5 thorpej goto bad; 633 1.5 thorpej } 634 1.19 thorpej wdr->ctl_ioh = cp->ctl_baseioh; 635 1.5 thorpej 636 1.5 thorpej for (i = 0; i < WDC_NREG; i++) { 637 1.19 thorpej if (bus_space_subregion(wdr->cmd_iot, wdr->cmd_baseioh, 638 1.5 thorpej i, i == 0 ? 4 : 1, 639 1.19 thorpej &wdr->cmd_iohs[i]) != 0) { 640 1.36 cube aprint_error_dev(sc->sc_wdcdev.sc_atac.atac_dev, 641 1.36 cube "couldn't subregion %s channel cmd regs\n", 642 1.36 cube cp->name); 643 1.5 thorpej goto bad; 644 1.5 thorpej } 645 1.5 thorpej } 646 1.54 jdolecek wdc_init_shadow_regs(wdr); 647 1.19 thorpej wdr->data32iot = wdr->cmd_iot; 648 1.19 thorpej wdr->data32ioh = wdr->cmd_iohs[0]; 649 1.5 thorpej wdcattach(wdc_cp); 650 1.5 thorpej return; 651 1.5 thorpej 652 1.5 thorpej bad: 653 1.19 thorpej cp->ata_channel.ch_flags |= ATACH_DISABLED; 654 1.5 thorpej } 655 1.5 thorpej 656 1.5 thorpej static void 657 1.43 dyoung sii3114_chip_map(struct pciide_softc *sc, const struct pci_attach_args *pa) 658 1.5 thorpej { 659 1.5 thorpej struct pciide_channel *cp; 660 1.5 thorpej pcireg_t scs_cmd; 661 1.5 thorpej pci_intr_handle_t intrhandle; 662 1.5 thorpej const char *intrstr; 663 1.5 thorpej int channel; 664 1.52 christos char intrbuf[PCI_INTRSTR_LEN]; 665 1.5 thorpej 666 1.5 thorpej if (pciide_chipen(sc, pa) == 0) 667 1.5 thorpej return; 668 1.5 thorpej 669 1.5 thorpej #define SII3114_RESET_BITS \ 670 1.5 thorpej (SCS_CMD_PBM_RESET | SCS_CMD_ARB_RESET | \ 671 1.5 thorpej SCS_CMD_FF1_RESET | SCS_CMD_FF0_RESET | \ 672 1.5 thorpej SCS_CMD_FF3_RESET | SCS_CMD_FF2_RESET | \ 673 1.5 thorpej SCS_CMD_IDE1_RESET | SCS_CMD_IDE0_RESET | \ 674 1.5 thorpej SCS_CMD_IDE3_RESET | SCS_CMD_IDE2_RESET) 675 1.5 thorpej 676 1.5 thorpej /* 677 1.5 thorpej * Reset everything and then unblock all of the interrupts. 678 1.5 thorpej */ 679 1.5 thorpej scs_cmd = pci_conf_read(pa->pa_pc, pa->pa_tag, SII3112_SCS_CMD); 680 1.5 thorpej pci_conf_write(pa->pa_pc, pa->pa_tag, SII3112_SCS_CMD, 681 1.5 thorpej scs_cmd | SII3114_RESET_BITS); 682 1.5 thorpej delay(50 * 1000); 683 1.5 thorpej pci_conf_write(pa->pa_pc, pa->pa_tag, SII3112_SCS_CMD, 684 1.5 thorpej scs_cmd & SCS_CMD_M66EN); 685 1.5 thorpej delay(50 * 1000); 686 1.5 thorpej 687 1.5 thorpej /* 688 1.5 thorpej * On the 3114, the BA5 register space is always enabled. In 689 1.5 thorpej * order to use the 3114 in any sane way, we must use this BA5 690 1.5 thorpej * register space, and so we consider it an error if we cannot 691 1.5 thorpej * map it. 692 1.5 thorpej * 693 1.5 thorpej * As a consequence of using BA5, our register mapping is different 694 1.5 thorpej * from a normal PCI IDE controller's, and so we are unable to use 695 1.5 thorpej * most of the common PCI IDE register mapping functions. 696 1.5 thorpej */ 697 1.5 thorpej if (pci_mapreg_map(pa, PCI_MAPREG_START + 0x14, 698 1.5 thorpej PCI_MAPREG_TYPE_MEM| 699 1.5 thorpej PCI_MAPREG_MEM_TYPE_32BIT, 0, 700 1.5 thorpej &sc->sc_ba5_st, &sc->sc_ba5_sh, 701 1.42 jakllsch NULL, &sc->sc_ba5_ss) != 0) { 702 1.36 cube aprint_error_dev(sc->sc_wdcdev.sc_atac.atac_dev, 703 1.36 cube "unable to map SATALink BA5 register space\n"); 704 1.5 thorpej return; 705 1.5 thorpej } 706 1.5 thorpej sc->sc_ba5_en = 1; 707 1.5 thorpej 708 1.36 cube aprint_verbose_dev(sc->sc_wdcdev.sc_atac.atac_dev, 709 1.36 cube "%dMHz PCI bus\n", (scs_cmd & SCS_CMD_M66EN) ? 66 : 33); 710 1.5 thorpej 711 1.5 thorpej /* 712 1.5 thorpej * Set the Interrupt Steering bit in the IDEDMA_CMD register of 713 1.5 thorpej * channel 2. This is required at all times for proper operation 714 1.5 thorpej * when using the BA5 register space (otherwise interrupts from 715 1.5 thorpej * all 4 channels won't work). 716 1.5 thorpej */ 717 1.5 thorpej BA5_WRITE_4(sc, 2, ba5_IDEDMA_CMD, IDEDMA_CMD_INT_STEER); 718 1.5 thorpej 719 1.36 cube aprint_verbose_dev(sc->sc_wdcdev.sc_atac.atac_dev, 720 1.36 cube "bus-master DMA support present"); 721 1.5 thorpej sii3114_mapreg_dma(sc, pa); 722 1.34 ad aprint_verbose("\n"); 723 1.5 thorpej 724 1.35 ws sii_fixup_cacheline(sc, pa, 4); 725 1.25 ragge 726 1.23 skd sc->sc_wdcdev.sc_atac.atac_cap |= ATAC_CAP_DATA16 | ATAC_CAP_DATA32; 727 1.21 thorpej sc->sc_wdcdev.sc_atac.atac_pio_cap = 4; 728 1.5 thorpej if (sc->sc_dma_ok) { 729 1.23 skd sc->sc_wdcdev.sc_atac.atac_cap |= ATAC_CAP_DMA | ATAC_CAP_UDMA; 730 1.5 thorpej sc->sc_wdcdev.irqack = pciide_irqack; 731 1.21 thorpej sc->sc_wdcdev.sc_atac.atac_dma_cap = 2; 732 1.21 thorpej sc->sc_wdcdev.sc_atac.atac_udma_cap = 6; 733 1.5 thorpej } 734 1.21 thorpej sc->sc_wdcdev.sc_atac.atac_set_modes = sii3112_setup_channel; 735 1.5 thorpej 736 1.5 thorpej /* We can use SControl and SStatus to probe for drives. */ 737 1.21 thorpej sc->sc_wdcdev.sc_atac.atac_probe = sii3112_drv_probe; 738 1.5 thorpej 739 1.21 thorpej sc->sc_wdcdev.sc_atac.atac_channels = sc->wdc_chanarray; 740 1.21 thorpej sc->sc_wdcdev.sc_atac.atac_nchannels = 4; 741 1.48 bouyer sc->sc_wdcdev.wdc_maxdrives = 1; 742 1.5 thorpej 743 1.19 thorpej wdc_allocate_regs(&sc->sc_wdcdev); 744 1.19 thorpej 745 1.5 thorpej /* Map and establish the interrupt handler. */ 746 1.5 thorpej if (pci_intr_map(pa, &intrhandle) != 0) { 747 1.36 cube aprint_error_dev(sc->sc_wdcdev.sc_atac.atac_dev, 748 1.36 cube "couldn't map native-PCI interrupt\n"); 749 1.5 thorpej return; 750 1.5 thorpej } 751 1.52 christos intrstr = pci_intr_string(pa->pa_pc, intrhandle, intrbuf, sizeof(intrbuf)); 752 1.56 jdolecek sc->sc_pci_ih = pci_intr_establish_xname(pa->pa_pc, intrhandle, IPL_BIO, 753 1.56 jdolecek /* XXX */ 754 1.56 jdolecek pciide_pci_intr, sc, device_xname(sc->sc_wdcdev.sc_atac.atac_dev)); 755 1.5 thorpej if (sc->sc_pci_ih != NULL) { 756 1.36 cube aprint_normal_dev(sc->sc_wdcdev.sc_atac.atac_dev, 757 1.36 cube "using %s for native-PCI interrupt\n", 758 1.36 cube intrstr ? intrstr : "unknown interrupt"); 759 1.5 thorpej } else { 760 1.36 cube aprint_error_dev(sc->sc_wdcdev.sc_atac.atac_dev, 761 1.36 cube "couldn't establish native-PCI interrupt"); 762 1.5 thorpej if (intrstr != NULL) 763 1.39 njoly aprint_error(" at %s", intrstr); 764 1.39 njoly aprint_error("\n"); 765 1.5 thorpej return; 766 1.5 thorpej } 767 1.5 thorpej 768 1.21 thorpej for (channel = 0; channel < sc->sc_wdcdev.sc_atac.atac_nchannels; 769 1.21 thorpej channel++) { 770 1.5 thorpej cp = &sc->pciide_channels[channel]; 771 1.5 thorpej if (sii3114_chansetup(sc, channel) == 0) 772 1.5 thorpej continue; 773 1.5 thorpej sii3114_mapchan(cp); 774 1.5 thorpej } 775 1.5 thorpej } 776 1.5 thorpej 777 1.32 bouyer /* Probe the drives using SATA registers. 778 1.32 bouyer * Note we can't use wdc_sataprobe as we may not be able to map ba5 779 1.32 bouyer */ 780 1.7 thorpej static void 781 1.19 thorpej sii3112_drv_probe(struct ata_channel *chp) 782 1.2 thorpej { 783 1.20 thorpej struct pciide_softc *sc = CHAN_TO_PCIIDE(chp); 784 1.20 thorpej struct wdc_regs *wdr = CHAN_TO_WDC_REGS(chp); 785 1.2 thorpej uint32_t scontrol, sstatus; 786 1.50 martin uint8_t /* scnt, sn, */ cl, ch; 787 1.48 bouyer int s; 788 1.2 thorpej 789 1.57 christos ata_channel_lock(chp); 790 1.2 thorpej /* 791 1.2 thorpej * The 3112 is a 2-port part, and only has one drive per channel 792 1.2 thorpej * (each port emulates a master drive). 793 1.5 thorpej * 794 1.5 thorpej * The 3114 is similar, but has 4 channels. 795 1.2 thorpej */ 796 1.2 thorpej 797 1.2 thorpej /* 798 1.2 thorpej * Request communication initialization sequence, any speed. 799 1.2 thorpej * Performing this is the equivalent of an ATA Reset. 800 1.2 thorpej */ 801 1.2 thorpej scontrol = SControl_DET_INIT | SControl_SPD_ANY; 802 1.2 thorpej 803 1.2 thorpej /* 804 1.2 thorpej * XXX We don't yet support SATA power management; disable all 805 1.2 thorpej * power management state transitions. 806 1.2 thorpej */ 807 1.2 thorpej scontrol |= SControl_IPM_NONE; 808 1.2 thorpej 809 1.11 thorpej BA5_WRITE_4(sc, chp->ch_channel, ba5_SControl, scontrol); 810 1.5 thorpej delay(50 * 1000); 811 1.2 thorpej scontrol &= ~SControl_DET_INIT; 812 1.11 thorpej BA5_WRITE_4(sc, chp->ch_channel, ba5_SControl, scontrol); 813 1.5 thorpej delay(50 * 1000); 814 1.2 thorpej 815 1.11 thorpej sstatus = BA5_READ_4(sc, chp->ch_channel, ba5_SStatus); 816 1.5 thorpej #if 0 817 1.49 chs aprint_normal_dev(sc->sc_wdcdev.sc_atac.atac_dev, 818 1.37 cegger "port %d: SStatus=0x%08x, SControl=0x%08x\n", 819 1.37 cegger chp->ch_channel, sstatus, 820 1.11 thorpej BA5_READ_4(sc, chp->ch_channel, ba5_SControl)); 821 1.5 thorpej #endif 822 1.2 thorpej switch (sstatus & SStatus_DET_mask) { 823 1.2 thorpej case SStatus_DET_NODEV: 824 1.2 thorpej /* No device; be silent. */ 825 1.2 thorpej break; 826 1.2 thorpej 827 1.2 thorpej case SStatus_DET_DEV_NE: 828 1.36 cube aprint_error_dev(sc->sc_wdcdev.sc_atac.atac_dev, 829 1.36 cube "port %d: device connected, but " 830 1.36 cube "communication not established\n", chp->ch_channel); 831 1.2 thorpej break; 832 1.2 thorpej 833 1.2 thorpej case SStatus_DET_OFFLINE: 834 1.36 cube aprint_error_dev(sc->sc_wdcdev.sc_atac.atac_dev, 835 1.36 cube "port %d: PHY offline\n", chp->ch_channel); 836 1.2 thorpej break; 837 1.2 thorpej 838 1.2 thorpej case SStatus_DET_DEV: 839 1.2 thorpej /* 840 1.2 thorpej * XXX ATAPI detection doesn't currently work. Don't 841 1.2 thorpej * XXX know why. But, it's not like the standard method 842 1.2 thorpej * XXX can detect an ATAPI device connected via a SATA/PATA 843 1.2 thorpej * XXX bridge, so at least this is no worse. --thorpej 844 1.2 thorpej */ 845 1.19 thorpej bus_space_write_1(wdr->cmd_iot, wdr->cmd_iohs[wd_sdh], 0, 846 1.2 thorpej WDSD_IBM | (0 << 4)); 847 1.2 thorpej delay(10); /* 400ns delay */ 848 1.2 thorpej /* Save register contents. */ 849 1.50 martin #if 0 850 1.19 thorpej scnt = bus_space_read_1(wdr->cmd_iot, 851 1.19 thorpej wdr->cmd_iohs[wd_seccnt], 0); 852 1.19 thorpej sn = bus_space_read_1(wdr->cmd_iot, 853 1.19 thorpej wdr->cmd_iohs[wd_sector], 0); 854 1.50 martin #endif 855 1.19 thorpej cl = bus_space_read_1(wdr->cmd_iot, 856 1.19 thorpej wdr->cmd_iohs[wd_cyl_lo], 0); 857 1.19 thorpej ch = bus_space_read_1(wdr->cmd_iot, 858 1.19 thorpej wdr->cmd_iohs[wd_cyl_hi], 0); 859 1.2 thorpej #if 0 860 1.2 thorpej printf("%s: port %d: scnt=0x%x sn=0x%x cl=0x%x ch=0x%x\n", 861 1.49 chs device_xname(sc->sc_wdcdev.sc_atac.atac_dev), chp->ch_channel, 862 1.2 thorpej scnt, sn, cl, ch); 863 1.2 thorpej #endif 864 1.57 christos if (atabus_alloc_drives(chp, 1) != 0) { 865 1.57 christos ata_channel_unlock(chp); 866 1.48 bouyer return; 867 1.57 christos } 868 1.2 thorpej /* 869 1.2 thorpej * scnt and sn are supposed to be 0x1 for ATAPI, but in some 870 1.2 thorpej * cases we get wrong values here, so ignore it. 871 1.2 thorpej */ 872 1.22 thorpej s = splbio(); 873 1.2 thorpej if (cl == 0x14 && ch == 0xeb) 874 1.48 bouyer chp->ch_drive[0].drive_type = ATA_DRIVET_ATAPI; 875 1.2 thorpej else 876 1.48 bouyer chp->ch_drive[0].drive_type = ATA_DRIVET_ATA; 877 1.22 thorpej splx(s); 878 1.2 thorpej 879 1.36 cube aprint_normal_dev(sc->sc_wdcdev.sc_atac.atac_dev, 880 1.36 cube "port %d: device present, speed: %s\n", 881 1.36 cube chp->ch_channel, 882 1.15 thorpej sata_speed(sstatus)); 883 1.2 thorpej break; 884 1.2 thorpej 885 1.2 thorpej default: 886 1.36 cube aprint_error_dev(sc->sc_wdcdev.sc_atac.atac_dev, 887 1.36 cube "port %d: unknown SStatus: 0x%08x\n", 888 1.36 cube chp->ch_channel, sstatus); 889 1.2 thorpej } 890 1.57 christos ata_channel_unlock(chp); 891 1.1 thorpej } 892 1.1 thorpej 893 1.1 thorpej static void 894 1.19 thorpej sii3112_setup_channel(struct ata_channel *chp) 895 1.1 thorpej { 896 1.1 thorpej struct ata_drive_datas *drvp; 897 1.22 thorpej int drive, s; 898 1.1 thorpej u_int32_t idedma_ctl, dtm; 899 1.20 thorpej struct pciide_channel *cp = CHAN_TO_PCHAN(chp); 900 1.20 thorpej struct pciide_softc *sc = CHAN_TO_PCIIDE(chp); 901 1.1 thorpej 902 1.1 thorpej /* setup DMA if needed */ 903 1.1 thorpej pciide_channel_dma_setup(cp); 904 1.1 thorpej 905 1.1 thorpej idedma_ctl = 0; 906 1.1 thorpej dtm = 0; 907 1.1 thorpej 908 1.1 thorpej for (drive = 0; drive < 2; drive++) { 909 1.1 thorpej drvp = &chp->ch_drive[drive]; 910 1.1 thorpej /* If no drive, skip */ 911 1.48 bouyer if (drvp->drive_type == ATA_DRIVET_NONE) 912 1.1 thorpej continue; 913 1.48 bouyer if (drvp->drive_flags & ATA_DRIVE_UDMA) { 914 1.1 thorpej /* use Ultra/DMA */ 915 1.22 thorpej s = splbio(); 916 1.48 bouyer drvp->drive_flags &= ~ATA_DRIVE_DMA; 917 1.22 thorpej splx(s); 918 1.1 thorpej idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive); 919 1.1 thorpej dtm |= DTM_IDEx_DMA; 920 1.48 bouyer } else if (drvp->drive_flags & ATA_DRIVE_DMA) { 921 1.1 thorpej idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive); 922 1.1 thorpej dtm |= DTM_IDEx_DMA; 923 1.1 thorpej } else { 924 1.1 thorpej dtm |= DTM_IDEx_PIO; 925 1.1 thorpej } 926 1.1 thorpej } 927 1.1 thorpej 928 1.1 thorpej /* 929 1.1 thorpej * Nothing to do to setup modes; it is meaningless in S-ATA 930 1.1 thorpej * (but many S-ATA drives still want to get the SET_FEATURE 931 1.1 thorpej * command). 932 1.1 thorpej */ 933 1.1 thorpej if (idedma_ctl != 0) { 934 1.1 thorpej /* Add software bits in status register */ 935 1.1 thorpej bus_space_write_1(sc->sc_dma_iot, cp->dma_iohs[IDEDMA_CTL], 0, 936 1.1 thorpej idedma_ctl); 937 1.1 thorpej } 938 1.11 thorpej BA5_WRITE_4(sc, chp->ch_channel, ba5_IDE_DTM, dtm); 939 1.1 thorpej } 940