satalink.c revision 1.15 1 1.15 thorpej /* $NetBSD: satalink.c,v 1.15 2004/05/28 23:26:58 thorpej Exp $ */
2 1.2 thorpej
3 1.2 thorpej /*-
4 1.2 thorpej * Copyright (c) 2003 The NetBSD Foundation, Inc.
5 1.2 thorpej * All rights reserved.
6 1.2 thorpej *
7 1.2 thorpej * This code is derived from software contributed to The NetBSD Foundation
8 1.2 thorpej * by Jason R. Thorpe of Wasabi Systems, Inc.
9 1.2 thorpej *
10 1.2 thorpej * Redistribution and use in source and binary forms, with or without
11 1.2 thorpej * modification, are permitted provided that the following conditions
12 1.2 thorpej * are met:
13 1.2 thorpej * 1. Redistributions of source code must retain the above copyright
14 1.2 thorpej * notice, this list of conditions and the following disclaimer.
15 1.2 thorpej * 2. Redistributions in binary form must reproduce the above copyright
16 1.2 thorpej * notice, this list of conditions and the following disclaimer in the
17 1.2 thorpej * documentation and/or other materials provided with the distribution.
18 1.2 thorpej * 3. All advertising materials mentioning features or use of this software
19 1.2 thorpej * must display the following acknowledgement:
20 1.2 thorpej * This product includes software developed by the NetBSD
21 1.2 thorpej * Foundation, Inc. and its contributors.
22 1.2 thorpej * 4. Neither the name of The NetBSD Foundation nor the names of its
23 1.2 thorpej * contributors may be used to endorse or promote products derived
24 1.2 thorpej * from this software without specific prior written permission.
25 1.2 thorpej *
26 1.2 thorpej * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
27 1.2 thorpej * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
28 1.2 thorpej * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
29 1.2 thorpej * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
30 1.2 thorpej * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
31 1.2 thorpej * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
32 1.2 thorpej * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
33 1.2 thorpej * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
34 1.2 thorpej * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
35 1.2 thorpej * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
36 1.2 thorpej * POSSIBILITY OF SUCH DAMAGE.
37 1.1 thorpej */
38 1.1 thorpej
39 1.1 thorpej #include <sys/param.h>
40 1.1 thorpej #include <sys/systm.h>
41 1.1 thorpej #include <sys/malloc.h>
42 1.1 thorpej
43 1.1 thorpej #include <dev/pci/pcivar.h>
44 1.1 thorpej #include <dev/pci/pcidevs.h>
45 1.1 thorpej #include <dev/pci/pciidereg.h>
46 1.1 thorpej #include <dev/pci/pciidevar.h>
47 1.1 thorpej #include <dev/pci/pciide_sii3112_reg.h>
48 1.1 thorpej
49 1.2 thorpej #include <dev/ata/satareg.h>
50 1.15 thorpej #include <dev/ata/satavar.h>
51 1.8 martin #include <dev/ata/atareg.h>
52 1.1 thorpej
53 1.4 thorpej /*
54 1.4 thorpej * Register map for BA5 register space, indexed by channel.
55 1.4 thorpej */
56 1.4 thorpej static const struct {
57 1.4 thorpej bus_addr_t ba5_IDEDMA_CMD;
58 1.4 thorpej bus_addr_t ba5_IDEDMA_CTL;
59 1.4 thorpej bus_addr_t ba5_IDEDMA_TBL;
60 1.4 thorpej bus_addr_t ba5_IDEDMA_CMD2;
61 1.4 thorpej bus_addr_t ba5_IDEDMA_CTL2;
62 1.4 thorpej bus_addr_t ba5_IDE_TF0;
63 1.4 thorpej bus_addr_t ba5_IDE_TF1;
64 1.4 thorpej bus_addr_t ba5_IDE_TF2;
65 1.4 thorpej bus_addr_t ba5_IDE_TF3;
66 1.4 thorpej bus_addr_t ba5_IDE_TF4;
67 1.4 thorpej bus_addr_t ba5_IDE_TF5;
68 1.4 thorpej bus_addr_t ba5_IDE_TF6;
69 1.4 thorpej bus_addr_t ba5_IDE_TF7;
70 1.4 thorpej bus_addr_t ba5_IDE_TF8;
71 1.4 thorpej bus_addr_t ba5_IDE_RAD;
72 1.4 thorpej bus_addr_t ba5_IDE_TF9;
73 1.4 thorpej bus_addr_t ba5_IDE_TF10;
74 1.4 thorpej bus_addr_t ba5_IDE_TF11;
75 1.4 thorpej bus_addr_t ba5_IDE_TF12;
76 1.4 thorpej bus_addr_t ba5_IDE_TF13;
77 1.4 thorpej bus_addr_t ba5_IDE_TF14;
78 1.4 thorpej bus_addr_t ba5_IDE_TF15;
79 1.4 thorpej bus_addr_t ba5_IDE_TF16;
80 1.4 thorpej bus_addr_t ba5_IDE_TF17;
81 1.4 thorpej bus_addr_t ba5_IDE_TF18;
82 1.4 thorpej bus_addr_t ba5_IDE_TF19;
83 1.4 thorpej bus_addr_t ba5_IDE_RABC;
84 1.4 thorpej bus_addr_t ba5_IDE_CMD_STS;
85 1.4 thorpej bus_addr_t ba5_IDE_CFG_STS;
86 1.4 thorpej bus_addr_t ba5_IDE_DTM;
87 1.4 thorpej bus_addr_t ba5_SControl;
88 1.4 thorpej bus_addr_t ba5_SStatus;
89 1.4 thorpej bus_addr_t ba5_SError;
90 1.5 thorpej bus_addr_t ba5_SActive; /* 3114 */
91 1.5 thorpej bus_addr_t ba5_SMisc;
92 1.5 thorpej bus_addr_t ba5_PHY_CONFIG;
93 1.5 thorpej bus_addr_t ba5_SIEN;
94 1.5 thorpej bus_addr_t ba5_SFISCfg;
95 1.4 thorpej } satalink_ba5_regmap[] = {
96 1.5 thorpej { /* Channel 0 */
97 1.4 thorpej .ba5_IDEDMA_CMD = 0x000,
98 1.4 thorpej .ba5_IDEDMA_CTL = 0x002,
99 1.4 thorpej .ba5_IDEDMA_TBL = 0x004,
100 1.4 thorpej .ba5_IDEDMA_CMD2 = 0x010,
101 1.4 thorpej .ba5_IDEDMA_CTL2 = 0x012,
102 1.4 thorpej .ba5_IDE_TF0 = 0x080, /* wd_data */
103 1.4 thorpej .ba5_IDE_TF1 = 0x081, /* wd_error */
104 1.4 thorpej .ba5_IDE_TF2 = 0x082, /* wd_seccnt */
105 1.4 thorpej .ba5_IDE_TF3 = 0x083, /* wd_sector */
106 1.4 thorpej .ba5_IDE_TF4 = 0x084, /* wd_cyl_lo */
107 1.4 thorpej .ba5_IDE_TF5 = 0x085, /* wd_cyl_hi */
108 1.4 thorpej .ba5_IDE_TF6 = 0x086, /* wd_sdh */
109 1.4 thorpej .ba5_IDE_TF7 = 0x087, /* wd_command */
110 1.4 thorpej .ba5_IDE_TF8 = 0x08a, /* wd_altsts */
111 1.4 thorpej .ba5_IDE_RAD = 0x08c,
112 1.4 thorpej .ba5_IDE_TF9 = 0x091, /* Features 2 */
113 1.4 thorpej .ba5_IDE_TF10 = 0x092, /* Sector Count 2 */
114 1.4 thorpej .ba5_IDE_TF11 = 0x093, /* Start Sector 2 */
115 1.4 thorpej .ba5_IDE_TF12 = 0x094, /* Cylinder Low 2 */
116 1.4 thorpej .ba5_IDE_TF13 = 0x095, /* Cylinder High 2 */
117 1.4 thorpej .ba5_IDE_TF14 = 0x096, /* Device/Head 2 */
118 1.4 thorpej .ba5_IDE_TF15 = 0x097, /* Cmd Sts 2 */
119 1.4 thorpej .ba5_IDE_TF16 = 0x098, /* Sector Count 2 ext */
120 1.4 thorpej .ba5_IDE_TF17 = 0x099, /* Start Sector 2 ext */
121 1.4 thorpej .ba5_IDE_TF18 = 0x09a, /* Cyl Low 2 ext */
122 1.4 thorpej .ba5_IDE_TF19 = 0x09b, /* Cyl High 2 ext */
123 1.4 thorpej .ba5_IDE_RABC = 0x09c,
124 1.4 thorpej .ba5_IDE_CMD_STS = 0x0a0,
125 1.4 thorpej .ba5_IDE_CFG_STS = 0x0a1,
126 1.4 thorpej .ba5_IDE_DTM = 0x0b4,
127 1.4 thorpej .ba5_SControl = 0x100,
128 1.4 thorpej .ba5_SStatus = 0x104,
129 1.4 thorpej .ba5_SError = 0x108,
130 1.5 thorpej .ba5_SActive = 0x10c,
131 1.5 thorpej .ba5_SMisc = 0x140,
132 1.5 thorpej .ba5_PHY_CONFIG = 0x144,
133 1.5 thorpej .ba5_SIEN = 0x148,
134 1.5 thorpej .ba5_SFISCfg = 0x14c,
135 1.4 thorpej },
136 1.5 thorpej { /* Channel 1 */
137 1.4 thorpej .ba5_IDEDMA_CMD = 0x008,
138 1.4 thorpej .ba5_IDEDMA_CTL = 0x00a,
139 1.4 thorpej .ba5_IDEDMA_TBL = 0x00c,
140 1.4 thorpej .ba5_IDEDMA_CMD2 = 0x018,
141 1.4 thorpej .ba5_IDEDMA_CTL2 = 0x01a,
142 1.4 thorpej .ba5_IDE_TF0 = 0x0c0, /* wd_data */
143 1.4 thorpej .ba5_IDE_TF1 = 0x0c1, /* wd_error */
144 1.4 thorpej .ba5_IDE_TF2 = 0x0c2, /* wd_seccnt */
145 1.4 thorpej .ba5_IDE_TF3 = 0x0c3, /* wd_sector */
146 1.4 thorpej .ba5_IDE_TF4 = 0x0c4, /* wd_cyl_lo */
147 1.4 thorpej .ba5_IDE_TF5 = 0x0c5, /* wd_cyl_hi */
148 1.4 thorpej .ba5_IDE_TF6 = 0x0c6, /* wd_sdh */
149 1.4 thorpej .ba5_IDE_TF7 = 0x0c7, /* wd_command */
150 1.4 thorpej .ba5_IDE_TF8 = 0x0ca, /* wd_altsts */
151 1.4 thorpej .ba5_IDE_RAD = 0x0cc,
152 1.4 thorpej .ba5_IDE_TF9 = 0x0d1, /* Features 2 */
153 1.4 thorpej .ba5_IDE_TF10 = 0x0d2, /* Sector Count 2 */
154 1.4 thorpej .ba5_IDE_TF11 = 0x0d3, /* Start Sector 2 */
155 1.4 thorpej .ba5_IDE_TF12 = 0x0d4, /* Cylinder Low 2 */
156 1.4 thorpej .ba5_IDE_TF13 = 0x0d5, /* Cylinder High 2 */
157 1.4 thorpej .ba5_IDE_TF14 = 0x0d6, /* Device/Head 2 */
158 1.4 thorpej .ba5_IDE_TF15 = 0x0d7, /* Cmd Sts 2 */
159 1.4 thorpej .ba5_IDE_TF16 = 0x0d8, /* Sector Count 2 ext */
160 1.4 thorpej .ba5_IDE_TF17 = 0x0d9, /* Start Sector 2 ext */
161 1.4 thorpej .ba5_IDE_TF18 = 0x0da, /* Cyl Low 2 ext */
162 1.4 thorpej .ba5_IDE_TF19 = 0x0db, /* Cyl High 2 ext */
163 1.4 thorpej .ba5_IDE_RABC = 0x0dc,
164 1.4 thorpej .ba5_IDE_CMD_STS = 0x0e0,
165 1.4 thorpej .ba5_IDE_CFG_STS = 0x0e1,
166 1.4 thorpej .ba5_IDE_DTM = 0x0f4,
167 1.4 thorpej .ba5_SControl = 0x180,
168 1.4 thorpej .ba5_SStatus = 0x184,
169 1.4 thorpej .ba5_SError = 0x188,
170 1.5 thorpej .ba5_SActive = 0x18c,
171 1.5 thorpej .ba5_SMisc = 0x1c0,
172 1.5 thorpej .ba5_PHY_CONFIG = 0x1c4,
173 1.5 thorpej .ba5_SIEN = 0x1c8,
174 1.5 thorpej .ba5_SFISCfg = 0x1cc,
175 1.5 thorpej },
176 1.5 thorpej { /* Channel 2 (3114) */
177 1.5 thorpej .ba5_IDEDMA_CMD = 0x200,
178 1.5 thorpej .ba5_IDEDMA_CTL = 0x202,
179 1.5 thorpej .ba5_IDEDMA_TBL = 0x204,
180 1.5 thorpej .ba5_IDEDMA_CMD2 = 0x210,
181 1.5 thorpej .ba5_IDEDMA_CTL2 = 0x212,
182 1.5 thorpej .ba5_IDE_TF0 = 0x280, /* wd_data */
183 1.5 thorpej .ba5_IDE_TF1 = 0x281, /* wd_error */
184 1.5 thorpej .ba5_IDE_TF2 = 0x282, /* wd_seccnt */
185 1.5 thorpej .ba5_IDE_TF3 = 0x283, /* wd_sector */
186 1.5 thorpej .ba5_IDE_TF4 = 0x284, /* wd_cyl_lo */
187 1.5 thorpej .ba5_IDE_TF5 = 0x285, /* wd_cyl_hi */
188 1.5 thorpej .ba5_IDE_TF6 = 0x286, /* wd_sdh */
189 1.5 thorpej .ba5_IDE_TF7 = 0x287, /* wd_command */
190 1.5 thorpej .ba5_IDE_TF8 = 0x28a, /* wd_altsts */
191 1.5 thorpej .ba5_IDE_RAD = 0x28c,
192 1.5 thorpej .ba5_IDE_TF9 = 0x291, /* Features 2 */
193 1.5 thorpej .ba5_IDE_TF10 = 0x292, /* Sector Count 2 */
194 1.5 thorpej .ba5_IDE_TF11 = 0x293, /* Start Sector 2 */
195 1.5 thorpej .ba5_IDE_TF12 = 0x294, /* Cylinder Low 2 */
196 1.5 thorpej .ba5_IDE_TF13 = 0x295, /* Cylinder High 2 */
197 1.5 thorpej .ba5_IDE_TF14 = 0x296, /* Device/Head 2 */
198 1.5 thorpej .ba5_IDE_TF15 = 0x297, /* Cmd Sts 2 */
199 1.5 thorpej .ba5_IDE_TF16 = 0x298, /* Sector Count 2 ext */
200 1.5 thorpej .ba5_IDE_TF17 = 0x299, /* Start Sector 2 ext */
201 1.5 thorpej .ba5_IDE_TF18 = 0x29a, /* Cyl Low 2 ext */
202 1.5 thorpej .ba5_IDE_TF19 = 0x29b, /* Cyl High 2 ext */
203 1.5 thorpej .ba5_IDE_RABC = 0x29c,
204 1.5 thorpej .ba5_IDE_CMD_STS = 0x2a0,
205 1.5 thorpej .ba5_IDE_CFG_STS = 0x2a1,
206 1.5 thorpej .ba5_IDE_DTM = 0x2b4,
207 1.5 thorpej .ba5_SControl = 0x300,
208 1.5 thorpej .ba5_SStatus = 0x304,
209 1.5 thorpej .ba5_SError = 0x308,
210 1.5 thorpej .ba5_SActive = 0x30c,
211 1.5 thorpej .ba5_SMisc = 0x340,
212 1.5 thorpej .ba5_PHY_CONFIG = 0x344,
213 1.5 thorpej .ba5_SIEN = 0x348,
214 1.5 thorpej .ba5_SFISCfg = 0x34c,
215 1.5 thorpej },
216 1.5 thorpej { /* Channel 3 (3114) */
217 1.5 thorpej .ba5_IDEDMA_CMD = 0x208,
218 1.5 thorpej .ba5_IDEDMA_CTL = 0x20a,
219 1.5 thorpej .ba5_IDEDMA_TBL = 0x20c,
220 1.5 thorpej .ba5_IDEDMA_CMD2 = 0x218,
221 1.5 thorpej .ba5_IDEDMA_CTL2 = 0x21a,
222 1.5 thorpej .ba5_IDE_TF0 = 0x2c0, /* wd_data */
223 1.5 thorpej .ba5_IDE_TF1 = 0x2c1, /* wd_error */
224 1.5 thorpej .ba5_IDE_TF2 = 0x2c2, /* wd_seccnt */
225 1.5 thorpej .ba5_IDE_TF3 = 0x2c3, /* wd_sector */
226 1.5 thorpej .ba5_IDE_TF4 = 0x2c4, /* wd_cyl_lo */
227 1.5 thorpej .ba5_IDE_TF5 = 0x2c5, /* wd_cyl_hi */
228 1.5 thorpej .ba5_IDE_TF6 = 0x2c6, /* wd_sdh */
229 1.5 thorpej .ba5_IDE_TF7 = 0x2c7, /* wd_command */
230 1.5 thorpej .ba5_IDE_TF8 = 0x2ca, /* wd_altsts */
231 1.5 thorpej .ba5_IDE_RAD = 0x2cc,
232 1.5 thorpej .ba5_IDE_TF9 = 0x2d1, /* Features 2 */
233 1.5 thorpej .ba5_IDE_TF10 = 0x2d2, /* Sector Count 2 */
234 1.5 thorpej .ba5_IDE_TF11 = 0x2d3, /* Start Sector 2 */
235 1.5 thorpej .ba5_IDE_TF12 = 0x2d4, /* Cylinder Low 2 */
236 1.5 thorpej .ba5_IDE_TF13 = 0x2d5, /* Cylinder High 2 */
237 1.5 thorpej .ba5_IDE_TF14 = 0x2d6, /* Device/Head 2 */
238 1.5 thorpej .ba5_IDE_TF15 = 0x2d7, /* Cmd Sts 2 */
239 1.5 thorpej .ba5_IDE_TF16 = 0x2d8, /* Sector Count 2 ext */
240 1.5 thorpej .ba5_IDE_TF17 = 0x2d9, /* Start Sector 2 ext */
241 1.5 thorpej .ba5_IDE_TF18 = 0x2da, /* Cyl Low 2 ext */
242 1.5 thorpej .ba5_IDE_TF19 = 0x2db, /* Cyl High 2 ext */
243 1.5 thorpej .ba5_IDE_RABC = 0x2dc,
244 1.5 thorpej .ba5_IDE_CMD_STS = 0x2e0,
245 1.5 thorpej .ba5_IDE_CFG_STS = 0x2e1,
246 1.5 thorpej .ba5_IDE_DTM = 0x2f4,
247 1.5 thorpej .ba5_SControl = 0x380,
248 1.5 thorpej .ba5_SStatus = 0x384,
249 1.5 thorpej .ba5_SError = 0x388,
250 1.5 thorpej .ba5_SActive = 0x38c,
251 1.5 thorpej .ba5_SMisc = 0x3c0,
252 1.5 thorpej .ba5_PHY_CONFIG = 0x3c4,
253 1.5 thorpej .ba5_SIEN = 0x3c8,
254 1.5 thorpej .ba5_SFISCfg = 0x3cc,
255 1.5 thorpej },
256 1.4 thorpej };
257 1.4 thorpej
258 1.5 thorpej #define ba5_SIS 0x214 /* summary interrupt status */
259 1.5 thorpej
260 1.5 thorpej /* Interrupt steering bit in BA5[0x200]. */
261 1.5 thorpej #define IDEDMA_CMD_INT_STEER (1U << 1)
262 1.5 thorpej
263 1.1 thorpej static int satalink_match(struct device *, struct cfdata *, void *);
264 1.1 thorpej static void satalink_attach(struct device *, struct device *, void *);
265 1.1 thorpej
266 1.1 thorpej CFATTACH_DECL(satalink, sizeof(struct pciide_softc),
267 1.1 thorpej satalink_match, satalink_attach, NULL, NULL);
268 1.1 thorpej
269 1.1 thorpej static void sii3112_chip_map(struct pciide_softc*, struct pci_attach_args*);
270 1.5 thorpej static void sii3114_chip_map(struct pciide_softc*, struct pci_attach_args*);
271 1.10 thorpej static void sii3112_drv_probe(struct wdc_channel*);
272 1.10 thorpej static void sii3112_setup_channel(struct wdc_channel*);
273 1.1 thorpej
274 1.1 thorpej static const struct pciide_product_desc pciide_satalink_products[] = {
275 1.1 thorpej { PCI_PRODUCT_CMDTECH_3112,
276 1.1 thorpej 0,
277 1.1 thorpej "Silicon Image SATALink 3112",
278 1.1 thorpej sii3112_chip_map,
279 1.1 thorpej },
280 1.13 sekiya { PCI_PRODUCT_CMDTECH_3512,
281 1.13 sekiya 0,
282 1.13 sekiya "Silicon Image SATALink 3512",
283 1.13 sekiya sii3112_chip_map,
284 1.13 sekiya },
285 1.5 thorpej { PCI_PRODUCT_CMDTECH_3114,
286 1.5 thorpej 0,
287 1.5 thorpej "Silicon Image SATALink 3114",
288 1.5 thorpej sii3114_chip_map,
289 1.5 thorpej },
290 1.1 thorpej { 0,
291 1.1 thorpej 0,
292 1.1 thorpej NULL,
293 1.1 thorpej NULL
294 1.1 thorpej }
295 1.1 thorpej };
296 1.1 thorpej
297 1.1 thorpej static int
298 1.1 thorpej satalink_match(struct device *parent, struct cfdata *match, void *aux)
299 1.1 thorpej {
300 1.1 thorpej struct pci_attach_args *pa = aux;
301 1.1 thorpej
302 1.1 thorpej if (PCI_VENDOR(pa->pa_id) == PCI_VENDOR_CMDTECH) {
303 1.1 thorpej if (pciide_lookup_product(pa->pa_id, pciide_satalink_products))
304 1.1 thorpej return (2);
305 1.1 thorpej }
306 1.1 thorpej return (0);
307 1.1 thorpej }
308 1.1 thorpej
309 1.1 thorpej static void
310 1.1 thorpej satalink_attach(struct device *parent, struct device *self, void *aux)
311 1.1 thorpej {
312 1.1 thorpej struct pci_attach_args *pa = aux;
313 1.1 thorpej struct pciide_softc *sc = (struct pciide_softc *)self;
314 1.1 thorpej
315 1.1 thorpej pciide_common_attach(sc, pa,
316 1.1 thorpej pciide_lookup_product(pa->pa_id, pciide_satalink_products));
317 1.1 thorpej
318 1.1 thorpej }
319 1.1 thorpej
320 1.2 thorpej static __inline uint32_t
321 1.5 thorpej ba5_read_4_ind(struct pciide_softc *sc, bus_addr_t reg)
322 1.5 thorpej {
323 1.5 thorpej uint32_t rv;
324 1.5 thorpej int s;
325 1.5 thorpej
326 1.5 thorpej s = splbio();
327 1.5 thorpej pci_conf_write(sc->sc_pc, sc->sc_tag, SII3112_BA5_IND_ADDR, reg);
328 1.5 thorpej rv = pci_conf_read(sc->sc_pc, sc->sc_tag, SII3112_BA5_IND_DATA);
329 1.5 thorpej splx(s);
330 1.5 thorpej
331 1.5 thorpej return (rv);
332 1.5 thorpej }
333 1.5 thorpej
334 1.5 thorpej static __inline uint32_t
335 1.2 thorpej ba5_read_4(struct pciide_softc *sc, bus_addr_t reg)
336 1.2 thorpej {
337 1.2 thorpej
338 1.2 thorpej if (__predict_true(sc->sc_ba5_en != 0))
339 1.2 thorpej return (bus_space_read_4(sc->sc_ba5_st, sc->sc_ba5_sh, reg));
340 1.2 thorpej
341 1.5 thorpej return (ba5_read_4_ind(sc, reg));
342 1.2 thorpej }
343 1.2 thorpej
344 1.4 thorpej #define BA5_READ_4(sc, chan, reg) \
345 1.4 thorpej ba5_read_4((sc), satalink_ba5_regmap[(chan)].reg)
346 1.4 thorpej
347 1.2 thorpej static __inline void
348 1.5 thorpej ba5_write_4_ind(struct pciide_softc *sc, bus_addr_t reg, uint32_t val)
349 1.5 thorpej {
350 1.5 thorpej int s;
351 1.5 thorpej
352 1.5 thorpej s = splbio();
353 1.5 thorpej pci_conf_write(sc->sc_pc, sc->sc_tag, SII3112_BA5_IND_ADDR, reg);
354 1.5 thorpej pci_conf_write(sc->sc_pc, sc->sc_tag, SII3112_BA5_IND_DATA, val);
355 1.5 thorpej splx(s);
356 1.5 thorpej }
357 1.5 thorpej
358 1.5 thorpej static __inline void
359 1.2 thorpej ba5_write_4(struct pciide_softc *sc, bus_addr_t reg, uint32_t val)
360 1.2 thorpej {
361 1.2 thorpej
362 1.2 thorpej if (__predict_true(sc->sc_ba5_en != 0))
363 1.2 thorpej bus_space_write_4(sc->sc_ba5_st, sc->sc_ba5_sh, reg, val);
364 1.5 thorpej else
365 1.5 thorpej ba5_write_4_ind(sc, reg, val);
366 1.2 thorpej }
367 1.2 thorpej
368 1.4 thorpej #define BA5_WRITE_4(sc, chan, reg, val) \
369 1.4 thorpej ba5_write_4((sc), satalink_ba5_regmap[(chan)].reg, (val))
370 1.4 thorpej
371 1.1 thorpej static void
372 1.1 thorpej sii3112_chip_map(struct pciide_softc *sc, struct pci_attach_args *pa)
373 1.1 thorpej {
374 1.1 thorpej struct pciide_channel *cp;
375 1.1 thorpej bus_size_t cmdsize, ctlsize;
376 1.2 thorpej pcireg_t interface, scs_cmd, cfgctl;
377 1.1 thorpej int channel;
378 1.1 thorpej
379 1.1 thorpej if (pciide_chipen(sc, pa) == 0)
380 1.1 thorpej return;
381 1.1 thorpej
382 1.5 thorpej #define SII3112_RESET_BITS \
383 1.5 thorpej (SCS_CMD_PBM_RESET | SCS_CMD_ARB_RESET | \
384 1.5 thorpej SCS_CMD_FF1_RESET | SCS_CMD_FF0_RESET | \
385 1.5 thorpej SCS_CMD_IDE1_RESET | SCS_CMD_IDE0_RESET)
386 1.5 thorpej
387 1.5 thorpej /*
388 1.5 thorpej * Reset everything and then unblock all of the interrupts.
389 1.5 thorpej */
390 1.2 thorpej scs_cmd = pci_conf_read(pa->pa_pc, pa->pa_tag, SII3112_SCS_CMD);
391 1.2 thorpej pci_conf_write(pa->pa_pc, pa->pa_tag, SII3112_SCS_CMD,
392 1.5 thorpej scs_cmd | SII3112_RESET_BITS);
393 1.5 thorpej delay(50 * 1000);
394 1.5 thorpej pci_conf_write(pa->pa_pc, pa->pa_tag, SII3112_SCS_CMD,
395 1.2 thorpej scs_cmd & SCS_CMD_BA5_EN);
396 1.5 thorpej delay(50 * 1000);
397 1.2 thorpej
398 1.2 thorpej if (scs_cmd & SCS_CMD_BA5_EN) {
399 1.2 thorpej aprint_verbose("%s: SATALink BA5 register space enabled\n",
400 1.2 thorpej sc->sc_wdcdev.sc_dev.dv_xname);
401 1.2 thorpej if (pci_mapreg_map(pa, PCI_MAPREG_START + 0x14,
402 1.2 thorpej PCI_MAPREG_TYPE_MEM|
403 1.2 thorpej PCI_MAPREG_MEM_TYPE_32BIT, 0,
404 1.2 thorpej &sc->sc_ba5_st, &sc->sc_ba5_sh,
405 1.2 thorpej NULL, NULL) != 0)
406 1.2 thorpej aprint_error("%s: unable to map SATALink BA5 "
407 1.2 thorpej "register space\n", sc->sc_wdcdev.sc_dev.dv_xname);
408 1.2 thorpej else
409 1.2 thorpej sc->sc_ba5_en = 1;
410 1.2 thorpej } else {
411 1.2 thorpej aprint_verbose("%s: SATALink BA5 register space disabled\n",
412 1.2 thorpej sc->sc_wdcdev.sc_dev.dv_xname);
413 1.2 thorpej
414 1.2 thorpej cfgctl = pci_conf_read(pa->pa_pc, pa->pa_tag,
415 1.2 thorpej SII3112_PCI_CFGCTL);
416 1.2 thorpej pci_conf_write(pa->pa_pc, pa->pa_tag, SII3112_PCI_CFGCTL,
417 1.2 thorpej cfgctl | CFGCTL_BA5INDEN);
418 1.2 thorpej }
419 1.2 thorpej
420 1.1 thorpej aprint_normal("%s: bus-master DMA support present",
421 1.1 thorpej sc->sc_wdcdev.sc_dev.dv_xname);
422 1.1 thorpej pciide_mapreg_dma(sc, pa);
423 1.1 thorpej aprint_normal("\n");
424 1.1 thorpej
425 1.1 thorpej /*
426 1.1 thorpej * Rev. <= 0x01 of the 3112 have a bug that can cause data
427 1.1 thorpej * corruption if DMA transfers cross an 8K boundary. This is
428 1.1 thorpej * apparently hard to tickle, but we'll go ahead and play it
429 1.1 thorpej * safe.
430 1.1 thorpej */
431 1.1 thorpej if (PCI_REVISION(pa->pa_class) <= 0x01) {
432 1.1 thorpej sc->sc_dma_maxsegsz = 8192;
433 1.1 thorpej sc->sc_dma_boundary = 8192;
434 1.1 thorpej }
435 1.1 thorpej
436 1.1 thorpej sc->sc_wdcdev.cap |= WDC_CAPABILITY_DATA16 | WDC_CAPABILITY_DATA32 |
437 1.1 thorpej WDC_CAPABILITY_MODE;
438 1.1 thorpej sc->sc_wdcdev.PIO_cap = 4;
439 1.1 thorpej if (sc->sc_dma_ok) {
440 1.1 thorpej sc->sc_wdcdev.cap |= WDC_CAPABILITY_DMA | WDC_CAPABILITY_UDMA;
441 1.1 thorpej sc->sc_wdcdev.cap |= WDC_CAPABILITY_IRQACK;
442 1.1 thorpej sc->sc_wdcdev.irqack = pciide_irqack;
443 1.1 thorpej sc->sc_wdcdev.DMA_cap = 2;
444 1.1 thorpej sc->sc_wdcdev.UDMA_cap = 6;
445 1.1 thorpej }
446 1.1 thorpej sc->sc_wdcdev.set_modes = sii3112_setup_channel;
447 1.1 thorpej
448 1.2 thorpej /* We can use SControl and SStatus to probe for drives. */
449 1.2 thorpej sc->sc_wdcdev.drv_probe = sii3112_drv_probe;
450 1.2 thorpej
451 1.1 thorpej sc->sc_wdcdev.channels = sc->wdc_chanarray;
452 1.1 thorpej sc->sc_wdcdev.nchannels = PCIIDE_NUM_CHANNELS;
453 1.1 thorpej
454 1.1 thorpej /*
455 1.2 thorpej * The 3112 either identifies itself as a RAID storage device
456 1.2 thorpej * or a Misc storage device. Fake up the interface bits for
457 1.2 thorpej * what our driver expects.
458 1.1 thorpej */
459 1.1 thorpej if (PCI_SUBCLASS(pa->pa_class) == PCI_SUBCLASS_MASS_STORAGE_IDE) {
460 1.1 thorpej interface = PCI_INTERFACE(pa->pa_class);
461 1.1 thorpej } else {
462 1.1 thorpej interface = PCIIDE_INTERFACE_BUS_MASTER_DMA |
463 1.1 thorpej PCIIDE_INTERFACE_PCI(0) | PCIIDE_INTERFACE_PCI(1);
464 1.1 thorpej }
465 1.1 thorpej
466 1.1 thorpej for (channel = 0; channel < sc->sc_wdcdev.nchannels; channel++) {
467 1.1 thorpej cp = &sc->pciide_channels[channel];
468 1.1 thorpej if (pciide_chansetup(sc, channel, interface) == 0)
469 1.1 thorpej continue;
470 1.1 thorpej pciide_mapchan(pa, cp, interface, &cmdsize, &ctlsize,
471 1.1 thorpej pciide_pci_intr);
472 1.1 thorpej }
473 1.2 thorpej }
474 1.2 thorpej
475 1.5 thorpej static void
476 1.5 thorpej sii3114_mapreg_dma(struct pciide_softc *sc, struct pci_attach_args *pa)
477 1.5 thorpej {
478 1.5 thorpej struct pciide_channel *pc;
479 1.5 thorpej int chan, reg;
480 1.5 thorpej bus_size_t size;
481 1.5 thorpej
482 1.5 thorpej sc->sc_wdcdev.dma_arg = sc;
483 1.5 thorpej sc->sc_wdcdev.dma_init = pciide_dma_init;
484 1.5 thorpej sc->sc_wdcdev.dma_start = pciide_dma_start;
485 1.5 thorpej sc->sc_wdcdev.dma_finish = pciide_dma_finish;
486 1.5 thorpej
487 1.5 thorpej if (sc->sc_wdcdev.sc_dev.dv_cfdata->cf_flags &
488 1.5 thorpej PCIIDE_OPTIONS_NODMA) {
489 1.5 thorpej aprint_normal(
490 1.5 thorpej ", but unused (forced off by config file)");
491 1.5 thorpej sc->sc_dma_ok = 0;
492 1.5 thorpej return;
493 1.5 thorpej }
494 1.5 thorpej
495 1.5 thorpej /*
496 1.5 thorpej * Slice off a subregion of BA5 for each of the channel's DMA
497 1.5 thorpej * registers.
498 1.5 thorpej */
499 1.5 thorpej
500 1.5 thorpej sc->sc_dma_iot = sc->sc_ba5_st;
501 1.5 thorpej for (chan = 0; chan < 4; chan++) {
502 1.5 thorpej pc = &sc->pciide_channels[chan];
503 1.5 thorpej for (reg = 0; reg < IDEDMA_NREGS; reg++) {
504 1.5 thorpej size = 4;
505 1.5 thorpej if (size > (IDEDMA_SCH_OFFSET - reg))
506 1.5 thorpej size = IDEDMA_SCH_OFFSET - reg;
507 1.5 thorpej if (bus_space_subregion(sc->sc_ba5_st,
508 1.5 thorpej sc->sc_ba5_sh,
509 1.5 thorpej satalink_ba5_regmap[chan].ba5_IDEDMA_CMD + reg,
510 1.5 thorpej size, &pc->dma_iohs[reg]) != 0) {
511 1.5 thorpej sc->sc_dma_ok = 0;
512 1.5 thorpej aprint_normal(", but can't subregion offset "
513 1.5 thorpej "%lu size %lu",
514 1.5 thorpej (u_long) satalink_ba5_regmap[
515 1.5 thorpej chan].ba5_IDEDMA_CMD + reg,
516 1.5 thorpej (u_long) size);
517 1.5 thorpej return;
518 1.5 thorpej }
519 1.5 thorpej }
520 1.5 thorpej }
521 1.5 thorpej
522 1.5 thorpej /* DMA registers all set up! */
523 1.5 thorpej sc->sc_dmat = pa->pa_dmat;
524 1.5 thorpej sc->sc_dma_ok = 1;
525 1.5 thorpej }
526 1.5 thorpej
527 1.5 thorpej static int
528 1.5 thorpej sii3114_chansetup(struct pciide_softc *sc, int channel)
529 1.5 thorpej {
530 1.5 thorpej static const char *channel_names[] = {
531 1.5 thorpej "port 0",
532 1.5 thorpej "port 1",
533 1.5 thorpej "port 2",
534 1.5 thorpej "port 3",
535 1.5 thorpej };
536 1.5 thorpej struct pciide_channel *cp = &sc->pciide_channels[channel];
537 1.5 thorpej
538 1.5 thorpej sc->wdc_chanarray[channel] = &cp->wdc_channel;
539 1.5 thorpej
540 1.5 thorpej /*
541 1.5 thorpej * We must always keep the Interrupt Steering bit set in channel 2's
542 1.5 thorpej * IDEDMA_CMD register.
543 1.5 thorpej */
544 1.5 thorpej if (channel == 2)
545 1.5 thorpej cp->idedma_cmd = IDEDMA_CMD_INT_STEER;
546 1.5 thorpej
547 1.5 thorpej cp->name = channel_names[channel];
548 1.11 thorpej cp->wdc_channel.ch_channel = channel;
549 1.11 thorpej cp->wdc_channel.ch_wdc = &sc->sc_wdcdev;
550 1.5 thorpej cp->wdc_channel.ch_queue =
551 1.9 thorpej malloc(sizeof(struct ata_queue), M_DEVBUF, M_NOWAIT);
552 1.5 thorpej if (cp->wdc_channel.ch_queue == NULL) {
553 1.5 thorpej aprint_error("%s %s channel: "
554 1.5 thorpej "can't allocate memory for command queue",
555 1.5 thorpej sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
556 1.5 thorpej return (0);
557 1.5 thorpej }
558 1.5 thorpej return (1);
559 1.5 thorpej }
560 1.5 thorpej
561 1.5 thorpej static void
562 1.5 thorpej sii3114_mapchan(struct pciide_channel *cp)
563 1.5 thorpej {
564 1.11 thorpej struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.ch_wdc;
565 1.10 thorpej struct wdc_channel *wdc_cp = &cp->wdc_channel;
566 1.5 thorpej int i;
567 1.5 thorpej
568 1.5 thorpej cp->compat = 0;
569 1.5 thorpej cp->ih = sc->sc_pci_ih;
570 1.5 thorpej
571 1.5 thorpej wdc_cp->cmd_iot = sc->sc_ba5_st;
572 1.5 thorpej if (bus_space_subregion(sc->sc_ba5_st, sc->sc_ba5_sh,
573 1.11 thorpej satalink_ba5_regmap[wdc_cp->ch_channel].ba5_IDE_TF0,
574 1.5 thorpej 9, &wdc_cp->cmd_baseioh) != 0) {
575 1.5 thorpej aprint_error("%s: couldn't subregion %s cmd base\n",
576 1.5 thorpej sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
577 1.5 thorpej goto bad;
578 1.5 thorpej }
579 1.5 thorpej
580 1.5 thorpej wdc_cp->ctl_iot = sc->sc_ba5_st;
581 1.5 thorpej if (bus_space_subregion(sc->sc_ba5_st, sc->sc_ba5_sh,
582 1.11 thorpej satalink_ba5_regmap[wdc_cp->ch_channel].ba5_IDE_TF8,
583 1.5 thorpej 1, &cp->ctl_baseioh) != 0) {
584 1.5 thorpej aprint_error("%s: couldn't subregion %s ctl base\n",
585 1.5 thorpej sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
586 1.5 thorpej goto bad;
587 1.5 thorpej }
588 1.5 thorpej wdc_cp->ctl_ioh = cp->ctl_baseioh;
589 1.5 thorpej
590 1.5 thorpej for (i = 0; i < WDC_NREG; i++) {
591 1.5 thorpej if (bus_space_subregion(wdc_cp->cmd_iot, wdc_cp->cmd_baseioh,
592 1.5 thorpej i, i == 0 ? 4 : 1,
593 1.5 thorpej &wdc_cp->cmd_iohs[i]) != 0) {
594 1.5 thorpej aprint_error("%s: couldn't subregion %s channel "
595 1.5 thorpej "cmd regs\n",
596 1.5 thorpej sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
597 1.5 thorpej goto bad;
598 1.5 thorpej }
599 1.5 thorpej }
600 1.14 thorpej wdc_init_shadow_regs(wdc_cp);
601 1.5 thorpej wdc_cp->data32iot = wdc_cp->cmd_iot;
602 1.5 thorpej wdc_cp->data32ioh = wdc_cp->cmd_iohs[0];
603 1.5 thorpej wdcattach(wdc_cp);
604 1.5 thorpej return;
605 1.5 thorpej
606 1.5 thorpej bad:
607 1.5 thorpej cp->wdc_channel.ch_flags |= WDCF_DISABLED;
608 1.5 thorpej }
609 1.5 thorpej
610 1.5 thorpej static void
611 1.5 thorpej sii3114_chip_map(struct pciide_softc *sc, struct pci_attach_args *pa)
612 1.5 thorpej {
613 1.5 thorpej struct pciide_channel *cp;
614 1.5 thorpej pcireg_t scs_cmd;
615 1.5 thorpej pci_intr_handle_t intrhandle;
616 1.5 thorpej const char *intrstr;
617 1.5 thorpej int channel;
618 1.5 thorpej
619 1.5 thorpej if (pciide_chipen(sc, pa) == 0)
620 1.5 thorpej return;
621 1.5 thorpej
622 1.5 thorpej #define SII3114_RESET_BITS \
623 1.5 thorpej (SCS_CMD_PBM_RESET | SCS_CMD_ARB_RESET | \
624 1.5 thorpej SCS_CMD_FF1_RESET | SCS_CMD_FF0_RESET | \
625 1.5 thorpej SCS_CMD_FF3_RESET | SCS_CMD_FF2_RESET | \
626 1.5 thorpej SCS_CMD_IDE1_RESET | SCS_CMD_IDE0_RESET | \
627 1.5 thorpej SCS_CMD_IDE3_RESET | SCS_CMD_IDE2_RESET)
628 1.5 thorpej
629 1.5 thorpej /*
630 1.5 thorpej * Reset everything and then unblock all of the interrupts.
631 1.5 thorpej */
632 1.5 thorpej scs_cmd = pci_conf_read(pa->pa_pc, pa->pa_tag, SII3112_SCS_CMD);
633 1.5 thorpej pci_conf_write(pa->pa_pc, pa->pa_tag, SII3112_SCS_CMD,
634 1.5 thorpej scs_cmd | SII3114_RESET_BITS);
635 1.5 thorpej delay(50 * 1000);
636 1.5 thorpej pci_conf_write(pa->pa_pc, pa->pa_tag, SII3112_SCS_CMD,
637 1.5 thorpej scs_cmd & SCS_CMD_M66EN);
638 1.5 thorpej delay(50 * 1000);
639 1.5 thorpej
640 1.5 thorpej /*
641 1.5 thorpej * On the 3114, the BA5 register space is always enabled. In
642 1.5 thorpej * order to use the 3114 in any sane way, we must use this BA5
643 1.5 thorpej * register space, and so we consider it an error if we cannot
644 1.5 thorpej * map it.
645 1.5 thorpej *
646 1.5 thorpej * As a consequence of using BA5, our register mapping is different
647 1.5 thorpej * from a normal PCI IDE controller's, and so we are unable to use
648 1.5 thorpej * most of the common PCI IDE register mapping functions.
649 1.5 thorpej */
650 1.5 thorpej if (pci_mapreg_map(pa, PCI_MAPREG_START + 0x14,
651 1.5 thorpej PCI_MAPREG_TYPE_MEM|
652 1.5 thorpej PCI_MAPREG_MEM_TYPE_32BIT, 0,
653 1.5 thorpej &sc->sc_ba5_st, &sc->sc_ba5_sh,
654 1.5 thorpej NULL, NULL) != 0) {
655 1.5 thorpej aprint_error("%s: unable to map SATALink BA5 "
656 1.5 thorpej "register space\n", sc->sc_wdcdev.sc_dev.dv_xname);
657 1.5 thorpej return;
658 1.5 thorpej }
659 1.5 thorpej sc->sc_ba5_en = 1;
660 1.5 thorpej
661 1.5 thorpej aprint_verbose("%s: %dMHz PCI bus\n", sc->sc_wdcdev.sc_dev.dv_xname,
662 1.5 thorpej (scs_cmd & SCS_CMD_M66EN) ? 66 : 33);
663 1.5 thorpej
664 1.5 thorpej /*
665 1.5 thorpej * Set the Interrupt Steering bit in the IDEDMA_CMD register of
666 1.5 thorpej * channel 2. This is required at all times for proper operation
667 1.5 thorpej * when using the BA5 register space (otherwise interrupts from
668 1.5 thorpej * all 4 channels won't work).
669 1.5 thorpej */
670 1.5 thorpej BA5_WRITE_4(sc, 2, ba5_IDEDMA_CMD, IDEDMA_CMD_INT_STEER);
671 1.5 thorpej
672 1.5 thorpej aprint_normal("%s: bus-master DMA support present",
673 1.5 thorpej sc->sc_wdcdev.sc_dev.dv_xname);
674 1.5 thorpej sii3114_mapreg_dma(sc, pa);
675 1.5 thorpej aprint_normal("\n");
676 1.5 thorpej
677 1.5 thorpej sc->sc_wdcdev.cap |= WDC_CAPABILITY_DATA16 | WDC_CAPABILITY_DATA32 |
678 1.5 thorpej WDC_CAPABILITY_MODE;
679 1.5 thorpej sc->sc_wdcdev.PIO_cap = 4;
680 1.5 thorpej if (sc->sc_dma_ok) {
681 1.5 thorpej sc->sc_wdcdev.cap |= WDC_CAPABILITY_DMA | WDC_CAPABILITY_UDMA;
682 1.5 thorpej sc->sc_wdcdev.cap |= WDC_CAPABILITY_IRQACK;
683 1.5 thorpej sc->sc_wdcdev.irqack = pciide_irqack;
684 1.5 thorpej sc->sc_wdcdev.DMA_cap = 2;
685 1.5 thorpej sc->sc_wdcdev.UDMA_cap = 6;
686 1.5 thorpej }
687 1.5 thorpej sc->sc_wdcdev.set_modes = sii3112_setup_channel;
688 1.5 thorpej
689 1.5 thorpej /* We can use SControl and SStatus to probe for drives. */
690 1.5 thorpej sc->sc_wdcdev.drv_probe = sii3112_drv_probe;
691 1.5 thorpej
692 1.5 thorpej sc->sc_wdcdev.channels = sc->wdc_chanarray;
693 1.5 thorpej sc->sc_wdcdev.nchannels = 4;
694 1.5 thorpej
695 1.5 thorpej /* Map and establish the interrupt handler. */
696 1.5 thorpej if (pci_intr_map(pa, &intrhandle) != 0) {
697 1.5 thorpej aprint_error("%s: couldn't map native-PCI interrupt\n",
698 1.5 thorpej sc->sc_wdcdev.sc_dev.dv_xname);
699 1.5 thorpej return;
700 1.5 thorpej }
701 1.5 thorpej intrstr = pci_intr_string(pa->pa_pc, intrhandle);
702 1.5 thorpej sc->sc_pci_ih = pci_intr_establish(pa->pa_pc, intrhandle, IPL_BIO,
703 1.5 thorpej /* XXX */
704 1.5 thorpej pciide_pci_intr, sc);
705 1.5 thorpej if (sc->sc_pci_ih != NULL) {
706 1.5 thorpej aprint_normal("%s: using %s for native-PCI interrupt\n",
707 1.5 thorpej sc->sc_wdcdev.sc_dev.dv_xname,
708 1.5 thorpej intrstr ? intrstr : "unknown interrupt");
709 1.5 thorpej } else {
710 1.5 thorpej aprint_error("%s: couldn't establish native-PCI interrupt",
711 1.5 thorpej sc->sc_wdcdev.sc_dev.dv_xname);
712 1.5 thorpej if (intrstr != NULL)
713 1.5 thorpej aprint_normal(" at %s", intrstr);
714 1.5 thorpej aprint_normal("\n");
715 1.5 thorpej return;
716 1.5 thorpej }
717 1.5 thorpej
718 1.5 thorpej for (channel = 0; channel < sc->sc_wdcdev.nchannels; channel++) {
719 1.5 thorpej cp = &sc->pciide_channels[channel];
720 1.5 thorpej if (sii3114_chansetup(sc, channel) == 0)
721 1.5 thorpej continue;
722 1.5 thorpej sii3114_mapchan(cp);
723 1.5 thorpej }
724 1.5 thorpej }
725 1.5 thorpej
726 1.7 thorpej static void
727 1.10 thorpej sii3112_drv_probe(struct wdc_channel *chp)
728 1.2 thorpej {
729 1.2 thorpej struct pciide_channel *cp = (struct pciide_channel *)chp;
730 1.11 thorpej struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.ch_wdc;
731 1.2 thorpej uint32_t scontrol, sstatus;
732 1.2 thorpej uint8_t scnt, sn, cl, ch;
733 1.12 thorpej int i;
734 1.12 thorpej
735 1.12 thorpej /* XXX This should be done by other code. */
736 1.12 thorpej for (i = 0; i < 2; i++) {
737 1.12 thorpej chp->ch_drive[i].chnl_softc = chp;
738 1.12 thorpej chp->ch_drive[i].drive = i;
739 1.12 thorpej }
740 1.2 thorpej
741 1.2 thorpej /*
742 1.2 thorpej * The 3112 is a 2-port part, and only has one drive per channel
743 1.2 thorpej * (each port emulates a master drive).
744 1.5 thorpej *
745 1.5 thorpej * The 3114 is similar, but has 4 channels.
746 1.2 thorpej */
747 1.2 thorpej
748 1.2 thorpej /*
749 1.2 thorpej * Request communication initialization sequence, any speed.
750 1.2 thorpej * Performing this is the equivalent of an ATA Reset.
751 1.2 thorpej */
752 1.2 thorpej scontrol = SControl_DET_INIT | SControl_SPD_ANY;
753 1.2 thorpej
754 1.2 thorpej /*
755 1.2 thorpej * XXX We don't yet support SATA power management; disable all
756 1.2 thorpej * power management state transitions.
757 1.2 thorpej */
758 1.2 thorpej scontrol |= SControl_IPM_NONE;
759 1.2 thorpej
760 1.11 thorpej BA5_WRITE_4(sc, chp->ch_channel, ba5_SControl, scontrol);
761 1.5 thorpej delay(50 * 1000);
762 1.2 thorpej scontrol &= ~SControl_DET_INIT;
763 1.11 thorpej BA5_WRITE_4(sc, chp->ch_channel, ba5_SControl, scontrol);
764 1.5 thorpej delay(50 * 1000);
765 1.2 thorpej
766 1.11 thorpej sstatus = BA5_READ_4(sc, chp->ch_channel, ba5_SStatus);
767 1.5 thorpej #if 0
768 1.5 thorpej aprint_normal("%s: port %d: SStatus=0x%08x, SControl=0x%08x\n",
769 1.11 thorpej sc->sc_wdcdev.sc_dev.dv_xname, chp->ch_channel, sstatus,
770 1.11 thorpej BA5_READ_4(sc, chp->ch_channel, ba5_SControl));
771 1.5 thorpej #endif
772 1.2 thorpej switch (sstatus & SStatus_DET_mask) {
773 1.2 thorpej case SStatus_DET_NODEV:
774 1.2 thorpej /* No device; be silent. */
775 1.2 thorpej break;
776 1.2 thorpej
777 1.2 thorpej case SStatus_DET_DEV_NE:
778 1.2 thorpej aprint_error("%s: port %d: device connected, but "
779 1.2 thorpej "communication not established\n",
780 1.11 thorpej sc->sc_wdcdev.sc_dev.dv_xname, chp->ch_channel);
781 1.2 thorpej break;
782 1.2 thorpej
783 1.2 thorpej case SStatus_DET_OFFLINE:
784 1.2 thorpej aprint_error("%s: port %d: PHY offline\n",
785 1.11 thorpej sc->sc_wdcdev.sc_dev.dv_xname, chp->ch_channel);
786 1.2 thorpej break;
787 1.2 thorpej
788 1.2 thorpej case SStatus_DET_DEV:
789 1.2 thorpej /*
790 1.2 thorpej * XXX ATAPI detection doesn't currently work. Don't
791 1.2 thorpej * XXX know why. But, it's not like the standard method
792 1.2 thorpej * XXX can detect an ATAPI device connected via a SATA/PATA
793 1.2 thorpej * XXX bridge, so at least this is no worse. --thorpej
794 1.2 thorpej */
795 1.2 thorpej bus_space_write_1(chp->cmd_iot, chp->cmd_iohs[wd_sdh], 0,
796 1.2 thorpej WDSD_IBM | (0 << 4));
797 1.2 thorpej delay(10); /* 400ns delay */
798 1.2 thorpej /* Save register contents. */
799 1.2 thorpej scnt = bus_space_read_1(chp->cmd_iot,
800 1.2 thorpej chp->cmd_iohs[wd_seccnt], 0);
801 1.2 thorpej sn = bus_space_read_1(chp->cmd_iot,
802 1.2 thorpej chp->cmd_iohs[wd_sector], 0);
803 1.2 thorpej cl = bus_space_read_1(chp->cmd_iot,
804 1.2 thorpej chp->cmd_iohs[wd_cyl_lo], 0);
805 1.2 thorpej ch = bus_space_read_1(chp->cmd_iot,
806 1.2 thorpej chp->cmd_iohs[wd_cyl_hi], 0);
807 1.2 thorpej #if 0
808 1.2 thorpej printf("%s: port %d: scnt=0x%x sn=0x%x cl=0x%x ch=0x%x\n",
809 1.11 thorpej sc->sc_wdcdev.sc_dev.dv_xname, chp->ch_channel,
810 1.2 thorpej scnt, sn, cl, ch);
811 1.2 thorpej #endif
812 1.2 thorpej /*
813 1.2 thorpej * scnt and sn are supposed to be 0x1 for ATAPI, but in some
814 1.2 thorpej * cases we get wrong values here, so ignore it.
815 1.2 thorpej */
816 1.2 thorpej if (cl == 0x14 && ch == 0xeb)
817 1.2 thorpej chp->ch_drive[0].drive_flags |= DRIVE_ATAPI;
818 1.2 thorpej else
819 1.2 thorpej chp->ch_drive[0].drive_flags |= DRIVE_ATA;
820 1.2 thorpej
821 1.2 thorpej aprint_normal("%s: port %d: device present, speed: %s\n",
822 1.11 thorpej sc->sc_wdcdev.sc_dev.dv_xname, chp->ch_channel,
823 1.15 thorpej sata_speed(sstatus));
824 1.2 thorpej break;
825 1.2 thorpej
826 1.2 thorpej default:
827 1.2 thorpej aprint_error("%s: port %d: unknown SStatus: 0x%08x\n",
828 1.11 thorpej sc->sc_wdcdev.sc_dev.dv_xname, chp->ch_channel, sstatus);
829 1.2 thorpej }
830 1.1 thorpej }
831 1.1 thorpej
832 1.1 thorpej static void
833 1.10 thorpej sii3112_setup_channel(struct wdc_channel *chp)
834 1.1 thorpej {
835 1.1 thorpej struct ata_drive_datas *drvp;
836 1.1 thorpej int drive;
837 1.1 thorpej u_int32_t idedma_ctl, dtm;
838 1.1 thorpej struct pciide_channel *cp = (struct pciide_channel*)chp;
839 1.11 thorpej struct pciide_softc *sc = (struct pciide_softc*)cp->wdc_channel.ch_wdc;
840 1.1 thorpej
841 1.1 thorpej /* setup DMA if needed */
842 1.1 thorpej pciide_channel_dma_setup(cp);
843 1.1 thorpej
844 1.1 thorpej idedma_ctl = 0;
845 1.1 thorpej dtm = 0;
846 1.1 thorpej
847 1.1 thorpej for (drive = 0; drive < 2; drive++) {
848 1.1 thorpej drvp = &chp->ch_drive[drive];
849 1.1 thorpej /* If no drive, skip */
850 1.1 thorpej if ((drvp->drive_flags & DRIVE) == 0)
851 1.1 thorpej continue;
852 1.1 thorpej if (drvp->drive_flags & DRIVE_UDMA) {
853 1.1 thorpej /* use Ultra/DMA */
854 1.1 thorpej drvp->drive_flags &= ~DRIVE_DMA;
855 1.1 thorpej idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
856 1.1 thorpej dtm |= DTM_IDEx_DMA;
857 1.1 thorpej } else if (drvp->drive_flags & DRIVE_DMA) {
858 1.1 thorpej idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
859 1.1 thorpej dtm |= DTM_IDEx_DMA;
860 1.1 thorpej } else {
861 1.1 thorpej dtm |= DTM_IDEx_PIO;
862 1.1 thorpej }
863 1.1 thorpej }
864 1.1 thorpej
865 1.1 thorpej /*
866 1.1 thorpej * Nothing to do to setup modes; it is meaningless in S-ATA
867 1.1 thorpej * (but many S-ATA drives still want to get the SET_FEATURE
868 1.1 thorpej * command).
869 1.1 thorpej */
870 1.1 thorpej if (idedma_ctl != 0) {
871 1.1 thorpej /* Add software bits in status register */
872 1.1 thorpej bus_space_write_1(sc->sc_dma_iot, cp->dma_iohs[IDEDMA_CTL], 0,
873 1.1 thorpej idedma_ctl);
874 1.1 thorpej }
875 1.11 thorpej BA5_WRITE_4(sc, chp->ch_channel, ba5_IDE_DTM, dtm);
876 1.1 thorpej }
877