Home | History | Annotate | Line # | Download | only in pci
satalink.c revision 1.28.10.1
      1  1.28.10.1     tron /*	$NetBSD: satalink.c,v 1.28.10.1 2006/03/31 09:45:23 tron Exp $	*/
      2        1.2  thorpej 
      3        1.2  thorpej /*-
      4        1.2  thorpej  * Copyright (c) 2003 The NetBSD Foundation, Inc.
      5        1.2  thorpej  * All rights reserved.
      6        1.2  thorpej  *
      7        1.2  thorpej  * This code is derived from software contributed to The NetBSD Foundation
      8        1.2  thorpej  * by Jason R. Thorpe of Wasabi Systems, Inc.
      9        1.2  thorpej  *
     10        1.2  thorpej  * Redistribution and use in source and binary forms, with or without
     11        1.2  thorpej  * modification, are permitted provided that the following conditions
     12        1.2  thorpej  * are met:
     13        1.2  thorpej  * 1. Redistributions of source code must retain the above copyright
     14        1.2  thorpej  *    notice, this list of conditions and the following disclaimer.
     15        1.2  thorpej  * 2. Redistributions in binary form must reproduce the above copyright
     16        1.2  thorpej  *    notice, this list of conditions and the following disclaimer in the
     17        1.2  thorpej  *    documentation and/or other materials provided with the distribution.
     18        1.2  thorpej  * 3. All advertising materials mentioning features or use of this software
     19        1.2  thorpej  *    must display the following acknowledgement:
     20        1.2  thorpej  *	This product includes software developed by the NetBSD
     21        1.2  thorpej  *	Foundation, Inc. and its contributors.
     22        1.2  thorpej  * 4. Neither the name of The NetBSD Foundation nor the names of its
     23        1.2  thorpej  *    contributors may be used to endorse or promote products derived
     24        1.2  thorpej  *    from this software without specific prior written permission.
     25        1.2  thorpej  *
     26        1.2  thorpej  * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
     27        1.2  thorpej  * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
     28        1.2  thorpej  * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
     29        1.2  thorpej  * PURPOSE ARE DISCLAIMED.  IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
     30        1.2  thorpej  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
     31        1.2  thorpej  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
     32        1.2  thorpej  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
     33        1.2  thorpej  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
     34        1.2  thorpej  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
     35        1.2  thorpej  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
     36        1.2  thorpej  * POSSIBILITY OF SUCH DAMAGE.
     37        1.1  thorpej  */
     38        1.1  thorpej 
     39        1.1  thorpej #include <sys/param.h>
     40        1.1  thorpej #include <sys/systm.h>
     41        1.1  thorpej #include <sys/malloc.h>
     42        1.1  thorpej 
     43        1.1  thorpej #include <dev/pci/pcivar.h>
     44        1.1  thorpej #include <dev/pci/pcidevs.h>
     45        1.1  thorpej #include <dev/pci/pciidereg.h>
     46        1.1  thorpej #include <dev/pci/pciidevar.h>
     47        1.1  thorpej #include <dev/pci/pciide_sii3112_reg.h>
     48        1.1  thorpej 
     49        1.2  thorpej #include <dev/ata/satareg.h>
     50       1.15  thorpej #include <dev/ata/satavar.h>
     51        1.8   martin #include <dev/ata/atareg.h>
     52        1.1  thorpej 
     53        1.4  thorpej /*
     54        1.4  thorpej  * Register map for BA5 register space, indexed by channel.
     55        1.4  thorpej  */
     56        1.4  thorpej static const struct {
     57        1.4  thorpej 	bus_addr_t	ba5_IDEDMA_CMD;
     58        1.4  thorpej 	bus_addr_t	ba5_IDEDMA_CTL;
     59        1.4  thorpej 	bus_addr_t	ba5_IDEDMA_TBL;
     60        1.4  thorpej 	bus_addr_t	ba5_IDEDMA_CMD2;
     61        1.4  thorpej 	bus_addr_t	ba5_IDEDMA_CTL2;
     62        1.4  thorpej 	bus_addr_t	ba5_IDE_TF0;
     63        1.4  thorpej 	bus_addr_t	ba5_IDE_TF1;
     64        1.4  thorpej 	bus_addr_t	ba5_IDE_TF2;
     65        1.4  thorpej 	bus_addr_t	ba5_IDE_TF3;
     66        1.4  thorpej 	bus_addr_t	ba5_IDE_TF4;
     67        1.4  thorpej 	bus_addr_t	ba5_IDE_TF5;
     68        1.4  thorpej 	bus_addr_t	ba5_IDE_TF6;
     69        1.4  thorpej 	bus_addr_t	ba5_IDE_TF7;
     70        1.4  thorpej 	bus_addr_t	ba5_IDE_TF8;
     71        1.4  thorpej 	bus_addr_t	ba5_IDE_RAD;
     72        1.4  thorpej 	bus_addr_t	ba5_IDE_TF9;
     73        1.4  thorpej 	bus_addr_t	ba5_IDE_TF10;
     74        1.4  thorpej 	bus_addr_t	ba5_IDE_TF11;
     75        1.4  thorpej 	bus_addr_t	ba5_IDE_TF12;
     76        1.4  thorpej 	bus_addr_t	ba5_IDE_TF13;
     77        1.4  thorpej 	bus_addr_t	ba5_IDE_TF14;
     78        1.4  thorpej 	bus_addr_t	ba5_IDE_TF15;
     79        1.4  thorpej 	bus_addr_t	ba5_IDE_TF16;
     80        1.4  thorpej 	bus_addr_t	ba5_IDE_TF17;
     81        1.4  thorpej 	bus_addr_t	ba5_IDE_TF18;
     82        1.4  thorpej 	bus_addr_t	ba5_IDE_TF19;
     83        1.4  thorpej 	bus_addr_t	ba5_IDE_RABC;
     84        1.4  thorpej 	bus_addr_t	ba5_IDE_CMD_STS;
     85        1.4  thorpej 	bus_addr_t	ba5_IDE_CFG_STS;
     86        1.4  thorpej 	bus_addr_t	ba5_IDE_DTM;
     87        1.4  thorpej 	bus_addr_t	ba5_SControl;
     88        1.4  thorpej 	bus_addr_t	ba5_SStatus;
     89        1.4  thorpej 	bus_addr_t	ba5_SError;
     90        1.5  thorpej 	bus_addr_t	ba5_SActive;		/* 3114 */
     91        1.5  thorpej 	bus_addr_t	ba5_SMisc;
     92        1.5  thorpej 	bus_addr_t	ba5_PHY_CONFIG;
     93        1.5  thorpej 	bus_addr_t	ba5_SIEN;
     94        1.5  thorpej 	bus_addr_t	ba5_SFISCfg;
     95        1.4  thorpej } satalink_ba5_regmap[] = {
     96        1.5  thorpej 	{	/* Channel 0 */
     97        1.4  thorpej 		.ba5_IDEDMA_CMD		=	0x000,
     98        1.4  thorpej 		.ba5_IDEDMA_CTL		=	0x002,
     99        1.4  thorpej 		.ba5_IDEDMA_TBL		=	0x004,
    100        1.4  thorpej 		.ba5_IDEDMA_CMD2	=	0x010,
    101        1.4  thorpej 		.ba5_IDEDMA_CTL2	=	0x012,
    102        1.4  thorpej 		.ba5_IDE_TF0		=	0x080,	/* wd_data */
    103        1.4  thorpej 		.ba5_IDE_TF1		=	0x081,	/* wd_error */
    104        1.4  thorpej 		.ba5_IDE_TF2		=	0x082,	/* wd_seccnt */
    105        1.4  thorpej 		.ba5_IDE_TF3		=	0x083,	/* wd_sector */
    106        1.4  thorpej 		.ba5_IDE_TF4		=	0x084,	/* wd_cyl_lo */
    107        1.4  thorpej 		.ba5_IDE_TF5		=	0x085,	/* wd_cyl_hi */
    108        1.4  thorpej 		.ba5_IDE_TF6		=	0x086,	/* wd_sdh */
    109        1.4  thorpej 		.ba5_IDE_TF7		=	0x087,	/* wd_command */
    110        1.4  thorpej 		.ba5_IDE_TF8		=	0x08a,	/* wd_altsts */
    111        1.4  thorpej 		.ba5_IDE_RAD		=	0x08c,
    112        1.4  thorpej 		.ba5_IDE_TF9		=	0x091,	/* Features 2 */
    113        1.4  thorpej 		.ba5_IDE_TF10		=	0x092,	/* Sector Count 2 */
    114        1.4  thorpej 		.ba5_IDE_TF11		=	0x093,	/* Start Sector 2 */
    115        1.4  thorpej 		.ba5_IDE_TF12		=	0x094,	/* Cylinder Low 2 */
    116        1.4  thorpej 		.ba5_IDE_TF13		=	0x095,	/* Cylinder High 2 */
    117        1.4  thorpej 		.ba5_IDE_TF14		=	0x096,	/* Device/Head 2 */
    118        1.4  thorpej 		.ba5_IDE_TF15		=	0x097,	/* Cmd Sts 2 */
    119        1.4  thorpej 		.ba5_IDE_TF16		=	0x098,	/* Sector Count 2 ext */
    120        1.4  thorpej 		.ba5_IDE_TF17		=	0x099,	/* Start Sector 2 ext */
    121        1.4  thorpej 		.ba5_IDE_TF18		=	0x09a,	/* Cyl Low 2 ext */
    122        1.4  thorpej 		.ba5_IDE_TF19		=	0x09b,	/* Cyl High 2 ext */
    123        1.4  thorpej 		.ba5_IDE_RABC		=	0x09c,
    124        1.4  thorpej 		.ba5_IDE_CMD_STS	=	0x0a0,
    125        1.4  thorpej 		.ba5_IDE_CFG_STS	=	0x0a1,
    126        1.4  thorpej 		.ba5_IDE_DTM		=	0x0b4,
    127        1.4  thorpej 		.ba5_SControl		=	0x100,
    128        1.4  thorpej 		.ba5_SStatus		=	0x104,
    129        1.4  thorpej 		.ba5_SError		=	0x108,
    130        1.5  thorpej 		.ba5_SActive		=	0x10c,
    131        1.5  thorpej 		.ba5_SMisc		=	0x140,
    132        1.5  thorpej 		.ba5_PHY_CONFIG		=	0x144,
    133        1.5  thorpej 		.ba5_SIEN		=	0x148,
    134        1.5  thorpej 		.ba5_SFISCfg		=	0x14c,
    135        1.4  thorpej 	},
    136        1.5  thorpej 	{	/* Channel 1 */
    137        1.4  thorpej 		.ba5_IDEDMA_CMD		=	0x008,
    138        1.4  thorpej 		.ba5_IDEDMA_CTL		=	0x00a,
    139        1.4  thorpej 		.ba5_IDEDMA_TBL		=	0x00c,
    140        1.4  thorpej 		.ba5_IDEDMA_CMD2	=	0x018,
    141        1.4  thorpej 		.ba5_IDEDMA_CTL2	=	0x01a,
    142        1.4  thorpej 		.ba5_IDE_TF0		=	0x0c0,	/* wd_data */
    143        1.4  thorpej 		.ba5_IDE_TF1		=	0x0c1,	/* wd_error */
    144        1.4  thorpej 		.ba5_IDE_TF2		=	0x0c2,	/* wd_seccnt */
    145        1.4  thorpej 		.ba5_IDE_TF3		=	0x0c3,	/* wd_sector */
    146        1.4  thorpej 		.ba5_IDE_TF4		=	0x0c4,	/* wd_cyl_lo */
    147        1.4  thorpej 		.ba5_IDE_TF5		=	0x0c5,	/* wd_cyl_hi */
    148        1.4  thorpej 		.ba5_IDE_TF6		=	0x0c6,	/* wd_sdh */
    149        1.4  thorpej 		.ba5_IDE_TF7		=	0x0c7,	/* wd_command */
    150        1.4  thorpej 		.ba5_IDE_TF8		=	0x0ca,	/* wd_altsts */
    151        1.4  thorpej 		.ba5_IDE_RAD		=	0x0cc,
    152        1.4  thorpej 		.ba5_IDE_TF9		=	0x0d1,	/* Features 2 */
    153        1.4  thorpej 		.ba5_IDE_TF10		=	0x0d2,	/* Sector Count 2 */
    154        1.4  thorpej 		.ba5_IDE_TF11		=	0x0d3,	/* Start Sector 2 */
    155        1.4  thorpej 		.ba5_IDE_TF12		=	0x0d4,	/* Cylinder Low 2 */
    156        1.4  thorpej 		.ba5_IDE_TF13		=	0x0d5,	/* Cylinder High 2 */
    157        1.4  thorpej 		.ba5_IDE_TF14		=	0x0d6,	/* Device/Head 2 */
    158        1.4  thorpej 		.ba5_IDE_TF15		=	0x0d7,	/* Cmd Sts 2 */
    159        1.4  thorpej 		.ba5_IDE_TF16		=	0x0d8,	/* Sector Count 2 ext */
    160        1.4  thorpej 		.ba5_IDE_TF17		=	0x0d9,	/* Start Sector 2 ext */
    161        1.4  thorpej 		.ba5_IDE_TF18		=	0x0da,	/* Cyl Low 2 ext */
    162        1.4  thorpej 		.ba5_IDE_TF19		=	0x0db,	/* Cyl High 2 ext */
    163        1.4  thorpej 		.ba5_IDE_RABC		=	0x0dc,
    164        1.4  thorpej 		.ba5_IDE_CMD_STS	=	0x0e0,
    165        1.4  thorpej 		.ba5_IDE_CFG_STS	=	0x0e1,
    166        1.4  thorpej 		.ba5_IDE_DTM		=	0x0f4,
    167        1.4  thorpej 		.ba5_SControl		=	0x180,
    168        1.4  thorpej 		.ba5_SStatus		=	0x184,
    169        1.4  thorpej 		.ba5_SError		=	0x188,
    170        1.5  thorpej 		.ba5_SActive		=	0x18c,
    171        1.5  thorpej 		.ba5_SMisc		=	0x1c0,
    172        1.5  thorpej 		.ba5_PHY_CONFIG		=	0x1c4,
    173        1.5  thorpej 		.ba5_SIEN		=	0x1c8,
    174        1.5  thorpej 		.ba5_SFISCfg		=	0x1cc,
    175        1.5  thorpej 	},
    176        1.5  thorpej 	{	/* Channel 2 (3114) */
    177        1.5  thorpej 		.ba5_IDEDMA_CMD		=	0x200,
    178        1.5  thorpej 		.ba5_IDEDMA_CTL		=	0x202,
    179        1.5  thorpej 		.ba5_IDEDMA_TBL		=	0x204,
    180        1.5  thorpej 		.ba5_IDEDMA_CMD2	=	0x210,
    181        1.5  thorpej 		.ba5_IDEDMA_CTL2	=	0x212,
    182        1.5  thorpej 		.ba5_IDE_TF0		=	0x280,	/* wd_data */
    183        1.5  thorpej 		.ba5_IDE_TF1		=	0x281,	/* wd_error */
    184        1.5  thorpej 		.ba5_IDE_TF2		=	0x282,	/* wd_seccnt */
    185        1.5  thorpej 		.ba5_IDE_TF3		=	0x283,	/* wd_sector */
    186        1.5  thorpej 		.ba5_IDE_TF4		=	0x284,	/* wd_cyl_lo */
    187        1.5  thorpej 		.ba5_IDE_TF5		=	0x285,	/* wd_cyl_hi */
    188        1.5  thorpej 		.ba5_IDE_TF6		=	0x286,	/* wd_sdh */
    189        1.5  thorpej 		.ba5_IDE_TF7		=	0x287,	/* wd_command */
    190        1.5  thorpej 		.ba5_IDE_TF8		=	0x28a,	/* wd_altsts */
    191        1.5  thorpej 		.ba5_IDE_RAD		=	0x28c,
    192        1.5  thorpej 		.ba5_IDE_TF9		=	0x291,	/* Features 2 */
    193        1.5  thorpej 		.ba5_IDE_TF10		=	0x292,	/* Sector Count 2 */
    194        1.5  thorpej 		.ba5_IDE_TF11		=	0x293,	/* Start Sector 2 */
    195        1.5  thorpej 		.ba5_IDE_TF12		=	0x294,	/* Cylinder Low 2 */
    196        1.5  thorpej 		.ba5_IDE_TF13		=	0x295,	/* Cylinder High 2 */
    197        1.5  thorpej 		.ba5_IDE_TF14		=	0x296,	/* Device/Head 2 */
    198        1.5  thorpej 		.ba5_IDE_TF15		=	0x297,	/* Cmd Sts 2 */
    199        1.5  thorpej 		.ba5_IDE_TF16		=	0x298,	/* Sector Count 2 ext */
    200        1.5  thorpej 		.ba5_IDE_TF17		=	0x299,	/* Start Sector 2 ext */
    201        1.5  thorpej 		.ba5_IDE_TF18		=	0x29a,	/* Cyl Low 2 ext */
    202        1.5  thorpej 		.ba5_IDE_TF19		=	0x29b,	/* Cyl High 2 ext */
    203        1.5  thorpej 		.ba5_IDE_RABC		=	0x29c,
    204        1.5  thorpej 		.ba5_IDE_CMD_STS	=	0x2a0,
    205        1.5  thorpej 		.ba5_IDE_CFG_STS	=	0x2a1,
    206        1.5  thorpej 		.ba5_IDE_DTM		=	0x2b4,
    207        1.5  thorpej 		.ba5_SControl		=	0x300,
    208        1.5  thorpej 		.ba5_SStatus		=	0x304,
    209        1.5  thorpej 		.ba5_SError		=	0x308,
    210        1.5  thorpej 		.ba5_SActive		=	0x30c,
    211        1.5  thorpej 		.ba5_SMisc		=	0x340,
    212        1.5  thorpej 		.ba5_PHY_CONFIG		=	0x344,
    213        1.5  thorpej 		.ba5_SIEN		=	0x348,
    214        1.5  thorpej 		.ba5_SFISCfg		=	0x34c,
    215        1.5  thorpej 	},
    216        1.5  thorpej 	{	/* Channel 3 (3114) */
    217        1.5  thorpej 		.ba5_IDEDMA_CMD		=	0x208,
    218        1.5  thorpej 		.ba5_IDEDMA_CTL		=	0x20a,
    219        1.5  thorpej 		.ba5_IDEDMA_TBL		=	0x20c,
    220        1.5  thorpej 		.ba5_IDEDMA_CMD2	=	0x218,
    221        1.5  thorpej 		.ba5_IDEDMA_CTL2	=	0x21a,
    222        1.5  thorpej 		.ba5_IDE_TF0		=	0x2c0,	/* wd_data */
    223        1.5  thorpej 		.ba5_IDE_TF1		=	0x2c1,	/* wd_error */
    224        1.5  thorpej 		.ba5_IDE_TF2		=	0x2c2,	/* wd_seccnt */
    225        1.5  thorpej 		.ba5_IDE_TF3		=	0x2c3,	/* wd_sector */
    226        1.5  thorpej 		.ba5_IDE_TF4		=	0x2c4,	/* wd_cyl_lo */
    227        1.5  thorpej 		.ba5_IDE_TF5		=	0x2c5,	/* wd_cyl_hi */
    228        1.5  thorpej 		.ba5_IDE_TF6		=	0x2c6,	/* wd_sdh */
    229        1.5  thorpej 		.ba5_IDE_TF7		=	0x2c7,	/* wd_command */
    230        1.5  thorpej 		.ba5_IDE_TF8		=	0x2ca,	/* wd_altsts */
    231        1.5  thorpej 		.ba5_IDE_RAD		=	0x2cc,
    232        1.5  thorpej 		.ba5_IDE_TF9		=	0x2d1,	/* Features 2 */
    233        1.5  thorpej 		.ba5_IDE_TF10		=	0x2d2,	/* Sector Count 2 */
    234        1.5  thorpej 		.ba5_IDE_TF11		=	0x2d3,	/* Start Sector 2 */
    235        1.5  thorpej 		.ba5_IDE_TF12		=	0x2d4,	/* Cylinder Low 2 */
    236        1.5  thorpej 		.ba5_IDE_TF13		=	0x2d5,	/* Cylinder High 2 */
    237        1.5  thorpej 		.ba5_IDE_TF14		=	0x2d6,	/* Device/Head 2 */
    238        1.5  thorpej 		.ba5_IDE_TF15		=	0x2d7,	/* Cmd Sts 2 */
    239        1.5  thorpej 		.ba5_IDE_TF16		=	0x2d8,	/* Sector Count 2 ext */
    240        1.5  thorpej 		.ba5_IDE_TF17		=	0x2d9,	/* Start Sector 2 ext */
    241        1.5  thorpej 		.ba5_IDE_TF18		=	0x2da,	/* Cyl Low 2 ext */
    242        1.5  thorpej 		.ba5_IDE_TF19		=	0x2db,	/* Cyl High 2 ext */
    243        1.5  thorpej 		.ba5_IDE_RABC		=	0x2dc,
    244        1.5  thorpej 		.ba5_IDE_CMD_STS	=	0x2e0,
    245        1.5  thorpej 		.ba5_IDE_CFG_STS	=	0x2e1,
    246        1.5  thorpej 		.ba5_IDE_DTM		=	0x2f4,
    247        1.5  thorpej 		.ba5_SControl		=	0x380,
    248        1.5  thorpej 		.ba5_SStatus		=	0x384,
    249        1.5  thorpej 		.ba5_SError		=	0x388,
    250        1.5  thorpej 		.ba5_SActive		=	0x38c,
    251        1.5  thorpej 		.ba5_SMisc		=	0x3c0,
    252        1.5  thorpej 		.ba5_PHY_CONFIG		=	0x3c4,
    253        1.5  thorpej 		.ba5_SIEN		=	0x3c8,
    254        1.5  thorpej 		.ba5_SFISCfg		=	0x3cc,
    255        1.5  thorpej 	},
    256        1.4  thorpej };
    257        1.4  thorpej 
    258        1.5  thorpej #define	ba5_SIS		0x214		/* summary interrupt status */
    259        1.5  thorpej 
    260        1.5  thorpej /* Interrupt steering bit in BA5[0x200]. */
    261        1.5  thorpej #define	IDEDMA_CMD_INT_STEER	(1U << 1)
    262        1.5  thorpej 
    263        1.1  thorpej static int  satalink_match(struct device *, struct cfdata *, void *);
    264        1.1  thorpej static void satalink_attach(struct device *, struct device *, void *);
    265        1.1  thorpej 
    266        1.1  thorpej CFATTACH_DECL(satalink, sizeof(struct pciide_softc),
    267        1.1  thorpej     satalink_match, satalink_attach, NULL, NULL);
    268        1.1  thorpej 
    269        1.1  thorpej static void sii3112_chip_map(struct pciide_softc*, struct pci_attach_args*);
    270        1.5  thorpej static void sii3114_chip_map(struct pciide_softc*, struct pci_attach_args*);
    271       1.19  thorpej static void sii3112_drv_probe(struct ata_channel*);
    272       1.19  thorpej static void sii3112_setup_channel(struct ata_channel*);
    273        1.1  thorpej 
    274        1.1  thorpej static const struct pciide_product_desc pciide_satalink_products[] =  {
    275        1.1  thorpej 	{ PCI_PRODUCT_CMDTECH_3112,
    276        1.1  thorpej 	  0,
    277        1.1  thorpej 	  "Silicon Image SATALink 3112",
    278        1.1  thorpej 	  sii3112_chip_map,
    279        1.1  thorpej 	},
    280       1.13   sekiya 	{ PCI_PRODUCT_CMDTECH_3512,
    281       1.13   sekiya 	  0,
    282       1.13   sekiya 	  "Silicon Image SATALink 3512",
    283       1.13   sekiya 	  sii3112_chip_map,
    284       1.13   sekiya 	},
    285       1.17  msaitoh 	{ PCI_PRODUCT_CMDTECH_AAR_1210SA,
    286       1.17  msaitoh 	  0,
    287       1.17  msaitoh 	  "Adaptec AAR-1210SA serial ATA RAID controller",
    288       1.17  msaitoh 	  sii3112_chip_map,
    289       1.17  msaitoh 	},
    290        1.5  thorpej 	{ PCI_PRODUCT_CMDTECH_3114,
    291        1.5  thorpej 	  0,
    292        1.5  thorpej 	  "Silicon Image SATALink 3114",
    293        1.5  thorpej 	  sii3114_chip_map,
    294        1.5  thorpej 	},
    295        1.1  thorpej 	{ 0,
    296        1.1  thorpej 	  0,
    297        1.1  thorpej 	  NULL,
    298        1.1  thorpej 	  NULL
    299        1.1  thorpej 	}
    300        1.1  thorpej };
    301        1.1  thorpej 
    302        1.1  thorpej static int
    303        1.1  thorpej satalink_match(struct device *parent, struct cfdata *match, void *aux)
    304        1.1  thorpej {
    305        1.1  thorpej 	struct pci_attach_args *pa = aux;
    306        1.1  thorpej 
    307        1.1  thorpej 	if (PCI_VENDOR(pa->pa_id) == PCI_VENDOR_CMDTECH) {
    308        1.1  thorpej 		if (pciide_lookup_product(pa->pa_id, pciide_satalink_products))
    309        1.1  thorpej 			return (2);
    310        1.1  thorpej 	}
    311        1.1  thorpej 	return (0);
    312        1.1  thorpej }
    313        1.1  thorpej 
    314        1.1  thorpej static void
    315        1.1  thorpej satalink_attach(struct device *parent, struct device *self, void *aux)
    316        1.1  thorpej {
    317        1.1  thorpej 	struct pci_attach_args *pa = aux;
    318        1.1  thorpej 	struct pciide_softc *sc = (struct pciide_softc *)self;
    319        1.1  thorpej 
    320        1.1  thorpej 	pciide_common_attach(sc, pa,
    321        1.1  thorpej 	    pciide_lookup_product(pa->pa_id, pciide_satalink_products));
    322        1.1  thorpej 
    323        1.1  thorpej }
    324        1.1  thorpej 
    325       1.27    perry static inline uint32_t
    326        1.5  thorpej ba5_read_4_ind(struct pciide_softc *sc, bus_addr_t reg)
    327        1.5  thorpej {
    328        1.5  thorpej 	uint32_t rv;
    329        1.5  thorpej 	int s;
    330        1.5  thorpej 
    331        1.5  thorpej 	s = splbio();
    332        1.5  thorpej 	pci_conf_write(sc->sc_pc, sc->sc_tag, SII3112_BA5_IND_ADDR, reg);
    333        1.5  thorpej 	rv = pci_conf_read(sc->sc_pc, sc->sc_tag, SII3112_BA5_IND_DATA);
    334        1.5  thorpej 	splx(s);
    335        1.5  thorpej 
    336        1.5  thorpej 	return (rv);
    337        1.5  thorpej }
    338        1.5  thorpej 
    339       1.27    perry static inline uint32_t
    340        1.2  thorpej ba5_read_4(struct pciide_softc *sc, bus_addr_t reg)
    341        1.2  thorpej {
    342        1.2  thorpej 
    343        1.2  thorpej 	if (__predict_true(sc->sc_ba5_en != 0))
    344        1.2  thorpej 		return (bus_space_read_4(sc->sc_ba5_st, sc->sc_ba5_sh, reg));
    345        1.2  thorpej 
    346        1.5  thorpej 	return (ba5_read_4_ind(sc, reg));
    347        1.2  thorpej }
    348        1.2  thorpej 
    349        1.4  thorpej #define	BA5_READ_4(sc, chan, reg)					\
    350        1.4  thorpej 	ba5_read_4((sc), satalink_ba5_regmap[(chan)].reg)
    351        1.4  thorpej 
    352       1.27    perry static inline void
    353        1.5  thorpej ba5_write_4_ind(struct pciide_softc *sc, bus_addr_t reg, uint32_t val)
    354        1.5  thorpej {
    355        1.5  thorpej 	int s;
    356        1.5  thorpej 
    357        1.5  thorpej 	s = splbio();
    358        1.5  thorpej 	pci_conf_write(sc->sc_pc, sc->sc_tag, SII3112_BA5_IND_ADDR, reg);
    359        1.5  thorpej 	pci_conf_write(sc->sc_pc, sc->sc_tag, SII3112_BA5_IND_DATA, val);
    360        1.5  thorpej 	splx(s);
    361        1.5  thorpej }
    362        1.5  thorpej 
    363       1.27    perry static inline void
    364        1.2  thorpej ba5_write_4(struct pciide_softc *sc, bus_addr_t reg, uint32_t val)
    365        1.2  thorpej {
    366        1.2  thorpej 
    367        1.2  thorpej 	if (__predict_true(sc->sc_ba5_en != 0))
    368        1.2  thorpej 		bus_space_write_4(sc->sc_ba5_st, sc->sc_ba5_sh, reg, val);
    369        1.5  thorpej 	else
    370        1.5  thorpej 		ba5_write_4_ind(sc, reg, val);
    371        1.2  thorpej }
    372        1.2  thorpej 
    373        1.4  thorpej #define	BA5_WRITE_4(sc, chan, reg, val)					\
    374        1.4  thorpej 	ba5_write_4((sc), satalink_ba5_regmap[(chan)].reg, (val))
    375        1.4  thorpej 
    376       1.25    ragge /*
    377       1.25    ragge  * When the Silicon Image 3112 retries a PCI memory read command,
    378       1.25    ragge  * it may retry it as a memory read multiple command under some
    379       1.25    ragge  * circumstances.  This can totally confuse some PCI controllers,
    380       1.25    ragge  * so ensure that it will never do this by making sure that the
    381       1.25    ragge  * Read Threshold (FIFO Read Request Control) field of the FIFO
    382       1.25    ragge  * Valid Byte Count and Control registers for both channels (BA5
    383       1.25    ragge  * offset 0x40 and 0x44) are set to be at least as large as the
    384       1.25    ragge  * cacheline size register.
    385       1.25    ragge  * This may also happen on the 3114 (ragge 050527)
    386       1.25    ragge  */
    387       1.25    ragge static void
    388       1.25    ragge sii_fixup_cacheline(struct pciide_softc *sc, struct pci_attach_args *pa)
    389       1.25    ragge {
    390       1.25    ragge 	pcireg_t cls, reg40, reg44;
    391       1.25    ragge 
    392       1.25    ragge 	cls = pci_conf_read(pa->pa_pc, pa->pa_tag, PCI_BHLC_REG);
    393       1.25    ragge 	cls = (cls >> PCI_CACHELINE_SHIFT) & PCI_CACHELINE_MASK;
    394       1.25    ragge 	cls *= 4;
    395       1.25    ragge 	if (cls > 224) {
    396       1.25    ragge 		cls = pci_conf_read(pa->pa_pc, pa->pa_tag, PCI_BHLC_REG);
    397       1.25    ragge 		cls &= ~(PCI_CACHELINE_MASK << PCI_CACHELINE_SHIFT);
    398       1.25    ragge 		cls |= ((224/4) << PCI_CACHELINE_SHIFT);
    399       1.25    ragge 		pci_conf_write(pa->pa_pc, pa->pa_tag, PCI_BHLC_REG, cls);
    400       1.25    ragge 		cls = 224;
    401       1.25    ragge 	}
    402       1.25    ragge 	if (cls < 32)
    403       1.25    ragge 		cls = 32;
    404       1.25    ragge 	cls = (cls + 31) / 32;
    405       1.25    ragge 	reg40 = ba5_read_4(sc, 0x40);
    406       1.25    ragge 	reg44 = ba5_read_4(sc, 0x44);
    407       1.25    ragge 	if ((reg40 & 0x7) < cls)
    408       1.25    ragge 		ba5_write_4(sc, 0x40, (reg40 & ~0x07) | cls);
    409       1.25    ragge 	if ((reg44 & 0x7) < cls)
    410       1.25    ragge 		ba5_write_4(sc, 0x44, (reg44 & ~0x07) | cls);
    411       1.25    ragge }
    412       1.25    ragge 
    413        1.1  thorpej static void
    414        1.1  thorpej sii3112_chip_map(struct pciide_softc *sc, struct pci_attach_args *pa)
    415        1.1  thorpej {
    416        1.1  thorpej 	struct pciide_channel *cp;
    417        1.1  thorpej 	bus_size_t cmdsize, ctlsize;
    418        1.2  thorpej 	pcireg_t interface, scs_cmd, cfgctl;
    419        1.1  thorpej 	int channel;
    420        1.1  thorpej 
    421        1.1  thorpej 	if (pciide_chipen(sc, pa) == 0)
    422        1.1  thorpej 		return;
    423        1.1  thorpej 
    424        1.5  thorpej #define	SII3112_RESET_BITS						\
    425        1.5  thorpej 	(SCS_CMD_PBM_RESET | SCS_CMD_ARB_RESET |			\
    426        1.5  thorpej 	 SCS_CMD_FF1_RESET | SCS_CMD_FF0_RESET |			\
    427        1.5  thorpej 	 SCS_CMD_IDE1_RESET | SCS_CMD_IDE0_RESET)
    428        1.5  thorpej 
    429        1.5  thorpej 	/*
    430        1.5  thorpej 	 * Reset everything and then unblock all of the interrupts.
    431        1.5  thorpej 	 */
    432        1.2  thorpej 	scs_cmd = pci_conf_read(pa->pa_pc, pa->pa_tag, SII3112_SCS_CMD);
    433        1.2  thorpej 	pci_conf_write(pa->pa_pc, pa->pa_tag, SII3112_SCS_CMD,
    434        1.5  thorpej 		       scs_cmd | SII3112_RESET_BITS);
    435        1.5  thorpej 	delay(50 * 1000);
    436        1.5  thorpej 	pci_conf_write(pa->pa_pc, pa->pa_tag, SII3112_SCS_CMD,
    437        1.2  thorpej 		       scs_cmd & SCS_CMD_BA5_EN);
    438        1.5  thorpej 	delay(50 * 1000);
    439        1.2  thorpej 
    440        1.2  thorpej 	if (scs_cmd & SCS_CMD_BA5_EN) {
    441        1.2  thorpej 		aprint_verbose("%s: SATALink BA5 register space enabled\n",
    442       1.21  thorpej 		    sc->sc_wdcdev.sc_atac.atac_dev.dv_xname);
    443        1.2  thorpej 		if (pci_mapreg_map(pa, PCI_MAPREG_START + 0x14,
    444        1.2  thorpej 				   PCI_MAPREG_TYPE_MEM|
    445        1.2  thorpej 				   PCI_MAPREG_MEM_TYPE_32BIT, 0,
    446        1.2  thorpej 				   &sc->sc_ba5_st, &sc->sc_ba5_sh,
    447        1.2  thorpej 				   NULL, NULL) != 0)
    448        1.2  thorpej 			aprint_error("%s: unable to map SATALink BA5 "
    449       1.21  thorpej 			    "register space\n", sc->sc_wdcdev.sc_atac.atac_dev.dv_xname);
    450        1.2  thorpej 		else
    451        1.2  thorpej 			sc->sc_ba5_en = 1;
    452        1.2  thorpej 	} else {
    453        1.2  thorpej 		aprint_verbose("%s: SATALink BA5 register space disabled\n",
    454       1.21  thorpej 		    sc->sc_wdcdev.sc_atac.atac_dev.dv_xname);
    455        1.2  thorpej 
    456        1.2  thorpej 		cfgctl = pci_conf_read(pa->pa_pc, pa->pa_tag,
    457        1.2  thorpej 				       SII3112_PCI_CFGCTL);
    458        1.2  thorpej 		pci_conf_write(pa->pa_pc, pa->pa_tag, SII3112_PCI_CFGCTL,
    459        1.2  thorpej 			       cfgctl | CFGCTL_BA5INDEN);
    460        1.2  thorpej 	}
    461        1.2  thorpej 
    462        1.1  thorpej 	aprint_normal("%s: bus-master DMA support present",
    463       1.21  thorpej 	    sc->sc_wdcdev.sc_atac.atac_dev.dv_xname);
    464        1.1  thorpej 	pciide_mapreg_dma(sc, pa);
    465        1.1  thorpej 	aprint_normal("\n");
    466        1.1  thorpej 
    467        1.1  thorpej 	/*
    468        1.1  thorpej 	 * Rev. <= 0x01 of the 3112 have a bug that can cause data
    469        1.1  thorpej 	 * corruption if DMA transfers cross an 8K boundary.  This is
    470        1.1  thorpej 	 * apparently hard to tickle, but we'll go ahead and play it
    471        1.1  thorpej 	 * safe.
    472        1.1  thorpej 	 */
    473        1.1  thorpej 	if (PCI_REVISION(pa->pa_class) <= 0x01) {
    474        1.1  thorpej 		sc->sc_dma_maxsegsz = 8192;
    475        1.1  thorpej 		sc->sc_dma_boundary = 8192;
    476        1.1  thorpej 	}
    477        1.1  thorpej 
    478       1.25    ragge 	sii_fixup_cacheline(sc, pa);
    479       1.16   briggs 
    480       1.23      skd 	sc->sc_wdcdev.sc_atac.atac_cap |= ATAC_CAP_DATA16 | ATAC_CAP_DATA32;
    481       1.21  thorpej 	sc->sc_wdcdev.sc_atac.atac_pio_cap = 4;
    482        1.1  thorpej 	if (sc->sc_dma_ok) {
    483       1.23      skd 		sc->sc_wdcdev.sc_atac.atac_cap |= ATAC_CAP_DMA | ATAC_CAP_UDMA;
    484        1.1  thorpej 		sc->sc_wdcdev.irqack = pciide_irqack;
    485       1.21  thorpej 		sc->sc_wdcdev.sc_atac.atac_dma_cap = 2;
    486       1.21  thorpej 		sc->sc_wdcdev.sc_atac.atac_udma_cap = 6;
    487        1.1  thorpej 	}
    488       1.21  thorpej 	sc->sc_wdcdev.sc_atac.atac_set_modes = sii3112_setup_channel;
    489        1.1  thorpej 
    490        1.2  thorpej 	/* We can use SControl and SStatus to probe for drives. */
    491       1.21  thorpej 	sc->sc_wdcdev.sc_atac.atac_probe = sii3112_drv_probe;
    492        1.2  thorpej 
    493       1.21  thorpej 	sc->sc_wdcdev.sc_atac.atac_channels = sc->wdc_chanarray;
    494       1.21  thorpej 	sc->sc_wdcdev.sc_atac.atac_nchannels = PCIIDE_NUM_CHANNELS;
    495        1.1  thorpej 
    496       1.19  thorpej 	wdc_allocate_regs(&sc->sc_wdcdev);
    497       1.19  thorpej 
    498       1.24    perry 	/*
    499        1.2  thorpej 	 * The 3112 either identifies itself as a RAID storage device
    500        1.2  thorpej 	 * or a Misc storage device.  Fake up the interface bits for
    501        1.2  thorpej 	 * what our driver expects.
    502        1.1  thorpej 	 */
    503        1.1  thorpej 	if (PCI_SUBCLASS(pa->pa_class) == PCI_SUBCLASS_MASS_STORAGE_IDE) {
    504        1.1  thorpej 		interface = PCI_INTERFACE(pa->pa_class);
    505        1.1  thorpej 	} else {
    506        1.1  thorpej 		interface = PCIIDE_INTERFACE_BUS_MASTER_DMA |
    507        1.1  thorpej 		    PCIIDE_INTERFACE_PCI(0) | PCIIDE_INTERFACE_PCI(1);
    508        1.1  thorpej 	}
    509        1.1  thorpej 
    510       1.21  thorpej 	for (channel = 0; channel < sc->sc_wdcdev.sc_atac.atac_nchannels;
    511       1.21  thorpej 	     channel++) {
    512        1.1  thorpej 		cp = &sc->pciide_channels[channel];
    513        1.1  thorpej 		if (pciide_chansetup(sc, channel, interface) == 0)
    514        1.1  thorpej 			continue;
    515        1.1  thorpej 		pciide_mapchan(pa, cp, interface, &cmdsize, &ctlsize,
    516        1.1  thorpej 		    pciide_pci_intr);
    517        1.1  thorpej 	}
    518        1.2  thorpej }
    519        1.2  thorpej 
    520        1.5  thorpej static void
    521        1.5  thorpej sii3114_mapreg_dma(struct pciide_softc *sc, struct pci_attach_args *pa)
    522        1.5  thorpej {
    523        1.5  thorpej 	struct pciide_channel *pc;
    524        1.5  thorpej 	int chan, reg;
    525        1.5  thorpej 	bus_size_t size;
    526        1.5  thorpej 
    527        1.5  thorpej 	sc->sc_wdcdev.dma_arg = sc;
    528        1.5  thorpej 	sc->sc_wdcdev.dma_init = pciide_dma_init;
    529        1.5  thorpej 	sc->sc_wdcdev.dma_start = pciide_dma_start;
    530        1.5  thorpej 	sc->sc_wdcdev.dma_finish = pciide_dma_finish;
    531        1.5  thorpej 
    532  1.28.10.1     tron 	if (device_cfdata(&sc->sc_wdcdev.sc_atac.atac_dev)->cf_flags &
    533        1.5  thorpej 	    PCIIDE_OPTIONS_NODMA) {
    534        1.5  thorpej 		aprint_normal(
    535        1.5  thorpej 		    ", but unused (forced off by config file)");
    536        1.5  thorpej 		sc->sc_dma_ok = 0;
    537        1.5  thorpej 		return;
    538        1.5  thorpej 	}
    539        1.5  thorpej 
    540        1.5  thorpej 	/*
    541        1.5  thorpej 	 * Slice off a subregion of BA5 for each of the channel's DMA
    542        1.5  thorpej 	 * registers.
    543        1.5  thorpej 	 */
    544        1.5  thorpej 
    545        1.5  thorpej 	sc->sc_dma_iot = sc->sc_ba5_st;
    546        1.5  thorpej 	for (chan = 0; chan < 4; chan++) {
    547        1.5  thorpej 		pc = &sc->pciide_channels[chan];
    548        1.5  thorpej 		for (reg = 0; reg < IDEDMA_NREGS; reg++) {
    549        1.5  thorpej 			size = 4;
    550        1.5  thorpej 			if (size > (IDEDMA_SCH_OFFSET - reg))
    551        1.5  thorpej 				size = IDEDMA_SCH_OFFSET - reg;
    552        1.5  thorpej 			if (bus_space_subregion(sc->sc_ba5_st,
    553        1.5  thorpej 			    sc->sc_ba5_sh,
    554        1.5  thorpej 			    satalink_ba5_regmap[chan].ba5_IDEDMA_CMD + reg,
    555        1.5  thorpej 			    size, &pc->dma_iohs[reg]) != 0) {
    556        1.5  thorpej 				sc->sc_dma_ok = 0;
    557        1.5  thorpej 				aprint_normal(", but can't subregion offset "
    558        1.5  thorpej 				    "%lu size %lu",
    559        1.5  thorpej 				    (u_long) satalink_ba5_regmap[
    560        1.5  thorpej 						chan].ba5_IDEDMA_CMD + reg,
    561        1.5  thorpej 				    (u_long) size);
    562        1.5  thorpej 				return;
    563        1.5  thorpej 			}
    564        1.5  thorpej 		}
    565        1.5  thorpej 	}
    566        1.5  thorpej 
    567        1.5  thorpej 	/* DMA registers all set up! */
    568        1.5  thorpej 	sc->sc_dmat = pa->pa_dmat;
    569        1.5  thorpej 	sc->sc_dma_ok = 1;
    570        1.5  thorpej }
    571        1.5  thorpej 
    572        1.5  thorpej static int
    573        1.5  thorpej sii3114_chansetup(struct pciide_softc *sc, int channel)
    574        1.5  thorpej {
    575        1.5  thorpej 	static const char *channel_names[] = {
    576        1.5  thorpej 		"port 0",
    577        1.5  thorpej 		"port 1",
    578        1.5  thorpej 		"port 2",
    579        1.5  thorpej 		"port 3",
    580        1.5  thorpej 	};
    581        1.5  thorpej 	struct pciide_channel *cp = &sc->pciide_channels[channel];
    582        1.5  thorpej 
    583       1.19  thorpej 	sc->wdc_chanarray[channel] = &cp->ata_channel;
    584        1.5  thorpej 
    585        1.5  thorpej 	/*
    586        1.5  thorpej 	 * We must always keep the Interrupt Steering bit set in channel 2's
    587        1.5  thorpej 	 * IDEDMA_CMD register.
    588        1.5  thorpej 	 */
    589        1.5  thorpej 	if (channel == 2)
    590        1.5  thorpej 		cp->idedma_cmd = IDEDMA_CMD_INT_STEER;
    591        1.5  thorpej 
    592        1.5  thorpej 	cp->name = channel_names[channel];
    593       1.19  thorpej 	cp->ata_channel.ch_channel = channel;
    594       1.21  thorpej 	cp->ata_channel.ch_atac = &sc->sc_wdcdev.sc_atac;
    595       1.19  thorpej 	cp->ata_channel.ch_queue =
    596        1.9  thorpej 	    malloc(sizeof(struct ata_queue), M_DEVBUF, M_NOWAIT);
    597       1.28   bouyer 	cp->ata_channel.ch_ndrive = 2;
    598       1.19  thorpej 	if (cp->ata_channel.ch_queue == NULL) {
    599        1.5  thorpej 		aprint_error("%s %s channel: "
    600        1.5  thorpej 		    "can't allocate memory for command queue",
    601       1.21  thorpej 		    sc->sc_wdcdev.sc_atac.atac_dev.dv_xname, cp->name);
    602        1.5  thorpej 		return (0);
    603        1.5  thorpej 	}
    604        1.5  thorpej 	return (1);
    605        1.5  thorpej }
    606        1.5  thorpej 
    607        1.5  thorpej static void
    608        1.5  thorpej sii3114_mapchan(struct pciide_channel *cp)
    609        1.5  thorpej {
    610       1.19  thorpej 	struct ata_channel *wdc_cp = &cp->ata_channel;
    611       1.20  thorpej 	struct pciide_softc *sc = CHAN_TO_PCIIDE(wdc_cp);
    612       1.20  thorpej 	struct wdc_regs *wdr = CHAN_TO_WDC_REGS(wdc_cp);
    613        1.5  thorpej 	int i;
    614        1.5  thorpej 
    615        1.5  thorpej 	cp->compat = 0;
    616        1.5  thorpej 	cp->ih = sc->sc_pci_ih;
    617        1.5  thorpej 
    618       1.19  thorpej 	wdr->cmd_iot = sc->sc_ba5_st;
    619        1.5  thorpej 	if (bus_space_subregion(sc->sc_ba5_st, sc->sc_ba5_sh,
    620       1.11  thorpej 			satalink_ba5_regmap[wdc_cp->ch_channel].ba5_IDE_TF0,
    621       1.19  thorpej 			9, &wdr->cmd_baseioh) != 0) {
    622        1.5  thorpej 		aprint_error("%s: couldn't subregion %s cmd base\n",
    623       1.21  thorpej 		    sc->sc_wdcdev.sc_atac.atac_dev.dv_xname, cp->name);
    624        1.5  thorpej 		goto bad;
    625        1.5  thorpej 	}
    626        1.5  thorpej 
    627       1.19  thorpej 	wdr->ctl_iot = sc->sc_ba5_st;
    628        1.5  thorpej 	if (bus_space_subregion(sc->sc_ba5_st, sc->sc_ba5_sh,
    629       1.11  thorpej 			satalink_ba5_regmap[wdc_cp->ch_channel].ba5_IDE_TF8,
    630        1.5  thorpej 			1, &cp->ctl_baseioh) != 0) {
    631        1.5  thorpej 		aprint_error("%s: couldn't subregion %s ctl base\n",
    632       1.21  thorpej 		    sc->sc_wdcdev.sc_atac.atac_dev.dv_xname, cp->name);
    633        1.5  thorpej 		goto bad;
    634        1.5  thorpej 	}
    635       1.19  thorpej 	wdr->ctl_ioh = cp->ctl_baseioh;
    636        1.5  thorpej 
    637        1.5  thorpej 	for (i = 0; i < WDC_NREG; i++) {
    638       1.19  thorpej 		if (bus_space_subregion(wdr->cmd_iot, wdr->cmd_baseioh,
    639        1.5  thorpej 					i, i == 0 ? 4 : 1,
    640       1.19  thorpej 					&wdr->cmd_iohs[i]) != 0) {
    641        1.5  thorpej 			aprint_error("%s: couldn't subregion %s channel "
    642        1.5  thorpej 				     "cmd regs\n",
    643       1.21  thorpej 			    sc->sc_wdcdev.sc_atac.atac_dev.dv_xname, cp->name);
    644        1.5  thorpej 			goto bad;
    645        1.5  thorpej 		}
    646        1.5  thorpej 	}
    647       1.14  thorpej 	wdc_init_shadow_regs(wdc_cp);
    648       1.19  thorpej 	wdr->data32iot = wdr->cmd_iot;
    649       1.19  thorpej 	wdr->data32ioh = wdr->cmd_iohs[0];
    650        1.5  thorpej 	wdcattach(wdc_cp);
    651        1.5  thorpej 	return;
    652        1.5  thorpej 
    653        1.5  thorpej  bad:
    654       1.19  thorpej 	cp->ata_channel.ch_flags |= ATACH_DISABLED;
    655        1.5  thorpej }
    656        1.5  thorpej 
    657        1.5  thorpej static void
    658        1.5  thorpej sii3114_chip_map(struct pciide_softc *sc, struct pci_attach_args *pa)
    659        1.5  thorpej {
    660        1.5  thorpej 	struct pciide_channel *cp;
    661        1.5  thorpej 	pcireg_t scs_cmd;
    662        1.5  thorpej 	pci_intr_handle_t intrhandle;
    663        1.5  thorpej 	const char *intrstr;
    664        1.5  thorpej 	int channel;
    665        1.5  thorpej 
    666        1.5  thorpej 	if (pciide_chipen(sc, pa) == 0)
    667        1.5  thorpej 		return;
    668        1.5  thorpej 
    669        1.5  thorpej #define	SII3114_RESET_BITS						\
    670        1.5  thorpej 	(SCS_CMD_PBM_RESET | SCS_CMD_ARB_RESET |			\
    671        1.5  thorpej 	 SCS_CMD_FF1_RESET | SCS_CMD_FF0_RESET |			\
    672        1.5  thorpej 	 SCS_CMD_FF3_RESET | SCS_CMD_FF2_RESET |			\
    673        1.5  thorpej 	 SCS_CMD_IDE1_RESET | SCS_CMD_IDE0_RESET |			\
    674        1.5  thorpej 	 SCS_CMD_IDE3_RESET | SCS_CMD_IDE2_RESET)
    675        1.5  thorpej 
    676        1.5  thorpej 	/*
    677        1.5  thorpej 	 * Reset everything and then unblock all of the interrupts.
    678        1.5  thorpej 	 */
    679        1.5  thorpej 	scs_cmd = pci_conf_read(pa->pa_pc, pa->pa_tag, SII3112_SCS_CMD);
    680        1.5  thorpej 	pci_conf_write(pa->pa_pc, pa->pa_tag, SII3112_SCS_CMD,
    681        1.5  thorpej 		       scs_cmd | SII3114_RESET_BITS);
    682        1.5  thorpej 	delay(50 * 1000);
    683        1.5  thorpej 	pci_conf_write(pa->pa_pc, pa->pa_tag, SII3112_SCS_CMD,
    684        1.5  thorpej 		       scs_cmd & SCS_CMD_M66EN);
    685        1.5  thorpej 	delay(50 * 1000);
    686        1.5  thorpej 
    687        1.5  thorpej 	/*
    688        1.5  thorpej 	 * On the 3114, the BA5 register space is always enabled.  In
    689        1.5  thorpej 	 * order to use the 3114 in any sane way, we must use this BA5
    690        1.5  thorpej 	 * register space, and so we consider it an error if we cannot
    691        1.5  thorpej 	 * map it.
    692        1.5  thorpej 	 *
    693        1.5  thorpej 	 * As a consequence of using BA5, our register mapping is different
    694        1.5  thorpej 	 * from a normal PCI IDE controller's, and so we are unable to use
    695        1.5  thorpej 	 * most of the common PCI IDE register mapping functions.
    696        1.5  thorpej 	 */
    697        1.5  thorpej 	if (pci_mapreg_map(pa, PCI_MAPREG_START + 0x14,
    698        1.5  thorpej 			   PCI_MAPREG_TYPE_MEM|
    699        1.5  thorpej 			   PCI_MAPREG_MEM_TYPE_32BIT, 0,
    700        1.5  thorpej 			   &sc->sc_ba5_st, &sc->sc_ba5_sh,
    701        1.5  thorpej 			   NULL, NULL) != 0) {
    702        1.5  thorpej 		aprint_error("%s: unable to map SATALink BA5 "
    703       1.21  thorpej 		    "register space\n", sc->sc_wdcdev.sc_atac.atac_dev.dv_xname);
    704        1.5  thorpej 		return;
    705        1.5  thorpej 	}
    706        1.5  thorpej 	sc->sc_ba5_en = 1;
    707        1.5  thorpej 
    708       1.21  thorpej 	aprint_verbose("%s: %dMHz PCI bus\n", sc->sc_wdcdev.sc_atac.atac_dev.dv_xname,
    709        1.5  thorpej 	    (scs_cmd & SCS_CMD_M66EN) ? 66 : 33);
    710        1.5  thorpej 
    711        1.5  thorpej 	/*
    712        1.5  thorpej 	 * Set the Interrupt Steering bit in the IDEDMA_CMD register of
    713        1.5  thorpej 	 * channel 2.  This is required at all times for proper operation
    714        1.5  thorpej 	 * when using the BA5 register space (otherwise interrupts from
    715        1.5  thorpej 	 * all 4 channels won't work).
    716        1.5  thorpej 	 */
    717        1.5  thorpej 	BA5_WRITE_4(sc, 2, ba5_IDEDMA_CMD, IDEDMA_CMD_INT_STEER);
    718        1.5  thorpej 
    719        1.5  thorpej 	aprint_normal("%s: bus-master DMA support present",
    720       1.21  thorpej 	    sc->sc_wdcdev.sc_atac.atac_dev.dv_xname);
    721        1.5  thorpej 	sii3114_mapreg_dma(sc, pa);
    722        1.5  thorpej 	aprint_normal("\n");
    723        1.5  thorpej 
    724       1.25    ragge 	sii_fixup_cacheline(sc, pa);
    725       1.25    ragge 
    726       1.23      skd 	sc->sc_wdcdev.sc_atac.atac_cap |= ATAC_CAP_DATA16 | ATAC_CAP_DATA32;
    727       1.21  thorpej 	sc->sc_wdcdev.sc_atac.atac_pio_cap = 4;
    728        1.5  thorpej 	if (sc->sc_dma_ok) {
    729       1.23      skd 		sc->sc_wdcdev.sc_atac.atac_cap |= ATAC_CAP_DMA | ATAC_CAP_UDMA;
    730        1.5  thorpej 		sc->sc_wdcdev.irqack = pciide_irqack;
    731       1.21  thorpej 		sc->sc_wdcdev.sc_atac.atac_dma_cap = 2;
    732       1.21  thorpej 		sc->sc_wdcdev.sc_atac.atac_udma_cap = 6;
    733        1.5  thorpej 	}
    734       1.21  thorpej 	sc->sc_wdcdev.sc_atac.atac_set_modes = sii3112_setup_channel;
    735        1.5  thorpej 
    736        1.5  thorpej 	/* We can use SControl and SStatus to probe for drives. */
    737       1.21  thorpej 	sc->sc_wdcdev.sc_atac.atac_probe = sii3112_drv_probe;
    738        1.5  thorpej 
    739       1.21  thorpej 	sc->sc_wdcdev.sc_atac.atac_channels = sc->wdc_chanarray;
    740       1.21  thorpej 	sc->sc_wdcdev.sc_atac.atac_nchannels = 4;
    741        1.5  thorpej 
    742       1.19  thorpej 	wdc_allocate_regs(&sc->sc_wdcdev);
    743       1.19  thorpej 
    744        1.5  thorpej 	/* Map and establish the interrupt handler. */
    745        1.5  thorpej 	if (pci_intr_map(pa, &intrhandle) != 0) {
    746        1.5  thorpej 		aprint_error("%s: couldn't map native-PCI interrupt\n",
    747       1.21  thorpej 		    sc->sc_wdcdev.sc_atac.atac_dev.dv_xname);
    748        1.5  thorpej 		return;
    749        1.5  thorpej 	}
    750        1.5  thorpej 	intrstr = pci_intr_string(pa->pa_pc, intrhandle);
    751        1.5  thorpej 	sc->sc_pci_ih = pci_intr_establish(pa->pa_pc, intrhandle, IPL_BIO,
    752        1.5  thorpej 					   /* XXX */
    753        1.5  thorpej 					   pciide_pci_intr, sc);
    754        1.5  thorpej 	if (sc->sc_pci_ih != NULL) {
    755        1.5  thorpej 		aprint_normal("%s: using %s for native-PCI interrupt\n",
    756       1.21  thorpej 			      sc->sc_wdcdev.sc_atac.atac_dev.dv_xname,
    757        1.5  thorpej 			      intrstr ? intrstr : "unknown interrupt");
    758        1.5  thorpej 	} else {
    759        1.5  thorpej 		aprint_error("%s: couldn't establish native-PCI interrupt",
    760       1.21  thorpej 			     sc->sc_wdcdev.sc_atac.atac_dev.dv_xname);
    761        1.5  thorpej 		if (intrstr != NULL)
    762        1.5  thorpej 			aprint_normal(" at %s", intrstr);
    763        1.5  thorpej 		aprint_normal("\n");
    764        1.5  thorpej 		return;
    765        1.5  thorpej 	}
    766        1.5  thorpej 
    767       1.21  thorpej 	for (channel = 0; channel < sc->sc_wdcdev.sc_atac.atac_nchannels;
    768       1.21  thorpej 	     channel++) {
    769        1.5  thorpej 		cp = &sc->pciide_channels[channel];
    770        1.5  thorpej 		if (sii3114_chansetup(sc, channel) == 0)
    771        1.5  thorpej 			continue;
    772        1.5  thorpej 		sii3114_mapchan(cp);
    773        1.5  thorpej 	}
    774        1.5  thorpej }
    775        1.5  thorpej 
    776        1.7  thorpej static void
    777       1.19  thorpej sii3112_drv_probe(struct ata_channel *chp)
    778        1.2  thorpej {
    779       1.20  thorpej 	struct pciide_softc *sc = CHAN_TO_PCIIDE(chp);
    780       1.20  thorpej 	struct wdc_regs *wdr = CHAN_TO_WDC_REGS(chp);
    781        1.2  thorpej 	uint32_t scontrol, sstatus;
    782        1.2  thorpej 	uint8_t scnt, sn, cl, ch;
    783       1.22  thorpej 	int i, s;
    784       1.12  thorpej 
    785       1.12  thorpej 	/* XXX This should be done by other code. */
    786       1.12  thorpej 	for (i = 0; i < 2; i++) {
    787       1.12  thorpej 		chp->ch_drive[i].chnl_softc = chp;
    788       1.12  thorpej 		chp->ch_drive[i].drive = i;
    789       1.12  thorpej 	}
    790        1.2  thorpej 
    791        1.2  thorpej 	/*
    792        1.2  thorpej 	 * The 3112 is a 2-port part, and only has one drive per channel
    793        1.2  thorpej 	 * (each port emulates a master drive).
    794        1.5  thorpej 	 *
    795        1.5  thorpej 	 * The 3114 is similar, but has 4 channels.
    796        1.2  thorpej 	 */
    797        1.2  thorpej 
    798        1.2  thorpej 	/*
    799        1.2  thorpej 	 * Request communication initialization sequence, any speed.
    800        1.2  thorpej 	 * Performing this is the equivalent of an ATA Reset.
    801        1.2  thorpej 	 */
    802        1.2  thorpej 	scontrol = SControl_DET_INIT | SControl_SPD_ANY;
    803        1.2  thorpej 
    804        1.2  thorpej 	/*
    805        1.2  thorpej 	 * XXX We don't yet support SATA power management; disable all
    806        1.2  thorpej 	 * power management state transitions.
    807        1.2  thorpej 	 */
    808        1.2  thorpej 	scontrol |= SControl_IPM_NONE;
    809        1.2  thorpej 
    810       1.11  thorpej 	BA5_WRITE_4(sc, chp->ch_channel, ba5_SControl, scontrol);
    811        1.5  thorpej 	delay(50 * 1000);
    812        1.2  thorpej 	scontrol &= ~SControl_DET_INIT;
    813       1.11  thorpej 	BA5_WRITE_4(sc, chp->ch_channel, ba5_SControl, scontrol);
    814        1.5  thorpej 	delay(50 * 1000);
    815        1.2  thorpej 
    816       1.11  thorpej 	sstatus = BA5_READ_4(sc, chp->ch_channel, ba5_SStatus);
    817        1.5  thorpej #if 0
    818        1.5  thorpej 	aprint_normal("%s: port %d: SStatus=0x%08x, SControl=0x%08x\n",
    819       1.21  thorpej 	    sc->sc_wdcdev.sc_atac.atac_dev.dv_xname, chp->ch_channel, sstatus,
    820       1.11  thorpej 	    BA5_READ_4(sc, chp->ch_channel, ba5_SControl));
    821        1.5  thorpej #endif
    822        1.2  thorpej 	switch (sstatus & SStatus_DET_mask) {
    823        1.2  thorpej 	case SStatus_DET_NODEV:
    824        1.2  thorpej 		/* No device; be silent. */
    825        1.2  thorpej 		break;
    826        1.2  thorpej 
    827        1.2  thorpej 	case SStatus_DET_DEV_NE:
    828        1.2  thorpej 		aprint_error("%s: port %d: device connected, but "
    829        1.2  thorpej 		    "communication not established\n",
    830       1.21  thorpej 		    sc->sc_wdcdev.sc_atac.atac_dev.dv_xname, chp->ch_channel);
    831        1.2  thorpej 		break;
    832        1.2  thorpej 
    833        1.2  thorpej 	case SStatus_DET_OFFLINE:
    834        1.2  thorpej 		aprint_error("%s: port %d: PHY offline\n",
    835       1.21  thorpej 		    sc->sc_wdcdev.sc_atac.atac_dev.dv_xname, chp->ch_channel);
    836        1.2  thorpej 		break;
    837        1.2  thorpej 
    838        1.2  thorpej 	case SStatus_DET_DEV:
    839        1.2  thorpej 		/*
    840        1.2  thorpej 		 * XXX ATAPI detection doesn't currently work.  Don't
    841        1.2  thorpej 		 * XXX know why.  But, it's not like the standard method
    842        1.2  thorpej 		 * XXX can detect an ATAPI device connected via a SATA/PATA
    843        1.2  thorpej 		 * XXX bridge, so at least this is no worse.  --thorpej
    844        1.2  thorpej 		 */
    845       1.19  thorpej 		bus_space_write_1(wdr->cmd_iot, wdr->cmd_iohs[wd_sdh], 0,
    846        1.2  thorpej 		    WDSD_IBM | (0 << 4));
    847        1.2  thorpej 		delay(10);	/* 400ns delay */
    848        1.2  thorpej 		/* Save register contents. */
    849       1.19  thorpej 		scnt = bus_space_read_1(wdr->cmd_iot,
    850       1.19  thorpej 				        wdr->cmd_iohs[wd_seccnt], 0);
    851       1.19  thorpej 		sn = bus_space_read_1(wdr->cmd_iot,
    852       1.19  thorpej 				      wdr->cmd_iohs[wd_sector], 0);
    853       1.19  thorpej 		cl = bus_space_read_1(wdr->cmd_iot,
    854       1.19  thorpej 				      wdr->cmd_iohs[wd_cyl_lo], 0);
    855       1.19  thorpej 		ch = bus_space_read_1(wdr->cmd_iot,
    856       1.19  thorpej 				      wdr->cmd_iohs[wd_cyl_hi], 0);
    857        1.2  thorpej #if 0
    858        1.2  thorpej 		printf("%s: port %d: scnt=0x%x sn=0x%x cl=0x%x ch=0x%x\n",
    859       1.21  thorpej 		    sc->sc_wdcdev.sc_atac.atac_dev.dv_xname, chp->ch_channel,
    860        1.2  thorpej 		    scnt, sn, cl, ch);
    861        1.2  thorpej #endif
    862        1.2  thorpej 		/*
    863        1.2  thorpej 		 * scnt and sn are supposed to be 0x1 for ATAPI, but in some
    864        1.2  thorpej 		 * cases we get wrong values here, so ignore it.
    865        1.2  thorpej 		 */
    866       1.22  thorpej 		s = splbio();
    867        1.2  thorpej 		if (cl == 0x14 && ch == 0xeb)
    868        1.2  thorpej 			chp->ch_drive[0].drive_flags |= DRIVE_ATAPI;
    869        1.2  thorpej 		else
    870        1.2  thorpej 			chp->ch_drive[0].drive_flags |= DRIVE_ATA;
    871       1.22  thorpej 		splx(s);
    872        1.2  thorpej 
    873        1.2  thorpej 		aprint_normal("%s: port %d: device present, speed: %s\n",
    874       1.21  thorpej 		    sc->sc_wdcdev.sc_atac.atac_dev.dv_xname, chp->ch_channel,
    875       1.15  thorpej 		    sata_speed(sstatus));
    876        1.2  thorpej 		break;
    877        1.2  thorpej 
    878        1.2  thorpej 	default:
    879        1.2  thorpej 		aprint_error("%s: port %d: unknown SStatus: 0x%08x\n",
    880       1.21  thorpej 		    sc->sc_wdcdev.sc_atac.atac_dev.dv_xname, chp->ch_channel, sstatus);
    881        1.2  thorpej 	}
    882        1.1  thorpej }
    883        1.1  thorpej 
    884        1.1  thorpej static void
    885       1.19  thorpej sii3112_setup_channel(struct ata_channel *chp)
    886        1.1  thorpej {
    887        1.1  thorpej 	struct ata_drive_datas *drvp;
    888       1.22  thorpej 	int drive, s;
    889        1.1  thorpej 	u_int32_t idedma_ctl, dtm;
    890       1.20  thorpej 	struct pciide_channel *cp = CHAN_TO_PCHAN(chp);
    891       1.20  thorpej 	struct pciide_softc *sc = CHAN_TO_PCIIDE(chp);
    892        1.1  thorpej 
    893        1.1  thorpej 	/* setup DMA if needed */
    894        1.1  thorpej 	pciide_channel_dma_setup(cp);
    895        1.1  thorpej 
    896        1.1  thorpej 	idedma_ctl = 0;
    897        1.1  thorpej 	dtm = 0;
    898        1.1  thorpej 
    899        1.1  thorpej 	for (drive = 0; drive < 2; drive++) {
    900        1.1  thorpej 		drvp = &chp->ch_drive[drive];
    901        1.1  thorpej 		/* If no drive, skip */
    902        1.1  thorpej 		if ((drvp->drive_flags & DRIVE) == 0)
    903        1.1  thorpej 			continue;
    904        1.1  thorpej 		if (drvp->drive_flags & DRIVE_UDMA) {
    905        1.1  thorpej 			/* use Ultra/DMA */
    906       1.22  thorpej 			s = splbio();
    907        1.1  thorpej 			drvp->drive_flags &= ~DRIVE_DMA;
    908       1.22  thorpej 			splx(s);
    909        1.1  thorpej 			idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
    910        1.1  thorpej 			dtm |= DTM_IDEx_DMA;
    911        1.1  thorpej 		} else if (drvp->drive_flags & DRIVE_DMA) {
    912        1.1  thorpej 			idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
    913        1.1  thorpej 			dtm |= DTM_IDEx_DMA;
    914        1.1  thorpej 		} else {
    915        1.1  thorpej 			dtm |= DTM_IDEx_PIO;
    916        1.1  thorpej 		}
    917        1.1  thorpej 	}
    918        1.1  thorpej 
    919        1.1  thorpej 	/*
    920        1.1  thorpej 	 * Nothing to do to setup modes; it is meaningless in S-ATA
    921        1.1  thorpej 	 * (but many S-ATA drives still want to get the SET_FEATURE
    922        1.1  thorpej 	 * command).
    923        1.1  thorpej 	 */
    924        1.1  thorpej 	if (idedma_ctl != 0) {
    925        1.1  thorpej 		/* Add software bits in status register */
    926        1.1  thorpej 		bus_space_write_1(sc->sc_dma_iot, cp->dma_iohs[IDEDMA_CTL], 0,
    927        1.1  thorpej 		    idedma_ctl);
    928        1.1  thorpej 	}
    929       1.11  thorpej 	BA5_WRITE_4(sc, chp->ch_channel, ba5_IDE_DTM, dtm);
    930        1.1  thorpej }
    931