Home | History | Annotate | Line # | Download | only in pci
satalink.c revision 1.35.6.1
      1  1.35.6.1      mjf /*	$NetBSD: satalink.c,v 1.35.6.1 2008/04/03 12:42:53 mjf Exp $	*/
      2       1.2  thorpej 
      3       1.2  thorpej /*-
      4       1.2  thorpej  * Copyright (c) 2003 The NetBSD Foundation, Inc.
      5       1.2  thorpej  * All rights reserved.
      6       1.2  thorpej  *
      7       1.2  thorpej  * This code is derived from software contributed to The NetBSD Foundation
      8       1.2  thorpej  * by Jason R. Thorpe of Wasabi Systems, Inc.
      9       1.2  thorpej  *
     10       1.2  thorpej  * Redistribution and use in source and binary forms, with or without
     11       1.2  thorpej  * modification, are permitted provided that the following conditions
     12       1.2  thorpej  * are met:
     13       1.2  thorpej  * 1. Redistributions of source code must retain the above copyright
     14       1.2  thorpej  *    notice, this list of conditions and the following disclaimer.
     15       1.2  thorpej  * 2. Redistributions in binary form must reproduce the above copyright
     16       1.2  thorpej  *    notice, this list of conditions and the following disclaimer in the
     17       1.2  thorpej  *    documentation and/or other materials provided with the distribution.
     18       1.2  thorpej  * 3. All advertising materials mentioning features or use of this software
     19       1.2  thorpej  *    must display the following acknowledgement:
     20       1.2  thorpej  *	This product includes software developed by the NetBSD
     21       1.2  thorpej  *	Foundation, Inc. and its contributors.
     22       1.2  thorpej  * 4. Neither the name of The NetBSD Foundation nor the names of its
     23       1.2  thorpej  *    contributors may be used to endorse or promote products derived
     24       1.2  thorpej  *    from this software without specific prior written permission.
     25       1.2  thorpej  *
     26       1.2  thorpej  * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
     27       1.2  thorpej  * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
     28       1.2  thorpej  * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
     29       1.2  thorpej  * PURPOSE ARE DISCLAIMED.  IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
     30       1.2  thorpej  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
     31       1.2  thorpej  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
     32       1.2  thorpej  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
     33       1.2  thorpej  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
     34       1.2  thorpej  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
     35       1.2  thorpej  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
     36       1.2  thorpej  * POSSIBILITY OF SUCH DAMAGE.
     37       1.1  thorpej  */
     38       1.1  thorpej 
     39      1.30  xtraeme #include <sys/cdefs.h>
     40  1.35.6.1      mjf __KERNEL_RCSID(0, "$NetBSD: satalink.c,v 1.35.6.1 2008/04/03 12:42:53 mjf Exp $");
     41      1.30  xtraeme 
     42       1.1  thorpej #include <sys/param.h>
     43       1.1  thorpej #include <sys/systm.h>
     44       1.1  thorpej #include <sys/malloc.h>
     45       1.1  thorpej 
     46       1.1  thorpej #include <dev/pci/pcivar.h>
     47       1.1  thorpej #include <dev/pci/pcidevs.h>
     48       1.1  thorpej #include <dev/pci/pciidereg.h>
     49       1.1  thorpej #include <dev/pci/pciidevar.h>
     50       1.1  thorpej #include <dev/pci/pciide_sii3112_reg.h>
     51       1.1  thorpej 
     52       1.2  thorpej #include <dev/ata/satareg.h>
     53      1.15  thorpej #include <dev/ata/satavar.h>
     54       1.8   martin #include <dev/ata/atareg.h>
     55       1.1  thorpej 
     56       1.4  thorpej /*
     57       1.4  thorpej  * Register map for BA5 register space, indexed by channel.
     58       1.4  thorpej  */
     59       1.4  thorpej static const struct {
     60       1.4  thorpej 	bus_addr_t	ba5_IDEDMA_CMD;
     61       1.4  thorpej 	bus_addr_t	ba5_IDEDMA_CTL;
     62       1.4  thorpej 	bus_addr_t	ba5_IDEDMA_TBL;
     63       1.4  thorpej 	bus_addr_t	ba5_IDEDMA_CMD2;
     64       1.4  thorpej 	bus_addr_t	ba5_IDEDMA_CTL2;
     65       1.4  thorpej 	bus_addr_t	ba5_IDE_TF0;
     66       1.4  thorpej 	bus_addr_t	ba5_IDE_TF1;
     67       1.4  thorpej 	bus_addr_t	ba5_IDE_TF2;
     68       1.4  thorpej 	bus_addr_t	ba5_IDE_TF3;
     69       1.4  thorpej 	bus_addr_t	ba5_IDE_TF4;
     70       1.4  thorpej 	bus_addr_t	ba5_IDE_TF5;
     71       1.4  thorpej 	bus_addr_t	ba5_IDE_TF6;
     72       1.4  thorpej 	bus_addr_t	ba5_IDE_TF7;
     73       1.4  thorpej 	bus_addr_t	ba5_IDE_TF8;
     74       1.4  thorpej 	bus_addr_t	ba5_IDE_RAD;
     75       1.4  thorpej 	bus_addr_t	ba5_IDE_TF9;
     76       1.4  thorpej 	bus_addr_t	ba5_IDE_TF10;
     77       1.4  thorpej 	bus_addr_t	ba5_IDE_TF11;
     78       1.4  thorpej 	bus_addr_t	ba5_IDE_TF12;
     79       1.4  thorpej 	bus_addr_t	ba5_IDE_TF13;
     80       1.4  thorpej 	bus_addr_t	ba5_IDE_TF14;
     81       1.4  thorpej 	bus_addr_t	ba5_IDE_TF15;
     82       1.4  thorpej 	bus_addr_t	ba5_IDE_TF16;
     83       1.4  thorpej 	bus_addr_t	ba5_IDE_TF17;
     84       1.4  thorpej 	bus_addr_t	ba5_IDE_TF18;
     85       1.4  thorpej 	bus_addr_t	ba5_IDE_TF19;
     86       1.4  thorpej 	bus_addr_t	ba5_IDE_RABC;
     87       1.4  thorpej 	bus_addr_t	ba5_IDE_CMD_STS;
     88       1.4  thorpej 	bus_addr_t	ba5_IDE_CFG_STS;
     89       1.4  thorpej 	bus_addr_t	ba5_IDE_DTM;
     90       1.4  thorpej 	bus_addr_t	ba5_SControl;
     91       1.4  thorpej 	bus_addr_t	ba5_SStatus;
     92       1.4  thorpej 	bus_addr_t	ba5_SError;
     93       1.5  thorpej 	bus_addr_t	ba5_SActive;		/* 3114 */
     94       1.5  thorpej 	bus_addr_t	ba5_SMisc;
     95       1.5  thorpej 	bus_addr_t	ba5_PHY_CONFIG;
     96       1.5  thorpej 	bus_addr_t	ba5_SIEN;
     97       1.5  thorpej 	bus_addr_t	ba5_SFISCfg;
     98       1.4  thorpej } satalink_ba5_regmap[] = {
     99       1.5  thorpej 	{	/* Channel 0 */
    100       1.4  thorpej 		.ba5_IDEDMA_CMD		=	0x000,
    101       1.4  thorpej 		.ba5_IDEDMA_CTL		=	0x002,
    102       1.4  thorpej 		.ba5_IDEDMA_TBL		=	0x004,
    103       1.4  thorpej 		.ba5_IDEDMA_CMD2	=	0x010,
    104       1.4  thorpej 		.ba5_IDEDMA_CTL2	=	0x012,
    105       1.4  thorpej 		.ba5_IDE_TF0		=	0x080,	/* wd_data */
    106       1.4  thorpej 		.ba5_IDE_TF1		=	0x081,	/* wd_error */
    107       1.4  thorpej 		.ba5_IDE_TF2		=	0x082,	/* wd_seccnt */
    108       1.4  thorpej 		.ba5_IDE_TF3		=	0x083,	/* wd_sector */
    109       1.4  thorpej 		.ba5_IDE_TF4		=	0x084,	/* wd_cyl_lo */
    110       1.4  thorpej 		.ba5_IDE_TF5		=	0x085,	/* wd_cyl_hi */
    111       1.4  thorpej 		.ba5_IDE_TF6		=	0x086,	/* wd_sdh */
    112       1.4  thorpej 		.ba5_IDE_TF7		=	0x087,	/* wd_command */
    113       1.4  thorpej 		.ba5_IDE_TF8		=	0x08a,	/* wd_altsts */
    114       1.4  thorpej 		.ba5_IDE_RAD		=	0x08c,
    115       1.4  thorpej 		.ba5_IDE_TF9		=	0x091,	/* Features 2 */
    116       1.4  thorpej 		.ba5_IDE_TF10		=	0x092,	/* Sector Count 2 */
    117       1.4  thorpej 		.ba5_IDE_TF11		=	0x093,	/* Start Sector 2 */
    118       1.4  thorpej 		.ba5_IDE_TF12		=	0x094,	/* Cylinder Low 2 */
    119       1.4  thorpej 		.ba5_IDE_TF13		=	0x095,	/* Cylinder High 2 */
    120       1.4  thorpej 		.ba5_IDE_TF14		=	0x096,	/* Device/Head 2 */
    121       1.4  thorpej 		.ba5_IDE_TF15		=	0x097,	/* Cmd Sts 2 */
    122       1.4  thorpej 		.ba5_IDE_TF16		=	0x098,	/* Sector Count 2 ext */
    123       1.4  thorpej 		.ba5_IDE_TF17		=	0x099,	/* Start Sector 2 ext */
    124       1.4  thorpej 		.ba5_IDE_TF18		=	0x09a,	/* Cyl Low 2 ext */
    125       1.4  thorpej 		.ba5_IDE_TF19		=	0x09b,	/* Cyl High 2 ext */
    126       1.4  thorpej 		.ba5_IDE_RABC		=	0x09c,
    127       1.4  thorpej 		.ba5_IDE_CMD_STS	=	0x0a0,
    128       1.4  thorpej 		.ba5_IDE_CFG_STS	=	0x0a1,
    129       1.4  thorpej 		.ba5_IDE_DTM		=	0x0b4,
    130       1.4  thorpej 		.ba5_SControl		=	0x100,
    131       1.4  thorpej 		.ba5_SStatus		=	0x104,
    132       1.4  thorpej 		.ba5_SError		=	0x108,
    133       1.5  thorpej 		.ba5_SActive		=	0x10c,
    134       1.5  thorpej 		.ba5_SMisc		=	0x140,
    135       1.5  thorpej 		.ba5_PHY_CONFIG		=	0x144,
    136       1.5  thorpej 		.ba5_SIEN		=	0x148,
    137       1.5  thorpej 		.ba5_SFISCfg		=	0x14c,
    138       1.4  thorpej 	},
    139       1.5  thorpej 	{	/* Channel 1 */
    140       1.4  thorpej 		.ba5_IDEDMA_CMD		=	0x008,
    141       1.4  thorpej 		.ba5_IDEDMA_CTL		=	0x00a,
    142       1.4  thorpej 		.ba5_IDEDMA_TBL		=	0x00c,
    143       1.4  thorpej 		.ba5_IDEDMA_CMD2	=	0x018,
    144       1.4  thorpej 		.ba5_IDEDMA_CTL2	=	0x01a,
    145       1.4  thorpej 		.ba5_IDE_TF0		=	0x0c0,	/* wd_data */
    146       1.4  thorpej 		.ba5_IDE_TF1		=	0x0c1,	/* wd_error */
    147       1.4  thorpej 		.ba5_IDE_TF2		=	0x0c2,	/* wd_seccnt */
    148       1.4  thorpej 		.ba5_IDE_TF3		=	0x0c3,	/* wd_sector */
    149       1.4  thorpej 		.ba5_IDE_TF4		=	0x0c4,	/* wd_cyl_lo */
    150       1.4  thorpej 		.ba5_IDE_TF5		=	0x0c5,	/* wd_cyl_hi */
    151       1.4  thorpej 		.ba5_IDE_TF6		=	0x0c6,	/* wd_sdh */
    152       1.4  thorpej 		.ba5_IDE_TF7		=	0x0c7,	/* wd_command */
    153       1.4  thorpej 		.ba5_IDE_TF8		=	0x0ca,	/* wd_altsts */
    154       1.4  thorpej 		.ba5_IDE_RAD		=	0x0cc,
    155       1.4  thorpej 		.ba5_IDE_TF9		=	0x0d1,	/* Features 2 */
    156       1.4  thorpej 		.ba5_IDE_TF10		=	0x0d2,	/* Sector Count 2 */
    157       1.4  thorpej 		.ba5_IDE_TF11		=	0x0d3,	/* Start Sector 2 */
    158       1.4  thorpej 		.ba5_IDE_TF12		=	0x0d4,	/* Cylinder Low 2 */
    159       1.4  thorpej 		.ba5_IDE_TF13		=	0x0d5,	/* Cylinder High 2 */
    160       1.4  thorpej 		.ba5_IDE_TF14		=	0x0d6,	/* Device/Head 2 */
    161       1.4  thorpej 		.ba5_IDE_TF15		=	0x0d7,	/* Cmd Sts 2 */
    162       1.4  thorpej 		.ba5_IDE_TF16		=	0x0d8,	/* Sector Count 2 ext */
    163       1.4  thorpej 		.ba5_IDE_TF17		=	0x0d9,	/* Start Sector 2 ext */
    164       1.4  thorpej 		.ba5_IDE_TF18		=	0x0da,	/* Cyl Low 2 ext */
    165       1.4  thorpej 		.ba5_IDE_TF19		=	0x0db,	/* Cyl High 2 ext */
    166       1.4  thorpej 		.ba5_IDE_RABC		=	0x0dc,
    167       1.4  thorpej 		.ba5_IDE_CMD_STS	=	0x0e0,
    168       1.4  thorpej 		.ba5_IDE_CFG_STS	=	0x0e1,
    169       1.4  thorpej 		.ba5_IDE_DTM		=	0x0f4,
    170       1.4  thorpej 		.ba5_SControl		=	0x180,
    171       1.4  thorpej 		.ba5_SStatus		=	0x184,
    172       1.4  thorpej 		.ba5_SError		=	0x188,
    173       1.5  thorpej 		.ba5_SActive		=	0x18c,
    174       1.5  thorpej 		.ba5_SMisc		=	0x1c0,
    175       1.5  thorpej 		.ba5_PHY_CONFIG		=	0x1c4,
    176       1.5  thorpej 		.ba5_SIEN		=	0x1c8,
    177       1.5  thorpej 		.ba5_SFISCfg		=	0x1cc,
    178       1.5  thorpej 	},
    179       1.5  thorpej 	{	/* Channel 2 (3114) */
    180       1.5  thorpej 		.ba5_IDEDMA_CMD		=	0x200,
    181       1.5  thorpej 		.ba5_IDEDMA_CTL		=	0x202,
    182       1.5  thorpej 		.ba5_IDEDMA_TBL		=	0x204,
    183       1.5  thorpej 		.ba5_IDEDMA_CMD2	=	0x210,
    184       1.5  thorpej 		.ba5_IDEDMA_CTL2	=	0x212,
    185       1.5  thorpej 		.ba5_IDE_TF0		=	0x280,	/* wd_data */
    186       1.5  thorpej 		.ba5_IDE_TF1		=	0x281,	/* wd_error */
    187       1.5  thorpej 		.ba5_IDE_TF2		=	0x282,	/* wd_seccnt */
    188       1.5  thorpej 		.ba5_IDE_TF3		=	0x283,	/* wd_sector */
    189       1.5  thorpej 		.ba5_IDE_TF4		=	0x284,	/* wd_cyl_lo */
    190       1.5  thorpej 		.ba5_IDE_TF5		=	0x285,	/* wd_cyl_hi */
    191       1.5  thorpej 		.ba5_IDE_TF6		=	0x286,	/* wd_sdh */
    192       1.5  thorpej 		.ba5_IDE_TF7		=	0x287,	/* wd_command */
    193       1.5  thorpej 		.ba5_IDE_TF8		=	0x28a,	/* wd_altsts */
    194       1.5  thorpej 		.ba5_IDE_RAD		=	0x28c,
    195       1.5  thorpej 		.ba5_IDE_TF9		=	0x291,	/* Features 2 */
    196       1.5  thorpej 		.ba5_IDE_TF10		=	0x292,	/* Sector Count 2 */
    197       1.5  thorpej 		.ba5_IDE_TF11		=	0x293,	/* Start Sector 2 */
    198       1.5  thorpej 		.ba5_IDE_TF12		=	0x294,	/* Cylinder Low 2 */
    199       1.5  thorpej 		.ba5_IDE_TF13		=	0x295,	/* Cylinder High 2 */
    200       1.5  thorpej 		.ba5_IDE_TF14		=	0x296,	/* Device/Head 2 */
    201       1.5  thorpej 		.ba5_IDE_TF15		=	0x297,	/* Cmd Sts 2 */
    202       1.5  thorpej 		.ba5_IDE_TF16		=	0x298,	/* Sector Count 2 ext */
    203       1.5  thorpej 		.ba5_IDE_TF17		=	0x299,	/* Start Sector 2 ext */
    204       1.5  thorpej 		.ba5_IDE_TF18		=	0x29a,	/* Cyl Low 2 ext */
    205       1.5  thorpej 		.ba5_IDE_TF19		=	0x29b,	/* Cyl High 2 ext */
    206       1.5  thorpej 		.ba5_IDE_RABC		=	0x29c,
    207       1.5  thorpej 		.ba5_IDE_CMD_STS	=	0x2a0,
    208       1.5  thorpej 		.ba5_IDE_CFG_STS	=	0x2a1,
    209       1.5  thorpej 		.ba5_IDE_DTM		=	0x2b4,
    210       1.5  thorpej 		.ba5_SControl		=	0x300,
    211       1.5  thorpej 		.ba5_SStatus		=	0x304,
    212       1.5  thorpej 		.ba5_SError		=	0x308,
    213       1.5  thorpej 		.ba5_SActive		=	0x30c,
    214       1.5  thorpej 		.ba5_SMisc		=	0x340,
    215       1.5  thorpej 		.ba5_PHY_CONFIG		=	0x344,
    216       1.5  thorpej 		.ba5_SIEN		=	0x348,
    217       1.5  thorpej 		.ba5_SFISCfg		=	0x34c,
    218       1.5  thorpej 	},
    219       1.5  thorpej 	{	/* Channel 3 (3114) */
    220       1.5  thorpej 		.ba5_IDEDMA_CMD		=	0x208,
    221       1.5  thorpej 		.ba5_IDEDMA_CTL		=	0x20a,
    222       1.5  thorpej 		.ba5_IDEDMA_TBL		=	0x20c,
    223       1.5  thorpej 		.ba5_IDEDMA_CMD2	=	0x218,
    224       1.5  thorpej 		.ba5_IDEDMA_CTL2	=	0x21a,
    225       1.5  thorpej 		.ba5_IDE_TF0		=	0x2c0,	/* wd_data */
    226       1.5  thorpej 		.ba5_IDE_TF1		=	0x2c1,	/* wd_error */
    227       1.5  thorpej 		.ba5_IDE_TF2		=	0x2c2,	/* wd_seccnt */
    228       1.5  thorpej 		.ba5_IDE_TF3		=	0x2c3,	/* wd_sector */
    229       1.5  thorpej 		.ba5_IDE_TF4		=	0x2c4,	/* wd_cyl_lo */
    230       1.5  thorpej 		.ba5_IDE_TF5		=	0x2c5,	/* wd_cyl_hi */
    231       1.5  thorpej 		.ba5_IDE_TF6		=	0x2c6,	/* wd_sdh */
    232       1.5  thorpej 		.ba5_IDE_TF7		=	0x2c7,	/* wd_command */
    233       1.5  thorpej 		.ba5_IDE_TF8		=	0x2ca,	/* wd_altsts */
    234       1.5  thorpej 		.ba5_IDE_RAD		=	0x2cc,
    235       1.5  thorpej 		.ba5_IDE_TF9		=	0x2d1,	/* Features 2 */
    236       1.5  thorpej 		.ba5_IDE_TF10		=	0x2d2,	/* Sector Count 2 */
    237       1.5  thorpej 		.ba5_IDE_TF11		=	0x2d3,	/* Start Sector 2 */
    238       1.5  thorpej 		.ba5_IDE_TF12		=	0x2d4,	/* Cylinder Low 2 */
    239       1.5  thorpej 		.ba5_IDE_TF13		=	0x2d5,	/* Cylinder High 2 */
    240       1.5  thorpej 		.ba5_IDE_TF14		=	0x2d6,	/* Device/Head 2 */
    241       1.5  thorpej 		.ba5_IDE_TF15		=	0x2d7,	/* Cmd Sts 2 */
    242       1.5  thorpej 		.ba5_IDE_TF16		=	0x2d8,	/* Sector Count 2 ext */
    243       1.5  thorpej 		.ba5_IDE_TF17		=	0x2d9,	/* Start Sector 2 ext */
    244       1.5  thorpej 		.ba5_IDE_TF18		=	0x2da,	/* Cyl Low 2 ext */
    245       1.5  thorpej 		.ba5_IDE_TF19		=	0x2db,	/* Cyl High 2 ext */
    246       1.5  thorpej 		.ba5_IDE_RABC		=	0x2dc,
    247       1.5  thorpej 		.ba5_IDE_CMD_STS	=	0x2e0,
    248       1.5  thorpej 		.ba5_IDE_CFG_STS	=	0x2e1,
    249       1.5  thorpej 		.ba5_IDE_DTM		=	0x2f4,
    250       1.5  thorpej 		.ba5_SControl		=	0x380,
    251       1.5  thorpej 		.ba5_SStatus		=	0x384,
    252       1.5  thorpej 		.ba5_SError		=	0x388,
    253       1.5  thorpej 		.ba5_SActive		=	0x38c,
    254       1.5  thorpej 		.ba5_SMisc		=	0x3c0,
    255       1.5  thorpej 		.ba5_PHY_CONFIG		=	0x3c4,
    256       1.5  thorpej 		.ba5_SIEN		=	0x3c8,
    257       1.5  thorpej 		.ba5_SFISCfg		=	0x3cc,
    258       1.5  thorpej 	},
    259       1.4  thorpej };
    260       1.4  thorpej 
    261       1.5  thorpej #define	ba5_SIS		0x214		/* summary interrupt status */
    262       1.5  thorpej 
    263       1.5  thorpej /* Interrupt steering bit in BA5[0x200]. */
    264       1.5  thorpej #define	IDEDMA_CMD_INT_STEER	(1U << 1)
    265       1.5  thorpej 
    266  1.35.6.1      mjf static int  satalink_match(device_t, cfdata_t, void *);
    267  1.35.6.1      mjf static void satalink_attach(device_t, device_t, void *);
    268       1.1  thorpej 
    269  1.35.6.1      mjf CFATTACH_DECL_NEW(satalink, sizeof(struct pciide_softc),
    270       1.1  thorpej     satalink_match, satalink_attach, NULL, NULL);
    271       1.1  thorpej 
    272       1.1  thorpej static void sii3112_chip_map(struct pciide_softc*, struct pci_attach_args*);
    273       1.5  thorpej static void sii3114_chip_map(struct pciide_softc*, struct pci_attach_args*);
    274      1.19  thorpej static void sii3112_drv_probe(struct ata_channel*);
    275      1.19  thorpej static void sii3112_setup_channel(struct ata_channel*);
    276       1.1  thorpej 
    277       1.1  thorpej static const struct pciide_product_desc pciide_satalink_products[] =  {
    278       1.1  thorpej 	{ PCI_PRODUCT_CMDTECH_3112,
    279       1.1  thorpej 	  0,
    280       1.1  thorpej 	  "Silicon Image SATALink 3112",
    281       1.1  thorpej 	  sii3112_chip_map,
    282       1.1  thorpej 	},
    283      1.13   sekiya 	{ PCI_PRODUCT_CMDTECH_3512,
    284      1.13   sekiya 	  0,
    285      1.13   sekiya 	  "Silicon Image SATALink 3512",
    286      1.13   sekiya 	  sii3112_chip_map,
    287      1.13   sekiya 	},
    288      1.17  msaitoh 	{ PCI_PRODUCT_CMDTECH_AAR_1210SA,
    289      1.17  msaitoh 	  0,
    290      1.17  msaitoh 	  "Adaptec AAR-1210SA serial ATA RAID controller",
    291      1.17  msaitoh 	  sii3112_chip_map,
    292      1.17  msaitoh 	},
    293       1.5  thorpej 	{ PCI_PRODUCT_CMDTECH_3114,
    294       1.5  thorpej 	  0,
    295       1.5  thorpej 	  "Silicon Image SATALink 3114",
    296       1.5  thorpej 	  sii3114_chip_map,
    297       1.5  thorpej 	},
    298       1.1  thorpej 	{ 0,
    299       1.1  thorpej 	  0,
    300       1.1  thorpej 	  NULL,
    301       1.1  thorpej 	  NULL
    302       1.1  thorpej 	}
    303       1.1  thorpej };
    304       1.1  thorpej 
    305       1.1  thorpej static int
    306  1.35.6.1      mjf satalink_match(device_t parent, cfdata_t match, void *aux)
    307       1.1  thorpej {
    308       1.1  thorpej 	struct pci_attach_args *pa = aux;
    309       1.1  thorpej 
    310       1.1  thorpej 	if (PCI_VENDOR(pa->pa_id) == PCI_VENDOR_CMDTECH) {
    311       1.1  thorpej 		if (pciide_lookup_product(pa->pa_id, pciide_satalink_products))
    312       1.1  thorpej 			return (2);
    313       1.1  thorpej 	}
    314       1.1  thorpej 	return (0);
    315       1.1  thorpej }
    316       1.1  thorpej 
    317       1.1  thorpej static void
    318  1.35.6.1      mjf satalink_attach(device_t parent, device_t self, void *aux)
    319       1.1  thorpej {
    320       1.1  thorpej 	struct pci_attach_args *pa = aux;
    321  1.35.6.1      mjf 	struct pciide_softc *sc = device_private(self);
    322  1.35.6.1      mjf 
    323  1.35.6.1      mjf 	sc->sc_wdcdev.sc_atac.atac_dev = self;
    324       1.1  thorpej 
    325       1.1  thorpej 	pciide_common_attach(sc, pa,
    326       1.1  thorpej 	    pciide_lookup_product(pa->pa_id, pciide_satalink_products));
    327       1.1  thorpej 
    328       1.1  thorpej }
    329       1.1  thorpej 
    330      1.27    perry static inline uint32_t
    331       1.5  thorpej ba5_read_4_ind(struct pciide_softc *sc, bus_addr_t reg)
    332       1.5  thorpej {
    333       1.5  thorpej 	uint32_t rv;
    334       1.5  thorpej 	int s;
    335       1.5  thorpej 
    336       1.5  thorpej 	s = splbio();
    337       1.5  thorpej 	pci_conf_write(sc->sc_pc, sc->sc_tag, SII3112_BA5_IND_ADDR, reg);
    338       1.5  thorpej 	rv = pci_conf_read(sc->sc_pc, sc->sc_tag, SII3112_BA5_IND_DATA);
    339       1.5  thorpej 	splx(s);
    340       1.5  thorpej 
    341       1.5  thorpej 	return (rv);
    342       1.5  thorpej }
    343       1.5  thorpej 
    344      1.27    perry static inline uint32_t
    345       1.2  thorpej ba5_read_4(struct pciide_softc *sc, bus_addr_t reg)
    346       1.2  thorpej {
    347       1.2  thorpej 
    348       1.2  thorpej 	if (__predict_true(sc->sc_ba5_en != 0))
    349       1.2  thorpej 		return (bus_space_read_4(sc->sc_ba5_st, sc->sc_ba5_sh, reg));
    350       1.2  thorpej 
    351       1.5  thorpej 	return (ba5_read_4_ind(sc, reg));
    352       1.2  thorpej }
    353       1.2  thorpej 
    354       1.4  thorpej #define	BA5_READ_4(sc, chan, reg)					\
    355       1.4  thorpej 	ba5_read_4((sc), satalink_ba5_regmap[(chan)].reg)
    356       1.4  thorpej 
    357      1.27    perry static inline void
    358       1.5  thorpej ba5_write_4_ind(struct pciide_softc *sc, bus_addr_t reg, uint32_t val)
    359       1.5  thorpej {
    360       1.5  thorpej 	int s;
    361       1.5  thorpej 
    362       1.5  thorpej 	s = splbio();
    363       1.5  thorpej 	pci_conf_write(sc->sc_pc, sc->sc_tag, SII3112_BA5_IND_ADDR, reg);
    364       1.5  thorpej 	pci_conf_write(sc->sc_pc, sc->sc_tag, SII3112_BA5_IND_DATA, val);
    365       1.5  thorpej 	splx(s);
    366       1.5  thorpej }
    367       1.5  thorpej 
    368      1.27    perry static inline void
    369       1.2  thorpej ba5_write_4(struct pciide_softc *sc, bus_addr_t reg, uint32_t val)
    370       1.2  thorpej {
    371       1.2  thorpej 
    372       1.2  thorpej 	if (__predict_true(sc->sc_ba5_en != 0))
    373       1.2  thorpej 		bus_space_write_4(sc->sc_ba5_st, sc->sc_ba5_sh, reg, val);
    374       1.5  thorpej 	else
    375       1.5  thorpej 		ba5_write_4_ind(sc, reg, val);
    376       1.2  thorpej }
    377       1.2  thorpej 
    378       1.4  thorpej #define	BA5_WRITE_4(sc, chan, reg, val)					\
    379       1.4  thorpej 	ba5_write_4((sc), satalink_ba5_regmap[(chan)].reg, (val))
    380       1.4  thorpej 
    381      1.25    ragge /*
    382      1.25    ragge  * When the Silicon Image 3112 retries a PCI memory read command,
    383      1.25    ragge  * it may retry it as a memory read multiple command under some
    384      1.25    ragge  * circumstances.  This can totally confuse some PCI controllers,
    385      1.25    ragge  * so ensure that it will never do this by making sure that the
    386      1.25    ragge  * Read Threshold (FIFO Read Request Control) field of the FIFO
    387      1.25    ragge  * Valid Byte Count and Control registers for both channels (BA5
    388      1.25    ragge  * offset 0x40 and 0x44) are set to be at least as large as the
    389      1.25    ragge  * cacheline size register.
    390      1.25    ragge  * This may also happen on the 3114 (ragge 050527)
    391      1.25    ragge  */
    392      1.25    ragge static void
    393      1.35       ws sii_fixup_cacheline(struct pciide_softc *sc, struct pci_attach_args *pa, int n)
    394      1.25    ragge {
    395      1.35       ws 	pcireg_t cls, reg;
    396      1.35       ws 	int i;
    397      1.35       ws 	static bus_addr_t addr[] = { 0x40, 0x44, 0x240, 0x244 };
    398      1.25    ragge 
    399      1.25    ragge 	cls = pci_conf_read(pa->pa_pc, pa->pa_tag, PCI_BHLC_REG);
    400      1.25    ragge 	cls = (cls >> PCI_CACHELINE_SHIFT) & PCI_CACHELINE_MASK;
    401      1.25    ragge 	cls *= 4;
    402      1.25    ragge 	if (cls > 224) {
    403      1.25    ragge 		cls = pci_conf_read(pa->pa_pc, pa->pa_tag, PCI_BHLC_REG);
    404      1.25    ragge 		cls &= ~(PCI_CACHELINE_MASK << PCI_CACHELINE_SHIFT);
    405      1.25    ragge 		cls |= ((224/4) << PCI_CACHELINE_SHIFT);
    406      1.25    ragge 		pci_conf_write(pa->pa_pc, pa->pa_tag, PCI_BHLC_REG, cls);
    407      1.25    ragge 		cls = 224;
    408      1.25    ragge 	}
    409      1.25    ragge 	if (cls < 32)
    410      1.25    ragge 		cls = 32;
    411      1.25    ragge 	cls = (cls + 31) / 32;
    412      1.35       ws 	for (i = 0; i < n; i++) {
    413      1.35       ws 		reg = ba5_read_4(sc, addr[i]);
    414      1.35       ws 		if ((reg & 0x7) < cls)
    415      1.35       ws 			ba5_write_4(sc, addr[i], (reg & 0x07) | cls);
    416      1.35       ws 	}
    417      1.25    ragge }
    418      1.25    ragge 
    419       1.1  thorpej static void
    420       1.1  thorpej sii3112_chip_map(struct pciide_softc *sc, struct pci_attach_args *pa)
    421       1.1  thorpej {
    422       1.1  thorpej 	struct pciide_channel *cp;
    423       1.1  thorpej 	bus_size_t cmdsize, ctlsize;
    424       1.2  thorpej 	pcireg_t interface, scs_cmd, cfgctl;
    425       1.1  thorpej 	int channel;
    426       1.1  thorpej 
    427       1.1  thorpej 	if (pciide_chipen(sc, pa) == 0)
    428       1.1  thorpej 		return;
    429       1.1  thorpej 
    430       1.5  thorpej #define	SII3112_RESET_BITS						\
    431       1.5  thorpej 	(SCS_CMD_PBM_RESET | SCS_CMD_ARB_RESET |			\
    432       1.5  thorpej 	 SCS_CMD_FF1_RESET | SCS_CMD_FF0_RESET |			\
    433       1.5  thorpej 	 SCS_CMD_IDE1_RESET | SCS_CMD_IDE0_RESET)
    434       1.5  thorpej 
    435       1.5  thorpej 	/*
    436       1.5  thorpej 	 * Reset everything and then unblock all of the interrupts.
    437       1.5  thorpej 	 */
    438       1.2  thorpej 	scs_cmd = pci_conf_read(pa->pa_pc, pa->pa_tag, SII3112_SCS_CMD);
    439       1.2  thorpej 	pci_conf_write(pa->pa_pc, pa->pa_tag, SII3112_SCS_CMD,
    440       1.5  thorpej 		       scs_cmd | SII3112_RESET_BITS);
    441       1.5  thorpej 	delay(50 * 1000);
    442       1.5  thorpej 	pci_conf_write(pa->pa_pc, pa->pa_tag, SII3112_SCS_CMD,
    443       1.2  thorpej 		       scs_cmd & SCS_CMD_BA5_EN);
    444       1.5  thorpej 	delay(50 * 1000);
    445       1.2  thorpej 
    446       1.2  thorpej 	if (scs_cmd & SCS_CMD_BA5_EN) {
    447  1.35.6.1      mjf 		aprint_verbose_dev(sc->sc_wdcdev.sc_atac.atac_dev,
    448  1.35.6.1      mjf 		    "SATALink BA5 register space enabled\n");
    449       1.2  thorpej 		if (pci_mapreg_map(pa, PCI_MAPREG_START + 0x14,
    450       1.2  thorpej 				   PCI_MAPREG_TYPE_MEM|
    451       1.2  thorpej 				   PCI_MAPREG_MEM_TYPE_32BIT, 0,
    452       1.2  thorpej 				   &sc->sc_ba5_st, &sc->sc_ba5_sh,
    453       1.2  thorpej 				   NULL, NULL) != 0)
    454  1.35.6.1      mjf 			aprint_error_dev(sc->sc_wdcdev.sc_atac.atac_dev,
    455  1.35.6.1      mjf 			    "unable to map SATALink BA5 register space\n");
    456       1.2  thorpej 		else
    457       1.2  thorpej 			sc->sc_ba5_en = 1;
    458       1.2  thorpej 	} else {
    459  1.35.6.1      mjf 		aprint_verbose_dev(sc->sc_wdcdev.sc_atac.atac_dev,
    460  1.35.6.1      mjf 		    "SATALink BA5 register space disabled\n");
    461       1.2  thorpej 
    462       1.2  thorpej 		cfgctl = pci_conf_read(pa->pa_pc, pa->pa_tag,
    463       1.2  thorpej 				       SII3112_PCI_CFGCTL);
    464       1.2  thorpej 		pci_conf_write(pa->pa_pc, pa->pa_tag, SII3112_PCI_CFGCTL,
    465       1.2  thorpej 			       cfgctl | CFGCTL_BA5INDEN);
    466       1.2  thorpej 	}
    467       1.2  thorpej 
    468  1.35.6.1      mjf 	aprint_verbose_dev(sc->sc_wdcdev.sc_atac.atac_dev,
    469  1.35.6.1      mjf 	    "bus-master DMA support present");
    470       1.1  thorpej 	pciide_mapreg_dma(sc, pa);
    471      1.34       ad 	aprint_verbose("\n");
    472       1.1  thorpej 
    473       1.1  thorpej 	/*
    474       1.1  thorpej 	 * Rev. <= 0x01 of the 3112 have a bug that can cause data
    475       1.1  thorpej 	 * corruption if DMA transfers cross an 8K boundary.  This is
    476       1.1  thorpej 	 * apparently hard to tickle, but we'll go ahead and play it
    477       1.1  thorpej 	 * safe.
    478       1.1  thorpej 	 */
    479       1.1  thorpej 	if (PCI_REVISION(pa->pa_class) <= 0x01) {
    480       1.1  thorpej 		sc->sc_dma_maxsegsz = 8192;
    481       1.1  thorpej 		sc->sc_dma_boundary = 8192;
    482       1.1  thorpej 	}
    483       1.1  thorpej 
    484      1.35       ws 	sii_fixup_cacheline(sc, pa, 2);
    485      1.16   briggs 
    486      1.23      skd 	sc->sc_wdcdev.sc_atac.atac_cap |= ATAC_CAP_DATA16 | ATAC_CAP_DATA32;
    487      1.21  thorpej 	sc->sc_wdcdev.sc_atac.atac_pio_cap = 4;
    488       1.1  thorpej 	if (sc->sc_dma_ok) {
    489      1.23      skd 		sc->sc_wdcdev.sc_atac.atac_cap |= ATAC_CAP_DMA | ATAC_CAP_UDMA;
    490       1.1  thorpej 		sc->sc_wdcdev.irqack = pciide_irqack;
    491      1.21  thorpej 		sc->sc_wdcdev.sc_atac.atac_dma_cap = 2;
    492      1.21  thorpej 		sc->sc_wdcdev.sc_atac.atac_udma_cap = 6;
    493       1.1  thorpej 	}
    494      1.21  thorpej 	sc->sc_wdcdev.sc_atac.atac_set_modes = sii3112_setup_channel;
    495       1.1  thorpej 
    496       1.2  thorpej 	/* We can use SControl and SStatus to probe for drives. */
    497      1.21  thorpej 	sc->sc_wdcdev.sc_atac.atac_probe = sii3112_drv_probe;
    498       1.2  thorpej 
    499      1.21  thorpej 	sc->sc_wdcdev.sc_atac.atac_channels = sc->wdc_chanarray;
    500      1.21  thorpej 	sc->sc_wdcdev.sc_atac.atac_nchannels = PCIIDE_NUM_CHANNELS;
    501       1.1  thorpej 
    502      1.19  thorpej 	wdc_allocate_regs(&sc->sc_wdcdev);
    503      1.19  thorpej 
    504      1.24    perry 	/*
    505       1.2  thorpej 	 * The 3112 either identifies itself as a RAID storage device
    506       1.2  thorpej 	 * or a Misc storage device.  Fake up the interface bits for
    507       1.2  thorpej 	 * what our driver expects.
    508       1.1  thorpej 	 */
    509       1.1  thorpej 	if (PCI_SUBCLASS(pa->pa_class) == PCI_SUBCLASS_MASS_STORAGE_IDE) {
    510       1.1  thorpej 		interface = PCI_INTERFACE(pa->pa_class);
    511       1.1  thorpej 	} else {
    512       1.1  thorpej 		interface = PCIIDE_INTERFACE_BUS_MASTER_DMA |
    513       1.1  thorpej 		    PCIIDE_INTERFACE_PCI(0) | PCIIDE_INTERFACE_PCI(1);
    514       1.1  thorpej 	}
    515       1.1  thorpej 
    516      1.21  thorpej 	for (channel = 0; channel < sc->sc_wdcdev.sc_atac.atac_nchannels;
    517      1.21  thorpej 	     channel++) {
    518       1.1  thorpej 		cp = &sc->pciide_channels[channel];
    519       1.1  thorpej 		if (pciide_chansetup(sc, channel, interface) == 0)
    520       1.1  thorpej 			continue;
    521       1.1  thorpej 		pciide_mapchan(pa, cp, interface, &cmdsize, &ctlsize,
    522       1.1  thorpej 		    pciide_pci_intr);
    523       1.1  thorpej 	}
    524       1.2  thorpej }
    525       1.2  thorpej 
    526       1.5  thorpej static void
    527       1.5  thorpej sii3114_mapreg_dma(struct pciide_softc *sc, struct pci_attach_args *pa)
    528       1.5  thorpej {
    529       1.5  thorpej 	struct pciide_channel *pc;
    530       1.5  thorpej 	int chan, reg;
    531       1.5  thorpej 	bus_size_t size;
    532       1.5  thorpej 
    533       1.5  thorpej 	sc->sc_wdcdev.dma_arg = sc;
    534       1.5  thorpej 	sc->sc_wdcdev.dma_init = pciide_dma_init;
    535       1.5  thorpej 	sc->sc_wdcdev.dma_start = pciide_dma_start;
    536       1.5  thorpej 	sc->sc_wdcdev.dma_finish = pciide_dma_finish;
    537       1.5  thorpej 
    538  1.35.6.1      mjf 	if (device_cfdata(sc->sc_wdcdev.sc_atac.atac_dev)->cf_flags &
    539       1.5  thorpej 	    PCIIDE_OPTIONS_NODMA) {
    540      1.34       ad 		aprint_verbose(
    541       1.5  thorpej 		    ", but unused (forced off by config file)");
    542       1.5  thorpej 		sc->sc_dma_ok = 0;
    543       1.5  thorpej 		return;
    544       1.5  thorpej 	}
    545       1.5  thorpej 
    546       1.5  thorpej 	/*
    547       1.5  thorpej 	 * Slice off a subregion of BA5 for each of the channel's DMA
    548       1.5  thorpej 	 * registers.
    549       1.5  thorpej 	 */
    550       1.5  thorpej 
    551       1.5  thorpej 	sc->sc_dma_iot = sc->sc_ba5_st;
    552       1.5  thorpej 	for (chan = 0; chan < 4; chan++) {
    553       1.5  thorpej 		pc = &sc->pciide_channels[chan];
    554       1.5  thorpej 		for (reg = 0; reg < IDEDMA_NREGS; reg++) {
    555       1.5  thorpej 			size = 4;
    556       1.5  thorpej 			if (size > (IDEDMA_SCH_OFFSET - reg))
    557       1.5  thorpej 				size = IDEDMA_SCH_OFFSET - reg;
    558       1.5  thorpej 			if (bus_space_subregion(sc->sc_ba5_st,
    559       1.5  thorpej 			    sc->sc_ba5_sh,
    560       1.5  thorpej 			    satalink_ba5_regmap[chan].ba5_IDEDMA_CMD + reg,
    561       1.5  thorpej 			    size, &pc->dma_iohs[reg]) != 0) {
    562       1.5  thorpej 				sc->sc_dma_ok = 0;
    563      1.34       ad 				aprint_verbose(", but can't subregion offset "
    564       1.5  thorpej 				    "%lu size %lu",
    565       1.5  thorpej 				    (u_long) satalink_ba5_regmap[
    566       1.5  thorpej 						chan].ba5_IDEDMA_CMD + reg,
    567       1.5  thorpej 				    (u_long) size);
    568       1.5  thorpej 				return;
    569       1.5  thorpej 			}
    570       1.5  thorpej 		}
    571       1.5  thorpej 	}
    572       1.5  thorpej 
    573       1.5  thorpej 	/* DMA registers all set up! */
    574       1.5  thorpej 	sc->sc_dmat = pa->pa_dmat;
    575       1.5  thorpej 	sc->sc_dma_ok = 1;
    576       1.5  thorpej }
    577       1.5  thorpej 
    578       1.5  thorpej static int
    579       1.5  thorpej sii3114_chansetup(struct pciide_softc *sc, int channel)
    580       1.5  thorpej {
    581       1.5  thorpej 	static const char *channel_names[] = {
    582       1.5  thorpej 		"port 0",
    583       1.5  thorpej 		"port 1",
    584       1.5  thorpej 		"port 2",
    585       1.5  thorpej 		"port 3",
    586       1.5  thorpej 	};
    587       1.5  thorpej 	struct pciide_channel *cp = &sc->pciide_channels[channel];
    588       1.5  thorpej 
    589      1.19  thorpej 	sc->wdc_chanarray[channel] = &cp->ata_channel;
    590       1.5  thorpej 
    591       1.5  thorpej 	/*
    592       1.5  thorpej 	 * We must always keep the Interrupt Steering bit set in channel 2's
    593       1.5  thorpej 	 * IDEDMA_CMD register.
    594       1.5  thorpej 	 */
    595       1.5  thorpej 	if (channel == 2)
    596       1.5  thorpej 		cp->idedma_cmd = IDEDMA_CMD_INT_STEER;
    597       1.5  thorpej 
    598       1.5  thorpej 	cp->name = channel_names[channel];
    599      1.19  thorpej 	cp->ata_channel.ch_channel = channel;
    600      1.21  thorpej 	cp->ata_channel.ch_atac = &sc->sc_wdcdev.sc_atac;
    601      1.19  thorpej 	cp->ata_channel.ch_queue =
    602       1.9  thorpej 	    malloc(sizeof(struct ata_queue), M_DEVBUF, M_NOWAIT);
    603      1.28   bouyer 	cp->ata_channel.ch_ndrive = 2;
    604      1.19  thorpej 	if (cp->ata_channel.ch_queue == NULL) {
    605       1.5  thorpej 		aprint_error("%s %s channel: "
    606       1.5  thorpej 		    "can't allocate memory for command queue",
    607  1.35.6.1      mjf 		    device_xname(sc->sc_wdcdev.sc_atac.atac_dev), cp->name);
    608       1.5  thorpej 		return (0);
    609       1.5  thorpej 	}
    610       1.5  thorpej 	return (1);
    611       1.5  thorpej }
    612       1.5  thorpej 
    613       1.5  thorpej static void
    614       1.5  thorpej sii3114_mapchan(struct pciide_channel *cp)
    615       1.5  thorpej {
    616      1.19  thorpej 	struct ata_channel *wdc_cp = &cp->ata_channel;
    617      1.20  thorpej 	struct pciide_softc *sc = CHAN_TO_PCIIDE(wdc_cp);
    618      1.20  thorpej 	struct wdc_regs *wdr = CHAN_TO_WDC_REGS(wdc_cp);
    619       1.5  thorpej 	int i;
    620       1.5  thorpej 
    621       1.5  thorpej 	cp->compat = 0;
    622       1.5  thorpej 	cp->ih = sc->sc_pci_ih;
    623       1.5  thorpej 
    624      1.19  thorpej 	wdr->cmd_iot = sc->sc_ba5_st;
    625       1.5  thorpej 	if (bus_space_subregion(sc->sc_ba5_st, sc->sc_ba5_sh,
    626      1.11  thorpej 			satalink_ba5_regmap[wdc_cp->ch_channel].ba5_IDE_TF0,
    627      1.19  thorpej 			9, &wdr->cmd_baseioh) != 0) {
    628  1.35.6.1      mjf 		aprint_error_dev(sc->sc_wdcdev.sc_atac.atac_dev,
    629  1.35.6.1      mjf 		    "couldn't subregion %s cmd base\n", cp->name);
    630       1.5  thorpej 		goto bad;
    631       1.5  thorpej 	}
    632       1.5  thorpej 
    633      1.19  thorpej 	wdr->ctl_iot = sc->sc_ba5_st;
    634       1.5  thorpej 	if (bus_space_subregion(sc->sc_ba5_st, sc->sc_ba5_sh,
    635      1.11  thorpej 			satalink_ba5_regmap[wdc_cp->ch_channel].ba5_IDE_TF8,
    636       1.5  thorpej 			1, &cp->ctl_baseioh) != 0) {
    637  1.35.6.1      mjf 		aprint_error_dev(sc->sc_wdcdev.sc_atac.atac_dev,
    638  1.35.6.1      mjf 		    "couldn't subregion %s ctl base\n", cp->name);
    639       1.5  thorpej 		goto bad;
    640       1.5  thorpej 	}
    641      1.19  thorpej 	wdr->ctl_ioh = cp->ctl_baseioh;
    642       1.5  thorpej 
    643       1.5  thorpej 	for (i = 0; i < WDC_NREG; i++) {
    644      1.19  thorpej 		if (bus_space_subregion(wdr->cmd_iot, wdr->cmd_baseioh,
    645       1.5  thorpej 					i, i == 0 ? 4 : 1,
    646      1.19  thorpej 					&wdr->cmd_iohs[i]) != 0) {
    647  1.35.6.1      mjf 			aprint_error_dev(sc->sc_wdcdev.sc_atac.atac_dev,
    648  1.35.6.1      mjf 			    "couldn't subregion %s channel cmd regs\n",
    649  1.35.6.1      mjf 			    cp->name);
    650       1.5  thorpej 			goto bad;
    651       1.5  thorpej 		}
    652       1.5  thorpej 	}
    653      1.14  thorpej 	wdc_init_shadow_regs(wdc_cp);
    654      1.19  thorpej 	wdr->data32iot = wdr->cmd_iot;
    655      1.19  thorpej 	wdr->data32ioh = wdr->cmd_iohs[0];
    656       1.5  thorpej 	wdcattach(wdc_cp);
    657       1.5  thorpej 	return;
    658       1.5  thorpej 
    659       1.5  thorpej  bad:
    660      1.19  thorpej 	cp->ata_channel.ch_flags |= ATACH_DISABLED;
    661       1.5  thorpej }
    662       1.5  thorpej 
    663       1.5  thorpej static void
    664       1.5  thorpej sii3114_chip_map(struct pciide_softc *sc, struct pci_attach_args *pa)
    665       1.5  thorpej {
    666       1.5  thorpej 	struct pciide_channel *cp;
    667       1.5  thorpej 	pcireg_t scs_cmd;
    668       1.5  thorpej 	pci_intr_handle_t intrhandle;
    669       1.5  thorpej 	const char *intrstr;
    670       1.5  thorpej 	int channel;
    671       1.5  thorpej 
    672       1.5  thorpej 	if (pciide_chipen(sc, pa) == 0)
    673       1.5  thorpej 		return;
    674       1.5  thorpej 
    675       1.5  thorpej #define	SII3114_RESET_BITS						\
    676       1.5  thorpej 	(SCS_CMD_PBM_RESET | SCS_CMD_ARB_RESET |			\
    677       1.5  thorpej 	 SCS_CMD_FF1_RESET | SCS_CMD_FF0_RESET |			\
    678       1.5  thorpej 	 SCS_CMD_FF3_RESET | SCS_CMD_FF2_RESET |			\
    679       1.5  thorpej 	 SCS_CMD_IDE1_RESET | SCS_CMD_IDE0_RESET |			\
    680       1.5  thorpej 	 SCS_CMD_IDE3_RESET | SCS_CMD_IDE2_RESET)
    681       1.5  thorpej 
    682       1.5  thorpej 	/*
    683       1.5  thorpej 	 * Reset everything and then unblock all of the interrupts.
    684       1.5  thorpej 	 */
    685       1.5  thorpej 	scs_cmd = pci_conf_read(pa->pa_pc, pa->pa_tag, SII3112_SCS_CMD);
    686       1.5  thorpej 	pci_conf_write(pa->pa_pc, pa->pa_tag, SII3112_SCS_CMD,
    687       1.5  thorpej 		       scs_cmd | SII3114_RESET_BITS);
    688       1.5  thorpej 	delay(50 * 1000);
    689       1.5  thorpej 	pci_conf_write(pa->pa_pc, pa->pa_tag, SII3112_SCS_CMD,
    690       1.5  thorpej 		       scs_cmd & SCS_CMD_M66EN);
    691       1.5  thorpej 	delay(50 * 1000);
    692       1.5  thorpej 
    693       1.5  thorpej 	/*
    694       1.5  thorpej 	 * On the 3114, the BA5 register space is always enabled.  In
    695       1.5  thorpej 	 * order to use the 3114 in any sane way, we must use this BA5
    696       1.5  thorpej 	 * register space, and so we consider it an error if we cannot
    697       1.5  thorpej 	 * map it.
    698       1.5  thorpej 	 *
    699       1.5  thorpej 	 * As a consequence of using BA5, our register mapping is different
    700       1.5  thorpej 	 * from a normal PCI IDE controller's, and so we are unable to use
    701       1.5  thorpej 	 * most of the common PCI IDE register mapping functions.
    702       1.5  thorpej 	 */
    703       1.5  thorpej 	if (pci_mapreg_map(pa, PCI_MAPREG_START + 0x14,
    704       1.5  thorpej 			   PCI_MAPREG_TYPE_MEM|
    705       1.5  thorpej 			   PCI_MAPREG_MEM_TYPE_32BIT, 0,
    706       1.5  thorpej 			   &sc->sc_ba5_st, &sc->sc_ba5_sh,
    707       1.5  thorpej 			   NULL, NULL) != 0) {
    708  1.35.6.1      mjf 		aprint_error_dev(sc->sc_wdcdev.sc_atac.atac_dev,
    709  1.35.6.1      mjf 		    "unable to map SATALink BA5 register space\n");
    710       1.5  thorpej 		return;
    711       1.5  thorpej 	}
    712       1.5  thorpej 	sc->sc_ba5_en = 1;
    713       1.5  thorpej 
    714  1.35.6.1      mjf 	aprint_verbose_dev(sc->sc_wdcdev.sc_atac.atac_dev,
    715  1.35.6.1      mjf 	    "%dMHz PCI bus\n", (scs_cmd & SCS_CMD_M66EN) ? 66 : 33);
    716       1.5  thorpej 
    717       1.5  thorpej 	/*
    718       1.5  thorpej 	 * Set the Interrupt Steering bit in the IDEDMA_CMD register of
    719       1.5  thorpej 	 * channel 2.  This is required at all times for proper operation
    720       1.5  thorpej 	 * when using the BA5 register space (otherwise interrupts from
    721       1.5  thorpej 	 * all 4 channels won't work).
    722       1.5  thorpej 	 */
    723       1.5  thorpej 	BA5_WRITE_4(sc, 2, ba5_IDEDMA_CMD, IDEDMA_CMD_INT_STEER);
    724       1.5  thorpej 
    725  1.35.6.1      mjf 	aprint_verbose_dev(sc->sc_wdcdev.sc_atac.atac_dev,
    726  1.35.6.1      mjf 	    "bus-master DMA support present");
    727       1.5  thorpej 	sii3114_mapreg_dma(sc, pa);
    728      1.34       ad 	aprint_verbose("\n");
    729       1.5  thorpej 
    730      1.35       ws 	sii_fixup_cacheline(sc, pa, 4);
    731      1.25    ragge 
    732      1.23      skd 	sc->sc_wdcdev.sc_atac.atac_cap |= ATAC_CAP_DATA16 | ATAC_CAP_DATA32;
    733      1.21  thorpej 	sc->sc_wdcdev.sc_atac.atac_pio_cap = 4;
    734       1.5  thorpej 	if (sc->sc_dma_ok) {
    735      1.23      skd 		sc->sc_wdcdev.sc_atac.atac_cap |= ATAC_CAP_DMA | ATAC_CAP_UDMA;
    736       1.5  thorpej 		sc->sc_wdcdev.irqack = pciide_irqack;
    737      1.21  thorpej 		sc->sc_wdcdev.sc_atac.atac_dma_cap = 2;
    738      1.21  thorpej 		sc->sc_wdcdev.sc_atac.atac_udma_cap = 6;
    739       1.5  thorpej 	}
    740      1.21  thorpej 	sc->sc_wdcdev.sc_atac.atac_set_modes = sii3112_setup_channel;
    741       1.5  thorpej 
    742       1.5  thorpej 	/* We can use SControl and SStatus to probe for drives. */
    743      1.21  thorpej 	sc->sc_wdcdev.sc_atac.atac_probe = sii3112_drv_probe;
    744       1.5  thorpej 
    745      1.21  thorpej 	sc->sc_wdcdev.sc_atac.atac_channels = sc->wdc_chanarray;
    746      1.21  thorpej 	sc->sc_wdcdev.sc_atac.atac_nchannels = 4;
    747       1.5  thorpej 
    748      1.19  thorpej 	wdc_allocate_regs(&sc->sc_wdcdev);
    749      1.19  thorpej 
    750       1.5  thorpej 	/* Map and establish the interrupt handler. */
    751       1.5  thorpej 	if (pci_intr_map(pa, &intrhandle) != 0) {
    752  1.35.6.1      mjf 		aprint_error_dev(sc->sc_wdcdev.sc_atac.atac_dev,
    753  1.35.6.1      mjf 		    "couldn't map native-PCI interrupt\n");
    754       1.5  thorpej 		return;
    755       1.5  thorpej 	}
    756       1.5  thorpej 	intrstr = pci_intr_string(pa->pa_pc, intrhandle);
    757       1.5  thorpej 	sc->sc_pci_ih = pci_intr_establish(pa->pa_pc, intrhandle, IPL_BIO,
    758       1.5  thorpej 					   /* XXX */
    759       1.5  thorpej 					   pciide_pci_intr, sc);
    760       1.5  thorpej 	if (sc->sc_pci_ih != NULL) {
    761  1.35.6.1      mjf 		aprint_normal_dev(sc->sc_wdcdev.sc_atac.atac_dev,
    762  1.35.6.1      mjf 		    "using %s for native-PCI interrupt\n",
    763  1.35.6.1      mjf 		    intrstr ? intrstr : "unknown interrupt");
    764       1.5  thorpej 	} else {
    765  1.35.6.1      mjf 		aprint_error_dev(sc->sc_wdcdev.sc_atac.atac_dev,
    766  1.35.6.1      mjf 		    "couldn't establish native-PCI interrupt");
    767       1.5  thorpej 		if (intrstr != NULL)
    768       1.5  thorpej 			aprint_normal(" at %s", intrstr);
    769       1.5  thorpej 		aprint_normal("\n");
    770       1.5  thorpej 		return;
    771       1.5  thorpej 	}
    772       1.5  thorpej 
    773      1.21  thorpej 	for (channel = 0; channel < sc->sc_wdcdev.sc_atac.atac_nchannels;
    774      1.21  thorpej 	     channel++) {
    775       1.5  thorpej 		cp = &sc->pciide_channels[channel];
    776       1.5  thorpej 		if (sii3114_chansetup(sc, channel) == 0)
    777       1.5  thorpej 			continue;
    778       1.5  thorpej 		sii3114_mapchan(cp);
    779       1.5  thorpej 	}
    780       1.5  thorpej }
    781       1.5  thorpej 
    782      1.32   bouyer /* Probe the drives using SATA registers.
    783      1.32   bouyer  * Note we can't use wdc_sataprobe as we may not be able to map ba5
    784      1.32   bouyer  */
    785       1.7  thorpej static void
    786      1.19  thorpej sii3112_drv_probe(struct ata_channel *chp)
    787       1.2  thorpej {
    788      1.20  thorpej 	struct pciide_softc *sc = CHAN_TO_PCIIDE(chp);
    789      1.20  thorpej 	struct wdc_regs *wdr = CHAN_TO_WDC_REGS(chp);
    790       1.2  thorpej 	uint32_t scontrol, sstatus;
    791       1.2  thorpej 	uint8_t scnt, sn, cl, ch;
    792      1.22  thorpej 	int i, s;
    793      1.12  thorpej 
    794      1.12  thorpej 	/* XXX This should be done by other code. */
    795      1.12  thorpej 	for (i = 0; i < 2; i++) {
    796      1.12  thorpej 		chp->ch_drive[i].chnl_softc = chp;
    797      1.12  thorpej 		chp->ch_drive[i].drive = i;
    798      1.12  thorpej 	}
    799       1.2  thorpej 
    800       1.2  thorpej 	/*
    801       1.2  thorpej 	 * The 3112 is a 2-port part, and only has one drive per channel
    802       1.2  thorpej 	 * (each port emulates a master drive).
    803       1.5  thorpej 	 *
    804       1.5  thorpej 	 * The 3114 is similar, but has 4 channels.
    805       1.2  thorpej 	 */
    806       1.2  thorpej 
    807       1.2  thorpej 	/*
    808       1.2  thorpej 	 * Request communication initialization sequence, any speed.
    809       1.2  thorpej 	 * Performing this is the equivalent of an ATA Reset.
    810       1.2  thorpej 	 */
    811       1.2  thorpej 	scontrol = SControl_DET_INIT | SControl_SPD_ANY;
    812       1.2  thorpej 
    813       1.2  thorpej 	/*
    814       1.2  thorpej 	 * XXX We don't yet support SATA power management; disable all
    815       1.2  thorpej 	 * power management state transitions.
    816       1.2  thorpej 	 */
    817       1.2  thorpej 	scontrol |= SControl_IPM_NONE;
    818       1.2  thorpej 
    819      1.11  thorpej 	BA5_WRITE_4(sc, chp->ch_channel, ba5_SControl, scontrol);
    820       1.5  thorpej 	delay(50 * 1000);
    821       1.2  thorpej 	scontrol &= ~SControl_DET_INIT;
    822      1.11  thorpej 	BA5_WRITE_4(sc, chp->ch_channel, ba5_SControl, scontrol);
    823       1.5  thorpej 	delay(50 * 1000);
    824       1.2  thorpej 
    825      1.11  thorpej 	sstatus = BA5_READ_4(sc, chp->ch_channel, ba5_SStatus);
    826       1.5  thorpej #if 0
    827       1.5  thorpej 	aprint_normal("%s: port %d: SStatus=0x%08x, SControl=0x%08x\n",
    828      1.21  thorpej 	    sc->sc_wdcdev.sc_atac.atac_dev.dv_xname, chp->ch_channel, sstatus,
    829      1.11  thorpej 	    BA5_READ_4(sc, chp->ch_channel, ba5_SControl));
    830       1.5  thorpej #endif
    831       1.2  thorpej 	switch (sstatus & SStatus_DET_mask) {
    832       1.2  thorpej 	case SStatus_DET_NODEV:
    833       1.2  thorpej 		/* No device; be silent. */
    834       1.2  thorpej 		break;
    835       1.2  thorpej 
    836       1.2  thorpej 	case SStatus_DET_DEV_NE:
    837  1.35.6.1      mjf 		aprint_error_dev(sc->sc_wdcdev.sc_atac.atac_dev,
    838  1.35.6.1      mjf 		    "port %d: device connected, but "
    839  1.35.6.1      mjf 		    "communication not established\n", chp->ch_channel);
    840       1.2  thorpej 		break;
    841       1.2  thorpej 
    842       1.2  thorpej 	case SStatus_DET_OFFLINE:
    843  1.35.6.1      mjf 		aprint_error_dev(sc->sc_wdcdev.sc_atac.atac_dev,
    844  1.35.6.1      mjf 		    "port %d: PHY offline\n", chp->ch_channel);
    845       1.2  thorpej 		break;
    846       1.2  thorpej 
    847       1.2  thorpej 	case SStatus_DET_DEV:
    848       1.2  thorpej 		/*
    849       1.2  thorpej 		 * XXX ATAPI detection doesn't currently work.  Don't
    850       1.2  thorpej 		 * XXX know why.  But, it's not like the standard method
    851       1.2  thorpej 		 * XXX can detect an ATAPI device connected via a SATA/PATA
    852       1.2  thorpej 		 * XXX bridge, so at least this is no worse.  --thorpej
    853       1.2  thorpej 		 */
    854      1.19  thorpej 		bus_space_write_1(wdr->cmd_iot, wdr->cmd_iohs[wd_sdh], 0,
    855       1.2  thorpej 		    WDSD_IBM | (0 << 4));
    856       1.2  thorpej 		delay(10);	/* 400ns delay */
    857       1.2  thorpej 		/* Save register contents. */
    858      1.19  thorpej 		scnt = bus_space_read_1(wdr->cmd_iot,
    859      1.19  thorpej 				        wdr->cmd_iohs[wd_seccnt], 0);
    860      1.19  thorpej 		sn = bus_space_read_1(wdr->cmd_iot,
    861      1.19  thorpej 				      wdr->cmd_iohs[wd_sector], 0);
    862      1.19  thorpej 		cl = bus_space_read_1(wdr->cmd_iot,
    863      1.19  thorpej 				      wdr->cmd_iohs[wd_cyl_lo], 0);
    864      1.19  thorpej 		ch = bus_space_read_1(wdr->cmd_iot,
    865      1.19  thorpej 				      wdr->cmd_iohs[wd_cyl_hi], 0);
    866       1.2  thorpej #if 0
    867       1.2  thorpej 		printf("%s: port %d: scnt=0x%x sn=0x%x cl=0x%x ch=0x%x\n",
    868      1.21  thorpej 		    sc->sc_wdcdev.sc_atac.atac_dev.dv_xname, chp->ch_channel,
    869       1.2  thorpej 		    scnt, sn, cl, ch);
    870       1.2  thorpej #endif
    871       1.2  thorpej 		/*
    872       1.2  thorpej 		 * scnt and sn are supposed to be 0x1 for ATAPI, but in some
    873       1.2  thorpej 		 * cases we get wrong values here, so ignore it.
    874       1.2  thorpej 		 */
    875      1.22  thorpej 		s = splbio();
    876       1.2  thorpej 		if (cl == 0x14 && ch == 0xeb)
    877       1.2  thorpej 			chp->ch_drive[0].drive_flags |= DRIVE_ATAPI;
    878       1.2  thorpej 		else
    879       1.2  thorpej 			chp->ch_drive[0].drive_flags |= DRIVE_ATA;
    880      1.22  thorpej 		splx(s);
    881       1.2  thorpej 
    882  1.35.6.1      mjf 		aprint_normal_dev(sc->sc_wdcdev.sc_atac.atac_dev,
    883  1.35.6.1      mjf 		    "port %d: device present, speed: %s\n",
    884  1.35.6.1      mjf 		    chp->ch_channel,
    885      1.15  thorpej 		    sata_speed(sstatus));
    886       1.2  thorpej 		break;
    887       1.2  thorpej 
    888       1.2  thorpej 	default:
    889  1.35.6.1      mjf 		aprint_error_dev(sc->sc_wdcdev.sc_atac.atac_dev,
    890  1.35.6.1      mjf 		    "port %d: unknown SStatus: 0x%08x\n",
    891  1.35.6.1      mjf 		    chp->ch_channel, sstatus);
    892       1.2  thorpej 	}
    893       1.1  thorpej }
    894       1.1  thorpej 
    895       1.1  thorpej static void
    896      1.19  thorpej sii3112_setup_channel(struct ata_channel *chp)
    897       1.1  thorpej {
    898       1.1  thorpej 	struct ata_drive_datas *drvp;
    899      1.22  thorpej 	int drive, s;
    900       1.1  thorpej 	u_int32_t idedma_ctl, dtm;
    901      1.20  thorpej 	struct pciide_channel *cp = CHAN_TO_PCHAN(chp);
    902      1.20  thorpej 	struct pciide_softc *sc = CHAN_TO_PCIIDE(chp);
    903       1.1  thorpej 
    904       1.1  thorpej 	/* setup DMA if needed */
    905       1.1  thorpej 	pciide_channel_dma_setup(cp);
    906       1.1  thorpej 
    907       1.1  thorpej 	idedma_ctl = 0;
    908       1.1  thorpej 	dtm = 0;
    909       1.1  thorpej 
    910       1.1  thorpej 	for (drive = 0; drive < 2; drive++) {
    911       1.1  thorpej 		drvp = &chp->ch_drive[drive];
    912       1.1  thorpej 		/* If no drive, skip */
    913       1.1  thorpej 		if ((drvp->drive_flags & DRIVE) == 0)
    914       1.1  thorpej 			continue;
    915       1.1  thorpej 		if (drvp->drive_flags & DRIVE_UDMA) {
    916       1.1  thorpej 			/* use Ultra/DMA */
    917      1.22  thorpej 			s = splbio();
    918       1.1  thorpej 			drvp->drive_flags &= ~DRIVE_DMA;
    919      1.22  thorpej 			splx(s);
    920       1.1  thorpej 			idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
    921       1.1  thorpej 			dtm |= DTM_IDEx_DMA;
    922       1.1  thorpej 		} else if (drvp->drive_flags & DRIVE_DMA) {
    923       1.1  thorpej 			idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
    924       1.1  thorpej 			dtm |= DTM_IDEx_DMA;
    925       1.1  thorpej 		} else {
    926       1.1  thorpej 			dtm |= DTM_IDEx_PIO;
    927       1.1  thorpej 		}
    928       1.1  thorpej 	}
    929       1.1  thorpej 
    930       1.1  thorpej 	/*
    931       1.1  thorpej 	 * Nothing to do to setup modes; it is meaningless in S-ATA
    932       1.1  thorpej 	 * (but many S-ATA drives still want to get the SET_FEATURE
    933       1.1  thorpej 	 * command).
    934       1.1  thorpej 	 */
    935       1.1  thorpej 	if (idedma_ctl != 0) {
    936       1.1  thorpej 		/* Add software bits in status register */
    937       1.1  thorpej 		bus_space_write_1(sc->sc_dma_iot, cp->dma_iohs[IDEDMA_CTL], 0,
    938       1.1  thorpej 		    idedma_ctl);
    939       1.1  thorpej 	}
    940      1.11  thorpej 	BA5_WRITE_4(sc, chp->ch_channel, ba5_IDE_DTM, dtm);
    941       1.1  thorpej }
    942