siisata_pci.c revision 1.6
11.6Sdyoung/* $NetBSD: siisata_pci.c,v 1.6 2010/01/08 19:56:52 dyoung Exp $ */ 21.1Sjnemeth 31.1Sjnemeth/* 41.1Sjnemeth * Copyright (c) 2006 Manuel Bouyer. 51.1Sjnemeth * 61.1Sjnemeth * Redistribution and use in source and binary forms, with or without 71.1Sjnemeth * modification, are permitted provided that the following conditions 81.1Sjnemeth * are met: 91.1Sjnemeth * 1. Redistributions of source code must retain the above copyright 101.1Sjnemeth * notice, this list of conditions and the following disclaimer. 111.1Sjnemeth * 2. Redistributions in binary form must reproduce the above copyright 121.1Sjnemeth * notice, this list of conditions and the following disclaimer in the 131.1Sjnemeth * documentation and/or other materials provided with the distribution. 141.1Sjnemeth * 151.1Sjnemeth * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR 161.1Sjnemeth * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES 171.1Sjnemeth * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. 181.1Sjnemeth * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT, 191.1Sjnemeth * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT 201.1Sjnemeth * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, 211.1Sjnemeth * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY 221.1Sjnemeth * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT 231.1Sjnemeth * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF 241.1Sjnemeth * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE. 251.1Sjnemeth * 261.1Sjnemeth */ 271.1Sjnemeth 281.1Sjnemeth/*- 291.4Sjakllsch * Copyright (c) 2007, 2008, 2009 Jonathan A. Kollasch. 301.1Sjnemeth * All rights reserved. 311.1Sjnemeth * 321.1Sjnemeth * Redistribution and use in source and binary forms, with or without 331.1Sjnemeth * modification, are permitted provided that the following conditions 341.1Sjnemeth * are met: 351.1Sjnemeth * 1. Redistributions of source code must retain the above copyright 361.1Sjnemeth * notice, this list of conditions and the following disclaimer. 371.1Sjnemeth * 2. Redistributions in binary form must reproduce the above copyright 381.1Sjnemeth * notice, this list of conditions and the following disclaimer in the 391.1Sjnemeth * documentation and/or other materials provided with the distribution. 401.1Sjnemeth * 411.1Sjnemeth * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR 421.1Sjnemeth * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES 431.1Sjnemeth * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. 441.1Sjnemeth * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT, 451.1Sjnemeth * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT 461.1Sjnemeth * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, 471.1Sjnemeth * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY 481.1Sjnemeth * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT 491.1Sjnemeth * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF 501.1Sjnemeth * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE. 511.1Sjnemeth * 521.1Sjnemeth */ 531.1Sjnemeth 541.1Sjnemeth#include <sys/cdefs.h> 551.1Sjnemeth 561.1Sjnemeth 571.1Sjnemeth#include <sys/types.h> 581.1Sjnemeth#include <sys/malloc.h> 591.1Sjnemeth#include <sys/param.h> 601.1Sjnemeth#include <sys/kernel.h> 611.1Sjnemeth#include <sys/systm.h> 621.1Sjnemeth 631.1Sjnemeth#include <uvm/uvm_extern.h> 641.1Sjnemeth 651.1Sjnemeth#include <dev/pci/pcivar.h> 661.1Sjnemeth#include <dev/pci/pcidevs.h> 671.1Sjnemeth#include <dev/ic/siisatavar.h> 681.1Sjnemeth 691.1Sjnemethstruct siisata_pci_softc { 701.1Sjnemeth struct siisata_softc si_sc; 711.1Sjnemeth pci_chipset_tag_t sc_pc; 721.1Sjnemeth pcitag_t sc_pcitag; 731.3Sjakllsch void * sc_ih; 741.1Sjnemeth}; 751.1Sjnemeth 761.1Sjnemethstatic int siisata_pci_match(device_t, cfdata_t, void *); 771.1Sjnemethstatic void siisata_pci_attach(device_t, device_t, void *); 781.3Sjakllschstatic int siisata_pci_detach(device_t, int); 791.6Sdyoungstatic bool siisata_pci_resume(device_t, pmf_qual_t); 801.1Sjnemeth 811.4Sjakllschstruct siisata_pci_board { 821.4Sjakllsch pci_vendor_id_t spb_vend; 831.4Sjakllsch pci_product_id_t spb_prod; 841.4Sjakllsch uint16_t spb_port; 851.4Sjakllsch uint16_t spb_chip; 861.4Sjakllsch}; 871.1Sjnemeth 881.4Sjakllschstatic const struct siisata_pci_board siisata_pci_boards[] = { 891.1Sjnemeth { 901.4Sjakllsch .spb_vend = PCI_VENDOR_CMDTECH, 911.4Sjakllsch .spb_prod = PCI_PRODUCT_CMDTECH_3124, 921.4Sjakllsch .spb_port = 4, 931.4Sjakllsch .spb_chip = 3124, 941.1Sjnemeth }, 951.1Sjnemeth { 961.4Sjakllsch .spb_vend = PCI_VENDOR_CMDTECH, 971.4Sjakllsch .spb_prod = PCI_PRODUCT_CMDTECH_3132, 981.4Sjakllsch .spb_port = 2, 991.4Sjakllsch .spb_chip = 3132, 1001.1Sjnemeth }, 1011.1Sjnemeth { 1021.4Sjakllsch .spb_vend = PCI_VENDOR_CMDTECH, 1031.4Sjakllsch .spb_prod = PCI_PRODUCT_CMDTECH_3531, 1041.4Sjakllsch .spb_port = 1, 1051.4Sjakllsch .spb_chip = 3531, 1061.1Sjnemeth }, 1071.1Sjnemeth}; 1081.1Sjnemeth 1091.1SjnemethCFATTACH_DECL_NEW(siisata_pci, sizeof(struct siisata_pci_softc), 1101.3Sjakllsch siisata_pci_match, siisata_pci_attach, siisata_pci_detach, NULL); 1111.1Sjnemeth 1121.4Sjakllschstatic const struct siisata_pci_board * 1131.1Sjnemethsiisata_pci_lookup(const struct pci_attach_args * pa) 1141.1Sjnemeth{ 1151.4Sjakllsch int i; 1161.1Sjnemeth 1171.4Sjakllsch for (i = 0; i < __arraycount(siisata_pci_boards); i++) { 1181.4Sjakllsch if (siisata_pci_boards[i].spb_vend != PCI_VENDOR(pa->pa_id)) 1191.4Sjakllsch continue; 1201.4Sjakllsch if (siisata_pci_boards[i].spb_prod == PCI_PRODUCT(pa->pa_id)) 1211.4Sjakllsch return &siisata_pci_boards[i]; 1221.1Sjnemeth } 1231.4Sjakllsch 1241.1Sjnemeth return NULL; 1251.1Sjnemeth} 1261.1Sjnemeth 1271.1Sjnemethstatic int 1281.1Sjnemethsiisata_pci_match(device_t parent, cfdata_t match, void *aux) 1291.1Sjnemeth{ 1301.1Sjnemeth struct pci_attach_args *pa = aux; 1311.1Sjnemeth 1321.1Sjnemeth if (siisata_pci_lookup(pa) != NULL) 1331.1Sjnemeth return 3; 1341.1Sjnemeth 1351.1Sjnemeth return 0; 1361.1Sjnemeth} 1371.1Sjnemeth 1381.1Sjnemethstatic void 1391.1Sjnemethsiisata_pci_attach(device_t parent, device_t self, void *aux) 1401.1Sjnemeth{ 1411.1Sjnemeth struct pci_attach_args *pa = aux; 1421.1Sjnemeth struct siisata_pci_softc *psc = device_private(self); 1431.1Sjnemeth struct siisata_softc *sc = &psc->si_sc; 1441.1Sjnemeth char devinfo[256]; 1451.1Sjnemeth const char *intrstr; 1461.1Sjnemeth pcireg_t csr, memtype; 1471.4Sjakllsch const struct siisata_pci_board *spbp; 1481.3Sjakllsch pci_intr_handle_t intrhandle; 1491.1Sjnemeth bus_space_tag_t memt; 1501.1Sjnemeth bus_space_handle_t memh; 1511.1Sjnemeth uint32_t gcreg; 1521.1Sjnemeth int memh_valid; 1531.1Sjnemeth bus_size_t grsize, prsize; 1541.1Sjnemeth 1551.1Sjnemeth sc->sc_atac.atac_dev = self; 1561.1Sjnemeth 1571.1Sjnemeth psc->sc_pc = pa->pa_pc; 1581.1Sjnemeth psc->sc_pcitag = pa->pa_tag; 1591.1Sjnemeth 1601.1Sjnemeth pci_devinfo(pa->pa_id, pa->pa_class, 1, devinfo, sizeof(devinfo)); 1611.1Sjnemeth aprint_naive(": SATA-II HBA\n"); 1621.1Sjnemeth aprint_normal(": %s\n", devinfo); 1631.1Sjnemeth 1641.4Sjakllsch /* map BAR 0, global registers */ 1651.1Sjnemeth memtype = pci_mapreg_type(pa->pa_pc, pa->pa_tag, SIISATA_PCI_BAR0); 1661.1Sjnemeth switch (memtype) { 1671.1Sjnemeth case PCI_MAPREG_TYPE_MEM | PCI_MAPREG_MEM_TYPE_32BIT: 1681.1Sjnemeth case PCI_MAPREG_TYPE_MEM | PCI_MAPREG_MEM_TYPE_64BIT: 1691.1Sjnemeth memh_valid = (pci_mapreg_map(pa, SIISATA_PCI_BAR0, 1701.1Sjnemeth memtype, 0, &memt, &memh, NULL, &grsize) == 0); 1711.1Sjnemeth break; 1721.1Sjnemeth default: 1731.1Sjnemeth memh_valid = 0; 1741.1Sjnemeth } 1751.1Sjnemeth if (memh_valid) { 1761.1Sjnemeth sc->sc_grt = memt; 1771.1Sjnemeth sc->sc_grh = memh; 1781.3Sjakllsch sc->sc_grs = grsize; 1791.1Sjnemeth } else { 1801.4Sjakllsch aprint_error_dev(self, "couldn't map global registers\n"); 1811.1Sjnemeth return; 1821.1Sjnemeth } 1831.1Sjnemeth 1841.4Sjakllsch /* map BAR 1, port registers */ 1851.1Sjnemeth memtype = pci_mapreg_type(pa->pa_pc, pa->pa_tag, SIISATA_PCI_BAR1); 1861.1Sjnemeth switch (memtype) { 1871.1Sjnemeth case PCI_MAPREG_TYPE_MEM | PCI_MAPREG_MEM_TYPE_32BIT: 1881.1Sjnemeth case PCI_MAPREG_TYPE_MEM | PCI_MAPREG_MEM_TYPE_64BIT: 1891.1Sjnemeth memh_valid = (pci_mapreg_map(pa, SIISATA_PCI_BAR1, 1901.1Sjnemeth memtype, 0, &memt, &memh, NULL, &prsize) == 0); 1911.1Sjnemeth break; 1921.1Sjnemeth default: 1931.1Sjnemeth memh_valid = 0; 1941.1Sjnemeth } 1951.1Sjnemeth if (memh_valid) { 1961.1Sjnemeth sc->sc_prt = memt; 1971.1Sjnemeth sc->sc_prh = memh; 1981.3Sjakllsch sc->sc_prs = prsize; 1991.1Sjnemeth } else { 2001.1Sjnemeth bus_space_unmap(sc->sc_grt, sc->sc_grh, grsize); 2011.4Sjakllsch aprint_error_dev(self, "couldn't map port registers\n"); 2021.1Sjnemeth return; 2031.1Sjnemeth } 2041.1Sjnemeth 2051.4Sjakllsch if (pci_dma64_available(pa)) 2061.1Sjnemeth sc->sc_dmat = pa->pa_dmat64; 2071.4Sjakllsch else 2081.1Sjnemeth sc->sc_dmat = pa->pa_dmat; 2091.1Sjnemeth 2101.1Sjnemeth /* map interrupt */ 2111.1Sjnemeth if (pci_intr_map(pa, &intrhandle) != 0) { 2121.1Sjnemeth bus_space_unmap(sc->sc_grt, sc->sc_grh, grsize); 2131.1Sjnemeth bus_space_unmap(sc->sc_prt, sc->sc_prh, prsize); 2141.4Sjakllsch aprint_error_dev(self, "couldn't map interrupt\n"); 2151.1Sjnemeth return; 2161.1Sjnemeth } 2171.1Sjnemeth intrstr = pci_intr_string(pa->pa_pc, intrhandle); 2181.3Sjakllsch psc->sc_ih = pci_intr_establish(pa->pa_pc, intrhandle, 2191.1Sjnemeth IPL_BIO, siisata_intr, sc); 2201.3Sjakllsch if (psc->sc_ih == NULL) { 2211.1Sjnemeth bus_space_unmap(sc->sc_grt, sc->sc_grh, grsize); 2221.1Sjnemeth bus_space_unmap(sc->sc_prt, sc->sc_prh, prsize); 2231.4Sjakllsch aprint_error_dev(self, "couldn't establish interrupt at %s\n", 2241.4Sjakllsch intrstr); 2251.1Sjnemeth return; 2261.1Sjnemeth } 2271.4Sjakllsch aprint_normal_dev(self, "interrupting at %s\n", 2281.4Sjakllsch intrstr ? intrstr : "unknown interrupt"); 2291.1Sjnemeth 2301.1Sjnemeth /* fill in number of ports on this device */ 2311.4Sjakllsch spbp = siisata_pci_lookup(pa); 2321.4Sjakllsch KASSERT(spbp != NULL); 2331.4Sjakllsch sc->sc_atac.atac_nchannels = spbp->spb_port; 2341.1Sjnemeth 2351.2Sjakllsch /* set the necessary bits in case the firmware didn't */ 2361.2Sjakllsch csr = pci_conf_read(pa->pa_pc, pa->pa_tag, PCI_COMMAND_STATUS_REG); 2371.2Sjakllsch csr |= PCI_COMMAND_MASTER_ENABLE; 2381.2Sjakllsch csr |= PCI_COMMAND_MEM_ENABLE; 2391.2Sjakllsch pci_conf_write(pa->pa_pc, pa->pa_tag, PCI_COMMAND_STATUS_REG, csr); 2401.2Sjakllsch 2411.1Sjnemeth gcreg = GRREAD(sc, GR_GC); 2421.1Sjnemeth 2431.4Sjakllsch aprint_verbose_dev(self, "SiI%d, %sGb/s\n", 2441.4Sjakllsch spbp->spb_chip, (gcreg & GR_GC_3GBPS) ? "3.0" : "1.5" ); 2451.4Sjakllsch if (spbp->spb_chip == 3124) { 2461.4Sjakllsch short width; 2471.4Sjakllsch short speed; 2481.4Sjakllsch char pcix = 1; 2491.4Sjakllsch 2501.4Sjakllsch width = (gcreg & GR_GC_REQ64) ? 64 : 32; 2511.4Sjakllsch 2521.1Sjnemeth switch (gcreg & (GR_GC_DEVSEL | GR_GC_STOP | GR_GC_TRDY)) { 2531.1Sjnemeth case 0: 2541.4Sjakllsch speed = (gcreg & GR_GC_M66EN) ? 66 : 33; 2551.4Sjakllsch pcix = 0; 2561.1Sjnemeth break; 2571.1Sjnemeth case GR_GC_TRDY: 2581.4Sjakllsch speed = 66; 2591.1Sjnemeth break; 2601.1Sjnemeth case GR_GC_STOP: 2611.4Sjakllsch speed = 100; 2621.1Sjnemeth break; 2631.1Sjnemeth case GR_GC_STOP | GR_GC_TRDY: 2641.4Sjakllsch speed = 133; 2651.1Sjnemeth break; 2661.1Sjnemeth default: 2671.4Sjakllsch speed = -1; 2681.1Sjnemeth break; 2691.1Sjnemeth } 2701.4Sjakllsch aprint_verbose_dev(self, "%hd-bit %hdMHz PCI%s\n", 2711.4Sjakllsch width, speed, pcix ? "-X" : ""); 2721.1Sjnemeth } 2731.1Sjnemeth 2741.1Sjnemeth siisata_attach(sc); 2751.1Sjnemeth 2761.1Sjnemeth if (!pmf_device_register(self, NULL, siisata_pci_resume)) 2771.1Sjnemeth aprint_error_dev(self, "couldn't establish power handler\n"); 2781.1Sjnemeth} 2791.1Sjnemeth 2801.3Sjakllschstatic int 2811.3Sjakllschsiisata_pci_detach(device_t dv, int flags) 2821.3Sjakllsch{ 2831.3Sjakllsch struct siisata_pci_softc *psc = device_private(dv); 2841.3Sjakllsch struct siisata_softc *sc = &psc->si_sc; 2851.3Sjakllsch int rv; 2861.3Sjakllsch 2871.3Sjakllsch rv = siisata_detach(sc, flags); 2881.3Sjakllsch if (rv) 2891.3Sjakllsch return rv; 2901.3Sjakllsch 2911.3Sjakllsch if (psc->sc_ih != NULL) { 2921.3Sjakllsch pci_intr_disestablish(psc->sc_pc, psc->sc_ih); 2931.3Sjakllsch } 2941.3Sjakllsch 2951.3Sjakllsch bus_space_unmap(sc->sc_prt, sc->sc_prh, sc->sc_prs); 2961.3Sjakllsch bus_space_unmap(sc->sc_grt, sc->sc_grh, sc->sc_grs); 2971.3Sjakllsch 2981.3Sjakllsch return 0; 2991.3Sjakllsch} 3001.3Sjakllsch 3011.3Sjakllschstatic bool 3021.6Sdyoungsiisata_pci_resume(device_t dv, pmf_qual_t qual) 3031.3Sjakllsch{ 3041.3Sjakllsch struct siisata_pci_softc *psc = device_private(dv); 3051.3Sjakllsch struct siisata_softc *sc = &psc->si_sc; 3061.3Sjakllsch int s; 3071.3Sjakllsch 3081.3Sjakllsch s = splbio(); 3091.3Sjakllsch siisata_resume(sc); 3101.3Sjakllsch splx(s); 3111.3Sjakllsch 3121.3Sjakllsch return true; 3131.3Sjakllsch} 314