siop_pci_common.c revision 1.14 1 /* $NetBSD: siop_pci_common.c,v 1.14 2002/04/23 17:33:28 bouyer Exp $ */
2
3 /*
4 * Copyright (c) 2000 Manuel Bouyer.
5 *
6 * Redistribution and use in source and binary forms, with or without
7 * modification, are permitted provided that the following conditions
8 * are met:
9 * 1. Redistributions of source code must retain the above copyright
10 * notice, this list of conditions and the following disclaimer.
11 * 2. Redistributions in binary form must reproduce the above copyright
12 * notice, this list of conditions and the following disclaimer in the
13 * documentation and/or other materials provided with the distribution.
14 * 3. All advertising materials mentioning features or use of this software
15 * must display the following acknowledgement:
16 * This product includes software developed by Manuel Bouyer
17 * 4. The name of the author may not be used to endorse or promote products
18 * derived from this software without specific prior written permission.
19 *
20 * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
21 * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
22 * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
23 * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
24 * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
25 * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
26 * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
27 * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
28 * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
29 * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
30 */
31
32 /* SYM53c8xx PCI-SCSI I/O Processors driver: PCI front-end */
33
34 #include <sys/cdefs.h>
35 __KERNEL_RCSID(0, "$NetBSD: siop_pci_common.c,v 1.14 2002/04/23 17:33:28 bouyer Exp $");
36
37 #include <sys/param.h>
38 #include <sys/systm.h>
39 #include <sys/device.h>
40 #include <sys/malloc.h>
41 #include <sys/buf.h>
42 #include <sys/kernel.h>
43
44 #include <machine/endian.h>
45
46 #include <dev/pci/pcireg.h>
47 #include <dev/pci/pcivar.h>
48 #include <dev/pci/pcidevs.h>
49
50 #include <dev/scsipi/scsipi_all.h>
51 #include <dev/scsipi/scsipiconf.h>
52
53 #include <dev/ic/siopreg.h>
54 #include <dev/ic/siopvar_common.h>
55 #include <dev/pci/siop_pci_common.h>
56
57 /* List (array, really :) of chips we know how to handle */
58 const struct siop_product_desc siop_products[] = {
59 { PCI_PRODUCT_SYMBIOS_810,
60 0x00,
61 "Symbios Logic 53c810 (fast scsi)",
62 SF_PCI_RL | SF_CHIP_LS,
63 4, 8, 3, 250, 0
64 },
65 { PCI_PRODUCT_SYMBIOS_810,
66 0x10,
67 "Symbios Logic 53c810a (fast scsi)",
68 SF_PCI_RL | SF_PCI_BOF | SF_CHIP_PF | SF_CHIP_LS,
69 4, 8, 3, 250, 0
70 },
71 { PCI_PRODUCT_SYMBIOS_815,
72 0x00,
73 "Symbios Logic 53c815 (fast scsi)",
74 SF_PCI_RL | SF_PCI_BOF,
75 4, 8, 3, 250, 0
76 },
77 { PCI_PRODUCT_SYMBIOS_820,
78 0x00,
79 "Symbios Logic 53c820 (fast wide scsi)",
80 SF_PCI_RL | SF_CHIP_LS | SF_BUS_WIDE,
81 4, 8, 3, 250, 0
82 },
83 { PCI_PRODUCT_SYMBIOS_825,
84 0x00,
85 "Symbios Logic 53c825 (fast wide scsi)",
86 SF_PCI_RL | SF_PCI_BOF | SF_BUS_WIDE,
87 4, 8, 3, 250, 0
88 },
89 { PCI_PRODUCT_SYMBIOS_825,
90 0x10,
91 "Symbios Logic 53c825a (fast wide scsi)",
92 SF_PCI_RL | SF_PCI_CLS | SF_PCI_WRI | SF_PCI_RM |
93 SF_CHIP_FIFO | SF_CHIP_PF | SF_CHIP_RAM | SF_CHIP_LS | SF_CHIP_10REGS |
94 SF_BUS_WIDE,
95 7, 8, 3, 250, 4096
96 },
97 { PCI_PRODUCT_SYMBIOS_860,
98 0x00,
99 "Symbios Logic 53c860 (ultra scsi)",
100 SF_PCI_RL | SF_PCI_CLS | SF_PCI_WRI | SF_PCI_RM |
101 SF_CHIP_PF | SF_CHIP_LS |
102 SF_BUS_ULTRA,
103 4, 8, 5, 125, 0
104 },
105 { PCI_PRODUCT_SYMBIOS_875,
106 0x00,
107 "Symbios Logic 53c875 (ultra-wide scsi)",
108 SF_PCI_RL | SF_PCI_CLS | SF_PCI_WRI | SF_PCI_RM |
109 SF_CHIP_FIFO | SF_CHIP_PF | SF_CHIP_RAM | SF_CHIP_LS | SF_CHIP_10REGS |
110 SF_BUS_ULTRA | SF_BUS_WIDE,
111 7, 16, 5, 125, 4096
112 },
113 { PCI_PRODUCT_SYMBIOS_875,
114 0x02,
115 "Symbios Logic 53c875 (ultra-wide scsi)",
116 SF_PCI_RL | SF_PCI_CLS | SF_PCI_WRI | SF_PCI_RM |
117 SF_CHIP_FIFO | SF_CHIP_PF | SF_CHIP_RAM | SF_CHIP_DBLR |
118 SF_CHIP_LS | SF_CHIP_10REGS |
119 SF_BUS_ULTRA | SF_BUS_WIDE,
120 7, 16, 5, 125, 4096
121 },
122 { PCI_PRODUCT_SYMBIOS_875J,
123 0x00,
124 "Symbios Logic 53c875j (ultra-wide scsi)",
125 SF_PCI_RL | SF_PCI_CLS | SF_PCI_WRI | SF_PCI_RM |
126 SF_CHIP_FIFO | SF_CHIP_PF | SF_CHIP_RAM | SF_CHIP_DBLR |
127 SF_CHIP_LS | SF_CHIP_10REGS |
128 SF_BUS_ULTRA | SF_BUS_WIDE,
129 7, 16, 5, 125, 4096
130 },
131 { PCI_PRODUCT_SYMBIOS_885,
132 0x00,
133 "Symbios Logic 53c885 (ultra-wide scsi)",
134 SF_PCI_RL | SF_PCI_CLS | SF_PCI_WRI | SF_PCI_RM |
135 SF_CHIP_FIFO | SF_CHIP_PF | SF_CHIP_RAM | SF_CHIP_DBLR |
136 SF_CHIP_LS | SF_CHIP_10REGS |
137 SF_BUS_ULTRA | SF_BUS_WIDE,
138 7, 16, 5, 125, 4096
139 },
140 { PCI_PRODUCT_SYMBIOS_895,
141 0x00,
142 "Symbios Logic 53c895 (ultra2-wide scsi)",
143 SF_PCI_RL | SF_PCI_CLS | SF_PCI_WRI | SF_PCI_RM |
144 SF_CHIP_FIFO | SF_CHIP_PF | SF_CHIP_RAM | SF_CHIP_QUAD |
145 SF_CHIP_LS | SF_CHIP_10REGS |
146 SF_BUS_ULTRA2 | SF_BUS_WIDE,
147 7, 31, 7, 62, 4096
148 },
149 { PCI_PRODUCT_SYMBIOS_896,
150 0x00,
151 "Symbios Logic 53c896 (ultra2-wide scsi)",
152 SF_PCI_RL | SF_PCI_CLS | SF_PCI_WRI | SF_PCI_RM |
153 SF_CHIP_LEDC | SF_CHIP_FIFO | SF_CHIP_PF | SF_CHIP_RAM | SF_CHIP_QUAD |
154 SF_CHIP_LS | SF_CHIP_10REGS |
155 SF_BUS_ULTRA2 | SF_BUS_WIDE,
156 7, 31, 7, 62, 8192
157 },
158 { PCI_PRODUCT_SYMBIOS_895A,
159 0x00,
160 "Symbios Logic 53c895a (ultra2-wide scsi)",
161 SF_PCI_RL | SF_PCI_CLS | SF_PCI_WRI | SF_PCI_RM |
162 SF_CHIP_LEDC | SF_CHIP_FIFO | SF_CHIP_PF | SF_CHIP_RAM | SF_CHIP_QUAD |
163 SF_CHIP_LS | SF_CHIP_10REGS |
164 SF_BUS_ULTRA2 | SF_BUS_WIDE,
165 7, 31, 7, 62, 8192
166 },
167 { PCI_PRODUCT_SYMBIOS_1010,
168 0x00,
169 "Symbios Logic 53c1010-33 rev 0 (ultra2-wide scsi)",
170 SF_PCI_RL | SF_PCI_CLS | SF_PCI_WRI | SF_PCI_RM |
171 SF_CHIP_LEDC | SF_CHIP_FIFO | SF_CHIP_PF | SF_CHIP_RAM |
172 SF_CHIP_LS | SF_CHIP_10REGS | SF_CHIP_DFBC | SF_CHIP_DBLR |
173 SF_BUS_ULTRA3 | SF_BUS_WIDE,
174 7, 31, 0, 62, 8192
175 },
176 { PCI_PRODUCT_SYMBIOS_1010,
177 0x01,
178 "Symbios Logic 53c1010-33 (ultra2-wide scsi)",
179 SF_PCI_RL | SF_PCI_CLS | SF_PCI_WRI | SF_PCI_RM |
180 SF_CHIP_LEDC | SF_CHIP_FIFO | SF_CHIP_PF | SF_CHIP_RAM |
181 SF_CHIP_LS | SF_CHIP_10REGS | SF_CHIP_DFBC | SF_CHIP_DBLR | SF_CHIP_DT |
182 SF_BUS_ULTRA3 | SF_BUS_WIDE,
183 7, 62, 0, 62, 8192
184 },
185 { PCI_PRODUCT_SYMBIOS_1010_2,
186 0x00,
187 "Symbios Logic 53c1010-66 (ultra2-wide scsi)",
188 SF_PCI_RL | SF_PCI_CLS | SF_PCI_WRI | SF_PCI_RM |
189 SF_CHIP_LEDC | SF_CHIP_FIFO | SF_CHIP_PF | SF_CHIP_RAM |
190 SF_CHIP_LS | SF_CHIP_10REGS | SF_CHIP_DFBC | SF_CHIP_DBLR | SF_CHIP_DT |
191 SF_BUS_ULTRA3 | SF_BUS_WIDE,
192 7, 62, 0, 62, 8192
193 },
194 { PCI_PRODUCT_SYMBIOS_1510D,
195 0x00,
196 "Symbios Logic 53c1510d (ultra2-wide scsi)",
197 SF_PCI_RL | SF_PCI_CLS | SF_PCI_WRI | SF_PCI_RM |
198 SF_CHIP_FIFO | SF_CHIP_PF | SF_CHIP_RAM | SF_CHIP_QUAD |
199 SF_CHIP_LS | SF_CHIP_10REGS |
200 SF_BUS_ULTRA2 | SF_BUS_WIDE,
201 7, 31, 7, 62, 4096
202 },
203 { 0,
204 0x00,
205 NULL,
206 0x00,
207 0, 0, 0, 0, 0
208 },
209 };
210
211 const struct siop_product_desc *
212 siop_lookup_product(id, rev)
213 u_int32_t id;
214 int rev;
215 {
216 const struct siop_product_desc *pp;
217 const struct siop_product_desc *rp = NULL;
218
219 if (PCI_VENDOR(id) != PCI_VENDOR_SYMBIOS)
220 return NULL;
221
222 for (pp = siop_products; pp->name != NULL; pp++) {
223 if (PCI_PRODUCT(id) == pp->product && pp->revision <= rev)
224 if (rp == NULL || pp->revision > rp->revision)
225 rp = pp;
226 }
227 return rp;
228 }
229
230 int
231 siop_pci_attach_common(pci_sc, siop_sc, pa, intr)
232 struct siop_pci_common_softc *pci_sc;
233 struct siop_common_softc *siop_sc;
234 struct pci_attach_args *pa;
235 int (*intr) __P((void*));
236
237 {
238 pci_chipset_tag_t pc = pa->pa_pc;
239 pcitag_t tag = pa->pa_tag;
240 const char *intrstr;
241 pci_intr_handle_t intrhandle;
242 bus_space_tag_t iot, memt;
243 bus_space_handle_t ioh, memh;
244 pcireg_t memtype;
245 int memh_valid, ioh_valid;
246 bus_addr_t ioaddr, memaddr;
247
248 pci_sc->sc_pp =
249 siop_lookup_product(pa->pa_id, PCI_REVISION(pa->pa_class));
250 if (pci_sc->sc_pp == NULL) {
251 printf("sym: broken match/attach!!\n");
252 return 0;
253 }
254 /* copy interesting infos about the chip */
255 siop_sc->features = pci_sc->sc_pp->features;
256 #ifdef SIOP_SYMLED /* XXX Should be a devprop! */
257 siop_sc->features |= SF_CHIP_LED0;
258 #endif
259 siop_sc->maxburst = pci_sc->sc_pp->maxburst;
260 siop_sc->maxoff = pci_sc->sc_pp->maxoff;
261 siop_sc->clock_div = pci_sc->sc_pp->clock_div;
262 siop_sc->clock_period = pci_sc->sc_pp->clock_period;
263 siop_sc->ram_size = pci_sc->sc_pp->ram_size;
264
265 siop_sc->sc_reset = siop_pci_reset;
266 printf(": %s\n", pci_sc->sc_pp->name);
267 pci_sc->sc_pc = pc;
268 pci_sc->sc_tag = tag;
269 siop_sc->sc_dmat = pa->pa_dmat;
270
271 memtype = pci_mapreg_type(pa->pa_pc, pa->pa_tag, 0x14);
272 switch (memtype) {
273 case PCI_MAPREG_TYPE_MEM | PCI_MAPREG_MEM_TYPE_32BIT:
274 case PCI_MAPREG_TYPE_MEM | PCI_MAPREG_MEM_TYPE_64BIT:
275 memh_valid = (pci_mapreg_map(pa, 0x14, memtype, 0,
276 &memt, &memh, &memaddr, NULL) == 0);
277 break;
278 default:
279 memh_valid = 0;
280 }
281
282 ioh_valid = (pci_mapreg_map(pa, 0x10, PCI_MAPREG_TYPE_IO, 0,
283 &iot, &ioh, &ioaddr, NULL) == 0);
284
285 if (memh_valid) {
286 siop_sc->sc_rt = memt;
287 siop_sc->sc_rh = memh;
288 siop_sc->sc_raddr = memaddr;
289 } else if (ioh_valid) {
290 siop_sc->sc_rt = iot;
291 siop_sc->sc_rh = ioh;
292 siop_sc->sc_raddr = ioaddr;
293 } else {
294 printf("%s: unable to map device registers\n",
295 siop_sc->sc_dev.dv_xname);
296 return 0;
297 }
298
299 if (siop_sc->features & SF_CHIP_RAM) {
300 int bar;
301 switch (memtype) {
302 case PCI_MAPREG_TYPE_MEM | PCI_MAPREG_MEM_TYPE_32BIT:
303 bar = 0x18;
304 break;
305 case PCI_MAPREG_TYPE_MEM | PCI_MAPREG_MEM_TYPE_64BIT:
306 bar = 0x1c;
307 break;
308 }
309 if (pci_mapreg_map(pa, bar, memtype, 0,
310 &siop_sc->sc_ramt, &siop_sc->sc_ramh,
311 &siop_sc->sc_scriptaddr, NULL) == 0) {
312 printf("%s: using on-board RAM\n",
313 siop_sc->sc_dev.dv_xname);
314 } else {
315 printf("%s: can't map on-board RAM\n",
316 siop_sc->sc_dev.dv_xname);
317 siop_sc->features &= ~SF_CHIP_RAM;
318 }
319 }
320
321 if (pci_intr_map(pa, &intrhandle) != 0) {
322 printf("%s: couldn't map interrupt\n",
323 siop_sc->sc_dev.dv_xname);
324 return 0;
325 }
326 intrstr = pci_intr_string(pa->pa_pc, intrhandle);
327 pci_sc->sc_ih = pci_intr_establish(pa->pa_pc, intrhandle, IPL_BIO,
328 intr, siop_sc);
329 if (pci_sc->sc_ih != NULL) {
330 printf("%s: interrupting at %s\n",
331 siop_sc->sc_dev.dv_xname,
332 intrstr ? intrstr : "unknown interrupt");
333 } else {
334 printf("%s: couldn't establish interrupt",
335 siop_sc->sc_dev.dv_xname);
336 if (intrstr != NULL)
337 printf(" at %s", intrstr);
338 printf("\n");
339 return 0;
340 }
341 return 1;
342 }
343
344 void
345 siop_pci_reset(sc)
346 struct siop_common_softc *sc;
347 {
348 int dmode;
349
350 dmode = bus_space_read_1(sc->sc_rt, sc->sc_rh, SIOP_DMODE);
351 if (sc->features & SF_PCI_RL)
352 dmode |= DMODE_ERL;
353 if (sc->features & SF_PCI_RM)
354 dmode |= DMODE_ERMP;
355 if (sc->features & SF_PCI_BOF)
356 dmode |= DMODE_BOF;
357 if (sc->features & SF_PCI_CLS)
358 bus_space_write_1(sc->sc_rt, sc->sc_rh, SIOP_DCNTL,
359 bus_space_read_1(sc->sc_rt, sc->sc_rh, SIOP_DCNTL) |
360 DCNTL_CLSE);
361 if (sc->features & SF_PCI_WRI)
362 bus_space_write_1(sc->sc_rt, sc->sc_rh, SIOP_CTEST3,
363 bus_space_read_1(sc->sc_rt, sc->sc_rh, SIOP_CTEST3) |
364 CTEST3_WRIE);
365 if (sc->maxburst) {
366 int ctest5 = bus_space_read_1(sc->sc_rt, sc->sc_rh,
367 SIOP_CTEST5);
368 bus_space_write_1(sc->sc_rt, sc->sc_rh, SIOP_CTEST4,
369 bus_space_read_1(sc->sc_rt, sc->sc_rh, SIOP_CTEST4) &
370 ~CTEST4_BDIS);
371 dmode &= ~DMODE_BL_MASK;
372 dmode |= ((sc->maxburst - 1) << DMODE_BL_SHIFT) & DMODE_BL_MASK;
373 ctest5 &= ~CTEST5_BBCK;
374 ctest5 |= (sc->maxburst - 1) & CTEST5_BBCK;
375 bus_space_write_1(sc->sc_rt, sc->sc_rh, SIOP_CTEST5, ctest5);
376 } else {
377 bus_space_write_1(sc->sc_rt, sc->sc_rh, SIOP_CTEST4,
378 bus_space_read_1(sc->sc_rt, sc->sc_rh, SIOP_CTEST4) |
379 CTEST4_BDIS);
380 }
381 bus_space_write_1(sc->sc_rt, sc->sc_rh, SIOP_DMODE, dmode);
382 }
383