siop_pci_common.c revision 1.17 1 /* $NetBSD: siop_pci_common.c,v 1.17 2002/05/04 18:11:06 bouyer Exp $ */
2
3 /*
4 * Copyright (c) 2000 Manuel Bouyer.
5 *
6 * Redistribution and use in source and binary forms, with or without
7 * modification, are permitted provided that the following conditions
8 * are met:
9 * 1. Redistributions of source code must retain the above copyright
10 * notice, this list of conditions and the following disclaimer.
11 * 2. Redistributions in binary form must reproduce the above copyright
12 * notice, this list of conditions and the following disclaimer in the
13 * documentation and/or other materials provided with the distribution.
14 * 3. All advertising materials mentioning features or use of this software
15 * must display the following acknowledgement:
16 * This product includes software developed by Manuel Bouyer.
17 * 4. The name of the author may not be used to endorse or promote products
18 * derived from this software without specific prior written permission.
19 *
20 * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
21 * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
22 * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
23 * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
24 * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
25 * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
26 * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
27 * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
28 * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
29 * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
30 */
31
32 /* SYM53c8xx PCI-SCSI I/O Processors driver: PCI front-end */
33
34 #include <sys/cdefs.h>
35 __KERNEL_RCSID(0, "$NetBSD: siop_pci_common.c,v 1.17 2002/05/04 18:11:06 bouyer Exp $");
36
37 #include <sys/param.h>
38 #include <sys/systm.h>
39 #include <sys/device.h>
40 #include <sys/malloc.h>
41 #include <sys/buf.h>
42 #include <sys/kernel.h>
43
44 #include <machine/endian.h>
45
46 #include <dev/pci/pcireg.h>
47 #include <dev/pci/pcivar.h>
48 #include <dev/pci/pcidevs.h>
49
50 #include <dev/scsipi/scsipi_all.h>
51 #include <dev/scsipi/scsipiconf.h>
52
53 #include <dev/ic/siopreg.h>
54 #include <dev/ic/siopvar_common.h>
55 #include <dev/pci/siop_pci_common.h>
56
57 /* List (array, really :) of chips we know how to handle */
58 const struct siop_product_desc siop_products[] = {
59 { PCI_PRODUCT_SYMBIOS_810,
60 0x00,
61 "Symbios Logic 53c810 (fast scsi)",
62 SF_PCI_RL | SF_CHIP_LS,
63 4, 8, 3, 250, 0
64 },
65 { PCI_PRODUCT_SYMBIOS_810,
66 0x10,
67 "Symbios Logic 53c810a (fast scsi)",
68 SF_PCI_RL | SF_PCI_BOF | SF_CHIP_PF | SF_CHIP_LS,
69 4, 8, 3, 250, 0
70 },
71 { PCI_PRODUCT_SYMBIOS_815,
72 0x00,
73 "Symbios Logic 53c815 (fast scsi)",
74 SF_PCI_RL | SF_PCI_BOF,
75 4, 8, 3, 250, 0
76 },
77 { PCI_PRODUCT_SYMBIOS_820,
78 0x00,
79 "Symbios Logic 53c820 (fast wide scsi)",
80 SF_PCI_RL | SF_CHIP_LS | SF_BUS_WIDE,
81 4, 8, 3, 250, 0
82 },
83 { PCI_PRODUCT_SYMBIOS_825,
84 0x00,
85 "Symbios Logic 53c825 (fast wide scsi)",
86 SF_PCI_RL | SF_PCI_BOF | SF_BUS_WIDE,
87 4, 8, 3, 250, 0
88 },
89 { PCI_PRODUCT_SYMBIOS_825,
90 0x10,
91 "Symbios Logic 53c825a (fast wide scsi)",
92 SF_PCI_RL | SF_PCI_CLS | SF_PCI_WRI | SF_PCI_RM |
93 SF_CHIP_FIFO | SF_CHIP_PF | SF_CHIP_RAM | SF_CHIP_LS | SF_CHIP_10REGS |
94 SF_BUS_WIDE,
95 7, 8, 3, 250, 4096
96 },
97 { PCI_PRODUCT_SYMBIOS_860,
98 0x00,
99 "Symbios Logic 53c860 (ultra scsi)",
100 SF_PCI_RL | SF_PCI_CLS | SF_PCI_WRI | SF_PCI_RM |
101 SF_CHIP_PF | SF_CHIP_LS |
102 SF_BUS_ULTRA,
103 4, 8, 5, 125, 0
104 },
105 { PCI_PRODUCT_SYMBIOS_875,
106 0x00,
107 "Symbios Logic 53c875 (ultra-wide scsi)",
108 SF_PCI_RL | SF_PCI_CLS | SF_PCI_WRI | SF_PCI_RM |
109 SF_CHIP_FIFO | SF_CHIP_PF | SF_CHIP_RAM | SF_CHIP_LS | SF_CHIP_10REGS |
110 SF_BUS_ULTRA | SF_BUS_WIDE,
111 7, 16, 5, 125, 4096
112 },
113 { PCI_PRODUCT_SYMBIOS_875,
114 0x02,
115 "Symbios Logic 53c875 (ultra-wide scsi)",
116 SF_PCI_RL | SF_PCI_CLS | SF_PCI_WRI | SF_PCI_RM |
117 SF_CHIP_FIFO | SF_CHIP_PF | SF_CHIP_RAM | SF_CHIP_DBLR |
118 SF_CHIP_LS | SF_CHIP_10REGS |
119 SF_BUS_ULTRA | SF_BUS_WIDE,
120 7, 16, 5, 125, 4096
121 },
122 { PCI_PRODUCT_SYMBIOS_875J,
123 0x00,
124 "Symbios Logic 53c875j (ultra-wide scsi)",
125 SF_PCI_RL | SF_PCI_CLS | SF_PCI_WRI | SF_PCI_RM |
126 SF_CHIP_FIFO | SF_CHIP_PF | SF_CHIP_RAM | SF_CHIP_DBLR |
127 SF_CHIP_LS | SF_CHIP_10REGS |
128 SF_BUS_ULTRA | SF_BUS_WIDE,
129 7, 16, 5, 125, 4096
130 },
131 { PCI_PRODUCT_SYMBIOS_885,
132 0x00,
133 "Symbios Logic 53c885 (ultra-wide scsi)",
134 SF_PCI_RL | SF_PCI_CLS | SF_PCI_WRI | SF_PCI_RM |
135 SF_CHIP_FIFO | SF_CHIP_PF | SF_CHIP_RAM | SF_CHIP_DBLR |
136 SF_CHIP_LS | SF_CHIP_10REGS |
137 SF_BUS_ULTRA | SF_BUS_WIDE,
138 7, 16, 5, 125, 4096
139 },
140 { PCI_PRODUCT_SYMBIOS_895,
141 0x00,
142 "Symbios Logic 53c895 (ultra2-wide scsi)",
143 SF_PCI_RL | SF_PCI_CLS | SF_PCI_WRI | SF_PCI_RM |
144 SF_CHIP_FIFO | SF_CHIP_PF | SF_CHIP_RAM | SF_CHIP_QUAD |
145 SF_CHIP_LS | SF_CHIP_10REGS |
146 SF_BUS_ULTRA2 | SF_BUS_WIDE,
147 7, 31, 7, 62, 4096
148 },
149 { PCI_PRODUCT_SYMBIOS_896,
150 0x00,
151 "Symbios Logic 53c896 (ultra2-wide scsi)",
152 SF_PCI_RL | SF_PCI_CLS | SF_PCI_WRI | SF_PCI_RM |
153 SF_CHIP_LEDC | SF_CHIP_FIFO | SF_CHIP_PF | SF_CHIP_RAM | SF_CHIP_QUAD |
154 SF_CHIP_LS | SF_CHIP_10REGS |
155 SF_BUS_ULTRA2 | SF_BUS_WIDE,
156 7, 31, 7, 62, 8192
157 },
158 { PCI_PRODUCT_SYMBIOS_895A,
159 0x00,
160 "Symbios Logic 53c895a (ultra2-wide scsi)",
161 SF_PCI_RL | SF_PCI_CLS | SF_PCI_WRI | SF_PCI_RM |
162 SF_CHIP_LEDC | SF_CHIP_FIFO | SF_CHIP_PF | SF_CHIP_RAM | SF_CHIP_QUAD |
163 SF_CHIP_LS | SF_CHIP_10REGS |
164 SF_BUS_ULTRA2 | SF_BUS_WIDE,
165 7, 31, 7, 62, 8192
166 },
167 { PCI_PRODUCT_SYMBIOS_1010,
168 0x00,
169 "Symbios Logic 53c1010-33 rev 0 (ultra3-wide scsi)",
170 SF_PCI_RL | SF_PCI_CLS | SF_PCI_WRI | SF_PCI_RM |
171 SF_CHIP_LEDC | SF_CHIP_FIFO | SF_CHIP_PF | SF_CHIP_RAM |
172 SF_CHIP_LS | SF_CHIP_10REGS | SF_CHIP_DFBC | SF_CHIP_DBLR |
173 SF_CHIP_GEBUG |
174 SF_BUS_ULTRA3 | SF_BUS_WIDE,
175 7, 31, 0, 62, 8192
176 },
177 { PCI_PRODUCT_SYMBIOS_1010,
178 0x01,
179 "Symbios Logic 53c1010-33 (ultra3-wide scsi)",
180 SF_PCI_RL | SF_PCI_CLS | SF_PCI_WRI | SF_PCI_RM |
181 SF_CHIP_LEDC | SF_CHIP_FIFO | SF_CHIP_PF | SF_CHIP_RAM |
182 SF_CHIP_LS | SF_CHIP_10REGS | SF_CHIP_DFBC | SF_CHIP_DBLR | SF_CHIP_DT |
183 SF_CHIP_GEBUG |
184 SF_BUS_ULTRA3 | SF_BUS_WIDE,
185 7, 62, 0, 62, 8192
186 },
187 { PCI_PRODUCT_SYMBIOS_1010_2,
188 0x00,
189 "Symbios Logic 53c1010-66 (ultra3-wide scsi)",
190 SF_PCI_RL | SF_PCI_CLS | SF_PCI_WRI | SF_PCI_RM |
191 SF_CHIP_LEDC | SF_CHIP_FIFO | SF_CHIP_PF | SF_CHIP_RAM |
192 SF_CHIP_LS | SF_CHIP_10REGS | SF_CHIP_DFBC | SF_CHIP_DBLR | SF_CHIP_DT |
193 SF_BUS_ULTRA3 | SF_BUS_WIDE,
194 7, 62, 0, 62, 8192
195 },
196 { PCI_PRODUCT_SYMBIOS_1510D,
197 0x00,
198 "Symbios Logic 53c1510d (ultra2-wide scsi)",
199 SF_PCI_RL | SF_PCI_CLS | SF_PCI_WRI | SF_PCI_RM |
200 SF_CHIP_FIFO | SF_CHIP_PF | SF_CHIP_RAM | SF_CHIP_QUAD |
201 SF_CHIP_LS | SF_CHIP_10REGS |
202 SF_BUS_ULTRA2 | SF_BUS_WIDE,
203 7, 31, 7, 62, 4096
204 },
205 { 0,
206 0x00,
207 NULL,
208 0x00,
209 0, 0, 0, 0, 0
210 },
211 };
212
213 const struct siop_product_desc *
214 siop_lookup_product(id, rev)
215 u_int32_t id;
216 int rev;
217 {
218 const struct siop_product_desc *pp;
219 const struct siop_product_desc *rp = NULL;
220
221 if (PCI_VENDOR(id) != PCI_VENDOR_SYMBIOS)
222 return NULL;
223
224 for (pp = siop_products; pp->name != NULL; pp++) {
225 if (PCI_PRODUCT(id) == pp->product && pp->revision <= rev)
226 if (rp == NULL || pp->revision > rp->revision)
227 rp = pp;
228 }
229 return rp;
230 }
231
232 int
233 siop_pci_attach_common(pci_sc, siop_sc, pa, intr)
234 struct siop_pci_common_softc *pci_sc;
235 struct siop_common_softc *siop_sc;
236 struct pci_attach_args *pa;
237 int (*intr) __P((void*));
238
239 {
240 pci_chipset_tag_t pc = pa->pa_pc;
241 pcitag_t tag = pa->pa_tag;
242 const char *intrstr;
243 pci_intr_handle_t intrhandle;
244 bus_space_tag_t iot, memt;
245 bus_space_handle_t ioh, memh;
246 pcireg_t memtype;
247 int memh_valid, ioh_valid;
248 bus_addr_t ioaddr, memaddr;
249
250 pci_sc->sc_pp =
251 siop_lookup_product(pa->pa_id, PCI_REVISION(pa->pa_class));
252 if (pci_sc->sc_pp == NULL) {
253 printf("sym: broken match/attach!!\n");
254 return 0;
255 }
256 /* copy interesting infos about the chip */
257 siop_sc->features = pci_sc->sc_pp->features;
258 #ifdef SIOP_SYMLED /* XXX Should be a devprop! */
259 siop_sc->features |= SF_CHIP_LED0;
260 #endif
261 siop_sc->maxburst = pci_sc->sc_pp->maxburst;
262 siop_sc->maxoff = pci_sc->sc_pp->maxoff;
263 siop_sc->clock_div = pci_sc->sc_pp->clock_div;
264 siop_sc->clock_period = pci_sc->sc_pp->clock_period;
265 siop_sc->ram_size = pci_sc->sc_pp->ram_size;
266
267 siop_sc->sc_reset = siop_pci_reset;
268 printf(": %s\n", pci_sc->sc_pp->name);
269 pci_sc->sc_pc = pc;
270 pci_sc->sc_tag = tag;
271 siop_sc->sc_dmat = pa->pa_dmat;
272
273 memtype = pci_mapreg_type(pa->pa_pc, pa->pa_tag, 0x14);
274 switch (memtype) {
275 case PCI_MAPREG_TYPE_MEM | PCI_MAPREG_MEM_TYPE_32BIT:
276 case PCI_MAPREG_TYPE_MEM | PCI_MAPREG_MEM_TYPE_64BIT:
277 memh_valid = (pci_mapreg_map(pa, 0x14, memtype, 0,
278 &memt, &memh, &memaddr, NULL) == 0);
279 break;
280 default:
281 memh_valid = 0;
282 }
283
284 ioh_valid = (pci_mapreg_map(pa, 0x10, PCI_MAPREG_TYPE_IO, 0,
285 &iot, &ioh, &ioaddr, NULL) == 0);
286
287 if (memh_valid) {
288 siop_sc->sc_rt = memt;
289 siop_sc->sc_rh = memh;
290 siop_sc->sc_raddr = memaddr;
291 } else if (ioh_valid) {
292 siop_sc->sc_rt = iot;
293 siop_sc->sc_rh = ioh;
294 siop_sc->sc_raddr = ioaddr;
295 } else {
296 printf("%s: unable to map device registers\n",
297 siop_sc->sc_dev.dv_xname);
298 return 0;
299 }
300
301 if (siop_sc->features & SF_CHIP_RAM) {
302 int bar;
303 switch (memtype) {
304 case PCI_MAPREG_TYPE_MEM | PCI_MAPREG_MEM_TYPE_32BIT:
305 bar = 0x18;
306 break;
307 case PCI_MAPREG_TYPE_MEM | PCI_MAPREG_MEM_TYPE_64BIT:
308 bar = 0x1c;
309 break;
310 }
311 if (pci_mapreg_map(pa, bar, memtype, 0,
312 &siop_sc->sc_ramt, &siop_sc->sc_ramh,
313 &siop_sc->sc_scriptaddr, NULL) == 0) {
314 printf("%s: using on-board RAM\n",
315 siop_sc->sc_dev.dv_xname);
316 } else {
317 printf("%s: can't map on-board RAM\n",
318 siop_sc->sc_dev.dv_xname);
319 siop_sc->features &= ~SF_CHIP_RAM;
320 }
321 }
322
323 if (pci_intr_map(pa, &intrhandle) != 0) {
324 printf("%s: couldn't map interrupt\n",
325 siop_sc->sc_dev.dv_xname);
326 return 0;
327 }
328 intrstr = pci_intr_string(pa->pa_pc, intrhandle);
329 pci_sc->sc_ih = pci_intr_establish(pa->pa_pc, intrhandle, IPL_BIO,
330 intr, siop_sc);
331 if (pci_sc->sc_ih != NULL) {
332 printf("%s: interrupting at %s\n",
333 siop_sc->sc_dev.dv_xname,
334 intrstr ? intrstr : "unknown interrupt");
335 } else {
336 printf("%s: couldn't establish interrupt",
337 siop_sc->sc_dev.dv_xname);
338 if (intrstr != NULL)
339 printf(" at %s", intrstr);
340 printf("\n");
341 return 0;
342 }
343 return 1;
344 }
345
346 void
347 siop_pci_reset(sc)
348 struct siop_common_softc *sc;
349 {
350 int dmode;
351
352 dmode = bus_space_read_1(sc->sc_rt, sc->sc_rh, SIOP_DMODE);
353 if (sc->features & SF_PCI_RL)
354 dmode |= DMODE_ERL;
355 if (sc->features & SF_PCI_RM)
356 dmode |= DMODE_ERMP;
357 if (sc->features & SF_PCI_BOF)
358 dmode |= DMODE_BOF;
359 if (sc->features & SF_PCI_CLS)
360 bus_space_write_1(sc->sc_rt, sc->sc_rh, SIOP_DCNTL,
361 bus_space_read_1(sc->sc_rt, sc->sc_rh, SIOP_DCNTL) |
362 DCNTL_CLSE);
363 if (sc->features & SF_PCI_WRI)
364 bus_space_write_1(sc->sc_rt, sc->sc_rh, SIOP_CTEST3,
365 bus_space_read_1(sc->sc_rt, sc->sc_rh, SIOP_CTEST3) |
366 CTEST3_WRIE);
367 if (sc->maxburst) {
368 int ctest5 = bus_space_read_1(sc->sc_rt, sc->sc_rh,
369 SIOP_CTEST5);
370 bus_space_write_1(sc->sc_rt, sc->sc_rh, SIOP_CTEST4,
371 bus_space_read_1(sc->sc_rt, sc->sc_rh, SIOP_CTEST4) &
372 ~CTEST4_BDIS);
373 dmode &= ~DMODE_BL_MASK;
374 dmode |= ((sc->maxburst - 1) << DMODE_BL_SHIFT) & DMODE_BL_MASK;
375 ctest5 &= ~CTEST5_BBCK;
376 ctest5 |= (sc->maxburst - 1) & CTEST5_BBCK;
377 bus_space_write_1(sc->sc_rt, sc->sc_rh, SIOP_CTEST5, ctest5);
378 } else {
379 bus_space_write_1(sc->sc_rt, sc->sc_rh, SIOP_CTEST4,
380 bus_space_read_1(sc->sc_rt, sc->sc_rh, SIOP_CTEST4) |
381 CTEST4_BDIS);
382 }
383 bus_space_write_1(sc->sc_rt, sc->sc_rh, SIOP_DMODE, dmode);
384 }
385