Home | History | Annotate | Line # | Download | only in pci
      1  1.38       mrg /*	$NetBSD: siside.c,v 1.38 2019/02/05 11:30:07 mrg Exp $	*/
      2   1.1    bouyer 
      3   1.1    bouyer /*
      4   1.1    bouyer  * Copyright (c) 1999, 2000, 2001 Manuel Bouyer.
      5   1.1    bouyer  *
      6   1.1    bouyer  * Redistribution and use in source and binary forms, with or without
      7   1.1    bouyer  * modification, are permitted provided that the following conditions
      8   1.1    bouyer  * are met:
      9   1.1    bouyer  * 1. Redistributions of source code must retain the above copyright
     10   1.1    bouyer  *    notice, this list of conditions and the following disclaimer.
     11   1.1    bouyer  * 2. Redistributions in binary form must reproduce the above copyright
     12   1.1    bouyer  *    notice, this list of conditions and the following disclaimer in the
     13   1.1    bouyer  *    documentation and/or other materials provided with the distribution.
     14   1.1    bouyer  *
     15   1.1    bouyer  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
     16   1.1    bouyer  * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
     17   1.1    bouyer  * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
     18  1.14     perry  * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
     19   1.1    bouyer  * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
     20   1.1    bouyer  * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
     21   1.1    bouyer  * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
     22   1.1    bouyer  * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
     23   1.1    bouyer  * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
     24   1.1    bouyer  * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
     25   1.1    bouyer  */
     26   1.1    bouyer 
     27  1.15     lukem #include <sys/cdefs.h>
     28  1.38       mrg __KERNEL_RCSID(0, "$NetBSD: siside.c,v 1.38 2019/02/05 11:30:07 mrg Exp $");
     29  1.15     lukem 
     30   1.1    bouyer #include <sys/param.h>
     31   1.1    bouyer #include <sys/systm.h>
     32   1.1    bouyer 
     33   1.1    bouyer #include <dev/pci/pcivar.h>
     34   1.1    bouyer #include <dev/pci/pcidevs.h>
     35   1.1    bouyer #include <dev/pci/pciidereg.h>
     36   1.1    bouyer #include <dev/pci/pciidevar.h>
     37   1.1    bouyer #include <dev/pci/pciide_sis_reg.h>
     38   1.1    bouyer 
     39  1.27    dyoung static void sis_chip_map(struct pciide_softc *, const struct pci_attach_args *);
     40  1.27    dyoung static void sis_sata_chip_map(struct pciide_softc *,
     41  1.27    dyoung     const struct pci_attach_args *);
     42  1.10   thorpej static void sis_setup_channel(struct ata_channel *);
     43  1.10   thorpej static void sis96x_setup_channel(struct ata_channel *);
     44   1.2   thorpej 
     45  1.27    dyoung static int  sis_hostbr_match(const struct pci_attach_args *);
     46  1.27    dyoung static int  sis_south_match(const struct pci_attach_args *);
     47   1.1    bouyer 
     48  1.23      cube static int  siside_match(device_t, cfdata_t, void *);
     49  1.23      cube static void siside_attach(device_t, device_t, void *);
     50   1.1    bouyer 
     51  1.23      cube CFATTACH_DECL_NEW(siside, sizeof(struct pciide_softc),
     52  1.34  jakllsch     siside_match, siside_attach, pciide_detach, NULL);
     53   1.1    bouyer 
     54   1.2   thorpej static const struct pciide_product_desc pciide_sis_products[] =  {
     55   1.1    bouyer 	{ PCI_PRODUCT_SIS_5597_IDE,
     56   1.1    bouyer 	  0,
     57   1.1    bouyer 	  NULL,
     58   1.1    bouyer 	  sis_chip_map,
     59   1.1    bouyer 	},
     60   1.6       skd 	{ PCI_PRODUCT_SIS_180_SATA,
     61   1.6       skd 	  0,
     62   1.6       skd 	  NULL,
     63   1.6       skd 	  sis_sata_chip_map,
     64   1.6       skd 	},
     65  1.19   xtraeme 	{ PCI_PRODUCT_SIS_181_SATA,
     66  1.19   xtraeme 	  0,
     67  1.19   xtraeme 	  NULL,
     68  1.19   xtraeme 	  sis_sata_chip_map,
     69  1.19   xtraeme 	},
     70  1.19   xtraeme 	{ PCI_PRODUCT_SIS_182_SATA,
     71  1.19   xtraeme 	  0,
     72  1.19   xtraeme 	  NULL,
     73  1.19   xtraeme 	  sis_sata_chip_map,
     74  1.19   xtraeme 	},
     75   1.1    bouyer 	{ 0,
     76   1.1    bouyer 	  0,
     77   1.1    bouyer 	  NULL,
     78   1.1    bouyer 	  NULL
     79   1.1    bouyer 	}
     80   1.1    bouyer };
     81   1.1    bouyer 
     82   1.2   thorpej static int
     83  1.23      cube siside_match(device_t parent, cfdata_t match, void *aux)
     84   1.1    bouyer {
     85   1.1    bouyer 	struct pci_attach_args *pa = aux;
     86   1.1    bouyer 
     87   1.1    bouyer 	if (PCI_VENDOR(pa->pa_id) == PCI_VENDOR_SIS) {
     88   1.1    bouyer 		if (pciide_lookup_product(pa->pa_id, pciide_sis_products))
     89   1.1    bouyer 			return (2);
     90   1.1    bouyer 	}
     91   1.1    bouyer 	return (0);
     92   1.1    bouyer }
     93   1.1    bouyer 
     94   1.2   thorpej static void
     95  1.23      cube siside_attach(device_t parent, device_t self, void *aux)
     96   1.1    bouyer {
     97   1.1    bouyer 	struct pci_attach_args *pa = aux;
     98  1.23      cube 	struct pciide_softc *sc = device_private(self);
     99  1.24       bsh 	pci_chipset_tag_t pc = pa->pa_pc;
    100  1.24       bsh 	pcitag_t tag = pa->pa_tag;
    101  1.24       bsh 	pcireg_t csr;
    102  1.23      cube 
    103  1.23      cube 	sc->sc_wdcdev.sc_atac.atac_dev = self;
    104   1.1    bouyer 
    105   1.1    bouyer 	pciide_common_attach(sc, pa,
    106   1.1    bouyer 	    pciide_lookup_product(pa->pa_id, pciide_sis_products));
    107  1.24       bsh 
    108  1.24       bsh 	csr = pci_conf_read(pc, tag, PCI_COMMAND_STATUS_REG);
    109  1.24       bsh 	if (csr & PCI_COMMAND_INTERRUPT_DISABLE) {
    110  1.24       bsh 		csr &= ~PCI_COMMAND_INTERRUPT_DISABLE;
    111  1.24       bsh 		pci_conf_write(pc, tag, PCI_COMMAND_STATUS_REG, csr);
    112  1.24       bsh 	}
    113   1.1    bouyer }
    114   1.1    bouyer 
    115  1.37      maxv static const struct sis_hostbr_type {
    116   1.1    bouyer 	u_int16_t id;
    117   1.1    bouyer 	u_int8_t rev;
    118   1.1    bouyer 	u_int8_t udma_mode;
    119  1.16  christos 	const char *name;
    120   1.1    bouyer 	u_int8_t type;
    121   1.1    bouyer #define SIS_TYPE_NOUDMA	0
    122   1.1    bouyer #define SIS_TYPE_66	1
    123   1.1    bouyer #define SIS_TYPE_100OLD	2
    124   1.1    bouyer #define SIS_TYPE_100NEW 3
    125   1.1    bouyer #define SIS_TYPE_133OLD 4
    126   1.1    bouyer #define SIS_TYPE_133NEW 5
    127   1.1    bouyer #define SIS_TYPE_SOUTH	6
    128   1.1    bouyer } sis_hostbr_type[] = {
    129   1.1    bouyer 	/* Most infos here are from sos (at) freebsd.org */
    130   1.1    bouyer 	{PCI_PRODUCT_SIS_530HB, 0x00, 4, "530", SIS_TYPE_66},
    131   1.1    bouyer #if 0
    132   1.1    bouyer 	/*
    133   1.1    bouyer 	 * controllers associated to a rev 0x2 530 Host to PCI Bridge
    134   1.1    bouyer 	 * have problems with UDMA (info provided by Christos)
    135   1.1    bouyer 	 */
    136   1.1    bouyer 	{PCI_PRODUCT_SIS_530HB, 0x02, 0, "530 (buggy)", SIS_TYPE_NOUDMA},
    137   1.1    bouyer #endif
    138   1.1    bouyer 	{PCI_PRODUCT_SIS_540HB, 0x00, 4, "540", SIS_TYPE_66},
    139   1.1    bouyer 	{PCI_PRODUCT_SIS_550HB, 0x00, 4, "550", SIS_TYPE_66},
    140   1.1    bouyer 	{PCI_PRODUCT_SIS_620,   0x00, 4, "620", SIS_TYPE_66},
    141   1.1    bouyer 	{PCI_PRODUCT_SIS_630,   0x00, 4, "630", SIS_TYPE_66},
    142   1.1    bouyer 	{PCI_PRODUCT_SIS_630,   0x30, 5, "630S", SIS_TYPE_100NEW},
    143   1.1    bouyer 	{PCI_PRODUCT_SIS_633,   0x00, 5, "633", SIS_TYPE_100NEW},
    144   1.1    bouyer 	{PCI_PRODUCT_SIS_635,   0x00, 5, "635", SIS_TYPE_100NEW},
    145   1.1    bouyer 	{PCI_PRODUCT_SIS_640,   0x00, 4, "640", SIS_TYPE_SOUTH},
    146   1.1    bouyer 	{PCI_PRODUCT_SIS_645,   0x00, 6, "645", SIS_TYPE_SOUTH},
    147   1.1    bouyer 	{PCI_PRODUCT_SIS_646,   0x00, 6, "645DX", SIS_TYPE_SOUTH},
    148   1.1    bouyer 	{PCI_PRODUCT_SIS_648,   0x00, 6, "648", SIS_TYPE_SOUTH},
    149   1.1    bouyer 	{PCI_PRODUCT_SIS_650,   0x00, 6, "650", SIS_TYPE_SOUTH},
    150   1.1    bouyer 	{PCI_PRODUCT_SIS_651,   0x00, 6, "651", SIS_TYPE_SOUTH},
    151   1.1    bouyer 	{PCI_PRODUCT_SIS_652,   0x00, 6, "652", SIS_TYPE_SOUTH},
    152   1.1    bouyer 	{PCI_PRODUCT_SIS_655,   0x00, 6, "655", SIS_TYPE_SOUTH},
    153   1.1    bouyer 	{PCI_PRODUCT_SIS_658,   0x00, 6, "658", SIS_TYPE_SOUTH},
    154  1.19   xtraeme 	{PCI_PRODUCT_SIS_661,	0x00, 6, "661", SIS_TYPE_SOUTH},
    155   1.1    bouyer 	{PCI_PRODUCT_SIS_730,   0x00, 5, "730", SIS_TYPE_100OLD},
    156   1.1    bouyer 	{PCI_PRODUCT_SIS_733,   0x00, 5, "733", SIS_TYPE_100NEW},
    157   1.1    bouyer 	{PCI_PRODUCT_SIS_735,   0x00, 5, "735", SIS_TYPE_100NEW},
    158   1.1    bouyer 	{PCI_PRODUCT_SIS_740,   0x00, 5, "740", SIS_TYPE_SOUTH},
    159   1.7   mycroft 	{PCI_PRODUCT_SIS_741,   0x00, 5, "741", SIS_TYPE_SOUTH},
    160   1.1    bouyer 	{PCI_PRODUCT_SIS_745,   0x00, 5, "745", SIS_TYPE_100NEW},
    161  1.36  christos 	{PCI_PRODUCT_SIS_746,   0x00, 6, "746", SIS_TYPE_100NEW},
    162   1.1    bouyer 	{PCI_PRODUCT_SIS_748,   0x00, 6, "748", SIS_TYPE_SOUTH},
    163   1.1    bouyer 	{PCI_PRODUCT_SIS_750,   0x00, 6, "750", SIS_TYPE_SOUTH},
    164   1.1    bouyer 	{PCI_PRODUCT_SIS_751,   0x00, 6, "751", SIS_TYPE_SOUTH},
    165   1.1    bouyer 	{PCI_PRODUCT_SIS_752,   0x00, 6, "752", SIS_TYPE_SOUTH},
    166   1.1    bouyer 	{PCI_PRODUCT_SIS_755,   0x00, 6, "755", SIS_TYPE_SOUTH},
    167  1.19   xtraeme 	{PCI_PRODUCT_SIS_760,	0x00, 6, "760", SIS_TYPE_133NEW},
    168   1.1    bouyer 	/*
    169   1.1    bouyer 	 * From sos (at) freebsd.org: the 0x961 ID will never be found in real world
    170   1.1    bouyer 	 * {PCI_PRODUCT_SIS_961,   0x00, 6, "961", SIS_TYPE_133NEW},
    171   1.1    bouyer 	 */
    172   1.1    bouyer 	{PCI_PRODUCT_SIS_962,   0x00, 6, "962", SIS_TYPE_133NEW},
    173   1.1    bouyer 	{PCI_PRODUCT_SIS_963,   0x00, 6, "963", SIS_TYPE_133NEW},
    174   1.6       skd 	{PCI_PRODUCT_SIS_964,   0x00, 6, "964", SIS_TYPE_133NEW},
    175  1.17    bouyer 	{PCI_PRODUCT_SIS_965,   0x00, 6, "965", SIS_TYPE_133NEW},
    176   1.1    bouyer };
    177   1.1    bouyer 
    178  1.37      maxv static const struct sis_hostbr_type *sis_hostbr_type_match;
    179   1.1    bouyer 
    180   1.1    bouyer static int
    181  1.27    dyoung sis_hostbr_match(const struct pci_attach_args *pa)
    182   1.1    bouyer {
    183   1.1    bouyer 	int i;
    184  1.27    dyoung 	pcireg_t id, masqid, reg;
    185   1.2   thorpej 
    186  1.27    dyoung 	id = pa->pa_id;
    187  1.27    dyoung 
    188  1.27    dyoung 	if (PCI_VENDOR(id) != PCI_VENDOR_SIS)
    189   1.1    bouyer 		return 0;
    190  1.27    dyoung 	if (PCI_PRODUCT(id) == PCI_PRODUCT_SIS_85C503) {
    191  1.17    bouyer 		reg = pci_conf_read(pa->pa_pc, pa->pa_tag, SIS96x_DETECT);
    192  1.17    bouyer 		pci_conf_write(pa->pa_pc, pa->pa_tag, SIS96x_DETECT,
    193  1.17    bouyer 		    reg | SIS96x_DETECT_MASQ);
    194  1.27    dyoung 		masqid = pci_conf_read(pa->pa_pc, pa->pa_tag, PCI_ID_REG);
    195  1.27    dyoung 		if (((PCI_PRODUCT(masqid) & 0xfff0) != 0x0960)
    196  1.27    dyoung 		    && (PCI_PRODUCT(masqid) != 0x0018)) {
    197  1.17    bouyer 			pci_conf_write(pa->pa_pc, pa->pa_tag, SIS96x_DETECT,
    198  1.17    bouyer 			    reg);
    199  1.17    bouyer 		} else {
    200  1.27    dyoung 			id = masqid;
    201  1.17    bouyer 		}
    202  1.17    bouyer 	}
    203  1.27    dyoung 
    204   1.1    bouyer 	sis_hostbr_type_match = NULL;
    205  1.27    dyoung 	for (i = 0; i < __arraycount(sis_hostbr_type); i++) {
    206  1.27    dyoung 		if (PCI_PRODUCT(id) == sis_hostbr_type[i].id &&
    207   1.1    bouyer 		    PCI_REVISION(pa->pa_class) >= sis_hostbr_type[i].rev)
    208   1.1    bouyer 			sis_hostbr_type_match = &sis_hostbr_type[i];
    209   1.1    bouyer 	}
    210   1.1    bouyer 	return (sis_hostbr_type_match != NULL);
    211   1.1    bouyer }
    212   1.1    bouyer 
    213   1.2   thorpej static int
    214  1.27    dyoung sis_south_match(const struct pci_attach_args *pa)
    215   1.1    bouyer {
    216   1.2   thorpej 
    217   1.2   thorpej 	return (PCI_VENDOR(pa->pa_id) == PCI_VENDOR_SIS &&
    218   1.1    bouyer 		PCI_PRODUCT(pa->pa_id) == PCI_PRODUCT_SIS_85C503 &&
    219   1.1    bouyer 		PCI_REVISION(pa->pa_class) >= 0x10);
    220   1.1    bouyer }
    221   1.1    bouyer 
    222   1.2   thorpej static void
    223  1.27    dyoung sis_chip_map(struct pciide_softc *sc, const struct pci_attach_args *pa)
    224   1.1    bouyer {
    225   1.1    bouyer 	struct pciide_channel *cp;
    226   1.1    bouyer 	int channel;
    227   1.1    bouyer 	u_int8_t sis_ctr0 = pciide_pci_read(sc->sc_pc, sc->sc_tag, SIS_CTRL0);
    228   1.1    bouyer 	pcireg_t interface = PCI_INTERFACE(pa->pa_class);
    229   1.1    bouyer 	pcireg_t rev = PCI_REVISION(pa->pa_class);
    230   1.1    bouyer 
    231   1.1    bouyer 	if (pciide_chipen(sc, pa) == 0)
    232   1.1    bouyer 		return;
    233   1.1    bouyer 
    234  1.23      cube 	aprint_normal_dev(sc->sc_wdcdev.sc_atac.atac_dev,
    235  1.23      cube 	    "Silicon Integrated Systems ");
    236   1.1    bouyer 	pci_find_device(NULL, sis_hostbr_match);
    237   1.1    bouyer 	if (sis_hostbr_type_match) {
    238   1.1    bouyer 		if (sis_hostbr_type_match->type == SIS_TYPE_SOUTH) {
    239   1.1    bouyer 			pciide_pci_write(sc->sc_pc, sc->sc_tag, SIS_REG_57,
    240   1.1    bouyer 			    pciide_pci_read(sc->sc_pc, sc->sc_tag,
    241   1.1    bouyer 			    SIS_REG_57) & 0x7f);
    242   1.1    bouyer 			if (PCI_PRODUCT(pci_conf_read(sc->sc_pc, sc->sc_tag,
    243   1.1    bouyer 			    PCI_ID_REG)) == SIS_PRODUCT_5518) {
    244  1.35       abs 				aprint_normal("96X UDMA%d ",
    245   1.1    bouyer 				    sis_hostbr_type_match->udma_mode);
    246   1.1    bouyer 				sc->sis_type = SIS_TYPE_133NEW;
    247  1.12   thorpej 				sc->sc_wdcdev.sc_atac.atac_udma_cap =
    248   1.1    bouyer 			    	    sis_hostbr_type_match->udma_mode;
    249   1.1    bouyer 			} else {
    250   1.1    bouyer 				if (pci_find_device(NULL, sis_south_match)) {
    251   1.1    bouyer 					sc->sis_type = SIS_TYPE_133OLD;
    252  1.12   thorpej 					sc->sc_wdcdev.sc_atac.atac_udma_cap =
    253   1.1    bouyer 				    	    sis_hostbr_type_match->udma_mode;
    254   1.1    bouyer 				} else {
    255   1.1    bouyer 					sc->sis_type = SIS_TYPE_100NEW;
    256  1.12   thorpej 					sc->sc_wdcdev.sc_atac.atac_udma_cap =
    257   1.1    bouyer 					    sis_hostbr_type_match->udma_mode;
    258   1.1    bouyer 				}
    259   1.1    bouyer 			}
    260   1.1    bouyer 		} else {
    261   1.1    bouyer 			sc->sis_type = sis_hostbr_type_match->type;
    262  1.12   thorpej 			sc->sc_wdcdev.sc_atac.atac_udma_cap =
    263   1.1    bouyer 		    	    sis_hostbr_type_match->udma_mode;
    264   1.1    bouyer 		}
    265  1.28     joerg 		aprint_normal("%s", sis_hostbr_type_match->name);
    266   1.1    bouyer 	} else {
    267   1.1    bouyer 		aprint_normal("5597/5598");
    268   1.1    bouyer 		if (rev >= 0xd0) {
    269  1.12   thorpej 			sc->sc_wdcdev.sc_atac.atac_udma_cap = 2;
    270   1.1    bouyer 			sc->sis_type = SIS_TYPE_66;
    271   1.1    bouyer 		} else {
    272  1.12   thorpej 			sc->sc_wdcdev.sc_atac.atac_udma_cap = 0;
    273   1.1    bouyer 			sc->sis_type = SIS_TYPE_NOUDMA;
    274   1.1    bouyer 		}
    275   1.1    bouyer 	}
    276   1.1    bouyer 	aprint_normal(" IDE controller (rev. 0x%02x)\n",
    277   1.1    bouyer 	    PCI_REVISION(pa->pa_class));
    278  1.23      cube 	aprint_verbose_dev(sc->sc_wdcdev.sc_atac.atac_dev,
    279  1.23      cube 	    "bus-master DMA support present");
    280   1.1    bouyer 	pciide_mapreg_dma(sc, pa);
    281  1.22        ad 	aprint_verbose("\n");
    282   1.1    bouyer 
    283  1.12   thorpej 	sc->sc_wdcdev.sc_atac.atac_cap = ATAC_CAP_DATA16 | ATAC_CAP_DATA32;
    284   1.1    bouyer 	if (sc->sc_dma_ok) {
    285  1.12   thorpej 		sc->sc_wdcdev.sc_atac.atac_cap |= ATAC_CAP_DMA;
    286   1.1    bouyer 		sc->sc_wdcdev.irqack = pciide_irqack;
    287   1.1    bouyer 		if (sc->sis_type >= SIS_TYPE_66)
    288  1.12   thorpej 			sc->sc_wdcdev.sc_atac.atac_cap |= ATAC_CAP_UDMA;
    289   1.1    bouyer 	}
    290   1.1    bouyer 
    291  1.12   thorpej 	sc->sc_wdcdev.sc_atac.atac_pio_cap = 4;
    292  1.12   thorpej 	sc->sc_wdcdev.sc_atac.atac_dma_cap = 2;
    293   1.1    bouyer 
    294  1.12   thorpej 	sc->sc_wdcdev.sc_atac.atac_channels = sc->wdc_chanarray;
    295  1.12   thorpej 	sc->sc_wdcdev.sc_atac.atac_nchannels = PCIIDE_NUM_CHANNELS;
    296  1.33    bouyer 	sc->sc_wdcdev.wdc_maxdrives = 2;
    297   1.1    bouyer 	switch(sc->sis_type) {
    298   1.1    bouyer 	case SIS_TYPE_NOUDMA:
    299   1.1    bouyer 	case SIS_TYPE_66:
    300   1.1    bouyer 	case SIS_TYPE_100OLD:
    301  1.12   thorpej 		sc->sc_wdcdev.sc_atac.atac_set_modes = sis_setup_channel;
    302   1.1    bouyer 		pciide_pci_write(sc->sc_pc, sc->sc_tag, SIS_MISC,
    303   1.1    bouyer 		    pciide_pci_read(sc->sc_pc, sc->sc_tag, SIS_MISC) |
    304   1.1    bouyer 		    SIS_MISC_TIM_SEL | SIS_MISC_FIFO_SIZE | SIS_MISC_GTC);
    305   1.1    bouyer 		break;
    306   1.1    bouyer 	case SIS_TYPE_100NEW:
    307   1.1    bouyer 	case SIS_TYPE_133OLD:
    308  1.12   thorpej 		sc->sc_wdcdev.sc_atac.atac_set_modes = sis_setup_channel;
    309   1.1    bouyer 		pciide_pci_write(sc->sc_pc, sc->sc_tag, SIS_REG_49,
    310   1.1    bouyer 		    pciide_pci_read(sc->sc_pc, sc->sc_tag, SIS_REG_49) | 0x01);
    311   1.1    bouyer 		break;
    312   1.1    bouyer 	case SIS_TYPE_133NEW:
    313  1.12   thorpej 		sc->sc_wdcdev.sc_atac.atac_set_modes = sis96x_setup_channel;
    314   1.1    bouyer 		pciide_pci_write(sc->sc_pc, sc->sc_tag, SIS_REG_50,
    315   1.1    bouyer 		    pciide_pci_read(sc->sc_pc, sc->sc_tag, SIS_REG_50) & 0xf7);
    316   1.1    bouyer 		pciide_pci_write(sc->sc_pc, sc->sc_tag, SIS_REG_52,
    317   1.1    bouyer 		    pciide_pci_read(sc->sc_pc, sc->sc_tag, SIS_REG_52) & 0xf7);
    318   1.1    bouyer 		break;
    319   1.1    bouyer 	}
    320  1.10   thorpej 
    321  1.10   thorpej 	wdc_allocate_regs(&sc->sc_wdcdev);
    322   1.1    bouyer 
    323  1.12   thorpej 	for (channel = 0; channel < sc->sc_wdcdev.sc_atac.atac_nchannels;
    324  1.12   thorpej 	     channel++) {
    325   1.1    bouyer 		cp = &sc->pciide_channels[channel];
    326   1.1    bouyer 		if (pciide_chansetup(sc, channel, interface) == 0)
    327   1.1    bouyer 			continue;
    328   1.1    bouyer 		if ((channel == 0 && (sis_ctr0 & SIS_CTRL0_CHAN0_EN) == 0) ||
    329   1.1    bouyer 		    (channel == 1 && (sis_ctr0 & SIS_CTRL0_CHAN1_EN) == 0)) {
    330  1.23      cube 			aprint_normal_dev(sc->sc_wdcdev.sc_atac.atac_dev,
    331  1.23      cube 			    "%s channel ignored (disabled)\n", cp->name);
    332  1.10   thorpej 			cp->ata_channel.ch_flags |= ATACH_DISABLED;
    333   1.1    bouyer 			continue;
    334   1.1    bouyer 		}
    335  1.26  jakllsch 		pciide_mapchan(pa, cp, interface, pciide_pci_intr);
    336   1.1    bouyer 	}
    337   1.1    bouyer }
    338   1.1    bouyer 
    339   1.2   thorpej static void
    340  1.10   thorpej sis96x_setup_channel(struct ata_channel *chp)
    341   1.1    bouyer {
    342   1.1    bouyer 	struct ata_drive_datas *drvp;
    343  1.13   thorpej 	int drive, s;
    344   1.1    bouyer 	u_int32_t sis_tim;
    345   1.1    bouyer 	u_int32_t idedma_ctl;
    346   1.1    bouyer 	int regtim;
    347  1.11   thorpej 	struct pciide_channel *cp = CHAN_TO_PCHAN(chp);
    348  1.11   thorpej 	struct pciide_softc *sc = CHAN_TO_PCIIDE(chp);
    349   1.1    bouyer 
    350   1.1    bouyer 	sis_tim = 0;
    351   1.1    bouyer 	idedma_ctl = 0;
    352   1.1    bouyer 	/* setup DMA if needed */
    353   1.1    bouyer 	pciide_channel_dma_setup(cp);
    354   1.1    bouyer 
    355   1.1    bouyer 	for (drive = 0; drive < 2; drive++) {
    356   1.1    bouyer 		regtim = SIS_TIM133(
    357   1.1    bouyer 		    pciide_pci_read(sc->sc_pc, sc->sc_tag, SIS_REG_57),
    358   1.5   thorpej 		    chp->ch_channel, drive);
    359   1.1    bouyer 		drvp = &chp->ch_drive[drive];
    360   1.1    bouyer 		/* If no drive, skip */
    361  1.33    bouyer 		if (drvp->drive_type == ATA_DRIVET_NONE)
    362   1.1    bouyer 			continue;
    363   1.1    bouyer 		/* add timing values, setup DMA if needed */
    364  1.33    bouyer 		if (drvp->drive_flags & ATA_DRIVE_UDMA) {
    365   1.1    bouyer 			/* use Ultra/DMA */
    366  1.13   thorpej 			s = splbio();
    367  1.33    bouyer 			drvp->drive_flags &= ~ATA_DRIVE_DMA;
    368  1.13   thorpej 			splx(s);
    369   1.1    bouyer 			if (pciide_pci_read(sc->sc_pc, sc->sc_tag,
    370   1.5   thorpej 			    SIS96x_REG_CBL(chp->ch_channel)) & SIS96x_REG_CBL_33) {
    371   1.1    bouyer 				if (drvp->UDMA_mode > 2)
    372   1.1    bouyer 					drvp->UDMA_mode = 2;
    373   1.1    bouyer 			}
    374   1.1    bouyer 			sis_tim |= sis_udma133new_tim[drvp->UDMA_mode];
    375   1.1    bouyer 			sis_tim |= sis_pio133new_tim[drvp->PIO_mode];
    376   1.1    bouyer 			idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
    377  1.33    bouyer 		} else if (drvp->drive_flags & ATA_DRIVE_DMA) {
    378   1.1    bouyer 			/*
    379   1.1    bouyer 			 * use Multiword DMA
    380   1.1    bouyer 			 * Timings will be used for both PIO and DMA,
    381   1.1    bouyer 			 * so adjust DMA mode if needed
    382   1.1    bouyer 			 */
    383   1.1    bouyer 			if (drvp->PIO_mode > (drvp->DMA_mode + 2))
    384   1.1    bouyer 				drvp->PIO_mode = drvp->DMA_mode + 2;
    385   1.1    bouyer 			if (drvp->DMA_mode + 2 > (drvp->PIO_mode))
    386   1.1    bouyer 				drvp->DMA_mode = (drvp->PIO_mode > 2) ?
    387   1.1    bouyer 				    drvp->PIO_mode - 2 : 0;
    388   1.1    bouyer 			sis_tim |= sis_dma133new_tim[drvp->DMA_mode];
    389   1.1    bouyer 			idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
    390   1.1    bouyer 		} else {
    391   1.1    bouyer 			sis_tim |= sis_pio133new_tim[drvp->PIO_mode];
    392   1.1    bouyer 		}
    393   1.9   thorpej 		ATADEBUG_PRINT(("sis96x_setup_channel: new timings reg for "
    394   1.1    bouyer 		    "channel %d drive %d: 0x%x (reg 0x%x)\n",
    395   1.5   thorpej 		    chp->ch_channel, drive, sis_tim, regtim), DEBUG_PROBE);
    396   1.1    bouyer 		pci_conf_write(sc->sc_pc, sc->sc_tag, regtim, sis_tim);
    397   1.1    bouyer 	}
    398   1.1    bouyer 	if (idedma_ctl != 0) {
    399   1.1    bouyer 		/* Add software bits in status register */
    400   1.3      fvdl 		bus_space_write_1(sc->sc_dma_iot, cp->dma_iohs[IDEDMA_CTL], 0,
    401   1.1    bouyer 		    idedma_ctl);
    402   1.1    bouyer 	}
    403   1.1    bouyer }
    404   1.1    bouyer 
    405   1.2   thorpej static void
    406  1.10   thorpej sis_setup_channel(struct ata_channel *chp)
    407   1.1    bouyer {
    408   1.1    bouyer 	struct ata_drive_datas *drvp;
    409  1.13   thorpej 	int drive, s;
    410   1.1    bouyer 	u_int32_t sis_tim;
    411   1.1    bouyer 	u_int32_t idedma_ctl;
    412  1.11   thorpej 	struct pciide_channel *cp = CHAN_TO_PCHAN(chp);
    413  1.11   thorpej 	struct pciide_softc *sc = CHAN_TO_PCIIDE(chp);
    414   1.1    bouyer 
    415   1.9   thorpej 	ATADEBUG_PRINT(("sis_setup_channel: old timings reg for "
    416  1.14     perry 	    "channel %d 0x%x\n", chp->ch_channel,
    417   1.5   thorpej 	    pci_conf_read(sc->sc_pc, sc->sc_tag, SIS_TIM(chp->ch_channel))),
    418   1.1    bouyer 	    DEBUG_PROBE);
    419   1.1    bouyer 	sis_tim = 0;
    420   1.1    bouyer 	idedma_ctl = 0;
    421   1.1    bouyer 	/* setup DMA if needed */
    422   1.1    bouyer 	pciide_channel_dma_setup(cp);
    423   1.1    bouyer 
    424   1.1    bouyer 	for (drive = 0; drive < 2; drive++) {
    425   1.1    bouyer 		drvp = &chp->ch_drive[drive];
    426   1.1    bouyer 		/* If no drive, skip */
    427  1.33    bouyer 		if (drvp->drive_type == ATA_DRIVET_NONE)
    428   1.1    bouyer 			continue;
    429   1.1    bouyer 		/* add timing values, setup DMA if needed */
    430  1.33    bouyer 		if ((drvp->drive_flags & ATA_DRIVE_DMA) == 0 &&
    431  1.33    bouyer 		    (drvp->drive_flags & ATA_DRIVE_UDMA) == 0)
    432   1.1    bouyer 			goto pio;
    433   1.1    bouyer 
    434  1.33    bouyer 		if (drvp->drive_flags & ATA_DRIVE_UDMA) {
    435   1.1    bouyer 			/* use Ultra/DMA */
    436  1.13   thorpej 			s = splbio();
    437  1.33    bouyer 			drvp->drive_flags &= ~ATA_DRIVE_DMA;
    438  1.13   thorpej 			splx(s);
    439   1.1    bouyer 			if (pciide_pci_read(sc->sc_pc, sc->sc_tag,
    440   1.5   thorpej 			    SIS_REG_CBL) & SIS_REG_CBL_33(chp->ch_channel)) {
    441   1.1    bouyer 				if (drvp->UDMA_mode > 2)
    442   1.1    bouyer 					drvp->UDMA_mode = 2;
    443   1.1    bouyer 			}
    444   1.1    bouyer 			switch (sc->sis_type) {
    445   1.1    bouyer 			case SIS_TYPE_66:
    446   1.1    bouyer 			case SIS_TYPE_100OLD:
    447  1.14     perry 				sis_tim |= sis_udma66_tim[drvp->UDMA_mode] <<
    448   1.1    bouyer 				    SIS_TIM66_UDMA_TIME_OFF(drive);
    449   1.1    bouyer 				break;
    450   1.1    bouyer 			case SIS_TYPE_100NEW:
    451   1.1    bouyer 				sis_tim |=
    452  1.14     perry 				    sis_udma100new_tim[drvp->UDMA_mode] <<
    453   1.1    bouyer 				    SIS_TIM100_UDMA_TIME_OFF(drive);
    454  1.38       mrg 				break;
    455   1.1    bouyer 			case SIS_TYPE_133OLD:
    456   1.1    bouyer 				sis_tim |=
    457  1.14     perry 				    sis_udma133old_tim[drvp->UDMA_mode] <<
    458   1.1    bouyer 				    SIS_TIM100_UDMA_TIME_OFF(drive);
    459   1.1    bouyer 				break;
    460   1.1    bouyer 			default:
    461   1.1    bouyer 				aprint_error("unknown SiS IDE type %d\n",
    462   1.1    bouyer 				    sc->sis_type);
    463   1.1    bouyer 			}
    464   1.1    bouyer 		} else {
    465   1.1    bouyer 			/*
    466   1.1    bouyer 			 * use Multiword DMA
    467   1.1    bouyer 			 * Timings will be used for both PIO and DMA,
    468   1.1    bouyer 			 * so adjust DMA mode if needed
    469   1.1    bouyer 			 */
    470   1.1    bouyer 			if (drvp->PIO_mode > (drvp->DMA_mode + 2))
    471   1.1    bouyer 				drvp->PIO_mode = drvp->DMA_mode + 2;
    472   1.1    bouyer 			if (drvp->DMA_mode + 2 > (drvp->PIO_mode))
    473   1.1    bouyer 				drvp->DMA_mode = (drvp->PIO_mode > 2) ?
    474   1.1    bouyer 				    drvp->PIO_mode - 2 : 0;
    475   1.1    bouyer 			if (drvp->DMA_mode == 0)
    476   1.1    bouyer 				drvp->PIO_mode = 0;
    477   1.1    bouyer 		}
    478   1.1    bouyer 		idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
    479   1.1    bouyer pio:		switch (sc->sis_type) {
    480   1.1    bouyer 		case SIS_TYPE_NOUDMA:
    481   1.1    bouyer 		case SIS_TYPE_66:
    482   1.1    bouyer 		case SIS_TYPE_100OLD:
    483   1.1    bouyer 			sis_tim |= sis_pio_act[drvp->PIO_mode] <<
    484   1.1    bouyer 			    SIS_TIM66_ACT_OFF(drive);
    485   1.1    bouyer 			sis_tim |= sis_pio_rec[drvp->PIO_mode] <<
    486   1.1    bouyer 			    SIS_TIM66_REC_OFF(drive);
    487   1.1    bouyer 			break;
    488   1.1    bouyer 		case SIS_TYPE_100NEW:
    489   1.1    bouyer 		case SIS_TYPE_133OLD:
    490   1.1    bouyer 			sis_tim |= sis_pio_act[drvp->PIO_mode] <<
    491   1.1    bouyer 			    SIS_TIM100_ACT_OFF(drive);
    492   1.1    bouyer 			sis_tim |= sis_pio_rec[drvp->PIO_mode] <<
    493   1.1    bouyer 			    SIS_TIM100_REC_OFF(drive);
    494   1.1    bouyer 			break;
    495   1.1    bouyer 		default:
    496   1.1    bouyer 			aprint_error("unknown SiS IDE type %d\n",
    497   1.1    bouyer 			    sc->sis_type);
    498   1.1    bouyer 		}
    499   1.1    bouyer 	}
    500   1.9   thorpej 	ATADEBUG_PRINT(("sis_setup_channel: new timings reg for "
    501   1.5   thorpej 	    "channel %d 0x%x\n", chp->ch_channel, sis_tim), DEBUG_PROBE);
    502   1.5   thorpej 	pci_conf_write(sc->sc_pc, sc->sc_tag, SIS_TIM(chp->ch_channel),
    503   1.5   thorpej 		       sis_tim);
    504   1.1    bouyer 	if (idedma_ctl != 0) {
    505   1.1    bouyer 		/* Add software bits in status register */
    506   1.3      fvdl 		bus_space_write_1(sc->sc_dma_iot, cp->dma_iohs[IDEDMA_CTL], 0,
    507   1.1    bouyer 		    idedma_ctl);
    508   1.1    bouyer 	}
    509   1.1    bouyer }
    510   1.6       skd 
    511   1.6       skd static void
    512  1.27    dyoung sis_sata_chip_map(struct pciide_softc *sc, const struct pci_attach_args *pa)
    513   1.6       skd {
    514   1.6       skd 	struct pciide_channel *cp;
    515   1.6       skd 	pcireg_t interface = PCI_INTERFACE(pa->pa_class);
    516   1.6       skd 	int channel;
    517   1.6       skd 
    518   1.6       skd 	if (pciide_chipen(sc, pa) == 0)
    519   1.6       skd 		return;
    520   1.6       skd 
    521   1.6       skd 	if (interface == 0) {
    522   1.9   thorpej 		ATADEBUG_PRINT(("sis_sata_chip_map interface == 0\n"),
    523   1.6       skd 		    DEBUG_PROBE);
    524   1.6       skd 		interface = PCIIDE_INTERFACE_BUS_MASTER_DMA |
    525   1.6       skd 		    PCIIDE_INTERFACE_PCI(0) | PCIIDE_INTERFACE_PCI(1);
    526   1.6       skd 	}
    527   1.6       skd 
    528  1.23      cube 	aprint_normal_dev(sc->sc_wdcdev.sc_atac.atac_dev,
    529  1.23      cube 	    "Silicon Integrated Systems 180/96X SATA controller "
    530  1.23      cube 	    "(rev. 0x%02x)\n", PCI_REVISION(pa->pa_class));
    531   1.6       skd 
    532  1.23      cube 	aprint_verbose_dev(sc->sc_wdcdev.sc_atac.atac_dev,
    533  1.23      cube 	    "bus-master DMA support present");
    534   1.6       skd 	pciide_mapreg_dma(sc, pa);
    535  1.22        ad 	aprint_verbose("\n");
    536   1.6       skd 
    537   1.6       skd 	if (sc->sc_dma_ok) {
    538  1.12   thorpej 		sc->sc_wdcdev.sc_atac.atac_cap |= ATAC_CAP_UDMA | ATAC_CAP_DMA;
    539   1.6       skd 		sc->sc_wdcdev.irqack = pciide_irqack;
    540   1.6       skd 	}
    541  1.12   thorpej 	sc->sc_wdcdev.sc_atac.atac_pio_cap = 4;
    542  1.12   thorpej 	sc->sc_wdcdev.sc_atac.atac_dma_cap = 2;
    543  1.12   thorpej 	sc->sc_wdcdev.sc_atac.atac_udma_cap = 6;
    544  1.12   thorpej 
    545  1.12   thorpej 	sc->sc_wdcdev.sc_atac.atac_channels = sc->wdc_chanarray;
    546  1.12   thorpej 	sc->sc_wdcdev.sc_atac.atac_nchannels = PCIIDE_NUM_CHANNELS;
    547  1.12   thorpej 	sc->sc_wdcdev.sc_atac.atac_cap |= ATAC_CAP_DATA16 | ATAC_CAP_DATA32;
    548  1.12   thorpej 	sc->sc_wdcdev.sc_atac.atac_set_modes = sata_setup_channel;
    549  1.33    bouyer 	sc->sc_wdcdev.wdc_maxdrives = 2;
    550   1.6       skd 
    551  1.10   thorpej 	wdc_allocate_regs(&sc->sc_wdcdev);
    552  1.10   thorpej 
    553  1.12   thorpej 	for (channel = 0; channel < sc->sc_wdcdev.sc_atac.atac_nchannels;
    554  1.12   thorpej 	     channel++) {
    555   1.6       skd 		cp = &sc->pciide_channels[channel];
    556   1.6       skd 		if (pciide_chansetup(sc, channel, interface) == 0)
    557   1.6       skd 			continue;
    558  1.26  jakllsch 		pciide_mapchan(pa, cp, interface, pciide_pci_intr);
    559   1.6       skd 	}
    560   1.6       skd }
    561