Home | History | Annotate | Line # | Download | only in pci
siside.c revision 1.14.2.1
      1  1.14.2.1     tron /*	$NetBSD: siside.c,v 1.14.2.1 2005/06/26 11:24:34 tron Exp $	*/
      2       1.1   bouyer 
      3       1.1   bouyer /*
      4       1.1   bouyer  * Copyright (c) 1999, 2000, 2001 Manuel Bouyer.
      5       1.1   bouyer  *
      6       1.1   bouyer  * Redistribution and use in source and binary forms, with or without
      7       1.1   bouyer  * modification, are permitted provided that the following conditions
      8       1.1   bouyer  * are met:
      9       1.1   bouyer  * 1. Redistributions of source code must retain the above copyright
     10       1.1   bouyer  *    notice, this list of conditions and the following disclaimer.
     11       1.1   bouyer  * 2. Redistributions in binary form must reproduce the above copyright
     12       1.1   bouyer  *    notice, this list of conditions and the following disclaimer in the
     13       1.1   bouyer  *    documentation and/or other materials provided with the distribution.
     14       1.1   bouyer  * 3. All advertising materials mentioning features or use of this software
     15       1.1   bouyer  *    must display the following acknowledgement:
     16       1.1   bouyer  *	This product includes software developed by Manuel Bouyer.
     17       1.1   bouyer  * 4. The name of the author may not be used to endorse or promote products
     18       1.1   bouyer  *    derived from this software without specific prior written permission.
     19       1.1   bouyer  *
     20       1.1   bouyer  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
     21       1.1   bouyer  * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
     22       1.1   bouyer  * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
     23      1.14    perry  * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
     24       1.1   bouyer  * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
     25       1.1   bouyer  * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
     26       1.1   bouyer  * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
     27       1.1   bouyer  * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
     28       1.1   bouyer  * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
     29       1.1   bouyer  * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
     30       1.1   bouyer  */
     31       1.1   bouyer 
     32       1.1   bouyer #include <sys/param.h>
     33       1.1   bouyer #include <sys/systm.h>
     34       1.1   bouyer 
     35       1.1   bouyer #include <dev/pci/pcivar.h>
     36       1.1   bouyer #include <dev/pci/pcidevs.h>
     37       1.1   bouyer #include <dev/pci/pciidereg.h>
     38       1.1   bouyer #include <dev/pci/pciidevar.h>
     39       1.1   bouyer #include <dev/pci/pciide_sis_reg.h>
     40       1.1   bouyer 
     41       1.2  thorpej static void sis_chip_map(struct pciide_softc *, struct pci_attach_args *);
     42       1.6      skd static void sis_sata_chip_map(struct pciide_softc *, struct pci_attach_args *);
     43      1.10  thorpej static void sis_setup_channel(struct ata_channel *);
     44      1.10  thorpej static void sis96x_setup_channel(struct ata_channel *);
     45       1.2  thorpej 
     46       1.2  thorpej static int  sis_hostbr_match(struct pci_attach_args *);
     47       1.2  thorpej static int  sis_south_match(struct pci_attach_args *);
     48       1.1   bouyer 
     49       1.2  thorpej static int  siside_match(struct device *, struct cfdata *, void *);
     50       1.2  thorpej static void siside_attach(struct device *, struct device *, void *);
     51       1.1   bouyer 
     52       1.1   bouyer CFATTACH_DECL(siside, sizeof(struct pciide_softc),
     53       1.1   bouyer     siside_match, siside_attach, NULL, NULL);
     54       1.1   bouyer 
     55       1.2  thorpej static const struct pciide_product_desc pciide_sis_products[] =  {
     56       1.1   bouyer 	{ PCI_PRODUCT_SIS_5597_IDE,
     57       1.1   bouyer 	  0,
     58       1.1   bouyer 	  NULL,
     59       1.1   bouyer 	  sis_chip_map,
     60       1.1   bouyer 	},
     61       1.6      skd 	{ PCI_PRODUCT_SIS_180_SATA,
     62       1.6      skd 	  0,
     63       1.6      skd 	  NULL,
     64       1.6      skd 	  sis_sata_chip_map,
     65       1.6      skd 	},
     66       1.1   bouyer 	{ 0,
     67       1.1   bouyer 	  0,
     68       1.1   bouyer 	  NULL,
     69       1.1   bouyer 	  NULL
     70       1.1   bouyer 	}
     71       1.1   bouyer };
     72       1.1   bouyer 
     73       1.2  thorpej static int
     74       1.2  thorpej siside_match(struct device *parent, struct cfdata *match, void *aux)
     75       1.1   bouyer {
     76       1.1   bouyer 	struct pci_attach_args *pa = aux;
     77       1.1   bouyer 
     78       1.1   bouyer 	if (PCI_VENDOR(pa->pa_id) == PCI_VENDOR_SIS) {
     79       1.1   bouyer 		if (pciide_lookup_product(pa->pa_id, pciide_sis_products))
     80       1.1   bouyer 			return (2);
     81       1.1   bouyer 	}
     82       1.1   bouyer 	return (0);
     83       1.1   bouyer }
     84       1.1   bouyer 
     85       1.2  thorpej static void
     86       1.2  thorpej siside_attach(struct device *parent, struct device *self, void *aux)
     87       1.1   bouyer {
     88       1.1   bouyer 	struct pci_attach_args *pa = aux;
     89       1.1   bouyer 	struct pciide_softc *sc = (struct pciide_softc *)self;
     90       1.1   bouyer 
     91       1.1   bouyer 	pciide_common_attach(sc, pa,
     92       1.1   bouyer 	    pciide_lookup_product(pa->pa_id, pciide_sis_products));
     93       1.1   bouyer 
     94       1.1   bouyer }
     95       1.1   bouyer 
     96       1.1   bouyer static struct sis_hostbr_type {
     97       1.1   bouyer 	u_int16_t id;
     98       1.1   bouyer 	u_int8_t rev;
     99       1.1   bouyer 	u_int8_t udma_mode;
    100       1.1   bouyer 	char *name;
    101       1.1   bouyer 	u_int8_t type;
    102       1.1   bouyer #define SIS_TYPE_NOUDMA	0
    103       1.1   bouyer #define SIS_TYPE_66	1
    104       1.1   bouyer #define SIS_TYPE_100OLD	2
    105       1.1   bouyer #define SIS_TYPE_100NEW 3
    106       1.1   bouyer #define SIS_TYPE_133OLD 4
    107       1.1   bouyer #define SIS_TYPE_133NEW 5
    108       1.1   bouyer #define SIS_TYPE_SOUTH	6
    109       1.1   bouyer } sis_hostbr_type[] = {
    110       1.1   bouyer 	/* Most infos here are from sos (at) freebsd.org */
    111       1.1   bouyer 	{PCI_PRODUCT_SIS_530HB, 0x00, 4, "530", SIS_TYPE_66},
    112       1.1   bouyer #if 0
    113       1.1   bouyer 	/*
    114       1.1   bouyer 	 * controllers associated to a rev 0x2 530 Host to PCI Bridge
    115       1.1   bouyer 	 * have problems with UDMA (info provided by Christos)
    116       1.1   bouyer 	 */
    117       1.1   bouyer 	{PCI_PRODUCT_SIS_530HB, 0x02, 0, "530 (buggy)", SIS_TYPE_NOUDMA},
    118       1.1   bouyer #endif
    119       1.1   bouyer 	{PCI_PRODUCT_SIS_540HB, 0x00, 4, "540", SIS_TYPE_66},
    120       1.1   bouyer 	{PCI_PRODUCT_SIS_550HB, 0x00, 4, "550", SIS_TYPE_66},
    121       1.1   bouyer 	{PCI_PRODUCT_SIS_620,   0x00, 4, "620", SIS_TYPE_66},
    122       1.1   bouyer 	{PCI_PRODUCT_SIS_630,   0x00, 4, "630", SIS_TYPE_66},
    123       1.1   bouyer 	{PCI_PRODUCT_SIS_630,   0x30, 5, "630S", SIS_TYPE_100NEW},
    124       1.1   bouyer 	{PCI_PRODUCT_SIS_633,   0x00, 5, "633", SIS_TYPE_100NEW},
    125       1.1   bouyer 	{PCI_PRODUCT_SIS_635,   0x00, 5, "635", SIS_TYPE_100NEW},
    126       1.1   bouyer 	{PCI_PRODUCT_SIS_640,   0x00, 4, "640", SIS_TYPE_SOUTH},
    127       1.1   bouyer 	{PCI_PRODUCT_SIS_645,   0x00, 6, "645", SIS_TYPE_SOUTH},
    128       1.1   bouyer 	{PCI_PRODUCT_SIS_646,   0x00, 6, "645DX", SIS_TYPE_SOUTH},
    129       1.1   bouyer 	{PCI_PRODUCT_SIS_648,   0x00, 6, "648", SIS_TYPE_SOUTH},
    130       1.1   bouyer 	{PCI_PRODUCT_SIS_650,   0x00, 6, "650", SIS_TYPE_SOUTH},
    131       1.1   bouyer 	{PCI_PRODUCT_SIS_651,   0x00, 6, "651", SIS_TYPE_SOUTH},
    132       1.1   bouyer 	{PCI_PRODUCT_SIS_652,   0x00, 6, "652", SIS_TYPE_SOUTH},
    133       1.1   bouyer 	{PCI_PRODUCT_SIS_655,   0x00, 6, "655", SIS_TYPE_SOUTH},
    134       1.1   bouyer 	{PCI_PRODUCT_SIS_658,   0x00, 6, "658", SIS_TYPE_SOUTH},
    135       1.1   bouyer 	{PCI_PRODUCT_SIS_730,   0x00, 5, "730", SIS_TYPE_100OLD},
    136       1.1   bouyer 	{PCI_PRODUCT_SIS_733,   0x00, 5, "733", SIS_TYPE_100NEW},
    137       1.1   bouyer 	{PCI_PRODUCT_SIS_735,   0x00, 5, "735", SIS_TYPE_100NEW},
    138       1.1   bouyer 	{PCI_PRODUCT_SIS_740,   0x00, 5, "740", SIS_TYPE_SOUTH},
    139       1.7  mycroft 	{PCI_PRODUCT_SIS_741,   0x00, 5, "741", SIS_TYPE_SOUTH},
    140       1.1   bouyer 	{PCI_PRODUCT_SIS_745,   0x00, 5, "745", SIS_TYPE_100NEW},
    141       1.1   bouyer 	{PCI_PRODUCT_SIS_746,   0x00, 6, "746", SIS_TYPE_SOUTH},
    142       1.1   bouyer 	{PCI_PRODUCT_SIS_748,   0x00, 6, "748", SIS_TYPE_SOUTH},
    143       1.1   bouyer 	{PCI_PRODUCT_SIS_750,   0x00, 6, "750", SIS_TYPE_SOUTH},
    144       1.1   bouyer 	{PCI_PRODUCT_SIS_751,   0x00, 6, "751", SIS_TYPE_SOUTH},
    145       1.1   bouyer 	{PCI_PRODUCT_SIS_752,   0x00, 6, "752", SIS_TYPE_SOUTH},
    146       1.1   bouyer 	{PCI_PRODUCT_SIS_755,   0x00, 6, "755", SIS_TYPE_SOUTH},
    147       1.1   bouyer 	/*
    148       1.1   bouyer 	 * From sos (at) freebsd.org: the 0x961 ID will never be found in real world
    149       1.1   bouyer 	 * {PCI_PRODUCT_SIS_961,   0x00, 6, "961", SIS_TYPE_133NEW},
    150       1.1   bouyer 	 */
    151       1.1   bouyer 	{PCI_PRODUCT_SIS_962,   0x00, 6, "962", SIS_TYPE_133NEW},
    152       1.1   bouyer 	{PCI_PRODUCT_SIS_963,   0x00, 6, "963", SIS_TYPE_133NEW},
    153       1.6      skd 	{PCI_PRODUCT_SIS_964,   0x00, 6, "964", SIS_TYPE_133NEW},
    154  1.14.2.1     tron 	{PCI_PRODUCT_SIS_965,   0x00, 6, "965", SIS_TYPE_133NEW},
    155       1.1   bouyer };
    156       1.1   bouyer 
    157       1.1   bouyer static struct sis_hostbr_type *sis_hostbr_type_match;
    158       1.1   bouyer 
    159       1.1   bouyer static int
    160       1.2  thorpej sis_hostbr_match(struct pci_attach_args *pa)
    161       1.1   bouyer {
    162       1.1   bouyer 	int i;
    163  1.14.2.1     tron 	pcireg_t id, reg;
    164       1.2  thorpej 
    165       1.1   bouyer 	if (PCI_VENDOR(pa->pa_id) != PCI_VENDOR_SIS)
    166       1.1   bouyer 		return 0;
    167  1.14.2.1     tron 	if (PCI_PRODUCT(pa->pa_id) == PCI_PRODUCT_SIS_85C503) {
    168  1.14.2.1     tron 		reg = pci_conf_read(pa->pa_pc, pa->pa_tag, SIS96x_DETECT);
    169  1.14.2.1     tron 		pci_conf_write(pa->pa_pc, pa->pa_tag, SIS96x_DETECT,
    170  1.14.2.1     tron 		    reg | SIS96x_DETECT_MASQ);
    171  1.14.2.1     tron 		id = pci_conf_read(pa->pa_pc, pa->pa_tag, PCI_ID_REG);
    172  1.14.2.1     tron 		if (((PCI_PRODUCT(id) & 0xfff0) != 0x0960)
    173  1.14.2.1     tron 		    && (PCI_PRODUCT(id) != 0x0018)) {
    174  1.14.2.1     tron 			pci_conf_write(pa->pa_pc, pa->pa_tag, SIS96x_DETECT,
    175  1.14.2.1     tron 			    reg);
    176  1.14.2.1     tron 		} else {
    177  1.14.2.1     tron 			pa->pa_id = id;
    178  1.14.2.1     tron 		}
    179  1.14.2.1     tron 	}
    180  1.14.2.1     tron 
    181       1.1   bouyer 	sis_hostbr_type_match = NULL;
    182       1.1   bouyer 	for (i = 0;
    183       1.1   bouyer 	    i < sizeof(sis_hostbr_type) / sizeof(sis_hostbr_type[0]);
    184       1.1   bouyer 	    i++) {
    185       1.1   bouyer 		if (PCI_PRODUCT(pa->pa_id) == sis_hostbr_type[i].id &&
    186       1.1   bouyer 		    PCI_REVISION(pa->pa_class) >= sis_hostbr_type[i].rev)
    187       1.1   bouyer 			sis_hostbr_type_match = &sis_hostbr_type[i];
    188       1.1   bouyer 	}
    189       1.1   bouyer 	return (sis_hostbr_type_match != NULL);
    190       1.1   bouyer }
    191       1.1   bouyer 
    192       1.2  thorpej static int
    193       1.2  thorpej sis_south_match(struct pci_attach_args *pa)
    194       1.1   bouyer {
    195       1.2  thorpej 
    196       1.2  thorpej 	return (PCI_VENDOR(pa->pa_id) == PCI_VENDOR_SIS &&
    197       1.1   bouyer 		PCI_PRODUCT(pa->pa_id) == PCI_PRODUCT_SIS_85C503 &&
    198       1.1   bouyer 		PCI_REVISION(pa->pa_class) >= 0x10);
    199       1.1   bouyer }
    200       1.1   bouyer 
    201       1.2  thorpej static void
    202       1.2  thorpej sis_chip_map(struct pciide_softc *sc, struct pci_attach_args *pa)
    203       1.1   bouyer {
    204       1.1   bouyer 	struct pciide_channel *cp;
    205       1.1   bouyer 	int channel;
    206       1.1   bouyer 	u_int8_t sis_ctr0 = pciide_pci_read(sc->sc_pc, sc->sc_tag, SIS_CTRL0);
    207       1.1   bouyer 	pcireg_t interface = PCI_INTERFACE(pa->pa_class);
    208       1.1   bouyer 	pcireg_t rev = PCI_REVISION(pa->pa_class);
    209       1.1   bouyer 	bus_size_t cmdsize, ctlsize;
    210       1.1   bouyer 
    211       1.1   bouyer 	if (pciide_chipen(sc, pa) == 0)
    212       1.1   bouyer 		return;
    213       1.1   bouyer 
    214       1.6      skd 	aprint_normal("%s: Silicon Integrated Systems ",
    215      1.12  thorpej 	    sc->sc_wdcdev.sc_atac.atac_dev.dv_xname);
    216       1.1   bouyer 	pci_find_device(NULL, sis_hostbr_match);
    217       1.1   bouyer 	if (sis_hostbr_type_match) {
    218       1.1   bouyer 		if (sis_hostbr_type_match->type == SIS_TYPE_SOUTH) {
    219       1.1   bouyer 			pciide_pci_write(sc->sc_pc, sc->sc_tag, SIS_REG_57,
    220       1.1   bouyer 			    pciide_pci_read(sc->sc_pc, sc->sc_tag,
    221       1.1   bouyer 			    SIS_REG_57) & 0x7f);
    222       1.1   bouyer 			if (PCI_PRODUCT(pci_conf_read(sc->sc_pc, sc->sc_tag,
    223       1.1   bouyer 			    PCI_ID_REG)) == SIS_PRODUCT_5518) {
    224       1.1   bouyer 				aprint_normal("96X UDMA%d",
    225       1.1   bouyer 				    sis_hostbr_type_match->udma_mode);
    226       1.1   bouyer 				sc->sis_type = SIS_TYPE_133NEW;
    227      1.12  thorpej 				sc->sc_wdcdev.sc_atac.atac_udma_cap =
    228       1.1   bouyer 			    	    sis_hostbr_type_match->udma_mode;
    229       1.1   bouyer 			} else {
    230       1.1   bouyer 				if (pci_find_device(NULL, sis_south_match)) {
    231       1.1   bouyer 					sc->sis_type = SIS_TYPE_133OLD;
    232      1.12  thorpej 					sc->sc_wdcdev.sc_atac.atac_udma_cap =
    233       1.1   bouyer 				    	    sis_hostbr_type_match->udma_mode;
    234       1.1   bouyer 				} else {
    235       1.1   bouyer 					sc->sis_type = SIS_TYPE_100NEW;
    236      1.12  thorpej 					sc->sc_wdcdev.sc_atac.atac_udma_cap =
    237       1.1   bouyer 					    sis_hostbr_type_match->udma_mode;
    238       1.1   bouyer 				}
    239       1.1   bouyer 			}
    240       1.1   bouyer 		} else {
    241       1.1   bouyer 			sc->sis_type = sis_hostbr_type_match->type;
    242      1.12  thorpej 			sc->sc_wdcdev.sc_atac.atac_udma_cap =
    243       1.1   bouyer 		    	    sis_hostbr_type_match->udma_mode;
    244       1.1   bouyer 		}
    245       1.1   bouyer 		aprint_normal(sis_hostbr_type_match->name);
    246       1.1   bouyer 	} else {
    247       1.1   bouyer 		aprint_normal("5597/5598");
    248       1.1   bouyer 		if (rev >= 0xd0) {
    249      1.12  thorpej 			sc->sc_wdcdev.sc_atac.atac_udma_cap = 2;
    250       1.1   bouyer 			sc->sis_type = SIS_TYPE_66;
    251       1.1   bouyer 		} else {
    252      1.12  thorpej 			sc->sc_wdcdev.sc_atac.atac_udma_cap = 0;
    253       1.1   bouyer 			sc->sis_type = SIS_TYPE_NOUDMA;
    254       1.1   bouyer 		}
    255       1.1   bouyer 	}
    256       1.1   bouyer 	aprint_normal(" IDE controller (rev. 0x%02x)\n",
    257       1.1   bouyer 	    PCI_REVISION(pa->pa_class));
    258       1.1   bouyer 	aprint_normal("%s: bus-master DMA support present",
    259      1.12  thorpej 	    sc->sc_wdcdev.sc_atac.atac_dev.dv_xname);
    260       1.1   bouyer 	pciide_mapreg_dma(sc, pa);
    261       1.1   bouyer 	aprint_normal("\n");
    262       1.1   bouyer 
    263      1.12  thorpej 	sc->sc_wdcdev.sc_atac.atac_cap = ATAC_CAP_DATA16 | ATAC_CAP_DATA32;
    264       1.1   bouyer 	if (sc->sc_dma_ok) {
    265      1.12  thorpej 		sc->sc_wdcdev.sc_atac.atac_cap |= ATAC_CAP_DMA;
    266       1.1   bouyer 		sc->sc_wdcdev.irqack = pciide_irqack;
    267       1.1   bouyer 		if (sc->sis_type >= SIS_TYPE_66)
    268      1.12  thorpej 			sc->sc_wdcdev.sc_atac.atac_cap |= ATAC_CAP_UDMA;
    269       1.1   bouyer 	}
    270       1.1   bouyer 
    271      1.12  thorpej 	sc->sc_wdcdev.sc_atac.atac_pio_cap = 4;
    272      1.12  thorpej 	sc->sc_wdcdev.sc_atac.atac_dma_cap = 2;
    273       1.1   bouyer 
    274      1.12  thorpej 	sc->sc_wdcdev.sc_atac.atac_channels = sc->wdc_chanarray;
    275      1.12  thorpej 	sc->sc_wdcdev.sc_atac.atac_nchannels = PCIIDE_NUM_CHANNELS;
    276       1.1   bouyer 	switch(sc->sis_type) {
    277       1.1   bouyer 	case SIS_TYPE_NOUDMA:
    278       1.1   bouyer 	case SIS_TYPE_66:
    279       1.1   bouyer 	case SIS_TYPE_100OLD:
    280      1.12  thorpej 		sc->sc_wdcdev.sc_atac.atac_set_modes = sis_setup_channel;
    281       1.1   bouyer 		pciide_pci_write(sc->sc_pc, sc->sc_tag, SIS_MISC,
    282       1.1   bouyer 		    pciide_pci_read(sc->sc_pc, sc->sc_tag, SIS_MISC) |
    283       1.1   bouyer 		    SIS_MISC_TIM_SEL | SIS_MISC_FIFO_SIZE | SIS_MISC_GTC);
    284       1.1   bouyer 		break;
    285       1.1   bouyer 	case SIS_TYPE_100NEW:
    286       1.1   bouyer 	case SIS_TYPE_133OLD:
    287      1.12  thorpej 		sc->sc_wdcdev.sc_atac.atac_set_modes = sis_setup_channel;
    288       1.1   bouyer 		pciide_pci_write(sc->sc_pc, sc->sc_tag, SIS_REG_49,
    289       1.1   bouyer 		    pciide_pci_read(sc->sc_pc, sc->sc_tag, SIS_REG_49) | 0x01);
    290       1.1   bouyer 		break;
    291       1.1   bouyer 	case SIS_TYPE_133NEW:
    292      1.12  thorpej 		sc->sc_wdcdev.sc_atac.atac_set_modes = sis96x_setup_channel;
    293       1.1   bouyer 		pciide_pci_write(sc->sc_pc, sc->sc_tag, SIS_REG_50,
    294       1.1   bouyer 		    pciide_pci_read(sc->sc_pc, sc->sc_tag, SIS_REG_50) & 0xf7);
    295       1.1   bouyer 		pciide_pci_write(sc->sc_pc, sc->sc_tag, SIS_REG_52,
    296       1.1   bouyer 		    pciide_pci_read(sc->sc_pc, sc->sc_tag, SIS_REG_52) & 0xf7);
    297       1.1   bouyer 		break;
    298       1.1   bouyer 	}
    299      1.10  thorpej 
    300      1.10  thorpej 	wdc_allocate_regs(&sc->sc_wdcdev);
    301       1.1   bouyer 
    302      1.12  thorpej 	for (channel = 0; channel < sc->sc_wdcdev.sc_atac.atac_nchannels;
    303      1.12  thorpej 	     channel++) {
    304       1.1   bouyer 		cp = &sc->pciide_channels[channel];
    305       1.1   bouyer 		if (pciide_chansetup(sc, channel, interface) == 0)
    306       1.1   bouyer 			continue;
    307       1.1   bouyer 		if ((channel == 0 && (sis_ctr0 & SIS_CTRL0_CHAN0_EN) == 0) ||
    308       1.1   bouyer 		    (channel == 1 && (sis_ctr0 & SIS_CTRL0_CHAN1_EN) == 0)) {
    309       1.1   bouyer 			aprint_normal("%s: %s channel ignored (disabled)\n",
    310      1.12  thorpej 			    sc->sc_wdcdev.sc_atac.atac_dev.dv_xname, cp->name);
    311      1.10  thorpej 			cp->ata_channel.ch_flags |= ATACH_DISABLED;
    312       1.1   bouyer 			continue;
    313       1.1   bouyer 		}
    314       1.1   bouyer 		pciide_mapchan(pa, cp, interface, &cmdsize, &ctlsize,
    315       1.1   bouyer 		    pciide_pci_intr);
    316       1.1   bouyer 	}
    317       1.1   bouyer }
    318       1.1   bouyer 
    319       1.2  thorpej static void
    320      1.10  thorpej sis96x_setup_channel(struct ata_channel *chp)
    321       1.1   bouyer {
    322       1.1   bouyer 	struct ata_drive_datas *drvp;
    323      1.13  thorpej 	int drive, s;
    324       1.1   bouyer 	u_int32_t sis_tim;
    325       1.1   bouyer 	u_int32_t idedma_ctl;
    326       1.1   bouyer 	int regtim;
    327      1.11  thorpej 	struct pciide_channel *cp = CHAN_TO_PCHAN(chp);
    328      1.11  thorpej 	struct pciide_softc *sc = CHAN_TO_PCIIDE(chp);
    329       1.1   bouyer 
    330       1.1   bouyer 	sis_tim = 0;
    331       1.1   bouyer 	idedma_ctl = 0;
    332       1.1   bouyer 	/* setup DMA if needed */
    333       1.1   bouyer 	pciide_channel_dma_setup(cp);
    334       1.1   bouyer 
    335       1.1   bouyer 	for (drive = 0; drive < 2; drive++) {
    336       1.1   bouyer 		regtim = SIS_TIM133(
    337       1.1   bouyer 		    pciide_pci_read(sc->sc_pc, sc->sc_tag, SIS_REG_57),
    338       1.5  thorpej 		    chp->ch_channel, drive);
    339       1.1   bouyer 		drvp = &chp->ch_drive[drive];
    340       1.1   bouyer 		/* If no drive, skip */
    341       1.1   bouyer 		if ((drvp->drive_flags & DRIVE) == 0)
    342       1.1   bouyer 			continue;
    343       1.1   bouyer 		/* add timing values, setup DMA if needed */
    344       1.1   bouyer 		if (drvp->drive_flags & DRIVE_UDMA) {
    345       1.1   bouyer 			/* use Ultra/DMA */
    346      1.13  thorpej 			s = splbio();
    347       1.1   bouyer 			drvp->drive_flags &= ~DRIVE_DMA;
    348      1.13  thorpej 			splx(s);
    349       1.1   bouyer 			if (pciide_pci_read(sc->sc_pc, sc->sc_tag,
    350       1.5  thorpej 			    SIS96x_REG_CBL(chp->ch_channel)) & SIS96x_REG_CBL_33) {
    351       1.1   bouyer 				if (drvp->UDMA_mode > 2)
    352       1.1   bouyer 					drvp->UDMA_mode = 2;
    353       1.1   bouyer 			}
    354       1.1   bouyer 			sis_tim |= sis_udma133new_tim[drvp->UDMA_mode];
    355       1.1   bouyer 			sis_tim |= sis_pio133new_tim[drvp->PIO_mode];
    356       1.1   bouyer 			idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
    357       1.1   bouyer 		} else if (drvp->drive_flags & DRIVE_DMA) {
    358       1.1   bouyer 			/*
    359       1.1   bouyer 			 * use Multiword DMA
    360       1.1   bouyer 			 * Timings will be used for both PIO and DMA,
    361       1.1   bouyer 			 * so adjust DMA mode if needed
    362       1.1   bouyer 			 */
    363       1.1   bouyer 			if (drvp->PIO_mode > (drvp->DMA_mode + 2))
    364       1.1   bouyer 				drvp->PIO_mode = drvp->DMA_mode + 2;
    365       1.1   bouyer 			if (drvp->DMA_mode + 2 > (drvp->PIO_mode))
    366       1.1   bouyer 				drvp->DMA_mode = (drvp->PIO_mode > 2) ?
    367       1.1   bouyer 				    drvp->PIO_mode - 2 : 0;
    368       1.1   bouyer 			sis_tim |= sis_dma133new_tim[drvp->DMA_mode];
    369       1.1   bouyer 			idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
    370       1.1   bouyer 		} else {
    371       1.1   bouyer 			sis_tim |= sis_pio133new_tim[drvp->PIO_mode];
    372       1.1   bouyer 		}
    373       1.9  thorpej 		ATADEBUG_PRINT(("sis96x_setup_channel: new timings reg for "
    374       1.1   bouyer 		    "channel %d drive %d: 0x%x (reg 0x%x)\n",
    375       1.5  thorpej 		    chp->ch_channel, drive, sis_tim, regtim), DEBUG_PROBE);
    376       1.1   bouyer 		pci_conf_write(sc->sc_pc, sc->sc_tag, regtim, sis_tim);
    377       1.1   bouyer 	}
    378       1.1   bouyer 	if (idedma_ctl != 0) {
    379       1.1   bouyer 		/* Add software bits in status register */
    380       1.3     fvdl 		bus_space_write_1(sc->sc_dma_iot, cp->dma_iohs[IDEDMA_CTL], 0,
    381       1.1   bouyer 		    idedma_ctl);
    382       1.1   bouyer 	}
    383       1.1   bouyer }
    384       1.1   bouyer 
    385       1.2  thorpej static void
    386      1.10  thorpej sis_setup_channel(struct ata_channel *chp)
    387       1.1   bouyer {
    388       1.1   bouyer 	struct ata_drive_datas *drvp;
    389      1.13  thorpej 	int drive, s;
    390       1.1   bouyer 	u_int32_t sis_tim;
    391       1.1   bouyer 	u_int32_t idedma_ctl;
    392      1.11  thorpej 	struct pciide_channel *cp = CHAN_TO_PCHAN(chp);
    393      1.11  thorpej 	struct pciide_softc *sc = CHAN_TO_PCIIDE(chp);
    394       1.1   bouyer 
    395       1.9  thorpej 	ATADEBUG_PRINT(("sis_setup_channel: old timings reg for "
    396      1.14    perry 	    "channel %d 0x%x\n", chp->ch_channel,
    397       1.5  thorpej 	    pci_conf_read(sc->sc_pc, sc->sc_tag, SIS_TIM(chp->ch_channel))),
    398       1.1   bouyer 	    DEBUG_PROBE);
    399       1.1   bouyer 	sis_tim = 0;
    400       1.1   bouyer 	idedma_ctl = 0;
    401       1.1   bouyer 	/* setup DMA if needed */
    402       1.1   bouyer 	pciide_channel_dma_setup(cp);
    403       1.1   bouyer 
    404       1.1   bouyer 	for (drive = 0; drive < 2; drive++) {
    405       1.1   bouyer 		drvp = &chp->ch_drive[drive];
    406       1.1   bouyer 		/* If no drive, skip */
    407       1.1   bouyer 		if ((drvp->drive_flags & DRIVE) == 0)
    408       1.1   bouyer 			continue;
    409       1.1   bouyer 		/* add timing values, setup DMA if needed */
    410       1.1   bouyer 		if ((drvp->drive_flags & DRIVE_DMA) == 0 &&
    411       1.1   bouyer 		    (drvp->drive_flags & DRIVE_UDMA) == 0)
    412       1.1   bouyer 			goto pio;
    413       1.1   bouyer 
    414       1.1   bouyer 		if (drvp->drive_flags & DRIVE_UDMA) {
    415       1.1   bouyer 			/* use Ultra/DMA */
    416      1.13  thorpej 			s = splbio();
    417       1.1   bouyer 			drvp->drive_flags &= ~DRIVE_DMA;
    418      1.13  thorpej 			splx(s);
    419       1.1   bouyer 			if (pciide_pci_read(sc->sc_pc, sc->sc_tag,
    420       1.5  thorpej 			    SIS_REG_CBL) & SIS_REG_CBL_33(chp->ch_channel)) {
    421       1.1   bouyer 				if (drvp->UDMA_mode > 2)
    422       1.1   bouyer 					drvp->UDMA_mode = 2;
    423       1.1   bouyer 			}
    424       1.1   bouyer 			switch (sc->sis_type) {
    425       1.1   bouyer 			case SIS_TYPE_66:
    426       1.1   bouyer 			case SIS_TYPE_100OLD:
    427      1.14    perry 				sis_tim |= sis_udma66_tim[drvp->UDMA_mode] <<
    428       1.1   bouyer 				    SIS_TIM66_UDMA_TIME_OFF(drive);
    429       1.1   bouyer 				break;
    430       1.1   bouyer 			case SIS_TYPE_100NEW:
    431       1.1   bouyer 				sis_tim |=
    432      1.14    perry 				    sis_udma100new_tim[drvp->UDMA_mode] <<
    433       1.1   bouyer 				    SIS_TIM100_UDMA_TIME_OFF(drive);
    434       1.1   bouyer 			case SIS_TYPE_133OLD:
    435       1.1   bouyer 				sis_tim |=
    436      1.14    perry 				    sis_udma133old_tim[drvp->UDMA_mode] <<
    437       1.1   bouyer 				    SIS_TIM100_UDMA_TIME_OFF(drive);
    438       1.1   bouyer 				break;
    439       1.1   bouyer 			default:
    440       1.1   bouyer 				aprint_error("unknown SiS IDE type %d\n",
    441       1.1   bouyer 				    sc->sis_type);
    442       1.1   bouyer 			}
    443       1.1   bouyer 		} else {
    444       1.1   bouyer 			/*
    445       1.1   bouyer 			 * use Multiword DMA
    446       1.1   bouyer 			 * Timings will be used for both PIO and DMA,
    447       1.1   bouyer 			 * so adjust DMA mode if needed
    448       1.1   bouyer 			 */
    449       1.1   bouyer 			if (drvp->PIO_mode > (drvp->DMA_mode + 2))
    450       1.1   bouyer 				drvp->PIO_mode = drvp->DMA_mode + 2;
    451       1.1   bouyer 			if (drvp->DMA_mode + 2 > (drvp->PIO_mode))
    452       1.1   bouyer 				drvp->DMA_mode = (drvp->PIO_mode > 2) ?
    453       1.1   bouyer 				    drvp->PIO_mode - 2 : 0;
    454       1.1   bouyer 			if (drvp->DMA_mode == 0)
    455       1.1   bouyer 				drvp->PIO_mode = 0;
    456       1.1   bouyer 		}
    457       1.1   bouyer 		idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
    458       1.1   bouyer pio:		switch (sc->sis_type) {
    459       1.1   bouyer 		case SIS_TYPE_NOUDMA:
    460       1.1   bouyer 		case SIS_TYPE_66:
    461       1.1   bouyer 		case SIS_TYPE_100OLD:
    462       1.1   bouyer 			sis_tim |= sis_pio_act[drvp->PIO_mode] <<
    463       1.1   bouyer 			    SIS_TIM66_ACT_OFF(drive);
    464       1.1   bouyer 			sis_tim |= sis_pio_rec[drvp->PIO_mode] <<
    465       1.1   bouyer 			    SIS_TIM66_REC_OFF(drive);
    466       1.1   bouyer 			break;
    467       1.1   bouyer 		case SIS_TYPE_100NEW:
    468       1.1   bouyer 		case SIS_TYPE_133OLD:
    469       1.1   bouyer 			sis_tim |= sis_pio_act[drvp->PIO_mode] <<
    470       1.1   bouyer 			    SIS_TIM100_ACT_OFF(drive);
    471       1.1   bouyer 			sis_tim |= sis_pio_rec[drvp->PIO_mode] <<
    472       1.1   bouyer 			    SIS_TIM100_REC_OFF(drive);
    473       1.1   bouyer 			break;
    474       1.1   bouyer 		default:
    475       1.1   bouyer 			aprint_error("unknown SiS IDE type %d\n",
    476       1.1   bouyer 			    sc->sis_type);
    477       1.1   bouyer 		}
    478       1.1   bouyer 	}
    479       1.9  thorpej 	ATADEBUG_PRINT(("sis_setup_channel: new timings reg for "
    480       1.5  thorpej 	    "channel %d 0x%x\n", chp->ch_channel, sis_tim), DEBUG_PROBE);
    481       1.5  thorpej 	pci_conf_write(sc->sc_pc, sc->sc_tag, SIS_TIM(chp->ch_channel),
    482       1.5  thorpej 		       sis_tim);
    483       1.1   bouyer 	if (idedma_ctl != 0) {
    484       1.1   bouyer 		/* Add software bits in status register */
    485       1.3     fvdl 		bus_space_write_1(sc->sc_dma_iot, cp->dma_iohs[IDEDMA_CTL], 0,
    486       1.1   bouyer 		    idedma_ctl);
    487       1.1   bouyer 	}
    488       1.1   bouyer }
    489       1.6      skd 
    490       1.6      skd static void
    491       1.6      skd sis_sata_chip_map(struct pciide_softc *sc, struct pci_attach_args *pa)
    492       1.6      skd {
    493       1.6      skd 	struct pciide_channel *cp;
    494       1.6      skd 	pcireg_t interface = PCI_INTERFACE(pa->pa_class);
    495       1.6      skd 	int channel;
    496       1.6      skd 	bus_size_t cmdsize, ctlsize;
    497       1.6      skd 
    498       1.6      skd 	if (pciide_chipen(sc, pa) == 0)
    499       1.6      skd 		return;
    500       1.6      skd 
    501       1.6      skd 	if (interface == 0) {
    502       1.9  thorpej 		ATADEBUG_PRINT(("sis_sata_chip_map interface == 0\n"),
    503       1.6      skd 		    DEBUG_PROBE);
    504       1.6      skd 		interface = PCIIDE_INTERFACE_BUS_MASTER_DMA |
    505       1.6      skd 		    PCIIDE_INTERFACE_PCI(0) | PCIIDE_INTERFACE_PCI(1);
    506       1.6      skd 	}
    507       1.6      skd 
    508       1.6      skd 	aprint_normal("%s: Silicon Integrated Systems 180/96X SATA controller (rev. 0x%02x)\n",
    509      1.12  thorpej 		      sc->sc_wdcdev.sc_atac.atac_dev.dv_xname,
    510       1.6      skd 		      PCI_REVISION(pa->pa_class));
    511       1.6      skd 
    512       1.6      skd 	aprint_normal("%s: bus-master DMA support present",
    513      1.12  thorpej 	    sc->sc_wdcdev.sc_atac.atac_dev.dv_xname);
    514       1.6      skd 	pciide_mapreg_dma(sc, pa);
    515       1.6      skd 	aprint_normal("\n");
    516       1.6      skd 
    517       1.6      skd 	if (sc->sc_dma_ok) {
    518      1.12  thorpej 		sc->sc_wdcdev.sc_atac.atac_cap |= ATAC_CAP_UDMA | ATAC_CAP_DMA;
    519       1.6      skd 		sc->sc_wdcdev.irqack = pciide_irqack;
    520       1.6      skd 	}
    521      1.12  thorpej 	sc->sc_wdcdev.sc_atac.atac_pio_cap = 4;
    522      1.12  thorpej 	sc->sc_wdcdev.sc_atac.atac_dma_cap = 2;
    523      1.12  thorpej 	sc->sc_wdcdev.sc_atac.atac_udma_cap = 6;
    524      1.12  thorpej 
    525      1.12  thorpej 	sc->sc_wdcdev.sc_atac.atac_channels = sc->wdc_chanarray;
    526      1.12  thorpej 	sc->sc_wdcdev.sc_atac.atac_nchannels = PCIIDE_NUM_CHANNELS;
    527      1.12  thorpej 	sc->sc_wdcdev.sc_atac.atac_cap |= ATAC_CAP_DATA16 | ATAC_CAP_DATA32;
    528      1.12  thorpej 	sc->sc_wdcdev.sc_atac.atac_set_modes = sata_setup_channel;
    529       1.6      skd 
    530      1.10  thorpej 	wdc_allocate_regs(&sc->sc_wdcdev);
    531      1.10  thorpej 
    532      1.12  thorpej 	for (channel = 0; channel < sc->sc_wdcdev.sc_atac.atac_nchannels;
    533      1.12  thorpej 	     channel++) {
    534       1.6      skd 		cp = &sc->pciide_channels[channel];
    535       1.6      skd 		if (pciide_chansetup(sc, channel, interface) == 0)
    536       1.6      skd 			continue;
    537       1.6      skd 		pciide_mapchan(pa, cp, interface, &cmdsize, &ctlsize,
    538       1.6      skd 		    pciide_pci_intr);
    539       1.6      skd 	}
    540       1.6      skd }
    541