Home | History | Annotate | Line # | Download | only in pci
siside.c revision 1.25.4.1
      1  1.25.4.1     rmind /*	$NetBSD: siside.c,v 1.25.4.1 2011/03/05 20:53:57 rmind Exp $	*/
      2       1.1    bouyer 
      3       1.1    bouyer /*
      4       1.1    bouyer  * Copyright (c) 1999, 2000, 2001 Manuel Bouyer.
      5       1.1    bouyer  *
      6       1.1    bouyer  * Redistribution and use in source and binary forms, with or without
      7       1.1    bouyer  * modification, are permitted provided that the following conditions
      8       1.1    bouyer  * are met:
      9       1.1    bouyer  * 1. Redistributions of source code must retain the above copyright
     10       1.1    bouyer  *    notice, this list of conditions and the following disclaimer.
     11       1.1    bouyer  * 2. Redistributions in binary form must reproduce the above copyright
     12       1.1    bouyer  *    notice, this list of conditions and the following disclaimer in the
     13       1.1    bouyer  *    documentation and/or other materials provided with the distribution.
     14       1.1    bouyer  *
     15       1.1    bouyer  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
     16       1.1    bouyer  * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
     17       1.1    bouyer  * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
     18      1.14     perry  * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
     19       1.1    bouyer  * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
     20       1.1    bouyer  * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
     21       1.1    bouyer  * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
     22       1.1    bouyer  * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
     23       1.1    bouyer  * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
     24       1.1    bouyer  * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
     25       1.1    bouyer  */
     26       1.1    bouyer 
     27      1.15     lukem #include <sys/cdefs.h>
     28  1.25.4.1     rmind __KERNEL_RCSID(0, "$NetBSD: siside.c,v 1.25.4.1 2011/03/05 20:53:57 rmind Exp $");
     29      1.15     lukem 
     30       1.1    bouyer #include <sys/param.h>
     31       1.1    bouyer #include <sys/systm.h>
     32       1.1    bouyer 
     33       1.1    bouyer #include <dev/pci/pcivar.h>
     34       1.1    bouyer #include <dev/pci/pcidevs.h>
     35       1.1    bouyer #include <dev/pci/pciidereg.h>
     36       1.1    bouyer #include <dev/pci/pciidevar.h>
     37       1.1    bouyer #include <dev/pci/pciide_sis_reg.h>
     38       1.1    bouyer 
     39       1.2   thorpej static void sis_chip_map(struct pciide_softc *, struct pci_attach_args *);
     40       1.6       skd static void sis_sata_chip_map(struct pciide_softc *, struct pci_attach_args *);
     41      1.10   thorpej static void sis_setup_channel(struct ata_channel *);
     42      1.10   thorpej static void sis96x_setup_channel(struct ata_channel *);
     43       1.2   thorpej 
     44       1.2   thorpej static int  sis_hostbr_match(struct pci_attach_args *);
     45       1.2   thorpej static int  sis_south_match(struct pci_attach_args *);
     46       1.1    bouyer 
     47      1.23      cube static int  siside_match(device_t, cfdata_t, void *);
     48      1.23      cube static void siside_attach(device_t, device_t, void *);
     49       1.1    bouyer 
     50      1.23      cube CFATTACH_DECL_NEW(siside, sizeof(struct pciide_softc),
     51       1.1    bouyer     siside_match, siside_attach, NULL, NULL);
     52       1.1    bouyer 
     53       1.2   thorpej static const struct pciide_product_desc pciide_sis_products[] =  {
     54       1.1    bouyer 	{ PCI_PRODUCT_SIS_5597_IDE,
     55       1.1    bouyer 	  0,
     56       1.1    bouyer 	  NULL,
     57       1.1    bouyer 	  sis_chip_map,
     58       1.1    bouyer 	},
     59       1.6       skd 	{ PCI_PRODUCT_SIS_180_SATA,
     60       1.6       skd 	  0,
     61       1.6       skd 	  NULL,
     62       1.6       skd 	  sis_sata_chip_map,
     63       1.6       skd 	},
     64      1.19   xtraeme 	{ PCI_PRODUCT_SIS_181_SATA,
     65      1.19   xtraeme 	  0,
     66      1.19   xtraeme 	  NULL,
     67      1.19   xtraeme 	  sis_sata_chip_map,
     68      1.19   xtraeme 	},
     69      1.19   xtraeme 	{ PCI_PRODUCT_SIS_182_SATA,
     70      1.19   xtraeme 	  0,
     71      1.19   xtraeme 	  NULL,
     72      1.19   xtraeme 	  sis_sata_chip_map,
     73      1.19   xtraeme 	},
     74       1.1    bouyer 	{ 0,
     75       1.1    bouyer 	  0,
     76       1.1    bouyer 	  NULL,
     77       1.1    bouyer 	  NULL
     78       1.1    bouyer 	}
     79       1.1    bouyer };
     80       1.1    bouyer 
     81       1.2   thorpej static int
     82      1.23      cube siside_match(device_t parent, cfdata_t match, void *aux)
     83       1.1    bouyer {
     84       1.1    bouyer 	struct pci_attach_args *pa = aux;
     85       1.1    bouyer 
     86       1.1    bouyer 	if (PCI_VENDOR(pa->pa_id) == PCI_VENDOR_SIS) {
     87       1.1    bouyer 		if (pciide_lookup_product(pa->pa_id, pciide_sis_products))
     88       1.1    bouyer 			return (2);
     89       1.1    bouyer 	}
     90       1.1    bouyer 	return (0);
     91       1.1    bouyer }
     92       1.1    bouyer 
     93       1.2   thorpej static void
     94      1.23      cube siside_attach(device_t parent, device_t self, void *aux)
     95       1.1    bouyer {
     96       1.1    bouyer 	struct pci_attach_args *pa = aux;
     97      1.23      cube 	struct pciide_softc *sc = device_private(self);
     98      1.24       bsh 	pci_chipset_tag_t pc = pa->pa_pc;
     99      1.24       bsh 	pcitag_t tag = pa->pa_tag;
    100      1.24       bsh 	pcireg_t csr;
    101      1.23      cube 
    102      1.23      cube 	sc->sc_wdcdev.sc_atac.atac_dev = self;
    103       1.1    bouyer 
    104       1.1    bouyer 	pciide_common_attach(sc, pa,
    105       1.1    bouyer 	    pciide_lookup_product(pa->pa_id, pciide_sis_products));
    106      1.24       bsh 
    107      1.24       bsh 	csr = pci_conf_read(pc, tag, PCI_COMMAND_STATUS_REG);
    108      1.24       bsh 	if (csr & PCI_COMMAND_INTERRUPT_DISABLE) {
    109      1.24       bsh 		csr &= ~PCI_COMMAND_INTERRUPT_DISABLE;
    110      1.24       bsh 		pci_conf_write(pc, tag, PCI_COMMAND_STATUS_REG, csr);
    111      1.24       bsh 	}
    112       1.1    bouyer }
    113       1.1    bouyer 
    114       1.1    bouyer static struct sis_hostbr_type {
    115       1.1    bouyer 	u_int16_t id;
    116       1.1    bouyer 	u_int8_t rev;
    117       1.1    bouyer 	u_int8_t udma_mode;
    118      1.16  christos 	const char *name;
    119       1.1    bouyer 	u_int8_t type;
    120       1.1    bouyer #define SIS_TYPE_NOUDMA	0
    121       1.1    bouyer #define SIS_TYPE_66	1
    122       1.1    bouyer #define SIS_TYPE_100OLD	2
    123       1.1    bouyer #define SIS_TYPE_100NEW 3
    124       1.1    bouyer #define SIS_TYPE_133OLD 4
    125       1.1    bouyer #define SIS_TYPE_133NEW 5
    126       1.1    bouyer #define SIS_TYPE_SOUTH	6
    127       1.1    bouyer } sis_hostbr_type[] = {
    128       1.1    bouyer 	/* Most infos here are from sos (at) freebsd.org */
    129       1.1    bouyer 	{PCI_PRODUCT_SIS_530HB, 0x00, 4, "530", SIS_TYPE_66},
    130       1.1    bouyer #if 0
    131       1.1    bouyer 	/*
    132       1.1    bouyer 	 * controllers associated to a rev 0x2 530 Host to PCI Bridge
    133       1.1    bouyer 	 * have problems with UDMA (info provided by Christos)
    134       1.1    bouyer 	 */
    135       1.1    bouyer 	{PCI_PRODUCT_SIS_530HB, 0x02, 0, "530 (buggy)", SIS_TYPE_NOUDMA},
    136       1.1    bouyer #endif
    137       1.1    bouyer 	{PCI_PRODUCT_SIS_540HB, 0x00, 4, "540", SIS_TYPE_66},
    138       1.1    bouyer 	{PCI_PRODUCT_SIS_550HB, 0x00, 4, "550", SIS_TYPE_66},
    139       1.1    bouyer 	{PCI_PRODUCT_SIS_620,   0x00, 4, "620", SIS_TYPE_66},
    140       1.1    bouyer 	{PCI_PRODUCT_SIS_630,   0x00, 4, "630", SIS_TYPE_66},
    141       1.1    bouyer 	{PCI_PRODUCT_SIS_630,   0x30, 5, "630S", SIS_TYPE_100NEW},
    142       1.1    bouyer 	{PCI_PRODUCT_SIS_633,   0x00, 5, "633", SIS_TYPE_100NEW},
    143       1.1    bouyer 	{PCI_PRODUCT_SIS_635,   0x00, 5, "635", SIS_TYPE_100NEW},
    144       1.1    bouyer 	{PCI_PRODUCT_SIS_640,   0x00, 4, "640", SIS_TYPE_SOUTH},
    145       1.1    bouyer 	{PCI_PRODUCT_SIS_645,   0x00, 6, "645", SIS_TYPE_SOUTH},
    146       1.1    bouyer 	{PCI_PRODUCT_SIS_646,   0x00, 6, "645DX", SIS_TYPE_SOUTH},
    147       1.1    bouyer 	{PCI_PRODUCT_SIS_648,   0x00, 6, "648", SIS_TYPE_SOUTH},
    148       1.1    bouyer 	{PCI_PRODUCT_SIS_650,   0x00, 6, "650", SIS_TYPE_SOUTH},
    149       1.1    bouyer 	{PCI_PRODUCT_SIS_651,   0x00, 6, "651", SIS_TYPE_SOUTH},
    150       1.1    bouyer 	{PCI_PRODUCT_SIS_652,   0x00, 6, "652", SIS_TYPE_SOUTH},
    151       1.1    bouyer 	{PCI_PRODUCT_SIS_655,   0x00, 6, "655", SIS_TYPE_SOUTH},
    152       1.1    bouyer 	{PCI_PRODUCT_SIS_658,   0x00, 6, "658", SIS_TYPE_SOUTH},
    153      1.19   xtraeme 	{PCI_PRODUCT_SIS_661,	0x00, 6, "661", SIS_TYPE_SOUTH},
    154       1.1    bouyer 	{PCI_PRODUCT_SIS_730,   0x00, 5, "730", SIS_TYPE_100OLD},
    155       1.1    bouyer 	{PCI_PRODUCT_SIS_733,   0x00, 5, "733", SIS_TYPE_100NEW},
    156       1.1    bouyer 	{PCI_PRODUCT_SIS_735,   0x00, 5, "735", SIS_TYPE_100NEW},
    157       1.1    bouyer 	{PCI_PRODUCT_SIS_740,   0x00, 5, "740", SIS_TYPE_SOUTH},
    158       1.7   mycroft 	{PCI_PRODUCT_SIS_741,   0x00, 5, "741", SIS_TYPE_SOUTH},
    159       1.1    bouyer 	{PCI_PRODUCT_SIS_745,   0x00, 5, "745", SIS_TYPE_100NEW},
    160       1.1    bouyer 	{PCI_PRODUCT_SIS_746,   0x00, 6, "746", SIS_TYPE_SOUTH},
    161       1.1    bouyer 	{PCI_PRODUCT_SIS_748,   0x00, 6, "748", SIS_TYPE_SOUTH},
    162       1.1    bouyer 	{PCI_PRODUCT_SIS_750,   0x00, 6, "750", SIS_TYPE_SOUTH},
    163       1.1    bouyer 	{PCI_PRODUCT_SIS_751,   0x00, 6, "751", SIS_TYPE_SOUTH},
    164       1.1    bouyer 	{PCI_PRODUCT_SIS_752,   0x00, 6, "752", SIS_TYPE_SOUTH},
    165       1.1    bouyer 	{PCI_PRODUCT_SIS_755,   0x00, 6, "755", SIS_TYPE_SOUTH},
    166      1.19   xtraeme 	{PCI_PRODUCT_SIS_760,	0x00, 6, "760", SIS_TYPE_133NEW},
    167       1.1    bouyer 	/*
    168       1.1    bouyer 	 * From sos (at) freebsd.org: the 0x961 ID will never be found in real world
    169       1.1    bouyer 	 * {PCI_PRODUCT_SIS_961,   0x00, 6, "961", SIS_TYPE_133NEW},
    170       1.1    bouyer 	 */
    171       1.1    bouyer 	{PCI_PRODUCT_SIS_962,   0x00, 6, "962", SIS_TYPE_133NEW},
    172       1.1    bouyer 	{PCI_PRODUCT_SIS_963,   0x00, 6, "963", SIS_TYPE_133NEW},
    173       1.6       skd 	{PCI_PRODUCT_SIS_964,   0x00, 6, "964", SIS_TYPE_133NEW},
    174      1.17    bouyer 	{PCI_PRODUCT_SIS_965,   0x00, 6, "965", SIS_TYPE_133NEW},
    175       1.1    bouyer };
    176       1.1    bouyer 
    177       1.1    bouyer static struct sis_hostbr_type *sis_hostbr_type_match;
    178       1.1    bouyer 
    179       1.1    bouyer static int
    180       1.2   thorpej sis_hostbr_match(struct pci_attach_args *pa)
    181       1.1    bouyer {
    182       1.1    bouyer 	int i;
    183      1.17    bouyer 	pcireg_t id, reg;
    184       1.2   thorpej 
    185       1.1    bouyer 	if (PCI_VENDOR(pa->pa_id) != PCI_VENDOR_SIS)
    186       1.1    bouyer 		return 0;
    187      1.17    bouyer 	if (PCI_PRODUCT(pa->pa_id) == PCI_PRODUCT_SIS_85C503) {
    188      1.17    bouyer 		reg = pci_conf_read(pa->pa_pc, pa->pa_tag, SIS96x_DETECT);
    189      1.17    bouyer 		pci_conf_write(pa->pa_pc, pa->pa_tag, SIS96x_DETECT,
    190      1.17    bouyer 		    reg | SIS96x_DETECT_MASQ);
    191      1.17    bouyer 		id = pci_conf_read(pa->pa_pc, pa->pa_tag, PCI_ID_REG);
    192      1.17    bouyer 		if (((PCI_PRODUCT(id) & 0xfff0) != 0x0960)
    193      1.17    bouyer 		    && (PCI_PRODUCT(id) != 0x0018)) {
    194      1.17    bouyer 			pci_conf_write(pa->pa_pc, pa->pa_tag, SIS96x_DETECT,
    195      1.17    bouyer 			    reg);
    196      1.17    bouyer 		} else {
    197      1.17    bouyer 			pa->pa_id = id;
    198      1.17    bouyer 		}
    199      1.17    bouyer 	}
    200      1.17    bouyer 
    201       1.1    bouyer 	sis_hostbr_type_match = NULL;
    202       1.1    bouyer 	for (i = 0;
    203       1.1    bouyer 	    i < sizeof(sis_hostbr_type) / sizeof(sis_hostbr_type[0]);
    204       1.1    bouyer 	    i++) {
    205       1.1    bouyer 		if (PCI_PRODUCT(pa->pa_id) == sis_hostbr_type[i].id &&
    206       1.1    bouyer 		    PCI_REVISION(pa->pa_class) >= sis_hostbr_type[i].rev)
    207       1.1    bouyer 			sis_hostbr_type_match = &sis_hostbr_type[i];
    208       1.1    bouyer 	}
    209       1.1    bouyer 	return (sis_hostbr_type_match != NULL);
    210       1.1    bouyer }
    211       1.1    bouyer 
    212       1.2   thorpej static int
    213       1.2   thorpej sis_south_match(struct pci_attach_args *pa)
    214       1.1    bouyer {
    215       1.2   thorpej 
    216       1.2   thorpej 	return (PCI_VENDOR(pa->pa_id) == PCI_VENDOR_SIS &&
    217       1.1    bouyer 		PCI_PRODUCT(pa->pa_id) == PCI_PRODUCT_SIS_85C503 &&
    218       1.1    bouyer 		PCI_REVISION(pa->pa_class) >= 0x10);
    219       1.1    bouyer }
    220       1.1    bouyer 
    221       1.2   thorpej static void
    222       1.2   thorpej sis_chip_map(struct pciide_softc *sc, struct pci_attach_args *pa)
    223       1.1    bouyer {
    224       1.1    bouyer 	struct pciide_channel *cp;
    225       1.1    bouyer 	int channel;
    226       1.1    bouyer 	u_int8_t sis_ctr0 = pciide_pci_read(sc->sc_pc, sc->sc_tag, SIS_CTRL0);
    227       1.1    bouyer 	pcireg_t interface = PCI_INTERFACE(pa->pa_class);
    228       1.1    bouyer 	pcireg_t rev = PCI_REVISION(pa->pa_class);
    229       1.1    bouyer 
    230       1.1    bouyer 	if (pciide_chipen(sc, pa) == 0)
    231       1.1    bouyer 		return;
    232       1.1    bouyer 
    233      1.23      cube 	aprint_normal_dev(sc->sc_wdcdev.sc_atac.atac_dev,
    234      1.23      cube 	    "Silicon Integrated Systems ");
    235       1.1    bouyer 	pci_find_device(NULL, sis_hostbr_match);
    236       1.1    bouyer 	if (sis_hostbr_type_match) {
    237       1.1    bouyer 		if (sis_hostbr_type_match->type == SIS_TYPE_SOUTH) {
    238       1.1    bouyer 			pciide_pci_write(sc->sc_pc, sc->sc_tag, SIS_REG_57,
    239       1.1    bouyer 			    pciide_pci_read(sc->sc_pc, sc->sc_tag,
    240       1.1    bouyer 			    SIS_REG_57) & 0x7f);
    241       1.1    bouyer 			if (PCI_PRODUCT(pci_conf_read(sc->sc_pc, sc->sc_tag,
    242       1.1    bouyer 			    PCI_ID_REG)) == SIS_PRODUCT_5518) {
    243       1.1    bouyer 				aprint_normal("96X UDMA%d",
    244       1.1    bouyer 				    sis_hostbr_type_match->udma_mode);
    245       1.1    bouyer 				sc->sis_type = SIS_TYPE_133NEW;
    246      1.12   thorpej 				sc->sc_wdcdev.sc_atac.atac_udma_cap =
    247       1.1    bouyer 			    	    sis_hostbr_type_match->udma_mode;
    248       1.1    bouyer 			} else {
    249       1.1    bouyer 				if (pci_find_device(NULL, sis_south_match)) {
    250       1.1    bouyer 					sc->sis_type = SIS_TYPE_133OLD;
    251      1.12   thorpej 					sc->sc_wdcdev.sc_atac.atac_udma_cap =
    252       1.1    bouyer 				    	    sis_hostbr_type_match->udma_mode;
    253       1.1    bouyer 				} else {
    254       1.1    bouyer 					sc->sis_type = SIS_TYPE_100NEW;
    255      1.12   thorpej 					sc->sc_wdcdev.sc_atac.atac_udma_cap =
    256       1.1    bouyer 					    sis_hostbr_type_match->udma_mode;
    257       1.1    bouyer 				}
    258       1.1    bouyer 			}
    259       1.1    bouyer 		} else {
    260       1.1    bouyer 			sc->sis_type = sis_hostbr_type_match->type;
    261      1.12   thorpej 			sc->sc_wdcdev.sc_atac.atac_udma_cap =
    262       1.1    bouyer 		    	    sis_hostbr_type_match->udma_mode;
    263       1.1    bouyer 		}
    264       1.1    bouyer 		aprint_normal(sis_hostbr_type_match->name);
    265       1.1    bouyer 	} else {
    266       1.1    bouyer 		aprint_normal("5597/5598");
    267       1.1    bouyer 		if (rev >= 0xd0) {
    268      1.12   thorpej 			sc->sc_wdcdev.sc_atac.atac_udma_cap = 2;
    269       1.1    bouyer 			sc->sis_type = SIS_TYPE_66;
    270       1.1    bouyer 		} else {
    271      1.12   thorpej 			sc->sc_wdcdev.sc_atac.atac_udma_cap = 0;
    272       1.1    bouyer 			sc->sis_type = SIS_TYPE_NOUDMA;
    273       1.1    bouyer 		}
    274       1.1    bouyer 	}
    275       1.1    bouyer 	aprint_normal(" IDE controller (rev. 0x%02x)\n",
    276       1.1    bouyer 	    PCI_REVISION(pa->pa_class));
    277      1.23      cube 	aprint_verbose_dev(sc->sc_wdcdev.sc_atac.atac_dev,
    278      1.23      cube 	    "bus-master DMA support present");
    279       1.1    bouyer 	pciide_mapreg_dma(sc, pa);
    280      1.22        ad 	aprint_verbose("\n");
    281       1.1    bouyer 
    282      1.12   thorpej 	sc->sc_wdcdev.sc_atac.atac_cap = ATAC_CAP_DATA16 | ATAC_CAP_DATA32;
    283       1.1    bouyer 	if (sc->sc_dma_ok) {
    284      1.12   thorpej 		sc->sc_wdcdev.sc_atac.atac_cap |= ATAC_CAP_DMA;
    285       1.1    bouyer 		sc->sc_wdcdev.irqack = pciide_irqack;
    286       1.1    bouyer 		if (sc->sis_type >= SIS_TYPE_66)
    287      1.12   thorpej 			sc->sc_wdcdev.sc_atac.atac_cap |= ATAC_CAP_UDMA;
    288       1.1    bouyer 	}
    289       1.1    bouyer 
    290      1.12   thorpej 	sc->sc_wdcdev.sc_atac.atac_pio_cap = 4;
    291      1.12   thorpej 	sc->sc_wdcdev.sc_atac.atac_dma_cap = 2;
    292       1.1    bouyer 
    293      1.12   thorpej 	sc->sc_wdcdev.sc_atac.atac_channels = sc->wdc_chanarray;
    294      1.12   thorpej 	sc->sc_wdcdev.sc_atac.atac_nchannels = PCIIDE_NUM_CHANNELS;
    295       1.1    bouyer 	switch(sc->sis_type) {
    296       1.1    bouyer 	case SIS_TYPE_NOUDMA:
    297       1.1    bouyer 	case SIS_TYPE_66:
    298       1.1    bouyer 	case SIS_TYPE_100OLD:
    299      1.12   thorpej 		sc->sc_wdcdev.sc_atac.atac_set_modes = sis_setup_channel;
    300       1.1    bouyer 		pciide_pci_write(sc->sc_pc, sc->sc_tag, SIS_MISC,
    301       1.1    bouyer 		    pciide_pci_read(sc->sc_pc, sc->sc_tag, SIS_MISC) |
    302       1.1    bouyer 		    SIS_MISC_TIM_SEL | SIS_MISC_FIFO_SIZE | SIS_MISC_GTC);
    303       1.1    bouyer 		break;
    304       1.1    bouyer 	case SIS_TYPE_100NEW:
    305       1.1    bouyer 	case SIS_TYPE_133OLD:
    306      1.12   thorpej 		sc->sc_wdcdev.sc_atac.atac_set_modes = sis_setup_channel;
    307       1.1    bouyer 		pciide_pci_write(sc->sc_pc, sc->sc_tag, SIS_REG_49,
    308       1.1    bouyer 		    pciide_pci_read(sc->sc_pc, sc->sc_tag, SIS_REG_49) | 0x01);
    309       1.1    bouyer 		break;
    310       1.1    bouyer 	case SIS_TYPE_133NEW:
    311      1.12   thorpej 		sc->sc_wdcdev.sc_atac.atac_set_modes = sis96x_setup_channel;
    312       1.1    bouyer 		pciide_pci_write(sc->sc_pc, sc->sc_tag, SIS_REG_50,
    313       1.1    bouyer 		    pciide_pci_read(sc->sc_pc, sc->sc_tag, SIS_REG_50) & 0xf7);
    314       1.1    bouyer 		pciide_pci_write(sc->sc_pc, sc->sc_tag, SIS_REG_52,
    315       1.1    bouyer 		    pciide_pci_read(sc->sc_pc, sc->sc_tag, SIS_REG_52) & 0xf7);
    316       1.1    bouyer 		break;
    317       1.1    bouyer 	}
    318      1.10   thorpej 
    319      1.10   thorpej 	wdc_allocate_regs(&sc->sc_wdcdev);
    320       1.1    bouyer 
    321      1.12   thorpej 	for (channel = 0; channel < sc->sc_wdcdev.sc_atac.atac_nchannels;
    322      1.12   thorpej 	     channel++) {
    323       1.1    bouyer 		cp = &sc->pciide_channels[channel];
    324       1.1    bouyer 		if (pciide_chansetup(sc, channel, interface) == 0)
    325       1.1    bouyer 			continue;
    326       1.1    bouyer 		if ((channel == 0 && (sis_ctr0 & SIS_CTRL0_CHAN0_EN) == 0) ||
    327       1.1    bouyer 		    (channel == 1 && (sis_ctr0 & SIS_CTRL0_CHAN1_EN) == 0)) {
    328      1.23      cube 			aprint_normal_dev(sc->sc_wdcdev.sc_atac.atac_dev,
    329      1.23      cube 			    "%s channel ignored (disabled)\n", cp->name);
    330      1.10   thorpej 			cp->ata_channel.ch_flags |= ATACH_DISABLED;
    331       1.1    bouyer 			continue;
    332       1.1    bouyer 		}
    333  1.25.4.1     rmind 		pciide_mapchan(pa, cp, interface, pciide_pci_intr);
    334       1.1    bouyer 	}
    335       1.1    bouyer }
    336       1.1    bouyer 
    337       1.2   thorpej static void
    338      1.10   thorpej sis96x_setup_channel(struct ata_channel *chp)
    339       1.1    bouyer {
    340       1.1    bouyer 	struct ata_drive_datas *drvp;
    341      1.13   thorpej 	int drive, s;
    342       1.1    bouyer 	u_int32_t sis_tim;
    343       1.1    bouyer 	u_int32_t idedma_ctl;
    344       1.1    bouyer 	int regtim;
    345      1.11   thorpej 	struct pciide_channel *cp = CHAN_TO_PCHAN(chp);
    346      1.11   thorpej 	struct pciide_softc *sc = CHAN_TO_PCIIDE(chp);
    347       1.1    bouyer 
    348       1.1    bouyer 	sis_tim = 0;
    349       1.1    bouyer 	idedma_ctl = 0;
    350       1.1    bouyer 	/* setup DMA if needed */
    351       1.1    bouyer 	pciide_channel_dma_setup(cp);
    352       1.1    bouyer 
    353       1.1    bouyer 	for (drive = 0; drive < 2; drive++) {
    354       1.1    bouyer 		regtim = SIS_TIM133(
    355       1.1    bouyer 		    pciide_pci_read(sc->sc_pc, sc->sc_tag, SIS_REG_57),
    356       1.5   thorpej 		    chp->ch_channel, drive);
    357       1.1    bouyer 		drvp = &chp->ch_drive[drive];
    358       1.1    bouyer 		/* If no drive, skip */
    359       1.1    bouyer 		if ((drvp->drive_flags & DRIVE) == 0)
    360       1.1    bouyer 			continue;
    361       1.1    bouyer 		/* add timing values, setup DMA if needed */
    362       1.1    bouyer 		if (drvp->drive_flags & DRIVE_UDMA) {
    363       1.1    bouyer 			/* use Ultra/DMA */
    364      1.13   thorpej 			s = splbio();
    365       1.1    bouyer 			drvp->drive_flags &= ~DRIVE_DMA;
    366      1.13   thorpej 			splx(s);
    367       1.1    bouyer 			if (pciide_pci_read(sc->sc_pc, sc->sc_tag,
    368       1.5   thorpej 			    SIS96x_REG_CBL(chp->ch_channel)) & SIS96x_REG_CBL_33) {
    369       1.1    bouyer 				if (drvp->UDMA_mode > 2)
    370       1.1    bouyer 					drvp->UDMA_mode = 2;
    371       1.1    bouyer 			}
    372       1.1    bouyer 			sis_tim |= sis_udma133new_tim[drvp->UDMA_mode];
    373       1.1    bouyer 			sis_tim |= sis_pio133new_tim[drvp->PIO_mode];
    374       1.1    bouyer 			idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
    375       1.1    bouyer 		} else if (drvp->drive_flags & DRIVE_DMA) {
    376       1.1    bouyer 			/*
    377       1.1    bouyer 			 * use Multiword DMA
    378       1.1    bouyer 			 * Timings will be used for both PIO and DMA,
    379       1.1    bouyer 			 * so adjust DMA mode if needed
    380       1.1    bouyer 			 */
    381       1.1    bouyer 			if (drvp->PIO_mode > (drvp->DMA_mode + 2))
    382       1.1    bouyer 				drvp->PIO_mode = drvp->DMA_mode + 2;
    383       1.1    bouyer 			if (drvp->DMA_mode + 2 > (drvp->PIO_mode))
    384       1.1    bouyer 				drvp->DMA_mode = (drvp->PIO_mode > 2) ?
    385       1.1    bouyer 				    drvp->PIO_mode - 2 : 0;
    386       1.1    bouyer 			sis_tim |= sis_dma133new_tim[drvp->DMA_mode];
    387       1.1    bouyer 			idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
    388       1.1    bouyer 		} else {
    389       1.1    bouyer 			sis_tim |= sis_pio133new_tim[drvp->PIO_mode];
    390       1.1    bouyer 		}
    391       1.9   thorpej 		ATADEBUG_PRINT(("sis96x_setup_channel: new timings reg for "
    392       1.1    bouyer 		    "channel %d drive %d: 0x%x (reg 0x%x)\n",
    393       1.5   thorpej 		    chp->ch_channel, drive, sis_tim, regtim), DEBUG_PROBE);
    394       1.1    bouyer 		pci_conf_write(sc->sc_pc, sc->sc_tag, regtim, sis_tim);
    395       1.1    bouyer 	}
    396       1.1    bouyer 	if (idedma_ctl != 0) {
    397       1.1    bouyer 		/* Add software bits in status register */
    398       1.3      fvdl 		bus_space_write_1(sc->sc_dma_iot, cp->dma_iohs[IDEDMA_CTL], 0,
    399       1.1    bouyer 		    idedma_ctl);
    400       1.1    bouyer 	}
    401       1.1    bouyer }
    402       1.1    bouyer 
    403       1.2   thorpej static void
    404      1.10   thorpej sis_setup_channel(struct ata_channel *chp)
    405       1.1    bouyer {
    406       1.1    bouyer 	struct ata_drive_datas *drvp;
    407      1.13   thorpej 	int drive, s;
    408       1.1    bouyer 	u_int32_t sis_tim;
    409       1.1    bouyer 	u_int32_t idedma_ctl;
    410      1.11   thorpej 	struct pciide_channel *cp = CHAN_TO_PCHAN(chp);
    411      1.11   thorpej 	struct pciide_softc *sc = CHAN_TO_PCIIDE(chp);
    412       1.1    bouyer 
    413       1.9   thorpej 	ATADEBUG_PRINT(("sis_setup_channel: old timings reg for "
    414      1.14     perry 	    "channel %d 0x%x\n", chp->ch_channel,
    415       1.5   thorpej 	    pci_conf_read(sc->sc_pc, sc->sc_tag, SIS_TIM(chp->ch_channel))),
    416       1.1    bouyer 	    DEBUG_PROBE);
    417       1.1    bouyer 	sis_tim = 0;
    418       1.1    bouyer 	idedma_ctl = 0;
    419       1.1    bouyer 	/* setup DMA if needed */
    420       1.1    bouyer 	pciide_channel_dma_setup(cp);
    421       1.1    bouyer 
    422       1.1    bouyer 	for (drive = 0; drive < 2; drive++) {
    423       1.1    bouyer 		drvp = &chp->ch_drive[drive];
    424       1.1    bouyer 		/* If no drive, skip */
    425       1.1    bouyer 		if ((drvp->drive_flags & DRIVE) == 0)
    426       1.1    bouyer 			continue;
    427       1.1    bouyer 		/* add timing values, setup DMA if needed */
    428       1.1    bouyer 		if ((drvp->drive_flags & DRIVE_DMA) == 0 &&
    429       1.1    bouyer 		    (drvp->drive_flags & DRIVE_UDMA) == 0)
    430       1.1    bouyer 			goto pio;
    431       1.1    bouyer 
    432       1.1    bouyer 		if (drvp->drive_flags & DRIVE_UDMA) {
    433       1.1    bouyer 			/* use Ultra/DMA */
    434      1.13   thorpej 			s = splbio();
    435       1.1    bouyer 			drvp->drive_flags &= ~DRIVE_DMA;
    436      1.13   thorpej 			splx(s);
    437       1.1    bouyer 			if (pciide_pci_read(sc->sc_pc, sc->sc_tag,
    438       1.5   thorpej 			    SIS_REG_CBL) & SIS_REG_CBL_33(chp->ch_channel)) {
    439       1.1    bouyer 				if (drvp->UDMA_mode > 2)
    440       1.1    bouyer 					drvp->UDMA_mode = 2;
    441       1.1    bouyer 			}
    442       1.1    bouyer 			switch (sc->sis_type) {
    443       1.1    bouyer 			case SIS_TYPE_66:
    444       1.1    bouyer 			case SIS_TYPE_100OLD:
    445      1.14     perry 				sis_tim |= sis_udma66_tim[drvp->UDMA_mode] <<
    446       1.1    bouyer 				    SIS_TIM66_UDMA_TIME_OFF(drive);
    447       1.1    bouyer 				break;
    448       1.1    bouyer 			case SIS_TYPE_100NEW:
    449       1.1    bouyer 				sis_tim |=
    450      1.14     perry 				    sis_udma100new_tim[drvp->UDMA_mode] <<
    451       1.1    bouyer 				    SIS_TIM100_UDMA_TIME_OFF(drive);
    452       1.1    bouyer 			case SIS_TYPE_133OLD:
    453       1.1    bouyer 				sis_tim |=
    454      1.14     perry 				    sis_udma133old_tim[drvp->UDMA_mode] <<
    455       1.1    bouyer 				    SIS_TIM100_UDMA_TIME_OFF(drive);
    456       1.1    bouyer 				break;
    457       1.1    bouyer 			default:
    458       1.1    bouyer 				aprint_error("unknown SiS IDE type %d\n",
    459       1.1    bouyer 				    sc->sis_type);
    460       1.1    bouyer 			}
    461       1.1    bouyer 		} else {
    462       1.1    bouyer 			/*
    463       1.1    bouyer 			 * use Multiword DMA
    464       1.1    bouyer 			 * Timings will be used for both PIO and DMA,
    465       1.1    bouyer 			 * so adjust DMA mode if needed
    466       1.1    bouyer 			 */
    467       1.1    bouyer 			if (drvp->PIO_mode > (drvp->DMA_mode + 2))
    468       1.1    bouyer 				drvp->PIO_mode = drvp->DMA_mode + 2;
    469       1.1    bouyer 			if (drvp->DMA_mode + 2 > (drvp->PIO_mode))
    470       1.1    bouyer 				drvp->DMA_mode = (drvp->PIO_mode > 2) ?
    471       1.1    bouyer 				    drvp->PIO_mode - 2 : 0;
    472       1.1    bouyer 			if (drvp->DMA_mode == 0)
    473       1.1    bouyer 				drvp->PIO_mode = 0;
    474       1.1    bouyer 		}
    475       1.1    bouyer 		idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
    476       1.1    bouyer pio:		switch (sc->sis_type) {
    477       1.1    bouyer 		case SIS_TYPE_NOUDMA:
    478       1.1    bouyer 		case SIS_TYPE_66:
    479       1.1    bouyer 		case SIS_TYPE_100OLD:
    480       1.1    bouyer 			sis_tim |= sis_pio_act[drvp->PIO_mode] <<
    481       1.1    bouyer 			    SIS_TIM66_ACT_OFF(drive);
    482       1.1    bouyer 			sis_tim |= sis_pio_rec[drvp->PIO_mode] <<
    483       1.1    bouyer 			    SIS_TIM66_REC_OFF(drive);
    484       1.1    bouyer 			break;
    485       1.1    bouyer 		case SIS_TYPE_100NEW:
    486       1.1    bouyer 		case SIS_TYPE_133OLD:
    487       1.1    bouyer 			sis_tim |= sis_pio_act[drvp->PIO_mode] <<
    488       1.1    bouyer 			    SIS_TIM100_ACT_OFF(drive);
    489       1.1    bouyer 			sis_tim |= sis_pio_rec[drvp->PIO_mode] <<
    490       1.1    bouyer 			    SIS_TIM100_REC_OFF(drive);
    491       1.1    bouyer 			break;
    492       1.1    bouyer 		default:
    493       1.1    bouyer 			aprint_error("unknown SiS IDE type %d\n",
    494       1.1    bouyer 			    sc->sis_type);
    495       1.1    bouyer 		}
    496       1.1    bouyer 	}
    497       1.9   thorpej 	ATADEBUG_PRINT(("sis_setup_channel: new timings reg for "
    498       1.5   thorpej 	    "channel %d 0x%x\n", chp->ch_channel, sis_tim), DEBUG_PROBE);
    499       1.5   thorpej 	pci_conf_write(sc->sc_pc, sc->sc_tag, SIS_TIM(chp->ch_channel),
    500       1.5   thorpej 		       sis_tim);
    501       1.1    bouyer 	if (idedma_ctl != 0) {
    502       1.1    bouyer 		/* Add software bits in status register */
    503       1.3      fvdl 		bus_space_write_1(sc->sc_dma_iot, cp->dma_iohs[IDEDMA_CTL], 0,
    504       1.1    bouyer 		    idedma_ctl);
    505       1.1    bouyer 	}
    506       1.1    bouyer }
    507       1.6       skd 
    508       1.6       skd static void
    509       1.6       skd sis_sata_chip_map(struct pciide_softc *sc, struct pci_attach_args *pa)
    510       1.6       skd {
    511       1.6       skd 	struct pciide_channel *cp;
    512       1.6       skd 	pcireg_t interface = PCI_INTERFACE(pa->pa_class);
    513       1.6       skd 	int channel;
    514       1.6       skd 
    515       1.6       skd 	if (pciide_chipen(sc, pa) == 0)
    516       1.6       skd 		return;
    517       1.6       skd 
    518       1.6       skd 	if (interface == 0) {
    519       1.9   thorpej 		ATADEBUG_PRINT(("sis_sata_chip_map interface == 0\n"),
    520       1.6       skd 		    DEBUG_PROBE);
    521       1.6       skd 		interface = PCIIDE_INTERFACE_BUS_MASTER_DMA |
    522       1.6       skd 		    PCIIDE_INTERFACE_PCI(0) | PCIIDE_INTERFACE_PCI(1);
    523       1.6       skd 	}
    524       1.6       skd 
    525      1.23      cube 	aprint_normal_dev(sc->sc_wdcdev.sc_atac.atac_dev,
    526      1.23      cube 	    "Silicon Integrated Systems 180/96X SATA controller "
    527      1.23      cube 	    "(rev. 0x%02x)\n", PCI_REVISION(pa->pa_class));
    528       1.6       skd 
    529      1.23      cube 	aprint_verbose_dev(sc->sc_wdcdev.sc_atac.atac_dev,
    530      1.23      cube 	    "bus-master DMA support present");
    531       1.6       skd 	pciide_mapreg_dma(sc, pa);
    532      1.22        ad 	aprint_verbose("\n");
    533       1.6       skd 
    534       1.6       skd 	if (sc->sc_dma_ok) {
    535      1.12   thorpej 		sc->sc_wdcdev.sc_atac.atac_cap |= ATAC_CAP_UDMA | ATAC_CAP_DMA;
    536       1.6       skd 		sc->sc_wdcdev.irqack = pciide_irqack;
    537       1.6       skd 	}
    538      1.12   thorpej 	sc->sc_wdcdev.sc_atac.atac_pio_cap = 4;
    539      1.12   thorpej 	sc->sc_wdcdev.sc_atac.atac_dma_cap = 2;
    540      1.12   thorpej 	sc->sc_wdcdev.sc_atac.atac_udma_cap = 6;
    541      1.12   thorpej 
    542      1.12   thorpej 	sc->sc_wdcdev.sc_atac.atac_channels = sc->wdc_chanarray;
    543      1.12   thorpej 	sc->sc_wdcdev.sc_atac.atac_nchannels = PCIIDE_NUM_CHANNELS;
    544      1.12   thorpej 	sc->sc_wdcdev.sc_atac.atac_cap |= ATAC_CAP_DATA16 | ATAC_CAP_DATA32;
    545      1.12   thorpej 	sc->sc_wdcdev.sc_atac.atac_set_modes = sata_setup_channel;
    546       1.6       skd 
    547      1.10   thorpej 	wdc_allocate_regs(&sc->sc_wdcdev);
    548      1.10   thorpej 
    549      1.12   thorpej 	for (channel = 0; channel < sc->sc_wdcdev.sc_atac.atac_nchannels;
    550      1.12   thorpej 	     channel++) {
    551       1.6       skd 		cp = &sc->pciide_channels[channel];
    552       1.6       skd 		if (pciide_chansetup(sc, channel, interface) == 0)
    553       1.6       skd 			continue;
    554  1.25.4.1     rmind 		pciide_mapchan(pa, cp, interface, pciide_pci_intr);
    555       1.6       skd 	}
    556       1.6       skd }
    557