Home | History | Annotate | Line # | Download | only in pci
siside.c revision 1.7
      1  1.7  mycroft /*	$NetBSD: siside.c,v 1.7 2004/07/21 16:40:50 mycroft Exp $	*/
      2  1.1   bouyer 
      3  1.1   bouyer /*
      4  1.1   bouyer  * Copyright (c) 1999, 2000, 2001 Manuel Bouyer.
      5  1.1   bouyer  *
      6  1.1   bouyer  * Redistribution and use in source and binary forms, with or without
      7  1.1   bouyer  * modification, are permitted provided that the following conditions
      8  1.1   bouyer  * are met:
      9  1.1   bouyer  * 1. Redistributions of source code must retain the above copyright
     10  1.1   bouyer  *    notice, this list of conditions and the following disclaimer.
     11  1.1   bouyer  * 2. Redistributions in binary form must reproduce the above copyright
     12  1.1   bouyer  *    notice, this list of conditions and the following disclaimer in the
     13  1.1   bouyer  *    documentation and/or other materials provided with the distribution.
     14  1.1   bouyer  * 3. All advertising materials mentioning features or use of this software
     15  1.1   bouyer  *    must display the following acknowledgement:
     16  1.1   bouyer  *	This product includes software developed by Manuel Bouyer.
     17  1.1   bouyer  * 4. The name of the author may not be used to endorse or promote products
     18  1.1   bouyer  *    derived from this software without specific prior written permission.
     19  1.1   bouyer  *
     20  1.1   bouyer  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
     21  1.1   bouyer  * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
     22  1.1   bouyer  * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
     23  1.1   bouyer  * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
     24  1.1   bouyer  * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
     25  1.1   bouyer  * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
     26  1.1   bouyer  * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
     27  1.1   bouyer  * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
     28  1.1   bouyer  * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
     29  1.1   bouyer  * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
     30  1.1   bouyer  */
     31  1.1   bouyer 
     32  1.1   bouyer #include <sys/param.h>
     33  1.1   bouyer #include <sys/systm.h>
     34  1.1   bouyer 
     35  1.1   bouyer #include <dev/pci/pcivar.h>
     36  1.1   bouyer #include <dev/pci/pcidevs.h>
     37  1.1   bouyer #include <dev/pci/pciidereg.h>
     38  1.1   bouyer #include <dev/pci/pciidevar.h>
     39  1.1   bouyer #include <dev/pci/pciide_sis_reg.h>
     40  1.1   bouyer 
     41  1.2  thorpej static void sis_chip_map(struct pciide_softc *, struct pci_attach_args *);
     42  1.6      skd static void sis_sata_chip_map(struct pciide_softc *, struct pci_attach_args *);
     43  1.4  thorpej static void sis_setup_channel(struct wdc_channel *);
     44  1.4  thorpej static void sis96x_setup_channel(struct wdc_channel *);
     45  1.2  thorpej 
     46  1.2  thorpej static int  sis_hostbr_match(struct pci_attach_args *);
     47  1.2  thorpej static int  sis_south_match(struct pci_attach_args *);
     48  1.1   bouyer 
     49  1.2  thorpej static int  siside_match(struct device *, struct cfdata *, void *);
     50  1.2  thorpej static void siside_attach(struct device *, struct device *, void *);
     51  1.1   bouyer 
     52  1.1   bouyer CFATTACH_DECL(siside, sizeof(struct pciide_softc),
     53  1.1   bouyer     siside_match, siside_attach, NULL, NULL);
     54  1.1   bouyer 
     55  1.2  thorpej static const struct pciide_product_desc pciide_sis_products[] =  {
     56  1.1   bouyer 	{ PCI_PRODUCT_SIS_5597_IDE,
     57  1.1   bouyer 	  0,
     58  1.1   bouyer 	  NULL,
     59  1.1   bouyer 	  sis_chip_map,
     60  1.1   bouyer 	},
     61  1.6      skd 	{ PCI_PRODUCT_SIS_180_SATA,
     62  1.6      skd 	  0,
     63  1.6      skd 	  NULL,
     64  1.6      skd 	  sis_sata_chip_map,
     65  1.6      skd 	},
     66  1.1   bouyer 	{ 0,
     67  1.1   bouyer 	  0,
     68  1.1   bouyer 	  NULL,
     69  1.1   bouyer 	  NULL
     70  1.1   bouyer 	}
     71  1.1   bouyer };
     72  1.1   bouyer 
     73  1.2  thorpej static int
     74  1.2  thorpej siside_match(struct device *parent, struct cfdata *match, void *aux)
     75  1.1   bouyer {
     76  1.1   bouyer 	struct pci_attach_args *pa = aux;
     77  1.1   bouyer 
     78  1.1   bouyer 	if (PCI_VENDOR(pa->pa_id) == PCI_VENDOR_SIS) {
     79  1.1   bouyer 		if (pciide_lookup_product(pa->pa_id, pciide_sis_products))
     80  1.1   bouyer 			return (2);
     81  1.1   bouyer 	}
     82  1.1   bouyer 	return (0);
     83  1.1   bouyer }
     84  1.1   bouyer 
     85  1.2  thorpej static void
     86  1.2  thorpej siside_attach(struct device *parent, struct device *self, void *aux)
     87  1.1   bouyer {
     88  1.1   bouyer 	struct pci_attach_args *pa = aux;
     89  1.1   bouyer 	struct pciide_softc *sc = (struct pciide_softc *)self;
     90  1.1   bouyer 
     91  1.1   bouyer 	pciide_common_attach(sc, pa,
     92  1.1   bouyer 	    pciide_lookup_product(pa->pa_id, pciide_sis_products));
     93  1.1   bouyer 
     94  1.1   bouyer }
     95  1.1   bouyer 
     96  1.1   bouyer static struct sis_hostbr_type {
     97  1.1   bouyer 	u_int16_t id;
     98  1.1   bouyer 	u_int8_t rev;
     99  1.1   bouyer 	u_int8_t udma_mode;
    100  1.1   bouyer 	char *name;
    101  1.1   bouyer 	u_int8_t type;
    102  1.1   bouyer #define SIS_TYPE_NOUDMA	0
    103  1.1   bouyer #define SIS_TYPE_66	1
    104  1.1   bouyer #define SIS_TYPE_100OLD	2
    105  1.1   bouyer #define SIS_TYPE_100NEW 3
    106  1.1   bouyer #define SIS_TYPE_133OLD 4
    107  1.1   bouyer #define SIS_TYPE_133NEW 5
    108  1.1   bouyer #define SIS_TYPE_SOUTH	6
    109  1.1   bouyer } sis_hostbr_type[] = {
    110  1.1   bouyer 	/* Most infos here are from sos (at) freebsd.org */
    111  1.1   bouyer 	{PCI_PRODUCT_SIS_530HB, 0x00, 4, "530", SIS_TYPE_66},
    112  1.1   bouyer #if 0
    113  1.1   bouyer 	/*
    114  1.1   bouyer 	 * controllers associated to a rev 0x2 530 Host to PCI Bridge
    115  1.1   bouyer 	 * have problems with UDMA (info provided by Christos)
    116  1.1   bouyer 	 */
    117  1.1   bouyer 	{PCI_PRODUCT_SIS_530HB, 0x02, 0, "530 (buggy)", SIS_TYPE_NOUDMA},
    118  1.1   bouyer #endif
    119  1.1   bouyer 	{PCI_PRODUCT_SIS_540HB, 0x00, 4, "540", SIS_TYPE_66},
    120  1.1   bouyer 	{PCI_PRODUCT_SIS_550HB, 0x00, 4, "550", SIS_TYPE_66},
    121  1.1   bouyer 	{PCI_PRODUCT_SIS_620,   0x00, 4, "620", SIS_TYPE_66},
    122  1.1   bouyer 	{PCI_PRODUCT_SIS_630,   0x00, 4, "630", SIS_TYPE_66},
    123  1.1   bouyer 	{PCI_PRODUCT_SIS_630,   0x30, 5, "630S", SIS_TYPE_100NEW},
    124  1.1   bouyer 	{PCI_PRODUCT_SIS_633,   0x00, 5, "633", SIS_TYPE_100NEW},
    125  1.1   bouyer 	{PCI_PRODUCT_SIS_635,   0x00, 5, "635", SIS_TYPE_100NEW},
    126  1.1   bouyer 	{PCI_PRODUCT_SIS_640,   0x00, 4, "640", SIS_TYPE_SOUTH},
    127  1.1   bouyer 	{PCI_PRODUCT_SIS_645,   0x00, 6, "645", SIS_TYPE_SOUTH},
    128  1.1   bouyer 	{PCI_PRODUCT_SIS_646,   0x00, 6, "645DX", SIS_TYPE_SOUTH},
    129  1.1   bouyer 	{PCI_PRODUCT_SIS_648,   0x00, 6, "648", SIS_TYPE_SOUTH},
    130  1.1   bouyer 	{PCI_PRODUCT_SIS_650,   0x00, 6, "650", SIS_TYPE_SOUTH},
    131  1.1   bouyer 	{PCI_PRODUCT_SIS_651,   0x00, 6, "651", SIS_TYPE_SOUTH},
    132  1.1   bouyer 	{PCI_PRODUCT_SIS_652,   0x00, 6, "652", SIS_TYPE_SOUTH},
    133  1.1   bouyer 	{PCI_PRODUCT_SIS_655,   0x00, 6, "655", SIS_TYPE_SOUTH},
    134  1.1   bouyer 	{PCI_PRODUCT_SIS_658,   0x00, 6, "658", SIS_TYPE_SOUTH},
    135  1.1   bouyer 	{PCI_PRODUCT_SIS_730,   0x00, 5, "730", SIS_TYPE_100OLD},
    136  1.1   bouyer 	{PCI_PRODUCT_SIS_733,   0x00, 5, "733", SIS_TYPE_100NEW},
    137  1.1   bouyer 	{PCI_PRODUCT_SIS_735,   0x00, 5, "735", SIS_TYPE_100NEW},
    138  1.1   bouyer 	{PCI_PRODUCT_SIS_740,   0x00, 5, "740", SIS_TYPE_SOUTH},
    139  1.7  mycroft 	{PCI_PRODUCT_SIS_741,   0x00, 5, "741", SIS_TYPE_SOUTH},
    140  1.1   bouyer 	{PCI_PRODUCT_SIS_745,   0x00, 5, "745", SIS_TYPE_100NEW},
    141  1.1   bouyer 	{PCI_PRODUCT_SIS_746,   0x00, 6, "746", SIS_TYPE_SOUTH},
    142  1.1   bouyer 	{PCI_PRODUCT_SIS_748,   0x00, 6, "748", SIS_TYPE_SOUTH},
    143  1.1   bouyer 	{PCI_PRODUCT_SIS_750,   0x00, 6, "750", SIS_TYPE_SOUTH},
    144  1.1   bouyer 	{PCI_PRODUCT_SIS_751,   0x00, 6, "751", SIS_TYPE_SOUTH},
    145  1.1   bouyer 	{PCI_PRODUCT_SIS_752,   0x00, 6, "752", SIS_TYPE_SOUTH},
    146  1.1   bouyer 	{PCI_PRODUCT_SIS_755,   0x00, 6, "755", SIS_TYPE_SOUTH},
    147  1.1   bouyer 	/*
    148  1.1   bouyer 	 * From sos (at) freebsd.org: the 0x961 ID will never be found in real world
    149  1.1   bouyer 	 * {PCI_PRODUCT_SIS_961,   0x00, 6, "961", SIS_TYPE_133NEW},
    150  1.1   bouyer 	 */
    151  1.1   bouyer 	{PCI_PRODUCT_SIS_962,   0x00, 6, "962", SIS_TYPE_133NEW},
    152  1.1   bouyer 	{PCI_PRODUCT_SIS_963,   0x00, 6, "963", SIS_TYPE_133NEW},
    153  1.6      skd 	{PCI_PRODUCT_SIS_964,   0x00, 6, "964", SIS_TYPE_133NEW},
    154  1.1   bouyer };
    155  1.1   bouyer 
    156  1.1   bouyer static struct sis_hostbr_type *sis_hostbr_type_match;
    157  1.1   bouyer 
    158  1.1   bouyer static int
    159  1.2  thorpej sis_hostbr_match(struct pci_attach_args *pa)
    160  1.1   bouyer {
    161  1.1   bouyer 	int i;
    162  1.2  thorpej 
    163  1.1   bouyer 	if (PCI_VENDOR(pa->pa_id) != PCI_VENDOR_SIS)
    164  1.1   bouyer 		return 0;
    165  1.1   bouyer 	sis_hostbr_type_match = NULL;
    166  1.1   bouyer 	for (i = 0;
    167  1.1   bouyer 	    i < sizeof(sis_hostbr_type) / sizeof(sis_hostbr_type[0]);
    168  1.1   bouyer 	    i++) {
    169  1.1   bouyer 		if (PCI_PRODUCT(pa->pa_id) == sis_hostbr_type[i].id &&
    170  1.1   bouyer 		    PCI_REVISION(pa->pa_class) >= sis_hostbr_type[i].rev)
    171  1.1   bouyer 			sis_hostbr_type_match = &sis_hostbr_type[i];
    172  1.1   bouyer 	}
    173  1.1   bouyer 	return (sis_hostbr_type_match != NULL);
    174  1.1   bouyer }
    175  1.1   bouyer 
    176  1.2  thorpej static int
    177  1.2  thorpej sis_south_match(struct pci_attach_args *pa)
    178  1.1   bouyer {
    179  1.2  thorpej 
    180  1.2  thorpej 	return (PCI_VENDOR(pa->pa_id) == PCI_VENDOR_SIS &&
    181  1.1   bouyer 		PCI_PRODUCT(pa->pa_id) == PCI_PRODUCT_SIS_85C503 &&
    182  1.1   bouyer 		PCI_REVISION(pa->pa_class) >= 0x10);
    183  1.1   bouyer }
    184  1.1   bouyer 
    185  1.2  thorpej static void
    186  1.2  thorpej sis_chip_map(struct pciide_softc *sc, struct pci_attach_args *pa)
    187  1.1   bouyer {
    188  1.1   bouyer 	struct pciide_channel *cp;
    189  1.1   bouyer 	int channel;
    190  1.1   bouyer 	u_int8_t sis_ctr0 = pciide_pci_read(sc->sc_pc, sc->sc_tag, SIS_CTRL0);
    191  1.1   bouyer 	pcireg_t interface = PCI_INTERFACE(pa->pa_class);
    192  1.1   bouyer 	pcireg_t rev = PCI_REVISION(pa->pa_class);
    193  1.1   bouyer 	bus_size_t cmdsize, ctlsize;
    194  1.1   bouyer 
    195  1.1   bouyer 	if (pciide_chipen(sc, pa) == 0)
    196  1.1   bouyer 		return;
    197  1.1   bouyer 
    198  1.6      skd 	aprint_normal("%s: Silicon Integrated Systems ",
    199  1.1   bouyer 	    sc->sc_wdcdev.sc_dev.dv_xname);
    200  1.1   bouyer 	pci_find_device(NULL, sis_hostbr_match);
    201  1.1   bouyer 	if (sis_hostbr_type_match) {
    202  1.1   bouyer 		if (sis_hostbr_type_match->type == SIS_TYPE_SOUTH) {
    203  1.1   bouyer 			pciide_pci_write(sc->sc_pc, sc->sc_tag, SIS_REG_57,
    204  1.1   bouyer 			    pciide_pci_read(sc->sc_pc, sc->sc_tag,
    205  1.1   bouyer 			    SIS_REG_57) & 0x7f);
    206  1.1   bouyer 			if (PCI_PRODUCT(pci_conf_read(sc->sc_pc, sc->sc_tag,
    207  1.1   bouyer 			    PCI_ID_REG)) == SIS_PRODUCT_5518) {
    208  1.1   bouyer 				aprint_normal("96X UDMA%d",
    209  1.1   bouyer 				    sis_hostbr_type_match->udma_mode);
    210  1.1   bouyer 				sc->sis_type = SIS_TYPE_133NEW;
    211  1.1   bouyer 				sc->sc_wdcdev.UDMA_cap =
    212  1.1   bouyer 			    	    sis_hostbr_type_match->udma_mode;
    213  1.1   bouyer 			} else {
    214  1.1   bouyer 				if (pci_find_device(NULL, sis_south_match)) {
    215  1.1   bouyer 					sc->sis_type = SIS_TYPE_133OLD;
    216  1.1   bouyer 					sc->sc_wdcdev.UDMA_cap =
    217  1.1   bouyer 				    	    sis_hostbr_type_match->udma_mode;
    218  1.1   bouyer 				} else {
    219  1.1   bouyer 					sc->sis_type = SIS_TYPE_100NEW;
    220  1.1   bouyer 					sc->sc_wdcdev.UDMA_cap =
    221  1.1   bouyer 					    sis_hostbr_type_match->udma_mode;
    222  1.1   bouyer 				}
    223  1.1   bouyer 			}
    224  1.1   bouyer 		} else {
    225  1.1   bouyer 			sc->sis_type = sis_hostbr_type_match->type;
    226  1.1   bouyer 			sc->sc_wdcdev.UDMA_cap =
    227  1.1   bouyer 		    	    sis_hostbr_type_match->udma_mode;
    228  1.1   bouyer 		}
    229  1.1   bouyer 		aprint_normal(sis_hostbr_type_match->name);
    230  1.1   bouyer 	} else {
    231  1.1   bouyer 		aprint_normal("5597/5598");
    232  1.1   bouyer 		if (rev >= 0xd0) {
    233  1.1   bouyer 			sc->sc_wdcdev.UDMA_cap = 2;
    234  1.1   bouyer 			sc->sis_type = SIS_TYPE_66;
    235  1.1   bouyer 		} else {
    236  1.1   bouyer 			sc->sc_wdcdev.UDMA_cap = 0;
    237  1.1   bouyer 			sc->sis_type = SIS_TYPE_NOUDMA;
    238  1.1   bouyer 		}
    239  1.1   bouyer 	}
    240  1.1   bouyer 	aprint_normal(" IDE controller (rev. 0x%02x)\n",
    241  1.1   bouyer 	    PCI_REVISION(pa->pa_class));
    242  1.1   bouyer 	aprint_normal("%s: bus-master DMA support present",
    243  1.1   bouyer 	    sc->sc_wdcdev.sc_dev.dv_xname);
    244  1.1   bouyer 	pciide_mapreg_dma(sc, pa);
    245  1.1   bouyer 	aprint_normal("\n");
    246  1.1   bouyer 
    247  1.1   bouyer 	sc->sc_wdcdev.cap = WDC_CAPABILITY_DATA16 | WDC_CAPABILITY_DATA32 |
    248  1.1   bouyer 	    WDC_CAPABILITY_MODE;
    249  1.1   bouyer 	if (sc->sc_dma_ok) {
    250  1.1   bouyer 		sc->sc_wdcdev.cap |= WDC_CAPABILITY_DMA | WDC_CAPABILITY_IRQACK;
    251  1.1   bouyer 		sc->sc_wdcdev.irqack = pciide_irqack;
    252  1.1   bouyer 		if (sc->sis_type >= SIS_TYPE_66)
    253  1.1   bouyer 			sc->sc_wdcdev.cap |= WDC_CAPABILITY_UDMA;
    254  1.1   bouyer 	}
    255  1.1   bouyer 
    256  1.1   bouyer 	sc->sc_wdcdev.PIO_cap = 4;
    257  1.1   bouyer 	sc->sc_wdcdev.DMA_cap = 2;
    258  1.1   bouyer 
    259  1.1   bouyer 	sc->sc_wdcdev.channels = sc->wdc_chanarray;
    260  1.1   bouyer 	sc->sc_wdcdev.nchannels = PCIIDE_NUM_CHANNELS;
    261  1.1   bouyer 	switch(sc->sis_type) {
    262  1.1   bouyer 	case SIS_TYPE_NOUDMA:
    263  1.1   bouyer 	case SIS_TYPE_66:
    264  1.1   bouyer 	case SIS_TYPE_100OLD:
    265  1.1   bouyer 		sc->sc_wdcdev.set_modes = sis_setup_channel;
    266  1.1   bouyer 		pciide_pci_write(sc->sc_pc, sc->sc_tag, SIS_MISC,
    267  1.1   bouyer 		    pciide_pci_read(sc->sc_pc, sc->sc_tag, SIS_MISC) |
    268  1.1   bouyer 		    SIS_MISC_TIM_SEL | SIS_MISC_FIFO_SIZE | SIS_MISC_GTC);
    269  1.1   bouyer 		break;
    270  1.1   bouyer 	case SIS_TYPE_100NEW:
    271  1.1   bouyer 	case SIS_TYPE_133OLD:
    272  1.1   bouyer 		sc->sc_wdcdev.set_modes = sis_setup_channel;
    273  1.1   bouyer 		pciide_pci_write(sc->sc_pc, sc->sc_tag, SIS_REG_49,
    274  1.1   bouyer 		    pciide_pci_read(sc->sc_pc, sc->sc_tag, SIS_REG_49) | 0x01);
    275  1.1   bouyer 		break;
    276  1.1   bouyer 	case SIS_TYPE_133NEW:
    277  1.1   bouyer 		sc->sc_wdcdev.set_modes = sis96x_setup_channel;
    278  1.1   bouyer 		pciide_pci_write(sc->sc_pc, sc->sc_tag, SIS_REG_50,
    279  1.1   bouyer 		    pciide_pci_read(sc->sc_pc, sc->sc_tag, SIS_REG_50) & 0xf7);
    280  1.1   bouyer 		pciide_pci_write(sc->sc_pc, sc->sc_tag, SIS_REG_52,
    281  1.1   bouyer 		    pciide_pci_read(sc->sc_pc, sc->sc_tag, SIS_REG_52) & 0xf7);
    282  1.1   bouyer 		break;
    283  1.1   bouyer 	}
    284  1.1   bouyer 
    285  1.1   bouyer 
    286  1.1   bouyer 	for (channel = 0; channel < sc->sc_wdcdev.nchannels; channel++) {
    287  1.1   bouyer 		cp = &sc->pciide_channels[channel];
    288  1.1   bouyer 		if (pciide_chansetup(sc, channel, interface) == 0)
    289  1.1   bouyer 			continue;
    290  1.1   bouyer 		if ((channel == 0 && (sis_ctr0 & SIS_CTRL0_CHAN0_EN) == 0) ||
    291  1.1   bouyer 		    (channel == 1 && (sis_ctr0 & SIS_CTRL0_CHAN1_EN) == 0)) {
    292  1.1   bouyer 			aprint_normal("%s: %s channel ignored (disabled)\n",
    293  1.1   bouyer 			    sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
    294  1.1   bouyer 			cp->wdc_channel.ch_flags |= WDCF_DISABLED;
    295  1.1   bouyer 			continue;
    296  1.1   bouyer 		}
    297  1.1   bouyer 		pciide_mapchan(pa, cp, interface, &cmdsize, &ctlsize,
    298  1.1   bouyer 		    pciide_pci_intr);
    299  1.1   bouyer 	}
    300  1.1   bouyer }
    301  1.1   bouyer 
    302  1.2  thorpej static void
    303  1.4  thorpej sis96x_setup_channel(struct wdc_channel *chp)
    304  1.1   bouyer {
    305  1.1   bouyer 	struct ata_drive_datas *drvp;
    306  1.1   bouyer 	int drive;
    307  1.1   bouyer 	u_int32_t sis_tim;
    308  1.1   bouyer 	u_int32_t idedma_ctl;
    309  1.1   bouyer 	int regtim;
    310  1.1   bouyer 	struct pciide_channel *cp = (struct pciide_channel*)chp;
    311  1.5  thorpej 	struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.ch_wdc;
    312  1.1   bouyer 
    313  1.1   bouyer 	sis_tim = 0;
    314  1.1   bouyer 	idedma_ctl = 0;
    315  1.1   bouyer 	/* setup DMA if needed */
    316  1.1   bouyer 	pciide_channel_dma_setup(cp);
    317  1.1   bouyer 
    318  1.1   bouyer 	for (drive = 0; drive < 2; drive++) {
    319  1.1   bouyer 		regtim = SIS_TIM133(
    320  1.1   bouyer 		    pciide_pci_read(sc->sc_pc, sc->sc_tag, SIS_REG_57),
    321  1.5  thorpej 		    chp->ch_channel, drive);
    322  1.1   bouyer 		drvp = &chp->ch_drive[drive];
    323  1.1   bouyer 		/* If no drive, skip */
    324  1.1   bouyer 		if ((drvp->drive_flags & DRIVE) == 0)
    325  1.1   bouyer 			continue;
    326  1.1   bouyer 		/* add timing values, setup DMA if needed */
    327  1.1   bouyer 		if (drvp->drive_flags & DRIVE_UDMA) {
    328  1.1   bouyer 			/* use Ultra/DMA */
    329  1.1   bouyer 			drvp->drive_flags &= ~DRIVE_DMA;
    330  1.1   bouyer 			if (pciide_pci_read(sc->sc_pc, sc->sc_tag,
    331  1.5  thorpej 			    SIS96x_REG_CBL(chp->ch_channel)) & SIS96x_REG_CBL_33) {
    332  1.1   bouyer 				if (drvp->UDMA_mode > 2)
    333  1.1   bouyer 					drvp->UDMA_mode = 2;
    334  1.1   bouyer 			}
    335  1.1   bouyer 			sis_tim |= sis_udma133new_tim[drvp->UDMA_mode];
    336  1.1   bouyer 			sis_tim |= sis_pio133new_tim[drvp->PIO_mode];
    337  1.1   bouyer 			idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
    338  1.1   bouyer 		} else if (drvp->drive_flags & DRIVE_DMA) {
    339  1.1   bouyer 			/*
    340  1.1   bouyer 			 * use Multiword DMA
    341  1.1   bouyer 			 * Timings will be used for both PIO and DMA,
    342  1.1   bouyer 			 * so adjust DMA mode if needed
    343  1.1   bouyer 			 */
    344  1.1   bouyer 			if (drvp->PIO_mode > (drvp->DMA_mode + 2))
    345  1.1   bouyer 				drvp->PIO_mode = drvp->DMA_mode + 2;
    346  1.1   bouyer 			if (drvp->DMA_mode + 2 > (drvp->PIO_mode))
    347  1.1   bouyer 				drvp->DMA_mode = (drvp->PIO_mode > 2) ?
    348  1.1   bouyer 				    drvp->PIO_mode - 2 : 0;
    349  1.1   bouyer 			sis_tim |= sis_dma133new_tim[drvp->DMA_mode];
    350  1.1   bouyer 			idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
    351  1.1   bouyer 		} else {
    352  1.1   bouyer 			sis_tim |= sis_pio133new_tim[drvp->PIO_mode];
    353  1.1   bouyer 		}
    354  1.1   bouyer 		WDCDEBUG_PRINT(("sis96x_setup_channel: new timings reg for "
    355  1.1   bouyer 		    "channel %d drive %d: 0x%x (reg 0x%x)\n",
    356  1.5  thorpej 		    chp->ch_channel, drive, sis_tim, regtim), DEBUG_PROBE);
    357  1.1   bouyer 		pci_conf_write(sc->sc_pc, sc->sc_tag, regtim, sis_tim);
    358  1.1   bouyer 	}
    359  1.1   bouyer 	if (idedma_ctl != 0) {
    360  1.1   bouyer 		/* Add software bits in status register */
    361  1.3     fvdl 		bus_space_write_1(sc->sc_dma_iot, cp->dma_iohs[IDEDMA_CTL], 0,
    362  1.1   bouyer 		    idedma_ctl);
    363  1.1   bouyer 	}
    364  1.1   bouyer }
    365  1.1   bouyer 
    366  1.2  thorpej static void
    367  1.4  thorpej sis_setup_channel(struct wdc_channel *chp)
    368  1.1   bouyer {
    369  1.1   bouyer 	struct ata_drive_datas *drvp;
    370  1.1   bouyer 	int drive;
    371  1.1   bouyer 	u_int32_t sis_tim;
    372  1.1   bouyer 	u_int32_t idedma_ctl;
    373  1.1   bouyer 	struct pciide_channel *cp = (struct pciide_channel*)chp;
    374  1.5  thorpej 	struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.ch_wdc;
    375  1.1   bouyer 
    376  1.1   bouyer 	WDCDEBUG_PRINT(("sis_setup_channel: old timings reg for "
    377  1.5  thorpej 	    "channel %d 0x%x\n", chp->ch_channel,
    378  1.5  thorpej 	    pci_conf_read(sc->sc_pc, sc->sc_tag, SIS_TIM(chp->ch_channel))),
    379  1.1   bouyer 	    DEBUG_PROBE);
    380  1.1   bouyer 	sis_tim = 0;
    381  1.1   bouyer 	idedma_ctl = 0;
    382  1.1   bouyer 	/* setup DMA if needed */
    383  1.1   bouyer 	pciide_channel_dma_setup(cp);
    384  1.1   bouyer 
    385  1.1   bouyer 	for (drive = 0; drive < 2; drive++) {
    386  1.1   bouyer 		drvp = &chp->ch_drive[drive];
    387  1.1   bouyer 		/* If no drive, skip */
    388  1.1   bouyer 		if ((drvp->drive_flags & DRIVE) == 0)
    389  1.1   bouyer 			continue;
    390  1.1   bouyer 		/* add timing values, setup DMA if needed */
    391  1.1   bouyer 		if ((drvp->drive_flags & DRIVE_DMA) == 0 &&
    392  1.1   bouyer 		    (drvp->drive_flags & DRIVE_UDMA) == 0)
    393  1.1   bouyer 			goto pio;
    394  1.1   bouyer 
    395  1.1   bouyer 		if (drvp->drive_flags & DRIVE_UDMA) {
    396  1.1   bouyer 			/* use Ultra/DMA */
    397  1.1   bouyer 			drvp->drive_flags &= ~DRIVE_DMA;
    398  1.1   bouyer 			if (pciide_pci_read(sc->sc_pc, sc->sc_tag,
    399  1.5  thorpej 			    SIS_REG_CBL) & SIS_REG_CBL_33(chp->ch_channel)) {
    400  1.1   bouyer 				if (drvp->UDMA_mode > 2)
    401  1.1   bouyer 					drvp->UDMA_mode = 2;
    402  1.1   bouyer 			}
    403  1.1   bouyer 			switch (sc->sis_type) {
    404  1.1   bouyer 			case SIS_TYPE_66:
    405  1.1   bouyer 			case SIS_TYPE_100OLD:
    406  1.1   bouyer 				sis_tim |= sis_udma66_tim[drvp->UDMA_mode] <<
    407  1.1   bouyer 				    SIS_TIM66_UDMA_TIME_OFF(drive);
    408  1.1   bouyer 				break;
    409  1.1   bouyer 			case SIS_TYPE_100NEW:
    410  1.1   bouyer 				sis_tim |=
    411  1.1   bouyer 				    sis_udma100new_tim[drvp->UDMA_mode] <<
    412  1.1   bouyer 				    SIS_TIM100_UDMA_TIME_OFF(drive);
    413  1.1   bouyer 			case SIS_TYPE_133OLD:
    414  1.1   bouyer 				sis_tim |=
    415  1.1   bouyer 				    sis_udma133old_tim[drvp->UDMA_mode] <<
    416  1.1   bouyer 				    SIS_TIM100_UDMA_TIME_OFF(drive);
    417  1.1   bouyer 				break;
    418  1.1   bouyer 			default:
    419  1.1   bouyer 				aprint_error("unknown SiS IDE type %d\n",
    420  1.1   bouyer 				    sc->sis_type);
    421  1.1   bouyer 			}
    422  1.1   bouyer 		} else {
    423  1.1   bouyer 			/*
    424  1.1   bouyer 			 * use Multiword DMA
    425  1.1   bouyer 			 * Timings will be used for both PIO and DMA,
    426  1.1   bouyer 			 * so adjust DMA mode if needed
    427  1.1   bouyer 			 */
    428  1.1   bouyer 			if (drvp->PIO_mode > (drvp->DMA_mode + 2))
    429  1.1   bouyer 				drvp->PIO_mode = drvp->DMA_mode + 2;
    430  1.1   bouyer 			if (drvp->DMA_mode + 2 > (drvp->PIO_mode))
    431  1.1   bouyer 				drvp->DMA_mode = (drvp->PIO_mode > 2) ?
    432  1.1   bouyer 				    drvp->PIO_mode - 2 : 0;
    433  1.1   bouyer 			if (drvp->DMA_mode == 0)
    434  1.1   bouyer 				drvp->PIO_mode = 0;
    435  1.1   bouyer 		}
    436  1.1   bouyer 		idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
    437  1.1   bouyer pio:		switch (sc->sis_type) {
    438  1.1   bouyer 		case SIS_TYPE_NOUDMA:
    439  1.1   bouyer 		case SIS_TYPE_66:
    440  1.1   bouyer 		case SIS_TYPE_100OLD:
    441  1.1   bouyer 			sis_tim |= sis_pio_act[drvp->PIO_mode] <<
    442  1.1   bouyer 			    SIS_TIM66_ACT_OFF(drive);
    443  1.1   bouyer 			sis_tim |= sis_pio_rec[drvp->PIO_mode] <<
    444  1.1   bouyer 			    SIS_TIM66_REC_OFF(drive);
    445  1.1   bouyer 			break;
    446  1.1   bouyer 		case SIS_TYPE_100NEW:
    447  1.1   bouyer 		case SIS_TYPE_133OLD:
    448  1.1   bouyer 			sis_tim |= sis_pio_act[drvp->PIO_mode] <<
    449  1.1   bouyer 			    SIS_TIM100_ACT_OFF(drive);
    450  1.1   bouyer 			sis_tim |= sis_pio_rec[drvp->PIO_mode] <<
    451  1.1   bouyer 			    SIS_TIM100_REC_OFF(drive);
    452  1.1   bouyer 			break;
    453  1.1   bouyer 		default:
    454  1.1   bouyer 			aprint_error("unknown SiS IDE type %d\n",
    455  1.1   bouyer 			    sc->sis_type);
    456  1.1   bouyer 		}
    457  1.1   bouyer 	}
    458  1.1   bouyer 	WDCDEBUG_PRINT(("sis_setup_channel: new timings reg for "
    459  1.5  thorpej 	    "channel %d 0x%x\n", chp->ch_channel, sis_tim), DEBUG_PROBE);
    460  1.5  thorpej 	pci_conf_write(sc->sc_pc, sc->sc_tag, SIS_TIM(chp->ch_channel),
    461  1.5  thorpej 		       sis_tim);
    462  1.1   bouyer 	if (idedma_ctl != 0) {
    463  1.1   bouyer 		/* Add software bits in status register */
    464  1.3     fvdl 		bus_space_write_1(sc->sc_dma_iot, cp->dma_iohs[IDEDMA_CTL], 0,
    465  1.1   bouyer 		    idedma_ctl);
    466  1.1   bouyer 	}
    467  1.1   bouyer }
    468  1.6      skd 
    469  1.6      skd static void
    470  1.6      skd sis_sata_chip_map(struct pciide_softc *sc, struct pci_attach_args *pa)
    471  1.6      skd {
    472  1.6      skd 	struct pciide_channel *cp;
    473  1.6      skd 	pcireg_t interface = PCI_INTERFACE(pa->pa_class);
    474  1.6      skd 	int channel;
    475  1.6      skd 	bus_size_t cmdsize, ctlsize;
    476  1.6      skd 
    477  1.6      skd 	if (pciide_chipen(sc, pa) == 0)
    478  1.6      skd 		return;
    479  1.6      skd 
    480  1.6      skd 	if (interface == 0) {
    481  1.6      skd 		WDCDEBUG_PRINT(("sis_sata_chip_map interface == 0\n"),
    482  1.6      skd 		    DEBUG_PROBE);
    483  1.6      skd 		interface = PCIIDE_INTERFACE_BUS_MASTER_DMA |
    484  1.6      skd 		    PCIIDE_INTERFACE_PCI(0) | PCIIDE_INTERFACE_PCI(1);
    485  1.6      skd 	}
    486  1.6      skd 
    487  1.6      skd 	aprint_normal("%s: Silicon Integrated Systems 180/96X SATA controller (rev. 0x%02x)\n",
    488  1.6      skd 		      sc->sc_wdcdev.sc_dev.dv_xname,
    489  1.6      skd 		      PCI_REVISION(pa->pa_class));
    490  1.6      skd 
    491  1.6      skd 	aprint_normal("%s: bus-master DMA support present",
    492  1.6      skd 	    sc->sc_wdcdev.sc_dev.dv_xname);
    493  1.6      skd 	pciide_mapreg_dma(sc, pa);
    494  1.6      skd 	aprint_normal("\n");
    495  1.6      skd 
    496  1.6      skd 	if (sc->sc_dma_ok) {
    497  1.6      skd 		sc->sc_wdcdev.cap |= WDC_CAPABILITY_UDMA | WDC_CAPABILITY_DMA |
    498  1.6      skd 		    WDC_CAPABILITY_IRQACK;
    499  1.6      skd 		sc->sc_wdcdev.irqack = pciide_irqack;
    500  1.6      skd 	}
    501  1.6      skd 	sc->sc_wdcdev.PIO_cap = 4;
    502  1.6      skd 	sc->sc_wdcdev.DMA_cap = 2;
    503  1.6      skd 	sc->sc_wdcdev.UDMA_cap = 6;
    504  1.6      skd 
    505  1.6      skd 	sc->sc_wdcdev.channels = sc->wdc_chanarray;
    506  1.6      skd 	sc->sc_wdcdev.nchannels = PCIIDE_NUM_CHANNELS;
    507  1.6      skd 	sc->sc_wdcdev.cap |= WDC_CAPABILITY_DATA16 | WDC_CAPABILITY_DATA32 |
    508  1.6      skd 	    WDC_CAPABILITY_MODE;
    509  1.6      skd 	sc->sc_wdcdev.set_modes = sata_setup_channel;
    510  1.6      skd 
    511  1.6      skd 	for (channel = 0; channel < sc->sc_wdcdev.nchannels; channel++) {
    512  1.6      skd 		cp = &sc->pciide_channels[channel];
    513  1.6      skd 		if (pciide_chansetup(sc, channel, interface) == 0)
    514  1.6      skd 			continue;
    515  1.6      skd 		pciide_mapchan(pa, cp, interface, &cmdsize, &ctlsize,
    516  1.6      skd 		    pciide_pci_intr);
    517  1.6      skd 	}
    518  1.6      skd }
    519