Home | History | Annotate | Line # | Download | only in pci
stpcide.c revision 1.17.36.1
      1  1.17.36.1   keiichi /*	$NetBSD: stpcide.c,v 1.17.36.1 2008/03/24 07:15:49 keiichi Exp $	*/
      2        1.1  nisimura 
      3        1.1  nisimura /*
      4       1.10  nisimura  * Copyright (c) 2003 Tohru Nishimura
      5        1.1  nisimura  *
      6        1.1  nisimura  * Redistribution and use in source and binary forms, with or without
      7        1.1  nisimura  * modification, are permitted provided that the following conditions
      8        1.1  nisimura  * are met:
      9        1.1  nisimura  * 1. Redistributions of source code must retain the above copyright
     10        1.1  nisimura  *    notice, this list of conditions and the following disclaimer.
     11        1.1  nisimura  * 2. Redistributions in binary form must reproduce the above copyright
     12        1.1  nisimura  *    notice, this list of conditions and the following disclaimer in the
     13        1.1  nisimura  *    documentation and/or other materials provided with the distribution.
     14        1.1  nisimura  * 3. All advertising materials mentioning features or use of this software
     15        1.1  nisimura  *    must display the following acknowledgement:
     16       1.11  nisimura  *	This product includes software developed by Tohru Nishimura.
     17        1.1  nisimura  * 4. The name of the author may not be used to endorse or promote products
     18        1.1  nisimura  *    derived from this software without specific prior written permission.
     19        1.1  nisimura  *
     20        1.1  nisimura  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
     21        1.1  nisimura  * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
     22        1.1  nisimura  * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
     23       1.12     perry  * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
     24        1.1  nisimura  * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
     25        1.1  nisimura  * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
     26        1.1  nisimura  * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
     27        1.1  nisimura  * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
     28        1.1  nisimura  * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
     29        1.1  nisimura  * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
     30        1.1  nisimura  */
     31        1.1  nisimura 
     32       1.13     lukem #include <sys/cdefs.h>
     33  1.17.36.1   keiichi __KERNEL_RCSID(0, "$NetBSD: stpcide.c,v 1.17.36.1 2008/03/24 07:15:49 keiichi Exp $");
     34       1.13     lukem 
     35        1.1  nisimura #include <sys/param.h>
     36        1.1  nisimura #include <sys/systm.h>
     37        1.1  nisimura 
     38        1.1  nisimura #include <dev/pci/pcivar.h>
     39        1.1  nisimura #include <dev/pci/pcidevs.h>
     40        1.1  nisimura #include <dev/pci/pciidereg.h>
     41        1.1  nisimura #include <dev/pci/pciidevar.h>
     42        1.1  nisimura 
     43        1.1  nisimura static void stpc_chip_map(struct pciide_softc *, struct pci_attach_args *);
     44        1.6   thorpej static void stpc_setup_channel(struct ata_channel *);
     45        1.1  nisimura 
     46  1.17.36.1   keiichi static int  stpcide_match(device_t, cfdata_t, void *);
     47  1.17.36.1   keiichi static void stpcide_attach(device_t, device_t, void *);
     48        1.1  nisimura 
     49        1.1  nisimura const struct pciide_product_desc pciide_stpc_products[] = {
     50        1.1  nisimura 	{ 0x0228,
     51        1.1  nisimura 	  0,
     52        1.1  nisimura 	  "STMicroelectronics STPC IDE Controller",
     53        1.1  nisimura 	  stpc_chip_map,
     54        1.1  nisimura 	},
     55        1.1  nisimura 	{ 0, 0, NULL, NULL },
     56        1.1  nisimura };
     57        1.1  nisimura 
     58  1.17.36.1   keiichi CFATTACH_DECL_NEW(stpcide, sizeof(struct pciide_softc),
     59        1.1  nisimura     stpcide_match, stpcide_attach, NULL, NULL);
     60        1.1  nisimura 
     61        1.1  nisimura static int
     62  1.17.36.1   keiichi stpcide_match(device_t parent, cfdata_t match, void *aux)
     63        1.1  nisimura {
     64        1.1  nisimura 	struct pci_attach_args *pa = aux;
     65        1.1  nisimura 
     66        1.1  nisimura 	if (PCI_VENDOR(pa->pa_id) == PCI_VENDOR_SGSTHOMSON) {
     67        1.1  nisimura 		if (pciide_lookup_product(pa->pa_id, pciide_stpc_products))
     68        1.1  nisimura 			return (2);
     69        1.1  nisimura 	}
     70        1.1  nisimura 	return (0);
     71        1.1  nisimura }
     72        1.1  nisimura 
     73        1.1  nisimura static void
     74  1.17.36.1   keiichi stpcide_attach(device_t parent, device_t self, void *aux)
     75        1.1  nisimura {
     76        1.1  nisimura 	struct pci_attach_args *pa = aux;
     77  1.17.36.1   keiichi 	struct pciide_softc *sc = device_private(self);
     78  1.17.36.1   keiichi 
     79  1.17.36.1   keiichi 	sc->sc_wdcdev.sc_atac.atac_dev = self;
     80        1.1  nisimura 
     81        1.1  nisimura 	pciide_common_attach(sc, pa,
     82        1.1  nisimura 	    pciide_lookup_product(pa->pa_id, pciide_stpc_products));
     83        1.1  nisimura 
     84        1.1  nisimura }
     85        1.1  nisimura 
     86        1.1  nisimura static void
     87        1.1  nisimura stpc_chip_map(struct pciide_softc *sc, struct pci_attach_args *pa)
     88        1.1  nisimura {
     89        1.1  nisimura 	struct pciide_channel *cp;
     90        1.1  nisimura 	int channel;
     91        1.1  nisimura 	pcireg_t interface = PCI_INTERFACE(pa->pa_class);
     92        1.1  nisimura 	bus_size_t cmdsize, ctlsize;
     93        1.1  nisimura 
     94        1.1  nisimura 	if (pciide_chipen(sc, pa) == 0)
     95        1.1  nisimura 		return;
     96        1.1  nisimura 
     97  1.17.36.1   keiichi 	aprint_verbose_dev(sc->sc_wdcdev.sc_atac.atac_dev,
     98  1.17.36.1   keiichi 	    "bus-master DMA support present");
     99        1.1  nisimura 	pciide_mapreg_dma(sc, pa);
    100       1.17        ad 	aprint_verbose("\n");
    101        1.8   thorpej 	sc->sc_wdcdev.sc_atac.atac_cap |= ATAC_CAP_DATA16 | ATAC_CAP_DATA32;
    102        1.1  nisimura 	if (sc->sc_dma_ok) {
    103        1.8   thorpej 		sc->sc_wdcdev.sc_atac.atac_cap |= ATAC_CAP_DMA;
    104        1.1  nisimura 		sc->sc_wdcdev.irqack = pciide_irqack;
    105        1.1  nisimura 	}
    106        1.8   thorpej 	sc->sc_wdcdev.sc_atac.atac_pio_cap = 4;
    107        1.8   thorpej 	sc->sc_wdcdev.sc_atac.atac_dma_cap = 2;
    108        1.8   thorpej 	sc->sc_wdcdev.sc_atac.atac_udma_cap = 0;
    109        1.8   thorpej 	sc->sc_wdcdev.sc_atac.atac_set_modes = stpc_setup_channel;
    110        1.8   thorpej 	sc->sc_wdcdev.sc_atac.atac_channels = sc->wdc_chanarray;
    111        1.8   thorpej 	sc->sc_wdcdev.sc_atac.atac_nchannels = PCIIDE_NUM_CHANNELS;
    112        1.1  nisimura 
    113        1.6   thorpej 	wdc_allocate_regs(&sc->sc_wdcdev);
    114        1.6   thorpej 
    115        1.8   thorpej 	for (channel = 0; channel < sc->sc_wdcdev.sc_atac.atac_nchannels;
    116        1.8   thorpej 	     channel++) {
    117        1.1  nisimura 		cp = &sc->pciide_channels[channel];
    118        1.1  nisimura 		if (pciide_chansetup(sc, channel, interface) == 0)
    119        1.1  nisimura 			continue;
    120        1.1  nisimura 		pciide_mapchan(pa, cp, interface, &cmdsize, &ctlsize,
    121        1.1  nisimura 		    pciide_pci_intr);
    122        1.1  nisimura 	}
    123        1.1  nisimura }
    124        1.1  nisimura 
    125        1.1  nisimura /*
    126        1.1  nisimura  * IDE timing register (0x40, 0x42, 0x44, and 0x46) assignment.
    127        1.1  nisimura  * 33MHz PCI system will have;
    128        1.1  nisimura  *	DMA0 01-11-11
    129        1.1  nisimura  *	DMA1 00-01-10
    130        1.1  nisimura  *	DMA2 00-00-10
    131        1.1  nisimura  *	PIO0          111-100
    132        1.1  nisimura  *	PIO1          100-011
    133        1.1  nisimura  *	PIO2          011-010
    134        1.1  nisimura  *	PIO3          010-001
    135        1.1  nisimura  *	PIO4          000-001
    136        1.1  nisimura  *	MISC                  XYZW
    137        1.1  nisimura  */
    138        1.1  nisimura static const u_int16_t dmatbl[] = { 0x7C00, 0x1800, 0x0800 };
    139        1.1  nisimura static const u_int16_t piotbl[] = { 0x03C0, 0x0230, 0x01A0, 0x0110, 0x0010 };
    140        1.1  nisimura 
    141        1.1  nisimura static void
    142        1.6   thorpej stpc_setup_channel(struct ata_channel *chp)
    143        1.1  nisimura {
    144        1.8   thorpej 	struct atac_softc *atac = chp->ch_atac;
    145        1.7   thorpej 	struct pciide_channel *cp = CHAN_TO_PCHAN(chp);
    146        1.7   thorpej 	struct pciide_softc *sc = CHAN_TO_PCIIDE(chp);
    147        1.4   thorpej 	int channel = chp->ch_channel;
    148        1.1  nisimura 	struct ata_drive_datas *drvp;
    149        1.1  nisimura 	u_int32_t idedma_ctl, idetim;
    150        1.9   thorpej 	int drive, bits[2], s;
    151        1.1  nisimura 
    152        1.1  nisimura 	/* setup DMA if needed */
    153        1.1  nisimura 	pciide_channel_dma_setup(cp);
    154        1.1  nisimura 
    155        1.1  nisimura 	idedma_ctl = 0;
    156        1.1  nisimura 	bits[0] = bits[1] = 0x7F60; /* assume PIO2/DMA0 */
    157        1.1  nisimura 
    158        1.1  nisimura 	/* Per drive settings */
    159        1.1  nisimura 	for (drive = 0; drive < 2; drive++) {
    160        1.1  nisimura 		drvp = &chp->ch_drive[drive];
    161        1.1  nisimura 		/* If no drive, skip */
    162        1.1  nisimura 		if ((drvp->drive_flags & DRIVE) == 0)
    163        1.1  nisimura 			continue;
    164        1.1  nisimura 		/* add timing values, setup DMA if needed */
    165        1.8   thorpej 		if ((atac->atac_cap & ATAC_CAP_DMA) &&
    166        1.1  nisimura 		    (drvp->drive_flags & DRIVE_DMA)) {
    167        1.1  nisimura 			/* use Multiword DMA */
    168        1.9   thorpej 			s = splbio();
    169        1.1  nisimura 			drvp->drive_flags &= ~DRIVE_UDMA;
    170        1.9   thorpej 			splx(s);
    171        1.1  nisimura 			idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
    172        1.1  nisimura 			bits[drive] = 0xe; /* IOCHRDY,wr/post,rd/prefetch */
    173        1.1  nisimura 		}
    174        1.1  nisimura 		else {
    175        1.1  nisimura 			/* PIO only */
    176        1.9   thorpej 			s = splbio();
    177        1.1  nisimura 			drvp->drive_flags &= ~(DRIVE_UDMA | DRIVE_DMA);
    178        1.9   thorpej 			splx(s);
    179        1.1  nisimura 			bits[drive] = 0x8; /* IOCHRDY */
    180        1.1  nisimura 		}
    181        1.1  nisimura 		bits[drive] |= dmatbl[drvp->DMA_mode] | piotbl[drvp->PIO_mode];
    182        1.1  nisimura 	}
    183        1.1  nisimura #if 0
    184        1.1  nisimura 	idetim = pci_conf_read(sc->sc_pc, sc->sc_tag,
    185        1.1  nisimura 	    (channel == 0) ? 0x40 : 0x44);
    186        1.1  nisimura 	aprint_normal("wdc%d: IDETIM %08x -> %08x\n",
    187        1.1  nisimura 	    channel, idetim, (bits[1] << 16) | bits[0]);
    188        1.1  nisimura #endif
    189        1.1  nisimura 	idetim = (bits[1] << 16) | bits[0];
    190        1.1  nisimura 	pci_conf_write(sc->sc_pc, sc->sc_tag,
    191        1.1  nisimura 	    (channel == 0) ? 0x40 : 0x44, idetim);
    192        1.1  nisimura 
    193        1.1  nisimura 	if (idedma_ctl != 0) {
    194        1.1  nisimura 		/* Add software bits in status register */
    195        1.2      fvdl 		bus_space_write_1(sc->sc_dma_iot, cp->dma_iohs[IDEDMA_CTL], 0,
    196        1.2      fvdl 		    idedma_ctl);
    197        1.1  nisimura 	}
    198        1.1  nisimura }
    199