Home | History | Annotate | Line # | Download | only in pci
stpcide.c revision 1.20
      1  1.20  jakllsch /*	$NetBSD: stpcide.c,v 1.20 2010/11/05 18:07:24 jakllsch Exp $	*/
      2   1.1  nisimura 
      3  1.19  nisimura /*-
      4  1.19  nisimura  * Copyright (c) 2003 The NetBSD Foundation, Inc.
      5  1.19  nisimura  * All rights reserved.
      6  1.19  nisimura  *
      7  1.19  nisimura  * This code is derived from software contributed to The NetBSD Foundation
      8  1.19  nisimura  * by Tohru Nishimura.
      9   1.1  nisimura  *
     10   1.1  nisimura  * Redistribution and use in source and binary forms, with or without
     11   1.1  nisimura  * modification, are permitted provided that the following conditions
     12   1.1  nisimura  * are met:
     13   1.1  nisimura  * 1. Redistributions of source code must retain the above copyright
     14   1.1  nisimura  *    notice, this list of conditions and the following disclaimer.
     15   1.1  nisimura  * 2. Redistributions in binary form must reproduce the above copyright
     16   1.1  nisimura  *    notice, this list of conditions and the following disclaimer in the
     17   1.1  nisimura  *    documentation and/or other materials provided with the distribution.
     18   1.1  nisimura  *
     19  1.19  nisimura  * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
     20  1.19  nisimura  * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
     21  1.19  nisimura  * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
     22  1.19  nisimura  * PURPOSE ARE DISCLAIMED.  IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
     23  1.19  nisimura  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
     24  1.19  nisimura  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
     25  1.19  nisimura  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
     26  1.19  nisimura  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
     27  1.19  nisimura  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
     28  1.19  nisimura  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
     29  1.19  nisimura  * POSSIBILITY OF SUCH DAMAGE.
     30   1.1  nisimura  */
     31   1.1  nisimura 
     32  1.13     lukem #include <sys/cdefs.h>
     33  1.20  jakllsch __KERNEL_RCSID(0, "$NetBSD: stpcide.c,v 1.20 2010/11/05 18:07:24 jakllsch Exp $");
     34  1.13     lukem 
     35   1.1  nisimura #include <sys/param.h>
     36   1.1  nisimura #include <sys/systm.h>
     37   1.1  nisimura 
     38   1.1  nisimura #include <dev/pci/pcivar.h>
     39   1.1  nisimura #include <dev/pci/pcidevs.h>
     40   1.1  nisimura #include <dev/pci/pciidereg.h>
     41   1.1  nisimura #include <dev/pci/pciidevar.h>
     42   1.1  nisimura 
     43   1.1  nisimura static void stpc_chip_map(struct pciide_softc *, struct pci_attach_args *);
     44   1.6   thorpej static void stpc_setup_channel(struct ata_channel *);
     45   1.1  nisimura 
     46  1.18      cube static int  stpcide_match(device_t, cfdata_t, void *);
     47  1.18      cube static void stpcide_attach(device_t, device_t, void *);
     48   1.1  nisimura 
     49   1.1  nisimura const struct pciide_product_desc pciide_stpc_products[] = {
     50   1.1  nisimura 	{ 0x0228,
     51   1.1  nisimura 	  0,
     52   1.1  nisimura 	  "STMicroelectronics STPC IDE Controller",
     53   1.1  nisimura 	  stpc_chip_map,
     54   1.1  nisimura 	},
     55   1.1  nisimura 	{ 0, 0, NULL, NULL },
     56   1.1  nisimura };
     57   1.1  nisimura 
     58  1.18      cube CFATTACH_DECL_NEW(stpcide, sizeof(struct pciide_softc),
     59   1.1  nisimura     stpcide_match, stpcide_attach, NULL, NULL);
     60   1.1  nisimura 
     61   1.1  nisimura static int
     62  1.18      cube stpcide_match(device_t parent, cfdata_t match, void *aux)
     63   1.1  nisimura {
     64   1.1  nisimura 	struct pci_attach_args *pa = aux;
     65   1.1  nisimura 
     66   1.1  nisimura 	if (PCI_VENDOR(pa->pa_id) == PCI_VENDOR_SGSTHOMSON) {
     67   1.1  nisimura 		if (pciide_lookup_product(pa->pa_id, pciide_stpc_products))
     68   1.1  nisimura 			return (2);
     69   1.1  nisimura 	}
     70   1.1  nisimura 	return (0);
     71   1.1  nisimura }
     72   1.1  nisimura 
     73   1.1  nisimura static void
     74  1.18      cube stpcide_attach(device_t parent, device_t self, void *aux)
     75   1.1  nisimura {
     76   1.1  nisimura 	struct pci_attach_args *pa = aux;
     77  1.18      cube 	struct pciide_softc *sc = device_private(self);
     78  1.18      cube 
     79  1.18      cube 	sc->sc_wdcdev.sc_atac.atac_dev = self;
     80   1.1  nisimura 
     81   1.1  nisimura 	pciide_common_attach(sc, pa,
     82   1.1  nisimura 	    pciide_lookup_product(pa->pa_id, pciide_stpc_products));
     83   1.1  nisimura 
     84   1.1  nisimura }
     85   1.1  nisimura 
     86   1.1  nisimura static void
     87   1.1  nisimura stpc_chip_map(struct pciide_softc *sc, struct pci_attach_args *pa)
     88   1.1  nisimura {
     89   1.1  nisimura 	struct pciide_channel *cp;
     90   1.1  nisimura 	int channel;
     91   1.1  nisimura 	pcireg_t interface = PCI_INTERFACE(pa->pa_class);
     92   1.1  nisimura 
     93   1.1  nisimura 	if (pciide_chipen(sc, pa) == 0)
     94   1.1  nisimura 		return;
     95   1.1  nisimura 
     96  1.18      cube 	aprint_verbose_dev(sc->sc_wdcdev.sc_atac.atac_dev,
     97  1.18      cube 	    "bus-master DMA support present");
     98   1.1  nisimura 	pciide_mapreg_dma(sc, pa);
     99  1.17        ad 	aprint_verbose("\n");
    100   1.8   thorpej 	sc->sc_wdcdev.sc_atac.atac_cap |= ATAC_CAP_DATA16 | ATAC_CAP_DATA32;
    101   1.1  nisimura 	if (sc->sc_dma_ok) {
    102   1.8   thorpej 		sc->sc_wdcdev.sc_atac.atac_cap |= ATAC_CAP_DMA;
    103   1.1  nisimura 		sc->sc_wdcdev.irqack = pciide_irqack;
    104   1.1  nisimura 	}
    105   1.8   thorpej 	sc->sc_wdcdev.sc_atac.atac_pio_cap = 4;
    106   1.8   thorpej 	sc->sc_wdcdev.sc_atac.atac_dma_cap = 2;
    107   1.8   thorpej 	sc->sc_wdcdev.sc_atac.atac_udma_cap = 0;
    108   1.8   thorpej 	sc->sc_wdcdev.sc_atac.atac_set_modes = stpc_setup_channel;
    109   1.8   thorpej 	sc->sc_wdcdev.sc_atac.atac_channels = sc->wdc_chanarray;
    110   1.8   thorpej 	sc->sc_wdcdev.sc_atac.atac_nchannels = PCIIDE_NUM_CHANNELS;
    111   1.1  nisimura 
    112   1.6   thorpej 	wdc_allocate_regs(&sc->sc_wdcdev);
    113   1.6   thorpej 
    114   1.8   thorpej 	for (channel = 0; channel < sc->sc_wdcdev.sc_atac.atac_nchannels;
    115   1.8   thorpej 	     channel++) {
    116   1.1  nisimura 		cp = &sc->pciide_channels[channel];
    117   1.1  nisimura 		if (pciide_chansetup(sc, channel, interface) == 0)
    118   1.1  nisimura 			continue;
    119  1.20  jakllsch 		pciide_mapchan(pa, cp, interface, pciide_pci_intr);
    120   1.1  nisimura 	}
    121   1.1  nisimura }
    122   1.1  nisimura 
    123   1.1  nisimura /*
    124   1.1  nisimura  * IDE timing register (0x40, 0x42, 0x44, and 0x46) assignment.
    125   1.1  nisimura  * 33MHz PCI system will have;
    126   1.1  nisimura  *	DMA0 01-11-11
    127   1.1  nisimura  *	DMA1 00-01-10
    128   1.1  nisimura  *	DMA2 00-00-10
    129   1.1  nisimura  *	PIO0          111-100
    130   1.1  nisimura  *	PIO1          100-011
    131   1.1  nisimura  *	PIO2          011-010
    132   1.1  nisimura  *	PIO3          010-001
    133   1.1  nisimura  *	PIO4          000-001
    134   1.1  nisimura  *	MISC                  XYZW
    135   1.1  nisimura  */
    136   1.1  nisimura static const u_int16_t dmatbl[] = { 0x7C00, 0x1800, 0x0800 };
    137   1.1  nisimura static const u_int16_t piotbl[] = { 0x03C0, 0x0230, 0x01A0, 0x0110, 0x0010 };
    138   1.1  nisimura 
    139   1.1  nisimura static void
    140   1.6   thorpej stpc_setup_channel(struct ata_channel *chp)
    141   1.1  nisimura {
    142   1.8   thorpej 	struct atac_softc *atac = chp->ch_atac;
    143   1.7   thorpej 	struct pciide_channel *cp = CHAN_TO_PCHAN(chp);
    144   1.7   thorpej 	struct pciide_softc *sc = CHAN_TO_PCIIDE(chp);
    145   1.4   thorpej 	int channel = chp->ch_channel;
    146   1.1  nisimura 	struct ata_drive_datas *drvp;
    147   1.1  nisimura 	u_int32_t idedma_ctl, idetim;
    148   1.9   thorpej 	int drive, bits[2], s;
    149   1.1  nisimura 
    150   1.1  nisimura 	/* setup DMA if needed */
    151   1.1  nisimura 	pciide_channel_dma_setup(cp);
    152   1.1  nisimura 
    153   1.1  nisimura 	idedma_ctl = 0;
    154   1.1  nisimura 	bits[0] = bits[1] = 0x7F60; /* assume PIO2/DMA0 */
    155   1.1  nisimura 
    156   1.1  nisimura 	/* Per drive settings */
    157   1.1  nisimura 	for (drive = 0; drive < 2; drive++) {
    158   1.1  nisimura 		drvp = &chp->ch_drive[drive];
    159   1.1  nisimura 		/* If no drive, skip */
    160   1.1  nisimura 		if ((drvp->drive_flags & DRIVE) == 0)
    161   1.1  nisimura 			continue;
    162   1.1  nisimura 		/* add timing values, setup DMA if needed */
    163   1.8   thorpej 		if ((atac->atac_cap & ATAC_CAP_DMA) &&
    164   1.1  nisimura 		    (drvp->drive_flags & DRIVE_DMA)) {
    165   1.1  nisimura 			/* use Multiword DMA */
    166   1.9   thorpej 			s = splbio();
    167   1.1  nisimura 			drvp->drive_flags &= ~DRIVE_UDMA;
    168   1.9   thorpej 			splx(s);
    169   1.1  nisimura 			idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
    170   1.1  nisimura 			bits[drive] = 0xe; /* IOCHRDY,wr/post,rd/prefetch */
    171   1.1  nisimura 		}
    172   1.1  nisimura 		else {
    173   1.1  nisimura 			/* PIO only */
    174   1.9   thorpej 			s = splbio();
    175   1.1  nisimura 			drvp->drive_flags &= ~(DRIVE_UDMA | DRIVE_DMA);
    176   1.9   thorpej 			splx(s);
    177   1.1  nisimura 			bits[drive] = 0x8; /* IOCHRDY */
    178   1.1  nisimura 		}
    179   1.1  nisimura 		bits[drive] |= dmatbl[drvp->DMA_mode] | piotbl[drvp->PIO_mode];
    180   1.1  nisimura 	}
    181   1.1  nisimura #if 0
    182   1.1  nisimura 	idetim = pci_conf_read(sc->sc_pc, sc->sc_tag,
    183   1.1  nisimura 	    (channel == 0) ? 0x40 : 0x44);
    184   1.1  nisimura 	aprint_normal("wdc%d: IDETIM %08x -> %08x\n",
    185   1.1  nisimura 	    channel, idetim, (bits[1] << 16) | bits[0]);
    186   1.1  nisimura #endif
    187   1.1  nisimura 	idetim = (bits[1] << 16) | bits[0];
    188   1.1  nisimura 	pci_conf_write(sc->sc_pc, sc->sc_tag,
    189   1.1  nisimura 	    (channel == 0) ? 0x40 : 0x44, idetim);
    190   1.1  nisimura 
    191   1.1  nisimura 	if (idedma_ctl != 0) {
    192   1.1  nisimura 		/* Add software bits in status register */
    193   1.2      fvdl 		bus_space_write_1(sc->sc_dma_iot, cp->dma_iohs[IDEDMA_CTL], 0,
    194   1.2      fvdl 		    idedma_ctl);
    195   1.1  nisimura 	}
    196   1.1  nisimura }
    197