Home | History | Annotate | Line # | Download | only in pci
stpcide.c revision 1.4.4.6
      1  1.4.4.6  skrll /*	$NetBSD: stpcide.c,v 1.4.4.6 2005/03/04 16:45:26 skrll Exp $	*/
      2  1.4.4.2  skrll 
      3  1.4.4.2  skrll /*
      4  1.4.4.3  skrll  * Copyright (c) 2003 Tohru Nishimura
      5  1.4.4.2  skrll  *
      6  1.4.4.2  skrll  * Redistribution and use in source and binary forms, with or without
      7  1.4.4.2  skrll  * modification, are permitted provided that the following conditions
      8  1.4.4.2  skrll  * are met:
      9  1.4.4.2  skrll  * 1. Redistributions of source code must retain the above copyright
     10  1.4.4.2  skrll  *    notice, this list of conditions and the following disclaimer.
     11  1.4.4.2  skrll  * 2. Redistributions in binary form must reproduce the above copyright
     12  1.4.4.2  skrll  *    notice, this list of conditions and the following disclaimer in the
     13  1.4.4.2  skrll  *    documentation and/or other materials provided with the distribution.
     14  1.4.4.2  skrll  * 3. All advertising materials mentioning features or use of this software
     15  1.4.4.2  skrll  *    must display the following acknowledgement:
     16  1.4.4.3  skrll  *	This product includes software developed by Tohru Nishimura.
     17  1.4.4.2  skrll  * 4. The name of the author may not be used to endorse or promote products
     18  1.4.4.2  skrll  *    derived from this software without specific prior written permission.
     19  1.4.4.2  skrll  *
     20  1.4.4.2  skrll  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
     21  1.4.4.2  skrll  * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
     22  1.4.4.2  skrll  * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
     23  1.4.4.6  skrll  * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
     24  1.4.4.2  skrll  * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
     25  1.4.4.2  skrll  * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
     26  1.4.4.2  skrll  * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
     27  1.4.4.2  skrll  * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
     28  1.4.4.2  skrll  * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
     29  1.4.4.2  skrll  * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
     30  1.4.4.2  skrll  */
     31  1.4.4.2  skrll 
     32  1.4.4.2  skrll #include <sys/param.h>
     33  1.4.4.2  skrll #include <sys/systm.h>
     34  1.4.4.2  skrll 
     35  1.4.4.2  skrll #include <dev/pci/pcivar.h>
     36  1.4.4.2  skrll #include <dev/pci/pcidevs.h>
     37  1.4.4.2  skrll #include <dev/pci/pciidereg.h>
     38  1.4.4.2  skrll #include <dev/pci/pciidevar.h>
     39  1.4.4.2  skrll 
     40  1.4.4.2  skrll static void stpc_chip_map(struct pciide_softc *, struct pci_attach_args *);
     41  1.4.4.3  skrll static void stpc_setup_channel(struct ata_channel *);
     42  1.4.4.2  skrll 
     43  1.4.4.2  skrll static int  stpcide_match(struct device *, struct cfdata *, void *);
     44  1.4.4.2  skrll static void stpcide_attach(struct device *, struct device *, void *);
     45  1.4.4.2  skrll 
     46  1.4.4.2  skrll const struct pciide_product_desc pciide_stpc_products[] = {
     47  1.4.4.2  skrll 	{ 0x0228,
     48  1.4.4.2  skrll 	  0,
     49  1.4.4.2  skrll 	  "STMicroelectronics STPC IDE Controller",
     50  1.4.4.2  skrll 	  stpc_chip_map,
     51  1.4.4.2  skrll 	},
     52  1.4.4.2  skrll 	{ 0, 0, NULL, NULL },
     53  1.4.4.2  skrll };
     54  1.4.4.2  skrll 
     55  1.4.4.2  skrll CFATTACH_DECL(stpcide, sizeof(struct pciide_softc),
     56  1.4.4.2  skrll     stpcide_match, stpcide_attach, NULL, NULL);
     57  1.4.4.2  skrll 
     58  1.4.4.2  skrll static int
     59  1.4.4.2  skrll stpcide_match(struct device *parent, struct cfdata *match, void *aux)
     60  1.4.4.2  skrll {
     61  1.4.4.2  skrll 	struct pci_attach_args *pa = aux;
     62  1.4.4.2  skrll 
     63  1.4.4.2  skrll 	if (PCI_VENDOR(pa->pa_id) == PCI_VENDOR_SGSTHOMSON) {
     64  1.4.4.2  skrll 		if (pciide_lookup_product(pa->pa_id, pciide_stpc_products))
     65  1.4.4.2  skrll 			return (2);
     66  1.4.4.2  skrll 	}
     67  1.4.4.2  skrll 	return (0);
     68  1.4.4.2  skrll }
     69  1.4.4.2  skrll 
     70  1.4.4.2  skrll static void
     71  1.4.4.2  skrll stpcide_attach(struct device *parent, struct device *self, void *aux)
     72  1.4.4.2  skrll {
     73  1.4.4.2  skrll 	struct pci_attach_args *pa = aux;
     74  1.4.4.2  skrll 	struct pciide_softc *sc = (struct pciide_softc *)self;
     75  1.4.4.2  skrll 
     76  1.4.4.2  skrll 	pciide_common_attach(sc, pa,
     77  1.4.4.2  skrll 	    pciide_lookup_product(pa->pa_id, pciide_stpc_products));
     78  1.4.4.2  skrll 
     79  1.4.4.2  skrll }
     80  1.4.4.2  skrll 
     81  1.4.4.2  skrll static void
     82  1.4.4.2  skrll stpc_chip_map(struct pciide_softc *sc, struct pci_attach_args *pa)
     83  1.4.4.2  skrll {
     84  1.4.4.2  skrll 	struct pciide_channel *cp;
     85  1.4.4.2  skrll 	int channel;
     86  1.4.4.2  skrll 	pcireg_t interface = PCI_INTERFACE(pa->pa_class);
     87  1.4.4.2  skrll 	bus_size_t cmdsize, ctlsize;
     88  1.4.4.2  skrll 
     89  1.4.4.2  skrll 	if (pciide_chipen(sc, pa) == 0)
     90  1.4.4.2  skrll 		return;
     91  1.4.4.2  skrll 
     92  1.4.4.2  skrll 	aprint_normal("%s: bus-master DMA support present",
     93  1.4.4.3  skrll 	    sc->sc_wdcdev.sc_atac.atac_dev.dv_xname);
     94  1.4.4.2  skrll 	pciide_mapreg_dma(sc, pa);
     95  1.4.4.2  skrll 	aprint_normal("\n");
     96  1.4.4.3  skrll 	sc->sc_wdcdev.sc_atac.atac_cap |= ATAC_CAP_DATA16 | ATAC_CAP_DATA32;
     97  1.4.4.2  skrll 	if (sc->sc_dma_ok) {
     98  1.4.4.3  skrll 		sc->sc_wdcdev.sc_atac.atac_cap |= ATAC_CAP_DMA;
     99  1.4.4.2  skrll 		sc->sc_wdcdev.irqack = pciide_irqack;
    100  1.4.4.2  skrll 	}
    101  1.4.4.3  skrll 	sc->sc_wdcdev.sc_atac.atac_pio_cap = 4;
    102  1.4.4.3  skrll 	sc->sc_wdcdev.sc_atac.atac_dma_cap = 2;
    103  1.4.4.3  skrll 	sc->sc_wdcdev.sc_atac.atac_udma_cap = 0;
    104  1.4.4.3  skrll 	sc->sc_wdcdev.sc_atac.atac_set_modes = stpc_setup_channel;
    105  1.4.4.3  skrll 	sc->sc_wdcdev.sc_atac.atac_channels = sc->wdc_chanarray;
    106  1.4.4.3  skrll 	sc->sc_wdcdev.sc_atac.atac_nchannels = PCIIDE_NUM_CHANNELS;
    107  1.4.4.2  skrll 
    108  1.4.4.3  skrll 	wdc_allocate_regs(&sc->sc_wdcdev);
    109  1.4.4.3  skrll 
    110  1.4.4.3  skrll 	for (channel = 0; channel < sc->sc_wdcdev.sc_atac.atac_nchannels;
    111  1.4.4.3  skrll 	     channel++) {
    112  1.4.4.2  skrll 		cp = &sc->pciide_channels[channel];
    113  1.4.4.2  skrll 		if (pciide_chansetup(sc, channel, interface) == 0)
    114  1.4.4.2  skrll 			continue;
    115  1.4.4.2  skrll 		pciide_mapchan(pa, cp, interface, &cmdsize, &ctlsize,
    116  1.4.4.2  skrll 		    pciide_pci_intr);
    117  1.4.4.2  skrll 	}
    118  1.4.4.2  skrll }
    119  1.4.4.2  skrll 
    120  1.4.4.2  skrll /*
    121  1.4.4.2  skrll  * IDE timing register (0x40, 0x42, 0x44, and 0x46) assignment.
    122  1.4.4.2  skrll  * 33MHz PCI system will have;
    123  1.4.4.2  skrll  *	DMA0 01-11-11
    124  1.4.4.2  skrll  *	DMA1 00-01-10
    125  1.4.4.2  skrll  *	DMA2 00-00-10
    126  1.4.4.2  skrll  *	PIO0          111-100
    127  1.4.4.2  skrll  *	PIO1          100-011
    128  1.4.4.2  skrll  *	PIO2          011-010
    129  1.4.4.2  skrll  *	PIO3          010-001
    130  1.4.4.2  skrll  *	PIO4          000-001
    131  1.4.4.2  skrll  *	MISC                  XYZW
    132  1.4.4.2  skrll  */
    133  1.4.4.2  skrll static const u_int16_t dmatbl[] = { 0x7C00, 0x1800, 0x0800 };
    134  1.4.4.2  skrll static const u_int16_t piotbl[] = { 0x03C0, 0x0230, 0x01A0, 0x0110, 0x0010 };
    135  1.4.4.2  skrll 
    136  1.4.4.2  skrll static void
    137  1.4.4.3  skrll stpc_setup_channel(struct ata_channel *chp)
    138  1.4.4.2  skrll {
    139  1.4.4.3  skrll 	struct atac_softc *atac = chp->ch_atac;
    140  1.4.4.3  skrll 	struct pciide_channel *cp = CHAN_TO_PCHAN(chp);
    141  1.4.4.3  skrll 	struct pciide_softc *sc = CHAN_TO_PCIIDE(chp);
    142  1.4.4.2  skrll 	int channel = chp->ch_channel;
    143  1.4.4.2  skrll 	struct ata_drive_datas *drvp;
    144  1.4.4.2  skrll 	u_int32_t idedma_ctl, idetim;
    145  1.4.4.3  skrll 	int drive, bits[2], s;
    146  1.4.4.2  skrll 
    147  1.4.4.2  skrll 	/* setup DMA if needed */
    148  1.4.4.2  skrll 	pciide_channel_dma_setup(cp);
    149  1.4.4.2  skrll 
    150  1.4.4.2  skrll 	idedma_ctl = 0;
    151  1.4.4.2  skrll 	bits[0] = bits[1] = 0x7F60; /* assume PIO2/DMA0 */
    152  1.4.4.2  skrll 
    153  1.4.4.2  skrll 	/* Per drive settings */
    154  1.4.4.2  skrll 	for (drive = 0; drive < 2; drive++) {
    155  1.4.4.2  skrll 		drvp = &chp->ch_drive[drive];
    156  1.4.4.2  skrll 		/* If no drive, skip */
    157  1.4.4.2  skrll 		if ((drvp->drive_flags & DRIVE) == 0)
    158  1.4.4.2  skrll 			continue;
    159  1.4.4.2  skrll 		/* add timing values, setup DMA if needed */
    160  1.4.4.3  skrll 		if ((atac->atac_cap & ATAC_CAP_DMA) &&
    161  1.4.4.2  skrll 		    (drvp->drive_flags & DRIVE_DMA)) {
    162  1.4.4.2  skrll 			/* use Multiword DMA */
    163  1.4.4.3  skrll 			s = splbio();
    164  1.4.4.2  skrll 			drvp->drive_flags &= ~DRIVE_UDMA;
    165  1.4.4.3  skrll 			splx(s);
    166  1.4.4.2  skrll 			idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
    167  1.4.4.2  skrll 			bits[drive] = 0xe; /* IOCHRDY,wr/post,rd/prefetch */
    168  1.4.4.2  skrll 		}
    169  1.4.4.2  skrll 		else {
    170  1.4.4.2  skrll 			/* PIO only */
    171  1.4.4.3  skrll 			s = splbio();
    172  1.4.4.2  skrll 			drvp->drive_flags &= ~(DRIVE_UDMA | DRIVE_DMA);
    173  1.4.4.3  skrll 			splx(s);
    174  1.4.4.2  skrll 			bits[drive] = 0x8; /* IOCHRDY */
    175  1.4.4.2  skrll 		}
    176  1.4.4.2  skrll 		bits[drive] |= dmatbl[drvp->DMA_mode] | piotbl[drvp->PIO_mode];
    177  1.4.4.2  skrll 	}
    178  1.4.4.2  skrll #if 0
    179  1.4.4.2  skrll 	idetim = pci_conf_read(sc->sc_pc, sc->sc_tag,
    180  1.4.4.2  skrll 	    (channel == 0) ? 0x40 : 0x44);
    181  1.4.4.2  skrll 	aprint_normal("wdc%d: IDETIM %08x -> %08x\n",
    182  1.4.4.2  skrll 	    channel, idetim, (bits[1] << 16) | bits[0]);
    183  1.4.4.2  skrll #endif
    184  1.4.4.2  skrll 	idetim = (bits[1] << 16) | bits[0];
    185  1.4.4.2  skrll 	pci_conf_write(sc->sc_pc, sc->sc_tag,
    186  1.4.4.2  skrll 	    (channel == 0) ? 0x40 : 0x44, idetim);
    187  1.4.4.2  skrll 
    188  1.4.4.2  skrll 	if (idedma_ctl != 0) {
    189  1.4.4.2  skrll 		/* Add software bits in status register */
    190  1.4.4.2  skrll 		bus_space_write_1(sc->sc_dma_iot, cp->dma_iohs[IDEDMA_CTL], 0,
    191  1.4.4.2  skrll 		    idedma_ctl);
    192  1.4.4.2  skrll 	}
    193  1.4.4.2  skrll }
    194