stpcide.c revision 1.4.4.7 1 1.4.4.7 skrll /* $NetBSD: stpcide.c,v 1.4.4.7 2005/11/10 14:06:03 skrll Exp $ */
2 1.4.4.2 skrll
3 1.4.4.2 skrll /*
4 1.4.4.3 skrll * Copyright (c) 2003 Tohru Nishimura
5 1.4.4.2 skrll *
6 1.4.4.2 skrll * Redistribution and use in source and binary forms, with or without
7 1.4.4.2 skrll * modification, are permitted provided that the following conditions
8 1.4.4.2 skrll * are met:
9 1.4.4.2 skrll * 1. Redistributions of source code must retain the above copyright
10 1.4.4.2 skrll * notice, this list of conditions and the following disclaimer.
11 1.4.4.2 skrll * 2. Redistributions in binary form must reproduce the above copyright
12 1.4.4.2 skrll * notice, this list of conditions and the following disclaimer in the
13 1.4.4.2 skrll * documentation and/or other materials provided with the distribution.
14 1.4.4.2 skrll * 3. All advertising materials mentioning features or use of this software
15 1.4.4.2 skrll * must display the following acknowledgement:
16 1.4.4.3 skrll * This product includes software developed by Tohru Nishimura.
17 1.4.4.2 skrll * 4. The name of the author may not be used to endorse or promote products
18 1.4.4.2 skrll * derived from this software without specific prior written permission.
19 1.4.4.2 skrll *
20 1.4.4.2 skrll * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
21 1.4.4.2 skrll * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
22 1.4.4.2 skrll * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
23 1.4.4.6 skrll * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
24 1.4.4.2 skrll * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
25 1.4.4.2 skrll * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
26 1.4.4.2 skrll * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
27 1.4.4.2 skrll * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
28 1.4.4.2 skrll * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
29 1.4.4.2 skrll * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
30 1.4.4.2 skrll */
31 1.4.4.2 skrll
32 1.4.4.7 skrll #include <sys/cdefs.h>
33 1.4.4.7 skrll __KERNEL_RCSID(0, "$NetBSD: stpcide.c,v 1.4.4.7 2005/11/10 14:06:03 skrll Exp $");
34 1.4.4.7 skrll
35 1.4.4.2 skrll #include <sys/param.h>
36 1.4.4.2 skrll #include <sys/systm.h>
37 1.4.4.2 skrll
38 1.4.4.2 skrll #include <dev/pci/pcivar.h>
39 1.4.4.2 skrll #include <dev/pci/pcidevs.h>
40 1.4.4.2 skrll #include <dev/pci/pciidereg.h>
41 1.4.4.2 skrll #include <dev/pci/pciidevar.h>
42 1.4.4.2 skrll
43 1.4.4.2 skrll static void stpc_chip_map(struct pciide_softc *, struct pci_attach_args *);
44 1.4.4.3 skrll static void stpc_setup_channel(struct ata_channel *);
45 1.4.4.2 skrll
46 1.4.4.2 skrll static int stpcide_match(struct device *, struct cfdata *, void *);
47 1.4.4.2 skrll static void stpcide_attach(struct device *, struct device *, void *);
48 1.4.4.2 skrll
49 1.4.4.2 skrll const struct pciide_product_desc pciide_stpc_products[] = {
50 1.4.4.2 skrll { 0x0228,
51 1.4.4.2 skrll 0,
52 1.4.4.2 skrll "STMicroelectronics STPC IDE Controller",
53 1.4.4.2 skrll stpc_chip_map,
54 1.4.4.2 skrll },
55 1.4.4.2 skrll { 0, 0, NULL, NULL },
56 1.4.4.2 skrll };
57 1.4.4.2 skrll
58 1.4.4.2 skrll CFATTACH_DECL(stpcide, sizeof(struct pciide_softc),
59 1.4.4.2 skrll stpcide_match, stpcide_attach, NULL, NULL);
60 1.4.4.2 skrll
61 1.4.4.2 skrll static int
62 1.4.4.2 skrll stpcide_match(struct device *parent, struct cfdata *match, void *aux)
63 1.4.4.2 skrll {
64 1.4.4.2 skrll struct pci_attach_args *pa = aux;
65 1.4.4.2 skrll
66 1.4.4.2 skrll if (PCI_VENDOR(pa->pa_id) == PCI_VENDOR_SGSTHOMSON) {
67 1.4.4.2 skrll if (pciide_lookup_product(pa->pa_id, pciide_stpc_products))
68 1.4.4.2 skrll return (2);
69 1.4.4.2 skrll }
70 1.4.4.2 skrll return (0);
71 1.4.4.2 skrll }
72 1.4.4.2 skrll
73 1.4.4.2 skrll static void
74 1.4.4.2 skrll stpcide_attach(struct device *parent, struct device *self, void *aux)
75 1.4.4.2 skrll {
76 1.4.4.2 skrll struct pci_attach_args *pa = aux;
77 1.4.4.2 skrll struct pciide_softc *sc = (struct pciide_softc *)self;
78 1.4.4.2 skrll
79 1.4.4.2 skrll pciide_common_attach(sc, pa,
80 1.4.4.2 skrll pciide_lookup_product(pa->pa_id, pciide_stpc_products));
81 1.4.4.2 skrll
82 1.4.4.2 skrll }
83 1.4.4.2 skrll
84 1.4.4.2 skrll static void
85 1.4.4.2 skrll stpc_chip_map(struct pciide_softc *sc, struct pci_attach_args *pa)
86 1.4.4.2 skrll {
87 1.4.4.2 skrll struct pciide_channel *cp;
88 1.4.4.2 skrll int channel;
89 1.4.4.2 skrll pcireg_t interface = PCI_INTERFACE(pa->pa_class);
90 1.4.4.2 skrll bus_size_t cmdsize, ctlsize;
91 1.4.4.2 skrll
92 1.4.4.2 skrll if (pciide_chipen(sc, pa) == 0)
93 1.4.4.2 skrll return;
94 1.4.4.2 skrll
95 1.4.4.2 skrll aprint_normal("%s: bus-master DMA support present",
96 1.4.4.3 skrll sc->sc_wdcdev.sc_atac.atac_dev.dv_xname);
97 1.4.4.2 skrll pciide_mapreg_dma(sc, pa);
98 1.4.4.2 skrll aprint_normal("\n");
99 1.4.4.3 skrll sc->sc_wdcdev.sc_atac.atac_cap |= ATAC_CAP_DATA16 | ATAC_CAP_DATA32;
100 1.4.4.2 skrll if (sc->sc_dma_ok) {
101 1.4.4.3 skrll sc->sc_wdcdev.sc_atac.atac_cap |= ATAC_CAP_DMA;
102 1.4.4.2 skrll sc->sc_wdcdev.irqack = pciide_irqack;
103 1.4.4.2 skrll }
104 1.4.4.3 skrll sc->sc_wdcdev.sc_atac.atac_pio_cap = 4;
105 1.4.4.3 skrll sc->sc_wdcdev.sc_atac.atac_dma_cap = 2;
106 1.4.4.3 skrll sc->sc_wdcdev.sc_atac.atac_udma_cap = 0;
107 1.4.4.3 skrll sc->sc_wdcdev.sc_atac.atac_set_modes = stpc_setup_channel;
108 1.4.4.3 skrll sc->sc_wdcdev.sc_atac.atac_channels = sc->wdc_chanarray;
109 1.4.4.3 skrll sc->sc_wdcdev.sc_atac.atac_nchannels = PCIIDE_NUM_CHANNELS;
110 1.4.4.2 skrll
111 1.4.4.3 skrll wdc_allocate_regs(&sc->sc_wdcdev);
112 1.4.4.3 skrll
113 1.4.4.3 skrll for (channel = 0; channel < sc->sc_wdcdev.sc_atac.atac_nchannels;
114 1.4.4.3 skrll channel++) {
115 1.4.4.2 skrll cp = &sc->pciide_channels[channel];
116 1.4.4.2 skrll if (pciide_chansetup(sc, channel, interface) == 0)
117 1.4.4.2 skrll continue;
118 1.4.4.2 skrll pciide_mapchan(pa, cp, interface, &cmdsize, &ctlsize,
119 1.4.4.2 skrll pciide_pci_intr);
120 1.4.4.2 skrll }
121 1.4.4.2 skrll }
122 1.4.4.2 skrll
123 1.4.4.2 skrll /*
124 1.4.4.2 skrll * IDE timing register (0x40, 0x42, 0x44, and 0x46) assignment.
125 1.4.4.2 skrll * 33MHz PCI system will have;
126 1.4.4.2 skrll * DMA0 01-11-11
127 1.4.4.2 skrll * DMA1 00-01-10
128 1.4.4.2 skrll * DMA2 00-00-10
129 1.4.4.2 skrll * PIO0 111-100
130 1.4.4.2 skrll * PIO1 100-011
131 1.4.4.2 skrll * PIO2 011-010
132 1.4.4.2 skrll * PIO3 010-001
133 1.4.4.2 skrll * PIO4 000-001
134 1.4.4.2 skrll * MISC XYZW
135 1.4.4.2 skrll */
136 1.4.4.2 skrll static const u_int16_t dmatbl[] = { 0x7C00, 0x1800, 0x0800 };
137 1.4.4.2 skrll static const u_int16_t piotbl[] = { 0x03C0, 0x0230, 0x01A0, 0x0110, 0x0010 };
138 1.4.4.2 skrll
139 1.4.4.2 skrll static void
140 1.4.4.3 skrll stpc_setup_channel(struct ata_channel *chp)
141 1.4.4.2 skrll {
142 1.4.4.3 skrll struct atac_softc *atac = chp->ch_atac;
143 1.4.4.3 skrll struct pciide_channel *cp = CHAN_TO_PCHAN(chp);
144 1.4.4.3 skrll struct pciide_softc *sc = CHAN_TO_PCIIDE(chp);
145 1.4.4.2 skrll int channel = chp->ch_channel;
146 1.4.4.2 skrll struct ata_drive_datas *drvp;
147 1.4.4.2 skrll u_int32_t idedma_ctl, idetim;
148 1.4.4.3 skrll int drive, bits[2], s;
149 1.4.4.2 skrll
150 1.4.4.2 skrll /* setup DMA if needed */
151 1.4.4.2 skrll pciide_channel_dma_setup(cp);
152 1.4.4.2 skrll
153 1.4.4.2 skrll idedma_ctl = 0;
154 1.4.4.2 skrll bits[0] = bits[1] = 0x7F60; /* assume PIO2/DMA0 */
155 1.4.4.2 skrll
156 1.4.4.2 skrll /* Per drive settings */
157 1.4.4.2 skrll for (drive = 0; drive < 2; drive++) {
158 1.4.4.2 skrll drvp = &chp->ch_drive[drive];
159 1.4.4.2 skrll /* If no drive, skip */
160 1.4.4.2 skrll if ((drvp->drive_flags & DRIVE) == 0)
161 1.4.4.2 skrll continue;
162 1.4.4.2 skrll /* add timing values, setup DMA if needed */
163 1.4.4.3 skrll if ((atac->atac_cap & ATAC_CAP_DMA) &&
164 1.4.4.2 skrll (drvp->drive_flags & DRIVE_DMA)) {
165 1.4.4.2 skrll /* use Multiword DMA */
166 1.4.4.3 skrll s = splbio();
167 1.4.4.2 skrll drvp->drive_flags &= ~DRIVE_UDMA;
168 1.4.4.3 skrll splx(s);
169 1.4.4.2 skrll idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
170 1.4.4.2 skrll bits[drive] = 0xe; /* IOCHRDY,wr/post,rd/prefetch */
171 1.4.4.2 skrll }
172 1.4.4.2 skrll else {
173 1.4.4.2 skrll /* PIO only */
174 1.4.4.3 skrll s = splbio();
175 1.4.4.2 skrll drvp->drive_flags &= ~(DRIVE_UDMA | DRIVE_DMA);
176 1.4.4.3 skrll splx(s);
177 1.4.4.2 skrll bits[drive] = 0x8; /* IOCHRDY */
178 1.4.4.2 skrll }
179 1.4.4.2 skrll bits[drive] |= dmatbl[drvp->DMA_mode] | piotbl[drvp->PIO_mode];
180 1.4.4.2 skrll }
181 1.4.4.2 skrll #if 0
182 1.4.4.2 skrll idetim = pci_conf_read(sc->sc_pc, sc->sc_tag,
183 1.4.4.2 skrll (channel == 0) ? 0x40 : 0x44);
184 1.4.4.2 skrll aprint_normal("wdc%d: IDETIM %08x -> %08x\n",
185 1.4.4.2 skrll channel, idetim, (bits[1] << 16) | bits[0]);
186 1.4.4.2 skrll #endif
187 1.4.4.2 skrll idetim = (bits[1] << 16) | bits[0];
188 1.4.4.2 skrll pci_conf_write(sc->sc_pc, sc->sc_tag,
189 1.4.4.2 skrll (channel == 0) ? 0x40 : 0x44, idetim);
190 1.4.4.2 skrll
191 1.4.4.2 skrll if (idedma_ctl != 0) {
192 1.4.4.2 skrll /* Add software bits in status register */
193 1.4.4.2 skrll bus_space_write_1(sc->sc_dma_iot, cp->dma_iohs[IDEDMA_CTL], 0,
194 1.4.4.2 skrll idedma_ctl);
195 1.4.4.2 skrll }
196 1.4.4.2 skrll }
197