stpcide.c revision 1.20 1 /* $NetBSD: stpcide.c,v 1.20 2010/11/05 18:07:24 jakllsch Exp $ */
2
3 /*-
4 * Copyright (c) 2003 The NetBSD Foundation, Inc.
5 * All rights reserved.
6 *
7 * This code is derived from software contributed to The NetBSD Foundation
8 * by Tohru Nishimura.
9 *
10 * Redistribution and use in source and binary forms, with or without
11 * modification, are permitted provided that the following conditions
12 * are met:
13 * 1. Redistributions of source code must retain the above copyright
14 * notice, this list of conditions and the following disclaimer.
15 * 2. Redistributions in binary form must reproduce the above copyright
16 * notice, this list of conditions and the following disclaimer in the
17 * documentation and/or other materials provided with the distribution.
18 *
19 * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
20 * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
21 * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
22 * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
23 * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
24 * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
25 * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
26 * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
27 * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
28 * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
29 * POSSIBILITY OF SUCH DAMAGE.
30 */
31
32 #include <sys/cdefs.h>
33 __KERNEL_RCSID(0, "$NetBSD: stpcide.c,v 1.20 2010/11/05 18:07:24 jakllsch Exp $");
34
35 #include <sys/param.h>
36 #include <sys/systm.h>
37
38 #include <dev/pci/pcivar.h>
39 #include <dev/pci/pcidevs.h>
40 #include <dev/pci/pciidereg.h>
41 #include <dev/pci/pciidevar.h>
42
43 static void stpc_chip_map(struct pciide_softc *, struct pci_attach_args *);
44 static void stpc_setup_channel(struct ata_channel *);
45
46 static int stpcide_match(device_t, cfdata_t, void *);
47 static void stpcide_attach(device_t, device_t, void *);
48
49 const struct pciide_product_desc pciide_stpc_products[] = {
50 { 0x0228,
51 0,
52 "STMicroelectronics STPC IDE Controller",
53 stpc_chip_map,
54 },
55 { 0, 0, NULL, NULL },
56 };
57
58 CFATTACH_DECL_NEW(stpcide, sizeof(struct pciide_softc),
59 stpcide_match, stpcide_attach, NULL, NULL);
60
61 static int
62 stpcide_match(device_t parent, cfdata_t match, void *aux)
63 {
64 struct pci_attach_args *pa = aux;
65
66 if (PCI_VENDOR(pa->pa_id) == PCI_VENDOR_SGSTHOMSON) {
67 if (pciide_lookup_product(pa->pa_id, pciide_stpc_products))
68 return (2);
69 }
70 return (0);
71 }
72
73 static void
74 stpcide_attach(device_t parent, device_t self, void *aux)
75 {
76 struct pci_attach_args *pa = aux;
77 struct pciide_softc *sc = device_private(self);
78
79 sc->sc_wdcdev.sc_atac.atac_dev = self;
80
81 pciide_common_attach(sc, pa,
82 pciide_lookup_product(pa->pa_id, pciide_stpc_products));
83
84 }
85
86 static void
87 stpc_chip_map(struct pciide_softc *sc, struct pci_attach_args *pa)
88 {
89 struct pciide_channel *cp;
90 int channel;
91 pcireg_t interface = PCI_INTERFACE(pa->pa_class);
92
93 if (pciide_chipen(sc, pa) == 0)
94 return;
95
96 aprint_verbose_dev(sc->sc_wdcdev.sc_atac.atac_dev,
97 "bus-master DMA support present");
98 pciide_mapreg_dma(sc, pa);
99 aprint_verbose("\n");
100 sc->sc_wdcdev.sc_atac.atac_cap |= ATAC_CAP_DATA16 | ATAC_CAP_DATA32;
101 if (sc->sc_dma_ok) {
102 sc->sc_wdcdev.sc_atac.atac_cap |= ATAC_CAP_DMA;
103 sc->sc_wdcdev.irqack = pciide_irqack;
104 }
105 sc->sc_wdcdev.sc_atac.atac_pio_cap = 4;
106 sc->sc_wdcdev.sc_atac.atac_dma_cap = 2;
107 sc->sc_wdcdev.sc_atac.atac_udma_cap = 0;
108 sc->sc_wdcdev.sc_atac.atac_set_modes = stpc_setup_channel;
109 sc->sc_wdcdev.sc_atac.atac_channels = sc->wdc_chanarray;
110 sc->sc_wdcdev.sc_atac.atac_nchannels = PCIIDE_NUM_CHANNELS;
111
112 wdc_allocate_regs(&sc->sc_wdcdev);
113
114 for (channel = 0; channel < sc->sc_wdcdev.sc_atac.atac_nchannels;
115 channel++) {
116 cp = &sc->pciide_channels[channel];
117 if (pciide_chansetup(sc, channel, interface) == 0)
118 continue;
119 pciide_mapchan(pa, cp, interface, pciide_pci_intr);
120 }
121 }
122
123 /*
124 * IDE timing register (0x40, 0x42, 0x44, and 0x46) assignment.
125 * 33MHz PCI system will have;
126 * DMA0 01-11-11
127 * DMA1 00-01-10
128 * DMA2 00-00-10
129 * PIO0 111-100
130 * PIO1 100-011
131 * PIO2 011-010
132 * PIO3 010-001
133 * PIO4 000-001
134 * MISC XYZW
135 */
136 static const u_int16_t dmatbl[] = { 0x7C00, 0x1800, 0x0800 };
137 static const u_int16_t piotbl[] = { 0x03C0, 0x0230, 0x01A0, 0x0110, 0x0010 };
138
139 static void
140 stpc_setup_channel(struct ata_channel *chp)
141 {
142 struct atac_softc *atac = chp->ch_atac;
143 struct pciide_channel *cp = CHAN_TO_PCHAN(chp);
144 struct pciide_softc *sc = CHAN_TO_PCIIDE(chp);
145 int channel = chp->ch_channel;
146 struct ata_drive_datas *drvp;
147 u_int32_t idedma_ctl, idetim;
148 int drive, bits[2], s;
149
150 /* setup DMA if needed */
151 pciide_channel_dma_setup(cp);
152
153 idedma_ctl = 0;
154 bits[0] = bits[1] = 0x7F60; /* assume PIO2/DMA0 */
155
156 /* Per drive settings */
157 for (drive = 0; drive < 2; drive++) {
158 drvp = &chp->ch_drive[drive];
159 /* If no drive, skip */
160 if ((drvp->drive_flags & DRIVE) == 0)
161 continue;
162 /* add timing values, setup DMA if needed */
163 if ((atac->atac_cap & ATAC_CAP_DMA) &&
164 (drvp->drive_flags & DRIVE_DMA)) {
165 /* use Multiword DMA */
166 s = splbio();
167 drvp->drive_flags &= ~DRIVE_UDMA;
168 splx(s);
169 idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
170 bits[drive] = 0xe; /* IOCHRDY,wr/post,rd/prefetch */
171 }
172 else {
173 /* PIO only */
174 s = splbio();
175 drvp->drive_flags &= ~(DRIVE_UDMA | DRIVE_DMA);
176 splx(s);
177 bits[drive] = 0x8; /* IOCHRDY */
178 }
179 bits[drive] |= dmatbl[drvp->DMA_mode] | piotbl[drvp->PIO_mode];
180 }
181 #if 0
182 idetim = pci_conf_read(sc->sc_pc, sc->sc_tag,
183 (channel == 0) ? 0x40 : 0x44);
184 aprint_normal("wdc%d: IDETIM %08x -> %08x\n",
185 channel, idetim, (bits[1] << 16) | bits[0]);
186 #endif
187 idetim = (bits[1] << 16) | bits[0];
188 pci_conf_write(sc->sc_pc, sc->sc_tag,
189 (channel == 0) ? 0x40 : 0x44, idetim);
190
191 if (idedma_ctl != 0) {
192 /* Add software bits in status register */
193 bus_space_write_1(sc->sc_dma_iot, cp->dma_iohs[IDEDMA_CTL], 0,
194 idedma_ctl);
195 }
196 }
197