svwsata.c revision 1.3.16.2 1 1.3.16.2 rpaulo /* $NetBSD: svwsata.c,v 1.3.16.2 2006/09/09 02:52:19 rpaulo Exp $ */
2 1.3.16.2 rpaulo
3 1.3.16.2 rpaulo /*
4 1.3.16.2 rpaulo * Copyright (c) 2005 Mark Kettenis
5 1.3.16.2 rpaulo *
6 1.3.16.2 rpaulo * Permission to use, copy, modify, and distribute this software for any
7 1.3.16.2 rpaulo * purpose with or without fee is hereby granted, provided that the above
8 1.3.16.2 rpaulo * copyright notice and this permission notice appear in all copies.
9 1.3.16.2 rpaulo *
10 1.3.16.2 rpaulo * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
11 1.3.16.2 rpaulo * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
12 1.3.16.2 rpaulo * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
13 1.3.16.2 rpaulo * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
14 1.3.16.2 rpaulo * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
15 1.3.16.2 rpaulo * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
16 1.3.16.2 rpaulo * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
17 1.3.16.2 rpaulo */
18 1.3.16.2 rpaulo
19 1.3.16.2 rpaulo #include <sys/cdefs.h>
20 1.3.16.2 rpaulo __KERNEL_RCSID(0, "$NetBSD: svwsata.c,v 1.3.16.2 2006/09/09 02:52:19 rpaulo Exp $");
21 1.3.16.2 rpaulo
22 1.3.16.2 rpaulo #include <sys/param.h>
23 1.3.16.2 rpaulo #include <sys/systm.h>
24 1.3.16.2 rpaulo
25 1.3.16.2 rpaulo #include <dev/ata/atareg.h>
26 1.3.16.2 rpaulo #include <dev/ata/satareg.h>
27 1.3.16.2 rpaulo #include <dev/ata/satavar.h>
28 1.3.16.2 rpaulo #include <dev/pci/pcivar.h>
29 1.3.16.2 rpaulo #include <dev/pci/pcidevs.h>
30 1.3.16.2 rpaulo #include <dev/pci/pciidereg.h>
31 1.3.16.2 rpaulo #include <dev/pci/pciidevar.h>
32 1.3.16.2 rpaulo #include <dev/pci/pciide_svwsata_reg.h>
33 1.3.16.2 rpaulo
34 1.3.16.2 rpaulo static int svwsata_match(struct device *, struct cfdata *, void *);
35 1.3.16.2 rpaulo static void svwsata_attach(struct device *, struct device *, void *);
36 1.3.16.2 rpaulo
37 1.3.16.2 rpaulo static void svwsata_chip_map(struct pciide_softc *, struct pci_attach_args *) __unused;
38 1.3.16.2 rpaulo static void svwsata_mapreg_dma(struct pciide_softc *, struct pci_attach_args *);
39 1.3.16.2 rpaulo static void svwsata_mapchan(struct pciide_channel *);
40 1.3.16.2 rpaulo static void svwsata_drv_probe(struct ata_channel *chp);
41 1.3.16.2 rpaulo
42 1.3.16.2 rpaulo CFATTACH_DECL(svwsata, sizeof(struct pciide_softc),
43 1.3.16.2 rpaulo svwsata_match, svwsata_attach, NULL, NULL);
44 1.3.16.2 rpaulo
45 1.3.16.2 rpaulo static const struct pciide_product_desc pciide_svwsata_products[] = {
46 1.3.16.2 rpaulo { PCI_PRODUCT_SERVERWORKS_K2_SATA,
47 1.3.16.2 rpaulo 0,
48 1.3.16.2 rpaulo "ServerWorks K2 SATA Controller",
49 1.3.16.2 rpaulo svwsata_chip_map
50 1.3.16.2 rpaulo },
51 1.3.16.2 rpaulo { PCI_PRODUCT_SERVERWORKS_FRODO4_SATA,
52 1.3.16.2 rpaulo 0,
53 1.3.16.2 rpaulo "ServerWorks Frodo4 SATA Controller",
54 1.3.16.2 rpaulo svwsata_chip_map
55 1.3.16.2 rpaulo },
56 1.3.16.2 rpaulo { PCI_PRODUCT_SERVERWORKS_FRODO8_SATA,
57 1.3.16.2 rpaulo 0,
58 1.3.16.2 rpaulo "ServerWorks Frodo8 SATA Controller",
59 1.3.16.2 rpaulo svwsata_chip_map
60 1.3.16.2 rpaulo },
61 1.3.16.2 rpaulo { PCI_PRODUCT_SERVERWORKS_HT1000_SATA,
62 1.3.16.2 rpaulo 0,
63 1.3.16.2 rpaulo "ServerWorks HT-1000 SATA Controller",
64 1.3.16.2 rpaulo svwsata_chip_map
65 1.3.16.2 rpaulo },
66 1.3.16.2 rpaulo { 0,
67 1.3.16.2 rpaulo 0,
68 1.3.16.2 rpaulo NULL,
69 1.3.16.2 rpaulo NULL,
70 1.3.16.2 rpaulo }
71 1.3.16.2 rpaulo };
72 1.3.16.2 rpaulo
73 1.3.16.2 rpaulo static int
74 1.3.16.2 rpaulo svwsata_match(struct device *parent, struct cfdata *match, void *aux)
75 1.3.16.2 rpaulo {
76 1.3.16.2 rpaulo struct pci_attach_args *pa = aux;
77 1.3.16.2 rpaulo
78 1.3.16.2 rpaulo if (PCI_VENDOR(pa->pa_id) == PCI_VENDOR_SERVERWORKS) {
79 1.3.16.2 rpaulo if (pciide_lookup_product(pa->pa_id,
80 1.3.16.2 rpaulo pciide_svwsata_products))
81 1.3.16.2 rpaulo return (2);
82 1.3.16.2 rpaulo }
83 1.3.16.2 rpaulo return (0);
84 1.3.16.2 rpaulo }
85 1.3.16.2 rpaulo
86 1.3.16.2 rpaulo static void
87 1.3.16.2 rpaulo svwsata_attach(struct device *parent, struct device *self, void *aux)
88 1.3.16.2 rpaulo {
89 1.3.16.2 rpaulo struct pci_attach_args *pa = aux;
90 1.3.16.2 rpaulo struct pciide_softc *sc = (void *)self;
91 1.3.16.2 rpaulo
92 1.3.16.2 rpaulo pciide_common_attach(sc, pa,
93 1.3.16.2 rpaulo pciide_lookup_product(pa->pa_id, pciide_svwsata_products));
94 1.3.16.2 rpaulo }
95 1.3.16.2 rpaulo
96 1.3.16.2 rpaulo static void
97 1.3.16.2 rpaulo svwsata_chip_map(struct pciide_softc *sc, struct pci_attach_args *pa)
98 1.3.16.2 rpaulo {
99 1.3.16.2 rpaulo struct pciide_channel *cp;
100 1.3.16.2 rpaulo pci_intr_handle_t intrhandle;
101 1.3.16.2 rpaulo pcireg_t interface;
102 1.3.16.2 rpaulo const char *intrstr;
103 1.3.16.2 rpaulo int channel;
104 1.3.16.2 rpaulo
105 1.3.16.2 rpaulo if (pciide_chipen(sc, pa) == 0)
106 1.3.16.2 rpaulo return;
107 1.3.16.2 rpaulo
108 1.3.16.2 rpaulo /* The 4-port version has a dummy second function. */
109 1.3.16.2 rpaulo if (pci_conf_read(sc->sc_pc, sc->sc_tag,
110 1.3.16.2 rpaulo PCI_MAPREG_START + 0x14) == 0) {
111 1.3.16.2 rpaulo aprint_normal("\n");
112 1.3.16.2 rpaulo return;
113 1.3.16.2 rpaulo }
114 1.3.16.2 rpaulo
115 1.3.16.2 rpaulo if (pci_mapreg_map(pa, PCI_MAPREG_START + 0x14,
116 1.3.16.2 rpaulo PCI_MAPREG_TYPE_MEM |
117 1.3.16.2 rpaulo PCI_MAPREG_MEM_TYPE_32BIT, 0,
118 1.3.16.2 rpaulo &sc->sc_ba5_st, &sc->sc_ba5_sh,
119 1.3.16.2 rpaulo NULL, NULL) != 0) {
120 1.3.16.2 rpaulo aprint_error(": unable to map BA5 register space\n");
121 1.3.16.2 rpaulo return;
122 1.3.16.2 rpaulo }
123 1.3.16.2 rpaulo
124 1.3.16.2 rpaulo aprint_normal(": DMA");
125 1.3.16.2 rpaulo svwsata_mapreg_dma(sc, pa);
126 1.3.16.2 rpaulo aprint_normal("\n");
127 1.3.16.2 rpaulo
128 1.3.16.2 rpaulo sc->sc_wdcdev.sc_atac.atac_cap |= ATAC_CAP_DATA16 | ATAC_CAP_DATA32;
129 1.3.16.2 rpaulo sc->sc_wdcdev.sc_atac.atac_pio_cap = 4;
130 1.3.16.2 rpaulo if (sc->sc_dma_ok) {
131 1.3.16.2 rpaulo sc->sc_wdcdev.sc_atac.atac_cap |= ATAC_CAP_DMA | ATAC_CAP_UDMA;
132 1.3.16.2 rpaulo sc->sc_wdcdev.irqack = pciide_irqack;
133 1.3.16.2 rpaulo sc->sc_wdcdev.sc_atac.atac_dma_cap = 2;
134 1.3.16.2 rpaulo sc->sc_wdcdev.sc_atac.atac_udma_cap = 6;
135 1.3.16.2 rpaulo }
136 1.3.16.2 rpaulo
137 1.3.16.2 rpaulo sc->sc_wdcdev.sc_atac.atac_channels = sc->wdc_chanarray;
138 1.3.16.2 rpaulo sc->sc_wdcdev.sc_atac.atac_nchannels = 4;
139 1.3.16.2 rpaulo sc->sc_wdcdev.sc_atac.atac_set_modes = sata_setup_channel;
140 1.3.16.2 rpaulo
141 1.3.16.2 rpaulo /* We can use SControl and SStatus to probe for drives. */
142 1.3.16.2 rpaulo sc->sc_wdcdev.sc_atac.atac_probe = svwsata_drv_probe;
143 1.3.16.2 rpaulo
144 1.3.16.2 rpaulo wdc_allocate_regs(&sc->sc_wdcdev);
145 1.3.16.2 rpaulo
146 1.3.16.2 rpaulo /* Map and establish the interrupt handler. */
147 1.3.16.2 rpaulo if(pci_intr_map(pa, &intrhandle) != 0) {
148 1.3.16.2 rpaulo aprint_error("%s: couldn't map native-PCI interrupt\n",
149 1.3.16.2 rpaulo sc->sc_wdcdev.sc_atac.atac_dev.dv_xname);
150 1.3.16.2 rpaulo return;
151 1.3.16.2 rpaulo }
152 1.3.16.2 rpaulo intrstr = pci_intr_string(pa->pa_pc, intrhandle);
153 1.3.16.2 rpaulo sc->sc_pci_ih = pci_intr_establish(pa->pa_pc, intrhandle, IPL_BIO,
154 1.3.16.2 rpaulo pciide_pci_intr, sc);
155 1.3.16.2 rpaulo if (sc->sc_pci_ih != NULL) {
156 1.3.16.2 rpaulo aprint_normal("%s: using %s for native-PCI interrupt\n",
157 1.3.16.2 rpaulo sc->sc_wdcdev.sc_atac.atac_dev.dv_xname,
158 1.3.16.2 rpaulo intrstr ? intrstr : "unknown interrupt");
159 1.3.16.2 rpaulo } else {
160 1.3.16.2 rpaulo aprint_error("%s: couldn't establish native-PCI interrupt",
161 1.3.16.2 rpaulo sc->sc_wdcdev.sc_atac.atac_dev.dv_xname);
162 1.3.16.2 rpaulo if (intrstr != NULL)
163 1.3.16.2 rpaulo aprint_normal(" at %s", intrstr);
164 1.3.16.2 rpaulo aprint_normal("\n");
165 1.3.16.2 rpaulo return;
166 1.3.16.2 rpaulo }
167 1.3.16.2 rpaulo
168 1.3.16.2 rpaulo interface = PCIIDE_INTERFACE_BUS_MASTER_DMA |
169 1.3.16.2 rpaulo PCIIDE_INTERFACE_PCI(0) | PCIIDE_INTERFACE_PCI(1);
170 1.3.16.2 rpaulo
171 1.3.16.2 rpaulo
172 1.3.16.2 rpaulo for (channel = 0; channel < sc->sc_wdcdev.sc_atac.atac_nchannels;
173 1.3.16.2 rpaulo channel++) {
174 1.3.16.2 rpaulo cp = &sc->pciide_channels[channel];
175 1.3.16.2 rpaulo
176 1.3.16.2 rpaulo if (pciide_chansetup(sc, channel, interface) == 0)
177 1.3.16.2 rpaulo continue;
178 1.3.16.2 rpaulo svwsata_mapchan(cp);
179 1.3.16.2 rpaulo }
180 1.3.16.2 rpaulo }
181 1.3.16.2 rpaulo
182 1.3.16.2 rpaulo static void
183 1.3.16.2 rpaulo svwsata_mapreg_dma(struct pciide_softc *sc, struct pci_attach_args *pa)
184 1.3.16.2 rpaulo {
185 1.3.16.2 rpaulo struct pciide_channel *pc;
186 1.3.16.2 rpaulo int chan, reg;
187 1.3.16.2 rpaulo bus_size_t size;
188 1.3.16.2 rpaulo
189 1.3.16.2 rpaulo sc->sc_wdcdev.dma_arg = sc;
190 1.3.16.2 rpaulo sc->sc_wdcdev.dma_init = pciide_dma_init;
191 1.3.16.2 rpaulo sc->sc_wdcdev.dma_start = pciide_dma_start;
192 1.3.16.2 rpaulo sc->sc_wdcdev.dma_finish = pciide_dma_finish;
193 1.3.16.2 rpaulo
194 1.3.16.2 rpaulo if (device_cfdata(&sc->sc_wdcdev.sc_atac.atac_dev)->cf_flags &
195 1.3.16.2 rpaulo PCIIDE_OPTIONS_NODMA) {
196 1.3.16.2 rpaulo aprint_normal(
197 1.3.16.2 rpaulo ", but unused (forced off by config file)");
198 1.3.16.2 rpaulo sc->sc_dma_ok = 0;
199 1.3.16.2 rpaulo return;
200 1.3.16.2 rpaulo }
201 1.3.16.2 rpaulo
202 1.3.16.2 rpaulo /*
203 1.3.16.2 rpaulo * Slice off a subregion of BA5 for each of the channel's DMA
204 1.3.16.2 rpaulo * registers.
205 1.3.16.2 rpaulo */
206 1.3.16.2 rpaulo
207 1.3.16.2 rpaulo sc->sc_dma_iot = sc->sc_ba5_st;
208 1.3.16.2 rpaulo for (chan = 0; chan < 4; chan++) {
209 1.3.16.2 rpaulo pc = &sc->pciide_channels[chan];
210 1.3.16.2 rpaulo for (reg = 0; reg < IDEDMA_NREGS; reg++) {
211 1.3.16.2 rpaulo size = 4;
212 1.3.16.2 rpaulo if (size > (IDEDMA_SCH_OFFSET - reg))
213 1.3.16.2 rpaulo size = IDEDMA_SCH_OFFSET - reg;
214 1.3.16.2 rpaulo if (bus_space_subregion(sc->sc_ba5_st,
215 1.3.16.2 rpaulo sc->sc_ba5_sh,
216 1.3.16.2 rpaulo (chan << 8) + SVWSATA_DMA + reg,
217 1.3.16.2 rpaulo size, &pc->dma_iohs[reg]) != 0) {
218 1.3.16.2 rpaulo sc->sc_dma_ok = 0;
219 1.3.16.2 rpaulo aprint_normal(", but can't subregion offset "
220 1.3.16.2 rpaulo "%lu size %lu",
221 1.3.16.2 rpaulo (u_long) (chan << 8) + SVWSATA_DMA + reg,
222 1.3.16.2 rpaulo (u_long) size);
223 1.3.16.2 rpaulo return;
224 1.3.16.2 rpaulo }
225 1.3.16.2 rpaulo }
226 1.3.16.2 rpaulo }
227 1.3.16.2 rpaulo
228 1.3.16.2 rpaulo /* DMA registers all set up! */
229 1.3.16.2 rpaulo sc->sc_dmat = pa->pa_dmat;
230 1.3.16.2 rpaulo sc->sc_dma_ok = 1;
231 1.3.16.2 rpaulo }
232 1.3.16.2 rpaulo
233 1.3.16.2 rpaulo static void
234 1.3.16.2 rpaulo svwsata_mapchan(struct pciide_channel *cp)
235 1.3.16.2 rpaulo {
236 1.3.16.2 rpaulo struct ata_channel *wdc_cp = &cp->ata_channel;
237 1.3.16.2 rpaulo struct pciide_softc *sc = CHAN_TO_PCIIDE(wdc_cp);
238 1.3.16.2 rpaulo struct wdc_regs *wdr = CHAN_TO_WDC_REGS(wdc_cp);
239 1.3.16.2 rpaulo int i;
240 1.3.16.2 rpaulo
241 1.3.16.2 rpaulo cp->compat = 0;
242 1.3.16.2 rpaulo cp->ih = sc->sc_pci_ih;
243 1.3.16.2 rpaulo
244 1.3.16.2 rpaulo wdr->cmd_iot = sc->sc_ba5_st;
245 1.3.16.2 rpaulo if (bus_space_subregion(sc->sc_ba5_st, sc->sc_ba5_sh,
246 1.3.16.2 rpaulo (wdc_cp->ch_channel << 8) + SVWSATA_TF0,
247 1.3.16.2 rpaulo SVWSATA_TF8 - SVWSATA_TF0, &wdr->cmd_baseioh) != 0) {
248 1.3.16.2 rpaulo aprint_error("%s: couldn't map %s cmd regs\n",
249 1.3.16.2 rpaulo sc->sc_wdcdev.sc_atac.atac_dev.dv_xname, cp->name);
250 1.3.16.2 rpaulo goto bad;
251 1.3.16.2 rpaulo }
252 1.3.16.2 rpaulo
253 1.3.16.2 rpaulo wdr->ctl_iot = sc->sc_ba5_st;
254 1.3.16.2 rpaulo if (bus_space_subregion(sc->sc_ba5_st, sc->sc_ba5_sh,
255 1.3.16.2 rpaulo (wdc_cp->ch_channel << 8) + SVWSATA_TF8, 4,
256 1.3.16.2 rpaulo &cp->ctl_baseioh) != 0) {
257 1.3.16.2 rpaulo aprint_error("%s: couldn't map %s ctl regs\n",
258 1.3.16.2 rpaulo sc->sc_wdcdev.sc_atac.atac_dev.dv_xname, cp->name);
259 1.3.16.2 rpaulo goto bad;
260 1.3.16.2 rpaulo }
261 1.3.16.2 rpaulo wdr->ctl_ioh = cp->ctl_baseioh;
262 1.3.16.2 rpaulo
263 1.3.16.2 rpaulo for (i = 0; i < WDC_NREG; i++) {
264 1.3.16.2 rpaulo if (bus_space_subregion(wdr->cmd_iot, wdr->cmd_baseioh,
265 1.3.16.2 rpaulo i << 2, i == 0 ? 4 : 1,
266 1.3.16.2 rpaulo &wdr->cmd_iohs[i]) != 0) {
267 1.3.16.2 rpaulo aprint_error("%s: couldn't subregion %s channel "
268 1.3.16.2 rpaulo "cmd regs\n",
269 1.3.16.2 rpaulo sc->sc_wdcdev.sc_atac.atac_dev.dv_xname, cp->name);
270 1.3.16.2 rpaulo goto bad;
271 1.3.16.2 rpaulo }
272 1.3.16.2 rpaulo }
273 1.3.16.2 rpaulo wdc_init_shadow_regs(wdc_cp);
274 1.3.16.2 rpaulo wdr->data32iot = wdr->cmd_iot;
275 1.3.16.2 rpaulo wdr->data32ioh = wdr->cmd_iohs[0];
276 1.3.16.2 rpaulo
277 1.3.16.2 rpaulo wdcattach(wdc_cp);
278 1.3.16.2 rpaulo return;
279 1.3.16.2 rpaulo
280 1.3.16.2 rpaulo bad:
281 1.3.16.2 rpaulo cp->ata_channel.ch_flags |= ATACH_DISABLED;
282 1.3.16.2 rpaulo }
283 1.3.16.2 rpaulo
284 1.3.16.2 rpaulo static void
285 1.3.16.2 rpaulo svwsata_drv_probe(struct ata_channel *chp)
286 1.3.16.2 rpaulo {
287 1.3.16.2 rpaulo struct pciide_softc *sc = CHAN_TO_PCIIDE(chp);
288 1.3.16.2 rpaulo struct wdc_regs *wdr = CHAN_TO_WDC_REGS(chp);
289 1.3.16.2 rpaulo int channel = chp->ch_channel;
290 1.3.16.2 rpaulo uint32_t scontrol, sstatus;
291 1.3.16.2 rpaulo uint8_t scnt, sn, cl, ch;
292 1.3.16.2 rpaulo int i, s;
293 1.3.16.2 rpaulo
294 1.3.16.2 rpaulo /* XXX This should be done by other code. */
295 1.3.16.2 rpaulo for (i = 0; i < 2; i++) {
296 1.3.16.2 rpaulo chp->ch_drive[i].chnl_softc = chp;
297 1.3.16.2 rpaulo chp->ch_drive[i].drive = i;
298 1.3.16.2 rpaulo }
299 1.3.16.2 rpaulo
300 1.3.16.2 rpaulo /*
301 1.3.16.2 rpaulo * Request communication initialization sequence, any speed.
302 1.3.16.2 rpaulo * Performing this is the equivalent of an ATA Reset.
303 1.3.16.2 rpaulo */
304 1.3.16.2 rpaulo scontrol = SControl_DET_INIT | SControl_SPD_ANY;
305 1.3.16.2 rpaulo
306 1.3.16.2 rpaulo /*
307 1.3.16.2 rpaulo * XXX We don't yet support SATA power management; disable all
308 1.3.16.2 rpaulo * power management state transitions.
309 1.3.16.2 rpaulo */
310 1.3.16.2 rpaulo scontrol |= SControl_IPM_NONE;
311 1.3.16.2 rpaulo
312 1.3.16.2 rpaulo bus_space_write_4(sc->sc_ba5_st, sc->sc_ba5_sh,
313 1.3.16.2 rpaulo (channel << 8) + SVWSATA_SCONTROL, scontrol);
314 1.3.16.2 rpaulo delay(50 * 1000);
315 1.3.16.2 rpaulo scontrol &= ~SControl_DET_INIT;
316 1.3.16.2 rpaulo bus_space_write_4(sc->sc_ba5_st, sc->sc_ba5_sh,
317 1.3.16.2 rpaulo (channel << 8) + SVWSATA_SCONTROL, scontrol);
318 1.3.16.2 rpaulo delay(50 * 1000);
319 1.3.16.2 rpaulo
320 1.3.16.2 rpaulo sstatus = bus_space_read_4(sc->sc_ba5_st, sc->sc_ba5_sh,
321 1.3.16.2 rpaulo (channel << 8) + SVWSATA_SSTATUS);
322 1.3.16.2 rpaulo #if 0
323 1.3.16.2 rpaulo printf("%s: port %d: SStatus=0x%08x, SControl=0x%08x\n",
324 1.3.16.2 rpaulo sc->sc_wdcdev.sc_atac.atac_dev.dv_xname, chp->ch_channel, sstatus,
325 1.3.16.2 rpaulo bus_space_read_4(sc->sc_ba5_st, sc->sc_ba5_sh,
326 1.3.16.2 rpaulo (channel << 8) + SVWSATA_SSTATUS));
327 1.3.16.2 rpaulo #endif
328 1.3.16.2 rpaulo switch (sstatus & SStatus_DET_mask) {
329 1.3.16.2 rpaulo case SStatus_DET_NODEV:
330 1.3.16.2 rpaulo /* No device; be silent. */
331 1.3.16.2 rpaulo break;
332 1.3.16.2 rpaulo
333 1.3.16.2 rpaulo case SStatus_DET_DEV_NE:
334 1.3.16.2 rpaulo aprint_error("%s: port %d: device connected, but "
335 1.3.16.2 rpaulo "communication not established\n",
336 1.3.16.2 rpaulo sc->sc_wdcdev.sc_atac.atac_dev.dv_xname, chp->ch_channel);
337 1.3.16.2 rpaulo break;
338 1.3.16.2 rpaulo
339 1.3.16.2 rpaulo case SStatus_DET_OFFLINE:
340 1.3.16.2 rpaulo aprint_error("%s: port %d: PHY offline\n",
341 1.3.16.2 rpaulo sc->sc_wdcdev.sc_atac.atac_dev.dv_xname, chp->ch_channel);
342 1.3.16.2 rpaulo break;
343 1.3.16.2 rpaulo
344 1.3.16.2 rpaulo case SStatus_DET_DEV:
345 1.3.16.2 rpaulo /*
346 1.3.16.2 rpaulo * XXX ATAPI detection doesn't currently work. Don't
347 1.3.16.2 rpaulo * XXX know why. But, it's not like the standard method
348 1.3.16.2 rpaulo * XXX can detect an ATAPI device connected via a SATA/PATA
349 1.3.16.2 rpaulo * XXX bridge, so at least this is no worse. --thorpej
350 1.3.16.2 rpaulo */
351 1.3.16.2 rpaulo bus_space_write_1(wdr->cmd_iot, wdr->cmd_iohs[wd_sdh], 0,
352 1.3.16.2 rpaulo WDSD_IBM | (0 << 4));
353 1.3.16.2 rpaulo delay(10); /* 400ns delay */
354 1.3.16.2 rpaulo /* Save register contents. */
355 1.3.16.2 rpaulo scnt = bus_space_read_1(wdr->cmd_iot,
356 1.3.16.2 rpaulo wdr->cmd_iohs[wd_seccnt], 0);
357 1.3.16.2 rpaulo sn = bus_space_read_1(wdr->cmd_iot,
358 1.3.16.2 rpaulo wdr->cmd_iohs[wd_sector], 0);
359 1.3.16.2 rpaulo cl = bus_space_read_1(wdr->cmd_iot,
360 1.3.16.2 rpaulo wdr->cmd_iohs[wd_cyl_lo], 0);
361 1.3.16.2 rpaulo ch = bus_space_read_1(wdr->cmd_iot,
362 1.3.16.2 rpaulo wdr->cmd_iohs[wd_cyl_hi], 0);
363 1.3.16.2 rpaulo #if 0
364 1.3.16.2 rpaulo printf("%s: port %d: scnt=0x%x sn=0x%x cl=0x%x ch=0x%x\n",
365 1.3.16.2 rpaulo sc->sc_wdcdev.sc_atac.atac_dev.dv_xname, chp->ch_channel,
366 1.3.16.2 rpaulo scnt, sn, cl, ch);
367 1.3.16.2 rpaulo #endif
368 1.3.16.2 rpaulo /*
369 1.3.16.2 rpaulo * scnt and sn are supposed to be 0x1 for ATAPI, but in some
370 1.3.16.2 rpaulo * cases we get wrong values here, so ignore it.
371 1.3.16.2 rpaulo */
372 1.3.16.2 rpaulo s = splbio();
373 1.3.16.2 rpaulo if (cl == 0x14 && ch == 0xeb)
374 1.3.16.2 rpaulo chp->ch_drive[0].drive_flags |= DRIVE_ATAPI;
375 1.3.16.2 rpaulo else
376 1.3.16.2 rpaulo chp->ch_drive[0].drive_flags |= DRIVE_ATA;
377 1.3.16.2 rpaulo splx(s);
378 1.3.16.2 rpaulo
379 1.3.16.2 rpaulo aprint_normal("%s: port %d: device present, speed: %s\n",
380 1.3.16.2 rpaulo sc->sc_wdcdev.sc_atac.atac_dev.dv_xname, chp->ch_channel,
381 1.3.16.2 rpaulo sata_speed(sstatus));
382 1.3.16.2 rpaulo break;
383 1.3.16.2 rpaulo
384 1.3.16.2 rpaulo default:
385 1.3.16.2 rpaulo aprint_error("%s: port %d: unknown SStatus: 0x%08x\n",
386 1.3.16.2 rpaulo sc->sc_wdcdev.sc_atac.atac_dev.dv_xname, chp->ch_channel, sstatus);
387 1.3.16.2 rpaulo }
388 1.3.16.2 rpaulo }
389