tga.c revision 1.26 1 1.26 simonb /* $NetBSD: tga.c,v 1.26 2000/06/26 04:56:25 simonb Exp $ */
2 1.1 drochner
3 1.1 drochner /*
4 1.1 drochner * Copyright (c) 1995, 1996 Carnegie-Mellon University.
5 1.1 drochner * All rights reserved.
6 1.1 drochner *
7 1.1 drochner * Author: Chris G. Demetriou
8 1.1 drochner *
9 1.1 drochner * Permission to use, copy, modify and distribute this software and
10 1.1 drochner * its documentation is hereby granted, provided that both the copyright
11 1.1 drochner * notice and this permission notice appear in all copies of the
12 1.1 drochner * software, derivative works or modified versions, and any portions
13 1.1 drochner * thereof, and that both notices appear in supporting documentation.
14 1.1 drochner *
15 1.1 drochner * CARNEGIE MELLON ALLOWS FREE USE OF THIS SOFTWARE IN ITS "AS IS"
16 1.1 drochner * CONDITION. CARNEGIE MELLON DISCLAIMS ANY LIABILITY OF ANY KIND
17 1.1 drochner * FOR ANY DAMAGES WHATSOEVER RESULTING FROM THE USE OF THIS SOFTWARE.
18 1.1 drochner *
19 1.1 drochner * Carnegie Mellon requests users of this software to return to
20 1.1 drochner *
21 1.1 drochner * Software Distribution Coordinator or Software.Distribution (at) CS.CMU.EDU
22 1.1 drochner * School of Computer Science
23 1.1 drochner * Carnegie Mellon University
24 1.1 drochner * Pittsburgh PA 15213-3890
25 1.1 drochner *
26 1.1 drochner * any improvements or extensions that they make and grant Carnegie the
27 1.1 drochner * rights to redistribute these changes.
28 1.1 drochner */
29 1.1 drochner
30 1.1 drochner #include <sys/param.h>
31 1.1 drochner #include <sys/systm.h>
32 1.1 drochner #include <sys/kernel.h>
33 1.1 drochner #include <sys/device.h>
34 1.1 drochner #include <sys/conf.h>
35 1.1 drochner #include <sys/malloc.h>
36 1.1 drochner #include <sys/buf.h>
37 1.1 drochner #include <sys/ioctl.h>
38 1.1 drochner
39 1.8 thorpej #include <vm/vm.h>
40 1.8 thorpej
41 1.1 drochner #include <machine/bus.h>
42 1.1 drochner #include <machine/intr.h>
43 1.1 drochner
44 1.1 drochner #include <dev/pci/pcireg.h>
45 1.1 drochner #include <dev/pci/pcivar.h>
46 1.1 drochner #include <dev/pci/pcidevs.h>
47 1.1 drochner #include <dev/pci/tgareg.h>
48 1.1 drochner #include <dev/pci/tgavar.h>
49 1.1 drochner #include <dev/ic/bt485reg.h>
50 1.17 elric #include <dev/ic/bt485var.h>
51 1.22 nathanw #include <dev/ic/bt463reg.h>
52 1.22 nathanw #include <dev/ic/bt463var.h>
53 1.1 drochner
54 1.1 drochner #include <dev/wscons/wsconsio.h>
55 1.1 drochner #include <dev/wscons/wscons_raster.h>
56 1.23 nathanw #include <dev/rasops/rasops.h>
57 1.23 nathanw #include <dev/wsfont/wsfont.h>
58 1.1 drochner
59 1.1 drochner #ifdef __alpha__
60 1.1 drochner #include <machine/pte.h>
61 1.1 drochner #endif
62 1.24 soda #ifdef __mips__
63 1.24 soda #include <mips/pte.h>
64 1.24 soda #endif
65 1.1 drochner
66 1.1 drochner int tgamatch __P((struct device *, struct cfdata *, void *));
67 1.1 drochner void tgaattach __P((struct device *, struct device *, void *));
68 1.1 drochner int tgaprint __P((void *, const char *));
69 1.1 drochner
70 1.1 drochner struct cfattach tga_ca = {
71 1.1 drochner sizeof(struct tga_softc), tgamatch, tgaattach,
72 1.1 drochner };
73 1.1 drochner
74 1.21 nathanw int tga_identify __P((struct tga_devconfig *));
75 1.1 drochner const struct tga_conf *tga_getconf __P((int));
76 1.22 nathanw static void tga_getdevconfig __P((bus_space_tag_t memt, pci_chipset_tag_t pc,
77 1.19 elric pcitag_t tag, struct tga_devconfig *dc));
78 1.1 drochner
79 1.1 drochner struct tga_devconfig tga_console_dc;
80 1.1 drochner
81 1.14 ross int tga_ioctl __P((void *, u_long, caddr_t, int, struct proc *));
82 1.26 simonb paddr_t tga_mmap __P((void *, off_t, int));
83 1.14 ross static void tga_copyrows __P((void *, int, int, int));
84 1.14 ross static void tga_copycols __P((void *, int, int, int, int));
85 1.14 ross static int tga_alloc_screen __P((void *, const struct wsscreen_descr *,
86 1.14 ross void **, int *, int *, long *));
87 1.14 ross static void tga_free_screen __P((void *, void *));
88 1.15 drochner static int tga_show_screen __P((void *, void *, int,
89 1.15 drochner void (*) (void *, int, int), void *));
90 1.23 nathanw static int tga_rop __P((struct rasops_info *, int, int, int, int, int,
91 1.23 nathanw struct rasops_info *, int, int));
92 1.23 nathanw static int tga_rop_vtov __P((struct rasops_info *, int, int, int, int,
93 1.23 nathanw int, struct rasops_info *, int, int ));
94 1.23 nathanw static void tga_putchar __P((void *c, int row, int col,
95 1.23 nathanw u_int uc, long attr));
96 1.23 nathanw static void tga_eraserows __P((void *, int, int, long));
97 1.23 nathanw static void tga_erasecols __P((void *, int, int, int, long));
98 1.17 elric void tga2_init __P((struct tga_devconfig *, int));
99 1.17 elric
100 1.22 nathanw static void tga_config_interrupts __P((struct device *));
101 1.22 nathanw
102 1.17 elric /* RAMDAC interface functions */
103 1.22 nathanw static int tga_sched_update __P((void *, void (*)(void *)));
104 1.22 nathanw static void tga_ramdac_wr __P((void *, u_int, u_int8_t));
105 1.22 nathanw static u_int8_t tga_ramdac_rd __P((void *, u_int));
106 1.22 nathanw static void tga_bt463_wr __P((void *, u_int, u_int8_t));
107 1.22 nathanw static u_int8_t tga_bt463_rd __P((void *, u_int));
108 1.22 nathanw static void tga2_ramdac_wr __P((void *, u_int, u_int8_t));
109 1.22 nathanw static u_int8_t tga2_ramdac_rd __P((void *, u_int));
110 1.17 elric
111 1.17 elric /* Interrupt handler */
112 1.22 nathanw static int tga_intr __P((void *));
113 1.14 ross
114 1.23 nathanw /* The NULL entries will get filled in by rasops_init().
115 1.23 nathanw * XXX and the non-NULL ones will be overwritten; reset after calling it.
116 1.23 nathanw */
117 1.1 drochner struct wsdisplay_emulops tga_emulops = {
118 1.23 nathanw NULL,
119 1.23 nathanw NULL,
120 1.23 nathanw tga_putchar,
121 1.14 ross tga_copycols,
122 1.23 nathanw tga_erasecols,
123 1.14 ross tga_copyrows,
124 1.23 nathanw tga_eraserows,
125 1.23 nathanw NULL,
126 1.1 drochner };
127 1.1 drochner
128 1.1 drochner struct wsscreen_descr tga_stdscreen = {
129 1.1 drochner "std",
130 1.4 drochner 0, 0, /* will be filled in -- XXX shouldn't, it's global */
131 1.1 drochner &tga_emulops,
132 1.4 drochner 0, 0,
133 1.4 drochner WSSCREEN_REVERSE
134 1.1 drochner };
135 1.1 drochner
136 1.1 drochner const struct wsscreen_descr *_tga_scrlist[] = {
137 1.1 drochner &tga_stdscreen,
138 1.1 drochner /* XXX other formats, graphics screen? */
139 1.1 drochner };
140 1.1 drochner
141 1.1 drochner struct wsscreen_list tga_screenlist = {
142 1.1 drochner sizeof(_tga_scrlist) / sizeof(struct wsscreen_descr *), _tga_scrlist
143 1.1 drochner };
144 1.1 drochner
145 1.1 drochner struct wsdisplay_accessops tga_accessops = {
146 1.1 drochner tga_ioctl,
147 1.1 drochner tga_mmap,
148 1.1 drochner tga_alloc_screen,
149 1.1 drochner tga_free_screen,
150 1.1 drochner tga_show_screen,
151 1.11 drochner 0 /* load_font */
152 1.1 drochner };
153 1.1 drochner
154 1.22 nathanw static void tga_blank __P((struct tga_devconfig *));
155 1.22 nathanw static void tga_unblank __P((struct tga_devconfig *));
156 1.1 drochner
157 1.1 drochner int
158 1.1 drochner tgamatch(parent, match, aux)
159 1.1 drochner struct device *parent;
160 1.1 drochner struct cfdata *match;
161 1.1 drochner void *aux;
162 1.1 drochner {
163 1.1 drochner struct pci_attach_args *pa = aux;
164 1.1 drochner
165 1.17 elric if (PCI_VENDOR(pa->pa_id) != PCI_VENDOR_DEC)
166 1.1 drochner return (0);
167 1.1 drochner
168 1.17 elric switch (PCI_PRODUCT(pa->pa_id)) {
169 1.17 elric case PCI_PRODUCT_DEC_21030:
170 1.17 elric case PCI_PRODUCT_DEC_PBXGB:
171 1.17 elric return 10;
172 1.17 elric default:
173 1.17 elric return 0;
174 1.17 elric }
175 1.17 elric return (0);
176 1.1 drochner }
177 1.1 drochner
178 1.22 nathanw static void
179 1.19 elric tga_getdevconfig(memt, pc, tag, dc)
180 1.1 drochner bus_space_tag_t memt;
181 1.1 drochner pci_chipset_tag_t pc;
182 1.1 drochner pcitag_t tag;
183 1.1 drochner struct tga_devconfig *dc;
184 1.1 drochner {
185 1.1 drochner const struct tga_conf *tgac;
186 1.23 nathanw struct rasops_info *rip;
187 1.23 nathanw int cookie;
188 1.1 drochner bus_size_t pcisize;
189 1.1 drochner int i, flags;
190 1.1 drochner
191 1.1 drochner dc->dc_memt = memt;
192 1.1 drochner
193 1.1 drochner dc->dc_pcitag = tag;
194 1.1 drochner
195 1.1 drochner /* XXX magic number */
196 1.1 drochner if (pci_mapreg_info(pc, tag, 0x10,
197 1.1 drochner PCI_MAPREG_TYPE_MEM | PCI_MAPREG_MEM_TYPE_32BIT,
198 1.1 drochner &dc->dc_pcipaddr, &pcisize, &flags))
199 1.1 drochner return;
200 1.16 drochner if ((flags & BUS_SPACE_MAP_PREFETCHABLE) == 0) /* XXX */
201 1.16 drochner panic("tga memory not prefetchable");
202 1.1 drochner
203 1.1 drochner if (bus_space_map(memt, dc->dc_pcipaddr, pcisize,
204 1.21 nathanw BUS_SPACE_MAP_PREFETCHABLE | BUS_SPACE_MAP_LINEAR, &dc->dc_memh))
205 1.1 drochner return;
206 1.23 nathanw dc->dc_vaddr = (vaddr_t) bus_space_vaddr(memt, dc->dc_memh);
207 1.1 drochner #ifdef __alpha__
208 1.1 drochner dc->dc_paddr = ALPHA_K0SEG_TO_PHYS(dc->dc_vaddr); /* XXX */
209 1.1 drochner #endif
210 1.24 soda #ifdef arc
211 1.24 soda bus_space_paddr(memt, dc->dc_memh, &dc->dc_paddr);
212 1.24 soda #endif
213 1.1 drochner
214 1.21 nathanw bus_space_subregion(dc->dc_memt, dc->dc_memh,
215 1.21 nathanw TGA_MEM_CREGS, TGA_CREGS_SIZE,
216 1.21 nathanw &dc->dc_regs);
217 1.21 nathanw dc->dc_tga_type = tga_identify(dc);
218 1.17 elric
219 1.1 drochner tgac = dc->dc_tgaconf = tga_getconf(dc->dc_tga_type);
220 1.1 drochner if (tgac == NULL)
221 1.1 drochner return;
222 1.1 drochner
223 1.1 drochner #if 0
224 1.1 drochner /* XXX on the Alpha, pcisize = 4 * cspace_size. */
225 1.1 drochner if (tgac->tgac_cspace_size != pcisize) /* sanity */
226 1.1 drochner panic("tga_getdevconfig: memory size mismatch?");
227 1.1 drochner #endif
228 1.1 drochner
229 1.21 nathanw switch (TGARREG(dc, TGA_REG_GREV) & 0xff) {
230 1.19 elric case 0x01:
231 1.19 elric case 0x02:
232 1.19 elric case 0x03:
233 1.19 elric case 0x04:
234 1.19 elric dc->dc_tga2 = 0;
235 1.19 elric break;
236 1.19 elric case 0x20:
237 1.19 elric case 0x21:
238 1.19 elric case 0x22:
239 1.19 elric dc->dc_tga2 = 1;
240 1.19 elric break;
241 1.19 elric default:
242 1.19 elric panic("tga_getdevconfig: TGA Revision not recognized");
243 1.19 elric }
244 1.19 elric
245 1.19 elric if (dc->dc_tga2) {
246 1.17 elric int monitor;
247 1.17 elric
248 1.21 nathanw monitor = (~TGARREG(dc, TGA_REG_GREV) >> 16) & 0x0f;
249 1.17 elric tga2_init(dc, monitor);
250 1.17 elric }
251 1.22 nathanw
252 1.21 nathanw switch (TGARREG(dc, TGA_REG_VHCR) & 0x1ff) { /* XXX */
253 1.1 drochner case 0:
254 1.1 drochner dc->dc_wid = 8192;
255 1.1 drochner break;
256 1.1 drochner
257 1.1 drochner case 1:
258 1.1 drochner dc->dc_wid = 8196;
259 1.1 drochner break;
260 1.1 drochner
261 1.1 drochner default:
262 1.21 nathanw dc->dc_wid = (TGARREG(dc, TGA_REG_VHCR) & 0x1ff) * 4; /* XXX */
263 1.1 drochner break;
264 1.1 drochner }
265 1.1 drochner
266 1.1 drochner dc->dc_rowbytes = dc->dc_wid * (dc->dc_tgaconf->tgac_phys_depth / 8);
267 1.21 nathanw dc->dc_ht = (TGARREG(dc, TGA_REG_VVCR) & 0x7ff); /* XXX */
268 1.1 drochner
269 1.1 drochner /* XXX this seems to be what DEC does */
270 1.21 nathanw TGAWREG(dc, TGA_REG_CCBR, 0);
271 1.21 nathanw TGAWREG(dc, TGA_REG_VVBR, 1);
272 1.1 drochner dc->dc_videobase = dc->dc_vaddr + tgac->tgac_dbuf[0] +
273 1.1 drochner 1 * tgac->tgac_vvbr_units;
274 1.1 drochner dc->dc_blanked = 1;
275 1.1 drochner tga_unblank(dc);
276 1.1 drochner
277 1.1 drochner /*
278 1.1 drochner * Set all bits in the pixel mask, to enable writes to all pixels.
279 1.1 drochner * It seems that the console firmware clears some of them
280 1.1 drochner * under some circumstances, which causes cute vertical stripes.
281 1.1 drochner */
282 1.21 nathanw TGAWREG(dc, TGA_REG_GPXR_P, 0xffffffff);
283 1.1 drochner
284 1.1 drochner /* clear the screen */
285 1.1 drochner for (i = 0; i < dc->dc_ht * dc->dc_rowbytes; i += sizeof(u_int32_t))
286 1.1 drochner *(u_int32_t *)(dc->dc_videobase + i) = 0;
287 1.1 drochner
288 1.23 nathanw /* Initialize rasops descriptor */
289 1.23 nathanw rip = &dc->dc_rinfo;
290 1.23 nathanw rip->ri_flg = RI_CENTER;
291 1.23 nathanw rip->ri_depth = tgac->tgac_phys_depth;
292 1.23 nathanw rip->ri_bits = (void *)dc->dc_videobase;
293 1.23 nathanw rip->ri_width = dc->dc_wid;
294 1.23 nathanw rip->ri_height = dc->dc_ht;
295 1.23 nathanw rip->ri_stride = dc->dc_rowbytes;
296 1.23 nathanw rip->ri_hw = dc;
297 1.23 nathanw
298 1.23 nathanw if (tgac->tgac_phys_depth == 32) {
299 1.23 nathanw rip->ri_rnum = 8;
300 1.23 nathanw rip->ri_gnum = 8;
301 1.23 nathanw rip->ri_bnum = 8;
302 1.23 nathanw rip->ri_rpos = 16;
303 1.23 nathanw rip->ri_gpos = 8;
304 1.23 nathanw rip->ri_bpos = 0;
305 1.23 nathanw }
306 1.23 nathanw
307 1.23 nathanw wsfont_init();
308 1.23 nathanw /* prefer 8 pixel wide font */
309 1.23 nathanw if ((cookie = wsfont_find(NULL, 8, 0, 0)) <= 0)
310 1.23 nathanw cookie = wsfont_find(NULL, 0, 0, 0);
311 1.23 nathanw if (cookie <= 0) {
312 1.23 nathanw printf("tga: no appropriate fonts.\n");
313 1.23 nathanw return;
314 1.23 nathanw }
315 1.23 nathanw
316 1.23 nathanw /* the accelerated tga_putchar() needs LSbit left */
317 1.23 nathanw if (wsfont_lock(cookie, &dc->dc_rinfo.ri_font,
318 1.23 nathanw WSDISPLAY_FONTORDER_R2L, WSDISPLAY_FONTORDER_L2R) <= 0) {
319 1.23 nathanw printf("tga: couldn't lock font\n");
320 1.23 nathanw return;
321 1.23 nathanw }
322 1.23 nathanw dc->dc_rinfo.ri_wsfcookie = cookie;
323 1.23 nathanw
324 1.23 nathanw rasops_init(rip, 34, 80);
325 1.23 nathanw
326 1.23 nathanw /* add our accelerated functions */
327 1.23 nathanw /* XXX shouldn't have to do this; rasops should leave non-NULL
328 1.23 nathanw * XXX entries alone.
329 1.23 nathanw */
330 1.23 nathanw dc->dc_rinfo.ri_ops.copyrows = tga_copyrows;
331 1.23 nathanw dc->dc_rinfo.ri_ops.eraserows = tga_eraserows;
332 1.23 nathanw dc->dc_rinfo.ri_ops.erasecols = tga_erasecols;
333 1.23 nathanw dc->dc_rinfo.ri_ops.copycols = tga_copycols;
334 1.23 nathanw dc->dc_rinfo.ri_ops.putchar = tga_putchar;
335 1.23 nathanw
336 1.23 nathanw tga_stdscreen.nrows = dc->dc_rinfo.ri_rows;
337 1.23 nathanw tga_stdscreen.ncols = dc->dc_rinfo.ri_cols;
338 1.23 nathanw tga_stdscreen.textops = &dc->dc_rinfo.ri_ops;
339 1.23 nathanw tga_stdscreen.capabilities = dc->dc_rinfo.ri_caps;
340 1.1 drochner
341 1.22 nathanw
342 1.22 nathanw dc->dc_intrenabled = 0;
343 1.1 drochner }
344 1.1 drochner
345 1.1 drochner void
346 1.1 drochner tgaattach(parent, self, aux)
347 1.1 drochner struct device *parent, *self;
348 1.1 drochner void *aux;
349 1.1 drochner {
350 1.1 drochner struct pci_attach_args *pa = aux;
351 1.1 drochner struct tga_softc *sc = (struct tga_softc *)self;
352 1.1 drochner struct wsemuldisplaydev_attach_args aa;
353 1.1 drochner pci_intr_handle_t intrh;
354 1.1 drochner const char *intrstr;
355 1.1 drochner u_int8_t rev;
356 1.1 drochner int console;
357 1.1 drochner
358 1.25 soda #if defined(__alpha__) || defined(arc)
359 1.1 drochner console = (pa->pa_tag == tga_console_dc.dc_pcitag);
360 1.1 drochner #else
361 1.1 drochner console = 0;
362 1.1 drochner #endif
363 1.1 drochner if (console) {
364 1.1 drochner sc->sc_dc = &tga_console_dc;
365 1.1 drochner sc->nscreens = 1;
366 1.1 drochner } else {
367 1.1 drochner sc->sc_dc = (struct tga_devconfig *)
368 1.1 drochner malloc(sizeof(struct tga_devconfig), M_DEVBUF, M_WAITOK);
369 1.9 drochner bzero(sc->sc_dc, sizeof(struct tga_devconfig));
370 1.17 elric tga_getdevconfig(pa->pa_memt, pa->pa_pc, pa->pa_tag,
371 1.19 elric sc->sc_dc);
372 1.1 drochner }
373 1.1 drochner if (sc->sc_dc->dc_vaddr == NULL) {
374 1.1 drochner printf(": couldn't map memory space; punt!\n");
375 1.1 drochner return;
376 1.1 drochner }
377 1.1 drochner
378 1.1 drochner /* XXX say what's going on. */
379 1.1 drochner intrstr = NULL;
380 1.17 elric if (pci_intr_map(pa->pa_pc, pa->pa_intrtag, pa->pa_intrpin,
381 1.17 elric pa->pa_intrline, &intrh)) {
382 1.17 elric printf(": couldn't map interrupt");
383 1.17 elric return;
384 1.17 elric }
385 1.17 elric intrstr = pci_intr_string(pa->pa_pc, intrh);
386 1.17 elric sc->sc_intr = pci_intr_establish(pa->pa_pc, intrh, IPL_TTY, tga_intr,
387 1.17 elric sc->sc_dc);
388 1.17 elric if (sc->sc_intr == NULL) {
389 1.17 elric printf(": couldn't establish interrupt");
390 1.17 elric if (intrstr != NULL)
391 1.17 elric printf("at %s", intrstr);
392 1.17 elric printf("\n");
393 1.17 elric return;
394 1.1 drochner }
395 1.1 drochner
396 1.1 drochner rev = PCI_REVISION(pa->pa_class);
397 1.1 drochner switch (rev) {
398 1.17 elric case 0x1:
399 1.17 elric case 0x2:
400 1.17 elric case 0x3:
401 1.17 elric printf(": DC21030 step %c", 'A' + rev - 1);
402 1.17 elric break;
403 1.17 elric case 0x20:
404 1.17 elric printf(": TGA2 abstract software model");
405 1.17 elric break;
406 1.19 elric case 0x21:
407 1.19 elric case 0x22:
408 1.17 elric printf(": TGA2 pass %d", rev - 0x20);
409 1.1 drochner break;
410 1.1 drochner
411 1.1 drochner default:
412 1.1 drochner printf("unknown stepping (0x%x)", rev);
413 1.1 drochner break;
414 1.1 drochner }
415 1.1 drochner printf(", ");
416 1.1 drochner
417 1.17 elric /*
418 1.17 elric * Get RAMDAC function vectors and call the RAMDAC functions
419 1.17 elric * to allocate its private storage and pass that back to us.
420 1.17 elric */
421 1.22 nathanw
422 1.22 nathanw sc->sc_dc->dc_ramdac_funcs = sc->sc_dc->dc_tgaconf->ramdac_funcs();
423 1.19 elric if (!sc->sc_dc->dc_tga2) {
424 1.22 nathanw if (sc->sc_dc->dc_tgaconf->ramdac_funcs == bt485_funcs)
425 1.22 nathanw sc->sc_dc->dc_ramdac_cookie =
426 1.22 nathanw sc->sc_dc->dc_ramdac_funcs->ramdac_register(sc->sc_dc,
427 1.22 nathanw tga_sched_update, tga_ramdac_wr, tga_ramdac_rd);
428 1.22 nathanw else
429 1.22 nathanw sc->sc_dc->dc_ramdac_cookie =
430 1.22 nathanw sc->sc_dc->dc_ramdac_funcs->ramdac_register(sc->sc_dc,
431 1.22 nathanw tga_sched_update, tga_bt463_wr, tga_bt463_rd);
432 1.17 elric } else {
433 1.22 nathanw sc->sc_dc->dc_ramdac_cookie =
434 1.22 nathanw sc->sc_dc->dc_ramdac_funcs->ramdac_register(sc->sc_dc,
435 1.22 nathanw tga_sched_update, tga2_ramdac_wr, tga2_ramdac_rd);
436 1.17 elric }
437 1.17 elric
438 1.17 elric /*
439 1.17 elric * Initialize the RAMDAC. Initialization includes disabling
440 1.17 elric * cursor, setting a sane colormap, etc.
441 1.17 elric */
442 1.17 elric (*sc->sc_dc->dc_ramdac_funcs->ramdac_init)(sc->sc_dc->dc_ramdac_cookie);
443 1.21 nathanw TGAWREG(sc->sc_dc, TGA_REG_SISR, 0x00000001); /* XXX */
444 1.17 elric
445 1.1 drochner if (sc->sc_dc->dc_tgaconf == NULL) {
446 1.1 drochner printf("unknown board configuration\n");
447 1.1 drochner return;
448 1.1 drochner }
449 1.1 drochner printf("board type %s\n", sc->sc_dc->dc_tgaconf->tgac_name);
450 1.1 drochner printf("%s: %d x %d, %dbpp, %s RAMDAC\n", sc->sc_dev.dv_xname,
451 1.1 drochner sc->sc_dc->dc_wid, sc->sc_dc->dc_ht,
452 1.1 drochner sc->sc_dc->dc_tgaconf->tgac_phys_depth,
453 1.17 elric sc->sc_dc->dc_ramdac_funcs->ramdac_name);
454 1.1 drochner
455 1.1 drochner if (intrstr != NULL)
456 1.1 drochner printf("%s: interrupting at %s\n", sc->sc_dev.dv_xname,
457 1.1 drochner intrstr);
458 1.1 drochner
459 1.1 drochner aa.console = console;
460 1.1 drochner aa.scrdata = &tga_screenlist;
461 1.1 drochner aa.accessops = &tga_accessops;
462 1.1 drochner aa.accesscookie = sc;
463 1.1 drochner
464 1.1 drochner config_found(self, &aa, wsemuldisplaydevprint);
465 1.22 nathanw
466 1.22 nathanw config_interrupts(self, tga_config_interrupts);
467 1.22 nathanw }
468 1.22 nathanw
469 1.22 nathanw static void
470 1.22 nathanw tga_config_interrupts (d)
471 1.22 nathanw struct device *d;
472 1.22 nathanw {
473 1.22 nathanw struct tga_softc *sc = (struct tga_softc *)d;
474 1.22 nathanw sc->sc_dc->dc_intrenabled = 1;
475 1.1 drochner }
476 1.22 nathanw
477 1.1 drochner
478 1.1 drochner int
479 1.1 drochner tga_ioctl(v, cmd, data, flag, p)
480 1.1 drochner void *v;
481 1.1 drochner u_long cmd;
482 1.1 drochner caddr_t data;
483 1.1 drochner int flag;
484 1.1 drochner struct proc *p;
485 1.1 drochner {
486 1.1 drochner struct tga_softc *sc = v;
487 1.1 drochner struct tga_devconfig *dc = sc->sc_dc;
488 1.17 elric struct ramdac_funcs *dcrf = dc->dc_ramdac_funcs;
489 1.17 elric struct ramdac_cookie *dcrc = dc->dc_ramdac_cookie;
490 1.1 drochner
491 1.1 drochner switch (cmd) {
492 1.1 drochner case WSDISPLAYIO_GTYPE:
493 1.1 drochner *(u_int *)data = WSDISPLAY_TYPE_TGA;
494 1.1 drochner return (0);
495 1.1 drochner
496 1.1 drochner case WSDISPLAYIO_GINFO:
497 1.1 drochner #define wsd_fbip ((struct wsdisplay_fbinfo *)data)
498 1.1 drochner wsd_fbip->height = sc->sc_dc->dc_ht;
499 1.1 drochner wsd_fbip->width = sc->sc_dc->dc_wid;
500 1.1 drochner wsd_fbip->depth = sc->sc_dc->dc_tgaconf->tgac_phys_depth;
501 1.1 drochner wsd_fbip->cmsize = 256; /* XXX ??? */
502 1.12 thorpej #undef wsd_fbip
503 1.1 drochner return (0);
504 1.1 drochner
505 1.1 drochner case WSDISPLAYIO_GETCMAP:
506 1.17 elric return (*dcrf->ramdac_get_cmap)(dcrc,
507 1.1 drochner (struct wsdisplay_cmap *)data);
508 1.1 drochner
509 1.1 drochner case WSDISPLAYIO_PUTCMAP:
510 1.17 elric return (*dcrf->ramdac_set_cmap)(dcrc,
511 1.1 drochner (struct wsdisplay_cmap *)data);
512 1.1 drochner
513 1.12 thorpej case WSDISPLAYIO_SVIDEO:
514 1.1 drochner if (*(u_int *)data == WSDISPLAYIO_VIDEO_OFF)
515 1.1 drochner tga_blank(sc->sc_dc);
516 1.1 drochner else
517 1.1 drochner tga_unblank(sc->sc_dc);
518 1.1 drochner return (0);
519 1.1 drochner
520 1.12 thorpej case WSDISPLAYIO_GVIDEO:
521 1.1 drochner *(u_int *)data = dc->dc_blanked ?
522 1.1 drochner WSDISPLAYIO_VIDEO_OFF : WSDISPLAYIO_VIDEO_ON;
523 1.1 drochner return (0);
524 1.1 drochner
525 1.1 drochner case WSDISPLAYIO_GCURPOS:
526 1.17 elric return (*dcrf->ramdac_get_curpos)(dcrc,
527 1.1 drochner (struct wsdisplay_curpos *)data);
528 1.1 drochner
529 1.1 drochner case WSDISPLAYIO_SCURPOS:
530 1.17 elric return (*dcrf->ramdac_set_curpos)(dcrc,
531 1.1 drochner (struct wsdisplay_curpos *)data);
532 1.1 drochner
533 1.1 drochner case WSDISPLAYIO_GCURMAX:
534 1.17 elric return (*dcrf->ramdac_get_curmax)(dcrc,
535 1.1 drochner (struct wsdisplay_curpos *)data);
536 1.1 drochner
537 1.1 drochner case WSDISPLAYIO_GCURSOR:
538 1.17 elric return (*dcrf->ramdac_get_cursor)(dcrc,
539 1.1 drochner (struct wsdisplay_cursor *)data);
540 1.1 drochner
541 1.1 drochner case WSDISPLAYIO_SCURSOR:
542 1.17 elric return (*dcrf->ramdac_set_cursor)(dcrc,
543 1.1 drochner (struct wsdisplay_cursor *)data);
544 1.1 drochner }
545 1.1 drochner return (-1);
546 1.1 drochner }
547 1.1 drochner
548 1.22 nathanw static int
549 1.17 elric tga_sched_update(v, f)
550 1.17 elric void *v;
551 1.17 elric void (*f) __P((void *));
552 1.17 elric {
553 1.17 elric struct tga_devconfig *dc = v;
554 1.17 elric
555 1.22 nathanw if (dc->dc_intrenabled) {
556 1.22 nathanw /* Arrange for f to be called at the next end-of-frame interrupt */
557 1.22 nathanw dc->dc_ramdac_intr = f;
558 1.22 nathanw TGAWREG(dc, TGA_REG_SISR, 0x00010000);
559 1.22 nathanw } else {
560 1.22 nathanw /* Spin until the end-of-frame, then call f */
561 1.22 nathanw TGAWREG(dc, TGA_REG_SISR, 0x00010001);
562 1.22 nathanw TGAREGWB(dc, TGA_REG_SISR, 1);
563 1.22 nathanw while ((TGARREG(dc, TGA_REG_SISR) & 0x00000001) == 0)
564 1.22 nathanw ;
565 1.22 nathanw f(dc->dc_ramdac_cookie);
566 1.22 nathanw TGAWREG(dc, TGA_REG_SISR, 0x00000001);
567 1.22 nathanw TGAREGWB(dc, TGA_REG_SISR, 1);
568 1.22 nathanw }
569 1.22 nathanw
570 1.17 elric return 0;
571 1.17 elric }
572 1.17 elric
573 1.22 nathanw static int
574 1.17 elric tga_intr(v)
575 1.17 elric void *v;
576 1.17 elric {
577 1.17 elric struct tga_devconfig *dc = v;
578 1.17 elric struct ramdac_cookie *dcrc= dc->dc_ramdac_cookie;
579 1.17 elric
580 1.22 nathanw u_int32_t reg;
581 1.22 nathanw
582 1.22 nathanw reg = TGARREG(dc, TGA_REG_SISR);
583 1.22 nathanw if (( reg & 0x00010001) != 0x00010001) {
584 1.22 nathanw /* Odd. We never set any of the other interrupt enables. */
585 1.22 nathanw if ((reg & 0x1f) != 0) {
586 1.22 nathanw /* Clear the mysterious pending interrupts. */
587 1.22 nathanw TGAWREG(dc, TGA_REG_SISR, (reg & 0x1f));
588 1.22 nathanw TGAREGWB(dc, TGA_REG_SISR, 1);
589 1.22 nathanw /* This was our interrupt, even if we're puzzled as to why
590 1.22 nathanw * we got it. Don't make the interrupt handler think it
591 1.22 nathanw * was a stray.
592 1.22 nathanw */
593 1.22 nathanw return -1;
594 1.22 nathanw } else {
595 1.22 nathanw return 0;
596 1.22 nathanw }
597 1.22 nathanw }
598 1.17 elric dc->dc_ramdac_intr(dcrc);
599 1.17 elric dc->dc_ramdac_intr = NULL;
600 1.21 nathanw TGAWREG(dc, TGA_REG_SISR, 0x00000001);
601 1.22 nathanw TGAREGWB(dc, TGA_REG_SISR, 1);
602 1.17 elric return (1);
603 1.17 elric }
604 1.17 elric
605 1.26 simonb paddr_t
606 1.1 drochner tga_mmap(v, offset, prot)
607 1.1 drochner void *v;
608 1.1 drochner off_t offset;
609 1.1 drochner int prot;
610 1.1 drochner {
611 1.1 drochner
612 1.1 drochner /* XXX NEW MAPPING CODE... */
613 1.1 drochner
614 1.24 soda #if defined(__alpha__)
615 1.1 drochner struct tga_softc *sc = v;
616 1.1 drochner
617 1.10 mrg if (offset >= sc->sc_dc->dc_tgaconf->tgac_cspace_size || offset < 0)
618 1.1 drochner return -1;
619 1.1 drochner return alpha_btop(sc->sc_dc->dc_paddr + offset);
620 1.24 soda #elif defined(__mips__)
621 1.24 soda struct tga_softc *sc = v;
622 1.24 soda
623 1.24 soda if (offset >= sc->sc_dc->dc_tgaconf->tgac_cspace_size || offset < 0)
624 1.24 soda return -1;
625 1.24 soda return mips_btop(sc->sc_dc->dc_paddr + offset);
626 1.1 drochner #else
627 1.1 drochner return (-1);
628 1.1 drochner #endif
629 1.1 drochner }
630 1.1 drochner
631 1.22 nathanw static int
632 1.4 drochner tga_alloc_screen(v, type, cookiep, curxp, curyp, attrp)
633 1.1 drochner void *v;
634 1.1 drochner const struct wsscreen_descr *type;
635 1.1 drochner void **cookiep;
636 1.1 drochner int *curxp, *curyp;
637 1.4 drochner long *attrp;
638 1.1 drochner {
639 1.1 drochner struct tga_softc *sc = v;
640 1.4 drochner long defattr;
641 1.1 drochner
642 1.1 drochner if (sc->nscreens > 0)
643 1.1 drochner return (ENOMEM);
644 1.1 drochner
645 1.23 nathanw *cookiep = &sc->sc_dc->dc_rinfo; /* one and only for now */
646 1.1 drochner *curxp = 0;
647 1.1 drochner *curyp = 0;
648 1.23 nathanw sc->sc_dc->dc_rinfo.ri_ops.alloc_attr(&sc->sc_dc->dc_rinfo,
649 1.23 nathanw 0, 0, 0, &defattr);
650 1.4 drochner *attrp = defattr;
651 1.2 drochner sc->nscreens++;
652 1.1 drochner return (0);
653 1.1 drochner }
654 1.1 drochner
655 1.22 nathanw static void
656 1.1 drochner tga_free_screen(v, cookie)
657 1.1 drochner void *v;
658 1.1 drochner void *cookie;
659 1.1 drochner {
660 1.1 drochner struct tga_softc *sc = v;
661 1.1 drochner
662 1.1 drochner if (sc->sc_dc == &tga_console_dc)
663 1.1 drochner panic("tga_free_screen: console");
664 1.1 drochner
665 1.1 drochner sc->nscreens--;
666 1.1 drochner }
667 1.1 drochner
668 1.22 nathanw static int
669 1.15 drochner tga_show_screen(v, cookie, waitok, cb, cbarg)
670 1.1 drochner void *v;
671 1.1 drochner void *cookie;
672 1.15 drochner int waitok;
673 1.15 drochner void (*cb) __P((void *, int, int));
674 1.15 drochner void *cbarg;
675 1.1 drochner {
676 1.15 drochner
677 1.15 drochner return (0);
678 1.1 drochner }
679 1.1 drochner
680 1.1 drochner int
681 1.1 drochner tga_cnattach(iot, memt, pc, bus, device, function)
682 1.1 drochner bus_space_tag_t iot, memt;
683 1.1 drochner pci_chipset_tag_t pc;
684 1.1 drochner int bus, device, function;
685 1.1 drochner {
686 1.1 drochner struct tga_devconfig *dcp = &tga_console_dc;
687 1.4 drochner long defattr;
688 1.1 drochner
689 1.1 drochner tga_getdevconfig(memt, pc,
690 1.19 elric pci_make_tag(pc, bus, device, function), dcp);
691 1.1 drochner
692 1.1 drochner /* sanity checks */
693 1.1 drochner if (dcp->dc_vaddr == NULL)
694 1.1 drochner panic("tga_console(%d, %d): couldn't map memory space",
695 1.1 drochner device, function);
696 1.1 drochner if (dcp->dc_tgaconf == NULL)
697 1.1 drochner panic("tga_console(%d, %d): unknown board configuration",
698 1.1 drochner device, function);
699 1.1 drochner
700 1.1 drochner /*
701 1.1 drochner * Initialize the RAMDAC but DO NOT allocate any private storage.
702 1.1 drochner * Initialization includes disabling cursor, setting a sane
703 1.1 drochner * colormap, etc. It will be reinitialized in tgaattach().
704 1.1 drochner */
705 1.19 elric if (dcp->dc_tga2)
706 1.19 elric bt485_cninit(dcp, tga_sched_update, tga2_ramdac_wr,
707 1.19 elric tga2_ramdac_rd);
708 1.23 nathanw else {
709 1.23 nathanw if (dcp->dc_tgaconf->ramdac_funcs == bt485_funcs)
710 1.23 nathanw bt485_cninit(dcp, tga_sched_update, tga_ramdac_wr,
711 1.23 nathanw tga_ramdac_rd);
712 1.23 nathanw else {
713 1.23 nathanw bt463_cninit(dcp, tga_sched_update, tga_bt463_wr,
714 1.23 nathanw tga_bt463_rd);
715 1.23 nathanw }
716 1.23 nathanw }
717 1.23 nathanw dcp->dc_rinfo.ri_ops.alloc_attr(&dcp->dc_rinfo, 0, 0, 0, &defattr);
718 1.23 nathanw wsdisplay_cnattach(&tga_stdscreen, &dcp->dc_rinfo, 0, 0, defattr);
719 1.23 nathanw
720 1.1 drochner return(0);
721 1.1 drochner }
722 1.1 drochner
723 1.1 drochner /*
724 1.1 drochner * Functions to blank and unblank the display.
725 1.1 drochner */
726 1.22 nathanw static void
727 1.1 drochner tga_blank(dc)
728 1.1 drochner struct tga_devconfig *dc;
729 1.1 drochner {
730 1.1 drochner
731 1.1 drochner if (!dc->dc_blanked) {
732 1.1 drochner dc->dc_blanked = 1;
733 1.21 nathanw /* XXX */
734 1.21 nathanw TGAWREG(dc, TGA_REG_VVVR, TGARREG(dc, TGA_REG_VVVR) | VVR_BLANK);
735 1.1 drochner }
736 1.1 drochner }
737 1.1 drochner
738 1.22 nathanw static void
739 1.1 drochner tga_unblank(dc)
740 1.1 drochner struct tga_devconfig *dc;
741 1.1 drochner {
742 1.1 drochner
743 1.1 drochner if (dc->dc_blanked) {
744 1.1 drochner dc->dc_blanked = 0;
745 1.21 nathanw /* XXX */
746 1.21 nathanw TGAWREG(dc, TGA_REG_VVVR, TGARREG(dc, TGA_REG_VVVR) & ~VVR_BLANK);
747 1.1 drochner }
748 1.1 drochner }
749 1.1 drochner
750 1.1 drochner /*
751 1.1 drochner * Functions to manipulate the built-in cursor handing hardware.
752 1.1 drochner */
753 1.1 drochner int
754 1.1 drochner tga_builtin_set_cursor(dc, cursorp)
755 1.1 drochner struct tga_devconfig *dc;
756 1.1 drochner struct wsdisplay_cursor *cursorp;
757 1.1 drochner {
758 1.17 elric struct ramdac_funcs *dcrf = dc->dc_ramdac_funcs;
759 1.17 elric struct ramdac_cookie *dcrc = dc->dc_ramdac_cookie;
760 1.8 thorpej int count, error, v;
761 1.1 drochner
762 1.1 drochner v = cursorp->which;
763 1.8 thorpej if (v & WSDISPLAY_CURSOR_DOCMAP) {
764 1.17 elric error = dcrf->ramdac_check_curcmap(dcrc, cursorp);
765 1.8 thorpej if (error)
766 1.8 thorpej return (error);
767 1.8 thorpej }
768 1.1 drochner if (v & WSDISPLAY_CURSOR_DOSHAPE) {
769 1.1 drochner if ((u_int)cursorp->size.x != 64 ||
770 1.1 drochner (u_int)cursorp->size.y > 64)
771 1.1 drochner return (EINVAL);
772 1.1 drochner /* The cursor is 2 bits deep, and there is no mask */
773 1.1 drochner count = (cursorp->size.y * 64 * 2) / NBBY;
774 1.8 thorpej if (!uvm_useracc(cursorp->image, count, B_READ))
775 1.8 thorpej return (EFAULT);
776 1.1 drochner }
777 1.1 drochner if (v & WSDISPLAY_CURSOR_DOHOT) /* not supported */
778 1.1 drochner return EINVAL;
779 1.1 drochner
780 1.1 drochner /* parameters are OK; do it */
781 1.1 drochner if (v & WSDISPLAY_CURSOR_DOCUR) {
782 1.1 drochner if (cursorp->enable)
783 1.21 nathanw /* XXX */
784 1.21 nathanw TGAWREG(dc, TGA_REG_VVVR, TGARREG(dc, TGA_REG_VVVR) | 0x04);
785 1.1 drochner else
786 1.21 nathanw /* XXX */
787 1.21 nathanw TGAWREG(dc, TGA_REG_VVVR, TGARREG(dc, TGA_REG_VVVR) & ~0x04);
788 1.1 drochner }
789 1.1 drochner if (v & WSDISPLAY_CURSOR_DOPOS) {
790 1.21 nathanw TGAWREG(dc, TGA_REG_CXYR,
791 1.21 nathanw ((cursorp->pos.y & 0xfff) << 12) | (cursorp->pos.x & 0xfff));
792 1.1 drochner }
793 1.1 drochner if (v & WSDISPLAY_CURSOR_DOCMAP) {
794 1.8 thorpej /* can't fail. */
795 1.17 elric dcrf->ramdac_set_curcmap(dcrc, cursorp);
796 1.1 drochner }
797 1.1 drochner if (v & WSDISPLAY_CURSOR_DOSHAPE) {
798 1.8 thorpej count = ((64 * 2) / NBBY) * cursorp->size.y;
799 1.21 nathanw TGAWREG(dc, TGA_REG_CCBR,
800 1.21 nathanw (TGARREG(dc, TGA_REG_CCBR) & ~0xfc00) | (cursorp->size.y << 10));
801 1.1 drochner copyin(cursorp->image, (char *)(dc->dc_vaddr +
802 1.21 nathanw (TGARREG(dc, TGA_REG_CCBR) & 0x3ff)),
803 1.1 drochner count); /* can't fail. */
804 1.1 drochner }
805 1.1 drochner return (0);
806 1.1 drochner }
807 1.1 drochner
808 1.1 drochner int
809 1.1 drochner tga_builtin_get_cursor(dc, cursorp)
810 1.1 drochner struct tga_devconfig *dc;
811 1.1 drochner struct wsdisplay_cursor *cursorp;
812 1.1 drochner {
813 1.17 elric struct ramdac_funcs *dcrf = dc->dc_ramdac_funcs;
814 1.17 elric struct ramdac_cookie *dcrc = dc->dc_ramdac_cookie;
815 1.1 drochner int count, error;
816 1.1 drochner
817 1.1 drochner cursorp->which = WSDISPLAY_CURSOR_DOALL &
818 1.1 drochner ~(WSDISPLAY_CURSOR_DOHOT | WSDISPLAY_CURSOR_DOCMAP);
819 1.21 nathanw cursorp->enable = (TGARREG(dc, TGA_REG_VVVR) & 0x04) != 0;
820 1.21 nathanw cursorp->pos.x = TGARREG(dc, TGA_REG_CXYR) & 0xfff;
821 1.21 nathanw cursorp->pos.y = (TGARREG(dc, TGA_REG_CXYR) >> 12) & 0xfff;
822 1.1 drochner cursorp->size.x = 64;
823 1.21 nathanw cursorp->size.y = (TGARREG(dc, TGA_REG_CCBR) >> 10) & 0x3f;
824 1.1 drochner
825 1.1 drochner if (cursorp->image != NULL) {
826 1.1 drochner count = (cursorp->size.y * 64 * 2) / NBBY;
827 1.1 drochner error = copyout((char *)(dc->dc_vaddr +
828 1.21 nathanw (TGARREG(dc, TGA_REG_CCBR) & 0x3ff)),
829 1.1 drochner cursorp->image, count);
830 1.1 drochner if (error)
831 1.1 drochner return (error);
832 1.1 drochner /* No mask */
833 1.1 drochner }
834 1.17 elric error = dcrf->ramdac_get_curcmap(dcrc, cursorp);
835 1.8 thorpej return (error);
836 1.1 drochner }
837 1.1 drochner
838 1.1 drochner int
839 1.1 drochner tga_builtin_set_curpos(dc, curposp)
840 1.1 drochner struct tga_devconfig *dc;
841 1.1 drochner struct wsdisplay_curpos *curposp;
842 1.1 drochner {
843 1.1 drochner
844 1.21 nathanw TGAWREG(dc, TGA_REG_CXYR,
845 1.21 nathanw ((curposp->y & 0xfff) << 12) | (curposp->x & 0xfff));
846 1.1 drochner return (0);
847 1.1 drochner }
848 1.1 drochner
849 1.1 drochner int
850 1.1 drochner tga_builtin_get_curpos(dc, curposp)
851 1.1 drochner struct tga_devconfig *dc;
852 1.1 drochner struct wsdisplay_curpos *curposp;
853 1.1 drochner {
854 1.1 drochner
855 1.21 nathanw curposp->x = TGARREG(dc, TGA_REG_CXYR) & 0xfff;
856 1.21 nathanw curposp->y = (TGARREG(dc, TGA_REG_CXYR) >> 12) & 0xfff;
857 1.1 drochner return (0);
858 1.1 drochner }
859 1.1 drochner
860 1.1 drochner int
861 1.1 drochner tga_builtin_get_curmax(dc, curposp)
862 1.1 drochner struct tga_devconfig *dc;
863 1.1 drochner struct wsdisplay_curpos *curposp;
864 1.1 drochner {
865 1.1 drochner
866 1.1 drochner curposp->x = curposp->y = 64;
867 1.1 drochner return (0);
868 1.14 ross }
869 1.14 ross
870 1.14 ross /*
871 1.14 ross * Copy columns (characters) in a row (line).
872 1.14 ross */
873 1.22 nathanw static void
874 1.14 ross tga_copycols(id, row, srccol, dstcol, ncols)
875 1.14 ross void *id;
876 1.14 ross int row, srccol, dstcol, ncols;
877 1.14 ross {
878 1.23 nathanw struct rasops_info *ri = id;
879 1.14 ross int y, srcx, dstx, nx;
880 1.14 ross
881 1.23 nathanw y = ri->ri_font->fontheight * row;
882 1.23 nathanw srcx = ri->ri_font->fontwidth * srccol;
883 1.23 nathanw dstx = ri->ri_font->fontwidth * dstcol;
884 1.23 nathanw nx = ri->ri_font->fontwidth * ncols;
885 1.23 nathanw
886 1.23 nathanw tga_rop(ri, dstx, y,
887 1.23 nathanw nx, ri->ri_font->fontheight, RAS_SRC,
888 1.23 nathanw ri, srcx, y);
889 1.14 ross }
890 1.14 ross
891 1.14 ross /*
892 1.14 ross * Copy rows (lines).
893 1.14 ross */
894 1.22 nathanw static void
895 1.14 ross tga_copyrows(id, srcrow, dstrow, nrows)
896 1.14 ross void *id;
897 1.14 ross int srcrow, dstrow, nrows;
898 1.14 ross {
899 1.23 nathanw struct rasops_info *ri = id;
900 1.14 ross int srcy, dsty, ny;
901 1.14 ross
902 1.23 nathanw srcy = ri->ri_font->fontheight * srcrow;
903 1.23 nathanw dsty = ri->ri_font->fontheight * dstrow;
904 1.23 nathanw ny = ri->ri_font->fontheight * nrows;
905 1.23 nathanw
906 1.23 nathanw tga_rop(ri, 0, dsty,
907 1.23 nathanw ri->ri_emuwidth, ny, RAS_SRC,
908 1.23 nathanw ri, 0, srcy);
909 1.14 ross }
910 1.14 ross
911 1.14 ross /* Do we need the src? */
912 1.14 ross static int needsrc[16] = { 0, 1, 1, 1, 1, 0, 1, 1, 1, 1, 0, 1, 1, 1, 1, 0 };
913 1.14 ross
914 1.14 ross /* A mapping between our API and the TGA card */
915 1.14 ross static int map_rop[16] = { 0x0, 0x8, 0x4, 0xc, 0x2, 0xa, 0x6,
916 1.14 ross 0xe, 0x1, 0x9, 0x5, 0xd, 0x3, 0xb, 0x7, 0xf
917 1.14 ross };
918 1.14 ross
919 1.14 ross /*
920 1.14 ross * Generic TGA raster op.
921 1.14 ross * This covers all possible raster ops, and
922 1.14 ross * clips the sizes and all of that.
923 1.14 ross */
924 1.14 ross static int
925 1.14 ross tga_rop(dst, dx, dy, w, h, rop, src, sx, sy)
926 1.23 nathanw struct rasops_info *dst;
927 1.14 ross int dx, dy, w, h, rop;
928 1.23 nathanw struct rasops_info *src;
929 1.14 ross int sx, sy;
930 1.14 ross {
931 1.14 ross if (!dst)
932 1.14 ross return -1;
933 1.14 ross if (needsrc[RAS_GETOP(rop)]) {
934 1.23 nathanw if (src == NULL)
935 1.14 ross return -1; /* We want a src */
936 1.14 ross /* Clip against src */
937 1.14 ross if (sx < 0) {
938 1.14 ross w += sx;
939 1.14 ross sx = 0;
940 1.14 ross }
941 1.14 ross if (sy < 0) {
942 1.14 ross h += sy;
943 1.14 ross sy = 0;
944 1.14 ross }
945 1.23 nathanw if (sx + w > src->ri_emuwidth)
946 1.23 nathanw w = src->ri_emuwidth - sx;
947 1.23 nathanw if (sy + h > src->ri_emuheight)
948 1.23 nathanw h = src->ri_emuheight - sy;
949 1.14 ross } else {
950 1.23 nathanw if (src != NULL)
951 1.14 ross return -1; /* We need no src */
952 1.14 ross }
953 1.14 ross /* Clip against dst. We modify src regardless of using it,
954 1.14 ross * since it really doesn't matter.
955 1.14 ross */
956 1.14 ross if (dx < 0) {
957 1.14 ross w += dx;
958 1.14 ross sx -= dx;
959 1.14 ross dx = 0;
960 1.14 ross }
961 1.14 ross if (dy < 0) {
962 1.14 ross h += dy;
963 1.14 ross sy -= dy;
964 1.14 ross dy = 0;
965 1.14 ross }
966 1.23 nathanw if (dx + w > dst->ri_emuwidth)
967 1.23 nathanw w = dst->ri_emuwidth - dx;
968 1.23 nathanw if (dy + h > dst->ri_emuheight)
969 1.23 nathanw h = dst->ri_emuheight - dy;
970 1.14 ross if (w <= 0 || h <= 0)
971 1.14 ross return 0; /* Vacuously true; */
972 1.23 nathanw if (!src) {
973 1.23 nathanw /* XXX Punt! */
974 1.23 nathanw return -1;
975 1.23 nathanw }
976 1.23 nathanw return tga_rop_vtov(dst, dx, dy, w, h, rop, src, sx, sy);
977 1.14 ross }
978 1.14 ross
979 1.14 ross
980 1.14 ross
981 1.14 ross /*
982 1.14 ross * Video to Video raster ops.
983 1.14 ross * This function deals with all raster ops that have a src and dst
984 1.14 ross * that are on the card.
985 1.14 ross */
986 1.14 ross static int
987 1.14 ross tga_rop_vtov(dst, dx, dy, w, h, rop, src, sx, sy)
988 1.23 nathanw struct rasops_info *dst;
989 1.14 ross int dx, dy, w, h, rop;
990 1.23 nathanw struct rasops_info *src;
991 1.14 ross int sx, sy;
992 1.14 ross {
993 1.23 nathanw struct tga_devconfig *dc = (struct tga_devconfig *)dst->ri_hw;
994 1.14 ross int srcb, dstb;
995 1.14 ross int x, y;
996 1.14 ross int xstart, xend, xdir, xinc;
997 1.14 ross int ystart, yend, ydir, yinc;
998 1.14 ross int offset = 1 * dc->dc_tgaconf->tgac_vvbr_units;
999 1.14 ross
1000 1.14 ross /*
1001 1.14 ross * I don't yet want to deal with unaligned guys, really. And we don't
1002 1.14 ross * deal with copies from one card to another.
1003 1.14 ross */
1004 1.23 nathanw if (dx % 8 != 0 || sx % 8 != 0 || src != dst) {
1005 1.23 nathanw /* XXX Punt! */
1006 1.23 nathanw /* XXX should never happen, since it's only being used to
1007 1.23 nathanw * XXX copy 8-pixel-wide characters.
1008 1.23 nathanw */
1009 1.23 nathanw return -1;
1010 1.23 nathanw }
1011 1.14 ross
1012 1.14 ross if (sy >= dy) {
1013 1.14 ross ystart = 0;
1014 1.14 ross yend = h;
1015 1.14 ross ydir = 1;
1016 1.14 ross } else {
1017 1.14 ross ystart = h;
1018 1.14 ross yend = 0;
1019 1.14 ross ydir = -1;
1020 1.14 ross }
1021 1.14 ross if (sx >= dx) {
1022 1.14 ross xstart = 0;
1023 1.23 nathanw xend = w * (dst->ri_depth / 8);
1024 1.14 ross xdir = 1;
1025 1.14 ross } else {
1026 1.23 nathanw xstart = w * (dst->ri_depth / 8);
1027 1.14 ross xend = 0;
1028 1.14 ross xdir = -1;
1029 1.14 ross }
1030 1.14 ross xinc = xdir * 4 * 64;
1031 1.23 nathanw yinc = ydir * dst->ri_stride;
1032 1.23 nathanw ystart *= dst->ri_stride;
1033 1.23 nathanw yend *= dst->ri_stride;
1034 1.23 nathanw srcb = offset + (sy + src->ri_yorigin) * src->ri_stride +
1035 1.23 nathanw (sx + src->ri_xorigin) * (src->ri_depth/8);
1036 1.23 nathanw dstb = offset + (dy + dst->ri_yorigin) * dst->ri_stride +
1037 1.23 nathanw (dx + dst->ri_xorigin ) * (dst->ri_depth/8);
1038 1.21 nathanw TGAWALREG(dc, TGA_REG_GMOR, 3, 0x0007); /* Copy mode */
1039 1.21 nathanw TGAWALREG(dc, TGA_REG_GOPR, 3, map_rop[rop]); /* Set up the op */
1040 1.14 ross for (y = ystart; (ydir * y) < (ydir * yend); y += yinc) {
1041 1.14 ross for (x = xstart; (xdir * x) < (xdir * xend); x += xinc) {
1042 1.21 nathanw /* XXX XXX Eight writes to different addresses should fill
1043 1.21 nathanw * XXX XXX up the write buffers on 21064 and 21164 chips,
1044 1.21 nathanw * XXX XXX but later CPUs might have larger write buffers which
1045 1.21 nathanw * XXX XXX require further unrolling of this loop, or the
1046 1.21 nathanw * XXX XXX insertion of memory barriers.
1047 1.21 nathanw */
1048 1.21 nathanw TGAWALREG(dc, TGA_REG_GCSR, 0, srcb + y + x + 3 * 64);
1049 1.21 nathanw TGAWALREG(dc, TGA_REG_GCDR, 0, dstb + y + x + 3 * 64);
1050 1.21 nathanw TGAWALREG(dc, TGA_REG_GCSR, 1, srcb + y + x + 2 * 64);
1051 1.21 nathanw TGAWALREG(dc, TGA_REG_GCDR, 1, dstb + y + x + 2 * 64);
1052 1.21 nathanw TGAWALREG(dc, TGA_REG_GCSR, 2, srcb + y + x + 1 * 64);
1053 1.21 nathanw TGAWALREG(dc, TGA_REG_GCDR, 2, dstb + y + x + 1 * 64);
1054 1.21 nathanw TGAWALREG(dc, TGA_REG_GCSR, 3, srcb + y + x + 0 * 64);
1055 1.21 nathanw TGAWALREG(dc, TGA_REG_GCDR, 3, dstb + y + x + 0 * 64);
1056 1.14 ross }
1057 1.14 ross }
1058 1.21 nathanw TGAWALREG(dc, TGA_REG_GOPR, 0, 0x0003); /* op -> dst = src */
1059 1.21 nathanw TGAWALREG(dc, TGA_REG_GMOR, 0, 0x0000); /* Simple mode */
1060 1.14 ross return 0;
1061 1.17 elric }
1062 1.23 nathanw
1063 1.23 nathanw
1064 1.23 nathanw void tga_putchar (c, row, col, uc, attr)
1065 1.23 nathanw void *c;
1066 1.23 nathanw int row, col;
1067 1.23 nathanw u_int uc;
1068 1.23 nathanw long attr;
1069 1.23 nathanw {
1070 1.23 nathanw struct rasops_info *ri = c;
1071 1.23 nathanw struct tga_devconfig *dc = ri->ri_hw;
1072 1.23 nathanw int fs, height, width;
1073 1.23 nathanw u_char *fr;
1074 1.23 nathanw int32_t *rp;
1075 1.23 nathanw
1076 1.23 nathanw rp = (int32_t *)(ri->ri_bits + row*ri->ri_yscale + col*ri->ri_xscale);
1077 1.23 nathanw
1078 1.23 nathanw height = ri->ri_font->fontheight;
1079 1.23 nathanw width = ri->ri_font->fontwidth;
1080 1.23 nathanw
1081 1.23 nathanw uc -= ri->ri_font->firstchar;
1082 1.23 nathanw fr = (u_char *)ri->ri_font->data + uc * ri->ri_fontscale;
1083 1.23 nathanw fs = ri->ri_font->stride;
1084 1.23 nathanw
1085 1.23 nathanw /* Set foreground and background color. XXX memoize this somehow?
1086 1.23 nathanw * The rasops code has already expanded the color entry to 32 bits
1087 1.23 nathanw * for us, even for 8-bit displays, so we don't have to do anything.
1088 1.23 nathanw */
1089 1.23 nathanw TGAWREG(dc, TGA_REG_GFGR, ri->ri_devcmap[(attr >> 24) & 15]);
1090 1.23 nathanw TGAWREG(dc, TGA_REG_GBGR, ri->ri_devcmap[(attr >> 16) & 15]);
1091 1.23 nathanw
1092 1.23 nathanw /* Set raster operation to "copy"... */
1093 1.23 nathanw if (ri->ri_depth == 8)
1094 1.23 nathanw TGAWREG(dc, TGA_REG_GOPR, 0x3);
1095 1.23 nathanw else /* ... and in 24-bit mode, set the destination bitmap to 24-bit. */
1096 1.23 nathanw TGAWREG(dc, TGA_REG_GOPR, 0x3 | (0x3 << 8));
1097 1.23 nathanw
1098 1.23 nathanw /* Set which pixels we're drawing (of a possible 32). */
1099 1.23 nathanw TGAWREG(dc, TGA_REG_GPXR_P, (1 << width) - 1);
1100 1.23 nathanw
1101 1.23 nathanw /* Set drawing mode to opaque stipple. */
1102 1.23 nathanw TGAWREG(dc, TGA_REG_GMOR, 0x1);
1103 1.23 nathanw
1104 1.23 nathanw /* Insert write barrier before actually sending data */
1105 1.23 nathanw /* XXX Abuses the fact that there is only one write barrier on Alphas */
1106 1.23 nathanw TGAREGWB(dc, TGA_REG_GMOR, 1);
1107 1.23 nathanw
1108 1.23 nathanw while(height--) {
1109 1.23 nathanw /* The actual stipple write */
1110 1.23 nathanw *rp = fr[0] | (fr[1] << 8) | (fr[2] << 16) | (fr[3] << 24);
1111 1.23 nathanw
1112 1.23 nathanw fr += fs;
1113 1.23 nathanw rp = (int32_t *)((caddr_t)rp + ri->ri_stride);
1114 1.23 nathanw }
1115 1.23 nathanw
1116 1.23 nathanw /* Do underline */
1117 1.23 nathanw if ((attr & 1) != 0) {
1118 1.23 nathanw rp = (int32_t *)((caddr_t)rp - (ri->ri_stride << 1));
1119 1.23 nathanw *rp = 0xffffffff;
1120 1.23 nathanw }
1121 1.23 nathanw
1122 1.23 nathanw /* Set grapics mode back to normal. */
1123 1.23 nathanw TGAWREG(dc, TGA_REG_GMOR, 0);
1124 1.23 nathanw TGAWREG(dc, TGA_REG_GPXR_P, 0xffffffff);
1125 1.23 nathanw
1126 1.23 nathanw }
1127 1.23 nathanw
1128 1.23 nathanw static void
1129 1.23 nathanw tga_eraserows(c, row, num, attr)
1130 1.23 nathanw void *c;
1131 1.23 nathanw int row, num;
1132 1.23 nathanw long attr;
1133 1.23 nathanw {
1134 1.23 nathanw struct rasops_info *ri = c;
1135 1.23 nathanw struct tga_devconfig *dc = ri->ri_hw;
1136 1.23 nathanw int32_t color, lines, pixels;
1137 1.23 nathanw int32_t *rp;
1138 1.23 nathanw
1139 1.23 nathanw color = ri->ri_devcmap[(attr >> 16) & 15];
1140 1.23 nathanw rp = (int32_t *)(ri->ri_bits + row*ri->ri_yscale);
1141 1.23 nathanw lines = num * ri->ri_font->fontheight;
1142 1.23 nathanw pixels = ri->ri_emuwidth - 1;
1143 1.23 nathanw
1144 1.23 nathanw /* Set fill color in block-color registers */
1145 1.23 nathanw TGAWREG(dc, TGA_REG_GBCR0, color);
1146 1.23 nathanw TGAWREG(dc, TGA_REG_GBCR1, color);
1147 1.23 nathanw if (ri->ri_depth != 8) {
1148 1.23 nathanw TGAWREG(dc, TGA_REG_GBCR2, color);
1149 1.23 nathanw TGAWREG(dc, TGA_REG_GBCR3, color);
1150 1.23 nathanw TGAWREG(dc, TGA_REG_GBCR4, color);
1151 1.23 nathanw TGAWREG(dc, TGA_REG_GBCR5, color);
1152 1.23 nathanw TGAWREG(dc, TGA_REG_GBCR6, color);
1153 1.23 nathanw TGAWREG(dc, TGA_REG_GBCR7, color);
1154 1.23 nathanw }
1155 1.23 nathanw
1156 1.23 nathanw /* Set raster operation to "copy"... */
1157 1.23 nathanw if (ri->ri_depth == 8)
1158 1.23 nathanw TGAWREG(dc, TGA_REG_GOPR, 0x3);
1159 1.23 nathanw else /* ... and in 24-bit mode, set the destination bitmap to 24-bit. */
1160 1.23 nathanw TGAWREG(dc, TGA_REG_GOPR, 0x3 | (0x3 << 8));
1161 1.23 nathanw
1162 1.23 nathanw /* Set which pixels we're drawing (of a possible 32). */
1163 1.23 nathanw TGAWREG(dc, TGA_REG_GDAR, 0xffffffff);
1164 1.23 nathanw
1165 1.23 nathanw /* Set drawing mode to block fill. */
1166 1.23 nathanw TGAWREG(dc, TGA_REG_GMOR, 0x2d);
1167 1.23 nathanw
1168 1.23 nathanw /* Insert write barrier before actually sending data */
1169 1.23 nathanw /* XXX Abuses the fact that there is only one write barrier on Alphas */
1170 1.23 nathanw TGAREGWB(dc, TGA_REG_GMOR, 1);
1171 1.23 nathanw
1172 1.23 nathanw while (lines--) {
1173 1.23 nathanw *rp = pixels;
1174 1.23 nathanw rp = (int32_t *)((caddr_t)rp + ri->ri_stride);
1175 1.23 nathanw }
1176 1.23 nathanw
1177 1.23 nathanw /* Set grapics mode back to normal. */
1178 1.23 nathanw TGAWREG(dc, TGA_REG_GMOR, 0);
1179 1.23 nathanw
1180 1.23 nathanw }
1181 1.23 nathanw
1182 1.23 nathanw static void
1183 1.23 nathanw tga_erasecols (c, row, col, num, attr)
1184 1.23 nathanw void *c;
1185 1.23 nathanw int row, col, num;
1186 1.23 nathanw long attr;
1187 1.23 nathanw {
1188 1.23 nathanw struct rasops_info *ri = c;
1189 1.23 nathanw struct tga_devconfig *dc = ri->ri_hw;
1190 1.23 nathanw int32_t color, lines, pixels;
1191 1.23 nathanw int32_t *rp;
1192 1.23 nathanw
1193 1.23 nathanw color = ri->ri_devcmap[(attr >> 16) & 15];
1194 1.23 nathanw rp = (int32_t *)(ri->ri_bits + row*ri->ri_yscale + col*ri->ri_xscale);
1195 1.23 nathanw lines = ri->ri_font->fontheight;
1196 1.23 nathanw pixels = (num * ri->ri_font->fontwidth) - 1;
1197 1.23 nathanw
1198 1.23 nathanw /* Set fill color in block-color registers */
1199 1.23 nathanw TGAWREG(dc, TGA_REG_GBCR0, color);
1200 1.23 nathanw TGAWREG(dc, TGA_REG_GBCR1, color);
1201 1.23 nathanw if (ri->ri_depth != 8) {
1202 1.23 nathanw TGAWREG(dc, TGA_REG_GBCR2, color);
1203 1.23 nathanw TGAWREG(dc, TGA_REG_GBCR3, color);
1204 1.23 nathanw TGAWREG(dc, TGA_REG_GBCR4, color);
1205 1.23 nathanw TGAWREG(dc, TGA_REG_GBCR5, color);
1206 1.23 nathanw TGAWREG(dc, TGA_REG_GBCR6, color);
1207 1.23 nathanw TGAWREG(dc, TGA_REG_GBCR7, color);
1208 1.23 nathanw }
1209 1.23 nathanw
1210 1.23 nathanw /* Set raster operation to "copy"... */
1211 1.23 nathanw if (ri->ri_depth == 8)
1212 1.23 nathanw TGAWREG(dc, TGA_REG_GOPR, 0x3);
1213 1.23 nathanw else /* ... and in 24-bit mode, set the destination bitmap to 24-bit. */
1214 1.23 nathanw TGAWREG(dc, TGA_REG_GOPR, 0x3 | (0x3 << 8));
1215 1.23 nathanw
1216 1.23 nathanw /* Set which pixels we're drawing (of a possible 32). */
1217 1.23 nathanw TGAWREG(dc, TGA_REG_GDAR, 0xffffffff);
1218 1.23 nathanw
1219 1.23 nathanw /* Set drawing mode to block fill. */
1220 1.23 nathanw TGAWREG(dc, TGA_REG_GMOR, 0x2d);
1221 1.23 nathanw
1222 1.23 nathanw /* Insert write barrier before actually sending data */
1223 1.23 nathanw /* XXX Abuses the fact that there is only one write barrier on Alphas */
1224 1.23 nathanw TGAREGWB(dc, TGA_REG_GMOR, 1);
1225 1.23 nathanw
1226 1.23 nathanw while (lines--) {
1227 1.23 nathanw *rp = pixels;
1228 1.23 nathanw rp = (int32_t *)((caddr_t)rp + ri->ri_stride);
1229 1.23 nathanw }
1230 1.23 nathanw
1231 1.23 nathanw /* Set grapics mode back to normal. */
1232 1.23 nathanw TGAWREG(dc, TGA_REG_GMOR, 0);
1233 1.23 nathanw }
1234 1.23 nathanw
1235 1.17 elric
1236 1.22 nathanw static void
1237 1.17 elric tga_ramdac_wr(v, btreg, val)
1238 1.17 elric void *v;
1239 1.17 elric u_int btreg;
1240 1.17 elric u_int8_t val;
1241 1.17 elric {
1242 1.17 elric struct tga_devconfig *dc = v;
1243 1.17 elric
1244 1.17 elric if (btreg > BT485_REG_MAX)
1245 1.17 elric panic("tga_ramdac_wr: reg %d out of range\n", btreg);
1246 1.17 elric
1247 1.21 nathanw TGAWREG(dc, TGA_REG_EPDR, (btreg << 9) | (0 << 8 ) | val); /* XXX */
1248 1.21 nathanw TGAREGWB(dc, TGA_REG_EPDR, 1);
1249 1.17 elric }
1250 1.17 elric
1251 1.22 nathanw static void
1252 1.17 elric tga2_ramdac_wr(v, btreg, val)
1253 1.17 elric void *v;
1254 1.17 elric u_int btreg;
1255 1.17 elric u_int8_t val;
1256 1.17 elric {
1257 1.17 elric struct tga_devconfig *dc = v;
1258 1.21 nathanw bus_space_handle_t ramdac;
1259 1.17 elric
1260 1.17 elric if (btreg > BT485_REG_MAX)
1261 1.17 elric panic("tga_ramdac_wr: reg %d out of range\n", btreg);
1262 1.17 elric
1263 1.21 nathanw bus_space_subregion(dc->dc_memt, dc->dc_memh, TGA2_MEM_RAMDAC +
1264 1.21 nathanw (0xe << 12) + (btreg << 8), 4, &ramdac);
1265 1.21 nathanw bus_space_write_4(dc->dc_memt, ramdac, 0, val & 0xff);
1266 1.21 nathanw bus_space_barrier(dc->dc_memt, ramdac, 0, 4, BUS_SPACE_BARRIER_WRITE);
1267 1.17 elric }
1268 1.17 elric
1269 1.22 nathanw static u_int8_t
1270 1.22 nathanw tga_bt463_rd(v, btreg)
1271 1.22 nathanw void *v;
1272 1.22 nathanw u_int btreg;
1273 1.22 nathanw {
1274 1.22 nathanw struct tga_devconfig *dc = v;
1275 1.22 nathanw tga_reg_t rdval;
1276 1.22 nathanw
1277 1.22 nathanw /*
1278 1.22 nathanw * Strobe CE# (high->low->high) since status and data are latched on
1279 1.22 nathanw * the falling and rising edges (repsectively) of this active-low signal.
1280 1.22 nathanw */
1281 1.22 nathanw
1282 1.22 nathanw TGAREGWB(dc, TGA_REG_EPSR, 1);
1283 1.22 nathanw TGAWREG(dc, TGA_REG_EPSR, (btreg << 2) | 2 | 1);
1284 1.22 nathanw TGAREGWB(dc, TGA_REG_EPSR, 1);
1285 1.22 nathanw TGAWREG(dc, TGA_REG_EPSR, (btreg << 2) | 2 | 0);
1286 1.22 nathanw
1287 1.22 nathanw TGAREGRB(dc, TGA_REG_EPSR, 1);
1288 1.22 nathanw
1289 1.22 nathanw rdval = TGARREG(dc, TGA_REG_EPDR);
1290 1.22 nathanw TGAREGWB(dc, TGA_REG_EPSR, 1);
1291 1.22 nathanw TGAWREG(dc, TGA_REG_EPSR, (btreg << 2) | 2 | 1);
1292 1.22 nathanw
1293 1.22 nathanw return (rdval >> 16) & 0xff;
1294 1.22 nathanw }
1295 1.22 nathanw
1296 1.22 nathanw static void
1297 1.22 nathanw tga_bt463_wr(v, btreg, val)
1298 1.22 nathanw void *v;
1299 1.22 nathanw u_int btreg;
1300 1.22 nathanw u_int8_t val;
1301 1.22 nathanw {
1302 1.22 nathanw struct tga_devconfig *dc = v;
1303 1.22 nathanw
1304 1.22 nathanw /*
1305 1.22 nathanw * In spite of the 21030 documentation, to set the MPU bus bits for
1306 1.22 nathanw * a write, you set them in the upper bits of EPDR, not EPSR.
1307 1.22 nathanw */
1308 1.22 nathanw
1309 1.22 nathanw /*
1310 1.22 nathanw * Strobe CE# (high->low->high) since status and data are latched on
1311 1.22 nathanw * the falling and rising edges of this active-low signal.
1312 1.22 nathanw */
1313 1.22 nathanw
1314 1.22 nathanw TGAREGWB(dc, TGA_REG_EPDR, 1);
1315 1.22 nathanw TGAWREG(dc, TGA_REG_EPDR, (btreg << 10) | 0x100 | val);
1316 1.22 nathanw TGAREGWB(dc, TGA_REG_EPDR, 1);
1317 1.22 nathanw TGAWREG(dc, TGA_REG_EPDR, (btreg << 10) | 0x000 | val);
1318 1.22 nathanw TGAREGWB(dc, TGA_REG_EPDR, 1);
1319 1.22 nathanw TGAWREG(dc, TGA_REG_EPDR, (btreg << 10) | 0x100 | val);
1320 1.22 nathanw
1321 1.22 nathanw }
1322 1.22 nathanw
1323 1.22 nathanw static u_int8_t
1324 1.17 elric tga_ramdac_rd(v, btreg)
1325 1.17 elric void *v;
1326 1.17 elric u_int btreg;
1327 1.17 elric {
1328 1.17 elric struct tga_devconfig *dc = v;
1329 1.17 elric tga_reg_t rdval;
1330 1.17 elric
1331 1.17 elric if (btreg > BT485_REG_MAX)
1332 1.17 elric panic("tga_ramdac_rd: reg %d out of range\n", btreg);
1333 1.17 elric
1334 1.21 nathanw TGAWREG(dc, TGA_REG_EPSR, (btreg << 1) | 0x1); /* XXX */
1335 1.21 nathanw TGAREGWB(dc, TGA_REG_EPSR, 1);
1336 1.17 elric
1337 1.21 nathanw rdval = TGARREG(dc, TGA_REG_EPDR);
1338 1.17 elric return (rdval >> 16) & 0xff; /* XXX */
1339 1.17 elric }
1340 1.17 elric
1341 1.22 nathanw static u_int8_t
1342 1.17 elric tga2_ramdac_rd(v, btreg)
1343 1.17 elric void *v;
1344 1.17 elric u_int btreg;
1345 1.17 elric {
1346 1.17 elric struct tga_devconfig *dc = v;
1347 1.21 nathanw bus_space_handle_t ramdac;
1348 1.17 elric u_int8_t retval;
1349 1.17 elric
1350 1.17 elric if (btreg > BT485_REG_MAX)
1351 1.17 elric panic("tga_ramdac_rd: reg %d out of range\n", btreg);
1352 1.17 elric
1353 1.21 nathanw bus_space_subregion(dc->dc_memt, dc->dc_memh, TGA2_MEM_RAMDAC +
1354 1.21 nathanw (0xe << 12) + (btreg << 8), 4, &ramdac);
1355 1.21 nathanw retval = bus_space_read_4(dc->dc_memt, ramdac, 0) & 0xff;
1356 1.21 nathanw bus_space_barrier(dc->dc_memt, ramdac, 0, 4, BUS_SPACE_BARRIER_READ);
1357 1.17 elric return retval;
1358 1.17 elric }
1359 1.17 elric
1360 1.17 elric #include <dev/ic/decmonitors.c>
1361 1.17 elric void tga2_ics9110_wr __P((
1362 1.17 elric struct tga_devconfig *dc,
1363 1.17 elric int dotclock
1364 1.17 elric ));
1365 1.17 elric
1366 1.17 elric void
1367 1.17 elric tga2_init(dc, m)
1368 1.17 elric struct tga_devconfig *dc;
1369 1.17 elric int m;
1370 1.17 elric {
1371 1.17 elric
1372 1.17 elric tga2_ics9110_wr(dc, decmonitors[m].dotclock);
1373 1.21 nathanw #if 0
1374 1.21 nathanw TGAWREG(dc, TGA_REG_VHCR,
1375 1.17 elric ((decmonitors[m].hbp / 4) << 21) |
1376 1.17 elric ((decmonitors[m].hsync / 4) << 14) |
1377 1.17 elric (((decmonitors[m].hfp - 4) / 4) << 9) |
1378 1.21 nathanw ((decmonitors[m].cols + 4) / 4));
1379 1.17 elric #else
1380 1.21 nathanw TGAWREG(dc, TGA_REG_VHCR,
1381 1.21 nathanw ((decmonitors[m].hbp / 4) << 21) |
1382 1.21 nathanw ((decmonitors[m].hsync / 4) << 14) |
1383 1.17 elric (((decmonitors[m].hfp) / 4) << 9) |
1384 1.21 nathanw ((decmonitors[m].cols) / 4));
1385 1.17 elric #endif
1386 1.21 nathanw TGAWREG(dc, TGA_REG_VVCR,
1387 1.17 elric (decmonitors[m].vbp << 22) |
1388 1.17 elric (decmonitors[m].vsync << 16) |
1389 1.17 elric (decmonitors[m].vfp << 11) |
1390 1.21 nathanw (decmonitors[m].rows));
1391 1.21 nathanw TGAWREG(dc, TGA_REG_VVBR, 1);
1392 1.21 nathanw TGAREGRWB(dc, TGA_REG_VHCR, 3);
1393 1.21 nathanw TGAWREG(dc, TGA_REG_VVVR, TGARREG(dc, TGA_REG_VVVR) | 1);
1394 1.21 nathanw TGAREGRWB(dc, TGA_REG_VVVR, 1);
1395 1.21 nathanw TGAWREG(dc, TGA_REG_GPMR, 0xffffffff);
1396 1.21 nathanw TGAREGRWB(dc, TGA_REG_GPMR, 1);
1397 1.17 elric }
1398 1.17 elric
1399 1.17 elric void
1400 1.17 elric tga2_ics9110_wr(dc, dotclock)
1401 1.17 elric struct tga_devconfig *dc;
1402 1.17 elric int dotclock;
1403 1.17 elric {
1404 1.21 nathanw bus_space_handle_t clock;
1405 1.17 elric u_int32_t valU;
1406 1.17 elric int N, M, R, V, X;
1407 1.17 elric int i;
1408 1.17 elric
1409 1.17 elric switch (dotclock) {
1410 1.17 elric case 130808000:
1411 1.17 elric N = 0x40; M = 0x7; V = 0x0; X = 0x1; R = 0x1; break;
1412 1.17 elric case 119840000:
1413 1.17 elric N = 0x2d; M = 0x2b; V = 0x1; X = 0x1; R = 0x1; break;
1414 1.17 elric case 108180000:
1415 1.17 elric N = 0x11; M = 0x9; V = 0x1; X = 0x1; R = 0x2; break;
1416 1.17 elric case 103994000:
1417 1.17 elric N = 0x6d; M = 0xf; V = 0x0; X = 0x1; R = 0x1; break;
1418 1.17 elric case 175000000:
1419 1.17 elric N = 0x5F; M = 0x3E; V = 0x1; X = 0x1; R = 0x1; break;
1420 1.17 elric case 75000000:
1421 1.17 elric N = 0x6e; M = 0x15; V = 0x0; X = 0x1; R = 0x1; break;
1422 1.17 elric case 74000000:
1423 1.17 elric N = 0x2a; M = 0x41; V = 0x1; X = 0x1; R = 0x1; break;
1424 1.17 elric case 69000000:
1425 1.17 elric N = 0x35; M = 0xb; V = 0x0; X = 0x1; R = 0x1; break;
1426 1.17 elric case 65000000:
1427 1.17 elric N = 0x6d; M = 0x0c; V = 0x0; X = 0x1; R = 0x2; break;
1428 1.17 elric case 50000000:
1429 1.17 elric N = 0x37; M = 0x3f; V = 0x1; X = 0x1; R = 0x2; break;
1430 1.17 elric case 40000000:
1431 1.17 elric N = 0x5f; M = 0x11; V = 0x0; X = 0x1; R = 0x2; break;
1432 1.17 elric case 31500000:
1433 1.17 elric N = 0x16; M = 0x05; V = 0x0; X = 0x1; R = 0x2; break;
1434 1.17 elric case 25175000:
1435 1.17 elric N = 0x66; M = 0x1d; V = 0x0; X = 0x1; R = 0x2; break;
1436 1.17 elric case 135000000:
1437 1.17 elric N = 0x42; M = 0x07; V = 0x0; X = 0x1; R = 0x1; break;
1438 1.17 elric case 110000000:
1439 1.17 elric N = 0x60; M = 0x32; V = 0x1; X = 0x1; R = 0x2; break;
1440 1.17 elric case 202500000:
1441 1.17 elric N = 0x60; M = 0x32; V = 0x1; X = 0x1; R = 0x2; break;
1442 1.17 elric default:
1443 1.17 elric panic("unrecognized clock rate %d\n", dotclock);
1444 1.17 elric }
1445 1.17 elric
1446 1.17 elric /* XXX -- hard coded, bad */
1447 1.17 elric valU = N | ( M << 7 ) | (V << 14);
1448 1.17 elric valU |= (X << 15) | (R << 17);
1449 1.17 elric valU |= 0x17 << 19;
1450 1.17 elric
1451 1.21 nathanw bus_space_subregion(dc->dc_memt, dc->dc_memh, TGA2_MEM_EXTDEV +
1452 1.21 nathanw TGA2_MEM_CLOCK + (0xe << 12), 4, &clock); /* XXX */
1453 1.17 elric
1454 1.21 nathanw for (i=24; i>0; i--) {
1455 1.21 nathanw u_int32_t writeval;
1456 1.17 elric
1457 1.21 nathanw writeval = valU & 0x1;
1458 1.21 nathanw if (i == 1)
1459 1.21 nathanw writeval |= 0x2;
1460 1.21 nathanw valU >>= 1;
1461 1.21 nathanw bus_space_write_4(dc->dc_memt, clock, 0, writeval);
1462 1.21 nathanw bus_space_barrier(dc->dc_memt, clock, 0, 4, BUS_SPACE_BARRIER_WRITE);
1463 1.17 elric }
1464 1.21 nathanw bus_space_subregion(dc->dc_memt, dc->dc_memh, TGA2_MEM_EXTDEV +
1465 1.21 nathanw TGA2_MEM_CLOCK + (0xe << 12) + (0x1 << 11) + (0x1 << 11), 4,
1466 1.21 nathanw &clock); /* XXX */
1467 1.21 nathanw bus_space_write_4(dc->dc_memt, clock, 0, 0x0);
1468 1.21 nathanw bus_space_barrier(dc->dc_memt, clock, 0, 0, BUS_SPACE_BARRIER_WRITE);
1469 1.1 drochner }
1470