tga.c revision 1.36 1 1.36 thorpej /* $NetBSD: tga.c,v 1.36 2001/09/04 06:59:10 thorpej Exp $ */
2 1.1 drochner
3 1.1 drochner /*
4 1.1 drochner * Copyright (c) 1995, 1996 Carnegie-Mellon University.
5 1.1 drochner * All rights reserved.
6 1.1 drochner *
7 1.1 drochner * Author: Chris G. Demetriou
8 1.1 drochner *
9 1.1 drochner * Permission to use, copy, modify and distribute this software and
10 1.1 drochner * its documentation is hereby granted, provided that both the copyright
11 1.1 drochner * notice and this permission notice appear in all copies of the
12 1.1 drochner * software, derivative works or modified versions, and any portions
13 1.1 drochner * thereof, and that both notices appear in supporting documentation.
14 1.1 drochner *
15 1.1 drochner * CARNEGIE MELLON ALLOWS FREE USE OF THIS SOFTWARE IN ITS "AS IS"
16 1.1 drochner * CONDITION. CARNEGIE MELLON DISCLAIMS ANY LIABILITY OF ANY KIND
17 1.1 drochner * FOR ANY DAMAGES WHATSOEVER RESULTING FROM THE USE OF THIS SOFTWARE.
18 1.1 drochner *
19 1.1 drochner * Carnegie Mellon requests users of this software to return to
20 1.1 drochner *
21 1.1 drochner * Software Distribution Coordinator or Software.Distribution (at) CS.CMU.EDU
22 1.1 drochner * School of Computer Science
23 1.1 drochner * Carnegie Mellon University
24 1.1 drochner * Pittsburgh PA 15213-3890
25 1.1 drochner *
26 1.1 drochner * any improvements or extensions that they make and grant Carnegie the
27 1.1 drochner * rights to redistribute these changes.
28 1.1 drochner */
29 1.1 drochner
30 1.1 drochner #include <sys/param.h>
31 1.1 drochner #include <sys/systm.h>
32 1.1 drochner #include <sys/kernel.h>
33 1.1 drochner #include <sys/device.h>
34 1.1 drochner #include <sys/conf.h>
35 1.1 drochner #include <sys/malloc.h>
36 1.1 drochner #include <sys/buf.h>
37 1.1 drochner #include <sys/ioctl.h>
38 1.8 thorpej
39 1.1 drochner #include <machine/bus.h>
40 1.1 drochner #include <machine/intr.h>
41 1.1 drochner
42 1.1 drochner #include <dev/pci/pcireg.h>
43 1.1 drochner #include <dev/pci/pcivar.h>
44 1.1 drochner #include <dev/pci/pcidevs.h>
45 1.1 drochner #include <dev/pci/tgareg.h>
46 1.1 drochner #include <dev/pci/tgavar.h>
47 1.1 drochner #include <dev/ic/bt485reg.h>
48 1.17 elric #include <dev/ic/bt485var.h>
49 1.22 nathanw #include <dev/ic/bt463reg.h>
50 1.22 nathanw #include <dev/ic/bt463var.h>
51 1.1 drochner
52 1.1 drochner #include <dev/wscons/wsconsio.h>
53 1.1 drochner #include <dev/wscons/wscons_raster.h>
54 1.23 nathanw #include <dev/rasops/rasops.h>
55 1.23 nathanw #include <dev/wsfont/wsfont.h>
56 1.28 mjacob #include <uvm/uvm_extern.h>
57 1.1 drochner
58 1.1 drochner #ifdef __alpha__
59 1.1 drochner #include <machine/pte.h>
60 1.1 drochner #endif
61 1.24 soda #ifdef __mips__
62 1.24 soda #include <mips/pte.h>
63 1.24 soda #endif
64 1.1 drochner
65 1.1 drochner int tgamatch __P((struct device *, struct cfdata *, void *));
66 1.1 drochner void tgaattach __P((struct device *, struct device *, void *));
67 1.1 drochner int tgaprint __P((void *, const char *));
68 1.1 drochner
69 1.1 drochner struct cfattach tga_ca = {
70 1.1 drochner sizeof(struct tga_softc), tgamatch, tgaattach,
71 1.1 drochner };
72 1.1 drochner
73 1.21 nathanw int tga_identify __P((struct tga_devconfig *));
74 1.1 drochner const struct tga_conf *tga_getconf __P((int));
75 1.34 elric static void tga_init __P((bus_space_tag_t memt, pci_chipset_tag_t pc,
76 1.19 elric pcitag_t tag, struct tga_devconfig *dc));
77 1.1 drochner
78 1.34 elric static int tga_matchcommon __P((bus_space_tag_t, pci_chipset_tag_t, pcitag_t));
79 1.34 elric static void tga_mapaddrs __P((bus_space_tag_t memt, pci_chipset_tag_t pc,
80 1.34 elric pcitag_t, bus_size_t *pcisize, struct tga_devconfig *dc));
81 1.34 elric
82 1.1 drochner struct tga_devconfig tga_console_dc;
83 1.1 drochner
84 1.14 ross int tga_ioctl __P((void *, u_long, caddr_t, int, struct proc *));
85 1.26 simonb paddr_t tga_mmap __P((void *, off_t, int));
86 1.14 ross static void tga_copyrows __P((void *, int, int, int));
87 1.14 ross static void tga_copycols __P((void *, int, int, int, int));
88 1.14 ross static int tga_alloc_screen __P((void *, const struct wsscreen_descr *,
89 1.14 ross void **, int *, int *, long *));
90 1.14 ross static void tga_free_screen __P((void *, void *));
91 1.15 drochner static int tga_show_screen __P((void *, void *, int,
92 1.15 drochner void (*) (void *, int, int), void *));
93 1.23 nathanw static int tga_rop __P((struct rasops_info *, int, int, int, int, int,
94 1.23 nathanw struct rasops_info *, int, int));
95 1.23 nathanw static int tga_rop_vtov __P((struct rasops_info *, int, int, int, int,
96 1.23 nathanw int, struct rasops_info *, int, int ));
97 1.23 nathanw static void tga_putchar __P((void *c, int row, int col,
98 1.23 nathanw u_int uc, long attr));
99 1.23 nathanw static void tga_eraserows __P((void *, int, int, long));
100 1.23 nathanw static void tga_erasecols __P((void *, int, int, int, long));
101 1.17 elric void tga2_init __P((struct tga_devconfig *, int));
102 1.17 elric
103 1.22 nathanw static void tga_config_interrupts __P((struct device *));
104 1.22 nathanw
105 1.17 elric /* RAMDAC interface functions */
106 1.22 nathanw static int tga_sched_update __P((void *, void (*)(void *)));
107 1.22 nathanw static void tga_ramdac_wr __P((void *, u_int, u_int8_t));
108 1.22 nathanw static u_int8_t tga_ramdac_rd __P((void *, u_int));
109 1.22 nathanw static void tga_bt463_wr __P((void *, u_int, u_int8_t));
110 1.22 nathanw static u_int8_t tga_bt463_rd __P((void *, u_int));
111 1.22 nathanw static void tga2_ramdac_wr __P((void *, u_int, u_int8_t));
112 1.22 nathanw static u_int8_t tga2_ramdac_rd __P((void *, u_int));
113 1.17 elric
114 1.17 elric /* Interrupt handler */
115 1.22 nathanw static int tga_intr __P((void *));
116 1.14 ross
117 1.23 nathanw /* The NULL entries will get filled in by rasops_init().
118 1.23 nathanw * XXX and the non-NULL ones will be overwritten; reset after calling it.
119 1.23 nathanw */
120 1.1 drochner struct wsdisplay_emulops tga_emulops = {
121 1.23 nathanw NULL,
122 1.23 nathanw NULL,
123 1.23 nathanw tga_putchar,
124 1.14 ross tga_copycols,
125 1.23 nathanw tga_erasecols,
126 1.14 ross tga_copyrows,
127 1.23 nathanw tga_eraserows,
128 1.23 nathanw NULL,
129 1.1 drochner };
130 1.1 drochner
131 1.1 drochner struct wsscreen_descr tga_stdscreen = {
132 1.1 drochner "std",
133 1.4 drochner 0, 0, /* will be filled in -- XXX shouldn't, it's global */
134 1.1 drochner &tga_emulops,
135 1.4 drochner 0, 0,
136 1.4 drochner WSSCREEN_REVERSE
137 1.1 drochner };
138 1.1 drochner
139 1.1 drochner const struct wsscreen_descr *_tga_scrlist[] = {
140 1.1 drochner &tga_stdscreen,
141 1.1 drochner /* XXX other formats, graphics screen? */
142 1.1 drochner };
143 1.1 drochner
144 1.1 drochner struct wsscreen_list tga_screenlist = {
145 1.1 drochner sizeof(_tga_scrlist) / sizeof(struct wsscreen_descr *), _tga_scrlist
146 1.1 drochner };
147 1.1 drochner
148 1.1 drochner struct wsdisplay_accessops tga_accessops = {
149 1.1 drochner tga_ioctl,
150 1.1 drochner tga_mmap,
151 1.1 drochner tga_alloc_screen,
152 1.1 drochner tga_free_screen,
153 1.1 drochner tga_show_screen,
154 1.11 drochner 0 /* load_font */
155 1.1 drochner };
156 1.1 drochner
157 1.22 nathanw static void tga_blank __P((struct tga_devconfig *));
158 1.22 nathanw static void tga_unblank __P((struct tga_devconfig *));
159 1.1 drochner
160 1.1 drochner int
161 1.34 elric tga_cnmatch(iot, memt, pc, tag)
162 1.34 elric bus_space_tag_t iot, memt;
163 1.34 elric pci_chipset_tag_t pc;
164 1.34 elric pcitag_t tag;
165 1.34 elric {
166 1.34 elric return tga_matchcommon(memt, pc, tag);
167 1.34 elric }
168 1.34 elric
169 1.34 elric int
170 1.1 drochner tgamatch(parent, match, aux)
171 1.1 drochner struct device *parent;
172 1.1 drochner struct cfdata *match;
173 1.1 drochner void *aux;
174 1.1 drochner {
175 1.1 drochner struct pci_attach_args *pa = aux;
176 1.1 drochner
177 1.17 elric if (PCI_VENDOR(pa->pa_id) != PCI_VENDOR_DEC)
178 1.1 drochner return (0);
179 1.1 drochner
180 1.17 elric switch (PCI_PRODUCT(pa->pa_id)) {
181 1.17 elric case PCI_PRODUCT_DEC_21030:
182 1.17 elric case PCI_PRODUCT_DEC_PBXGB:
183 1.34 elric break;
184 1.17 elric default:
185 1.17 elric return 0;
186 1.17 elric }
187 1.34 elric
188 1.34 elric /* short-circuit the following test, as we
189 1.34 elric * already have the memory mapped and hence
190 1.34 elric * cannot perform it---and we are the console
191 1.34 elric * anyway.
192 1.34 elric */
193 1.34 elric if (pa->pa_tag == tga_console_dc.dc_pcitag)
194 1.34 elric return 10;
195 1.34 elric
196 1.34 elric return tga_matchcommon(pa->pa_memt, pa->pa_pc, pa->pa_tag);
197 1.34 elric }
198 1.34 elric
199 1.34 elric static int
200 1.34 elric tga_matchcommon(memt, pc, tag)
201 1.34 elric bus_space_tag_t memt;
202 1.34 elric pci_chipset_tag_t pc;
203 1.34 elric pcitag_t tag;
204 1.34 elric {
205 1.34 elric struct tga_devconfig tmp_dc;
206 1.34 elric struct tga_devconfig *dc = &tmp_dc;
207 1.34 elric bus_size_t pcisize;
208 1.34 elric
209 1.34 elric tga_mapaddrs(memt, pc, tag, &pcisize, dc);
210 1.34 elric dc->dc_tga_type = tga_identify(dc);
211 1.34 elric
212 1.34 elric dc->dc_tgaconf = tga_getconf(dc->dc_tga_type);
213 1.34 elric bus_space_unmap(memt, dc->dc_memh, pcisize);
214 1.34 elric if (dc->dc_tgaconf)
215 1.34 elric return 10;
216 1.34 elric return 0;
217 1.1 drochner }
218 1.1 drochner
219 1.22 nathanw static void
220 1.34 elric tga_mapaddrs(memt, pc, tag, pcisize, dc)
221 1.1 drochner bus_space_tag_t memt;
222 1.1 drochner pci_chipset_tag_t pc;
223 1.1 drochner pcitag_t tag;
224 1.34 elric bus_size_t *pcisize;
225 1.1 drochner struct tga_devconfig *dc;
226 1.1 drochner {
227 1.34 elric int flags;
228 1.1 drochner
229 1.1 drochner dc->dc_memt = memt;
230 1.34 elric dc->dc_tgaconf = NULL;
231 1.1 drochner
232 1.1 drochner /* XXX magic number */
233 1.1 drochner if (pci_mapreg_info(pc, tag, 0x10,
234 1.1 drochner PCI_MAPREG_TYPE_MEM | PCI_MAPREG_MEM_TYPE_32BIT,
235 1.34 elric &dc->dc_pcipaddr, pcisize, &flags))
236 1.34 elric panic("tga_mapaddrs: pci_mapreg_info() failed");
237 1.16 drochner if ((flags & BUS_SPACE_MAP_PREFETCHABLE) == 0) /* XXX */
238 1.16 drochner panic("tga memory not prefetchable");
239 1.1 drochner
240 1.34 elric if (bus_space_map(memt, dc->dc_pcipaddr, *pcisize,
241 1.21 nathanw BUS_SPACE_MAP_PREFETCHABLE | BUS_SPACE_MAP_LINEAR, &dc->dc_memh))
242 1.34 elric panic("tga_mapaddrs: could not map TGA address space");
243 1.23 nathanw dc->dc_vaddr = (vaddr_t) bus_space_vaddr(memt, dc->dc_memh);
244 1.1 drochner
245 1.21 nathanw bus_space_subregion(dc->dc_memt, dc->dc_memh,
246 1.21 nathanw TGA_MEM_CREGS, TGA_CREGS_SIZE,
247 1.21 nathanw &dc->dc_regs);
248 1.34 elric }
249 1.34 elric
250 1.34 elric static void
251 1.34 elric tga_init(memt, pc, tag, dc)
252 1.34 elric bus_space_tag_t memt;
253 1.34 elric pci_chipset_tag_t pc;
254 1.34 elric pcitag_t tag;
255 1.34 elric struct tga_devconfig *dc;
256 1.34 elric {
257 1.34 elric const struct tga_conf *tgac;
258 1.34 elric struct rasops_info *rip;
259 1.34 elric int cookie;
260 1.34 elric bus_size_t pcisize;
261 1.34 elric int i;
262 1.34 elric
263 1.34 elric dc->dc_pcitag = tag;
264 1.34 elric tga_mapaddrs(memt, pc, tag, &pcisize, dc);
265 1.21 nathanw dc->dc_tga_type = tga_identify(dc);
266 1.1 drochner tgac = dc->dc_tgaconf = tga_getconf(dc->dc_tga_type);
267 1.1 drochner #if 0
268 1.1 drochner /* XXX on the Alpha, pcisize = 4 * cspace_size. */
269 1.1 drochner if (tgac->tgac_cspace_size != pcisize) /* sanity */
270 1.34 elric panic("tga_init: memory size mismatch?");
271 1.1 drochner #endif
272 1.1 drochner
273 1.21 nathanw switch (TGARREG(dc, TGA_REG_GREV) & 0xff) {
274 1.19 elric case 0x01:
275 1.19 elric case 0x02:
276 1.19 elric case 0x03:
277 1.19 elric case 0x04:
278 1.19 elric dc->dc_tga2 = 0;
279 1.19 elric break;
280 1.19 elric case 0x20:
281 1.19 elric case 0x21:
282 1.19 elric case 0x22:
283 1.19 elric dc->dc_tga2 = 1;
284 1.19 elric break;
285 1.19 elric default:
286 1.34 elric panic("tga_init: TGA Revision not recognized");
287 1.19 elric }
288 1.19 elric
289 1.19 elric if (dc->dc_tga2) {
290 1.17 elric int monitor;
291 1.17 elric
292 1.21 nathanw monitor = (~TGARREG(dc, TGA_REG_GREV) >> 16) & 0x0f;
293 1.17 elric tga2_init(dc, monitor);
294 1.17 elric }
295 1.22 nathanw
296 1.21 nathanw switch (TGARREG(dc, TGA_REG_VHCR) & 0x1ff) { /* XXX */
297 1.1 drochner case 0:
298 1.1 drochner dc->dc_wid = 8192;
299 1.1 drochner break;
300 1.1 drochner
301 1.1 drochner case 1:
302 1.1 drochner dc->dc_wid = 8196;
303 1.1 drochner break;
304 1.1 drochner
305 1.1 drochner default:
306 1.21 nathanw dc->dc_wid = (TGARREG(dc, TGA_REG_VHCR) & 0x1ff) * 4; /* XXX */
307 1.1 drochner break;
308 1.29 thorpej }
309 1.29 thorpej
310 1.29 thorpej /*
311 1.29 thorpej * XXX XXX Turning off "odd" shouldn't be necessary,
312 1.29 thorpej * XXX XXX but I can't make X work with the weird size.
313 1.29 thorpej */
314 1.29 thorpej if ((TGARREG(dc, TGA_REG_VHCR) & 0x00000001) != 0 && /* XXX */
315 1.29 thorpej (TGARREG(dc, TGA_REG_VHCR) & 0x80000000) != 0) { /* XXX */
316 1.29 thorpej TGAWREG(dc, TGA_REG_VHCR,
317 1.29 thorpej (TGARREG(dc, TGA_REG_VHCR) & ~0x80000001));
318 1.29 thorpej dc->dc_wid -= 4;
319 1.1 drochner }
320 1.1 drochner
321 1.1 drochner dc->dc_rowbytes = dc->dc_wid * (dc->dc_tgaconf->tgac_phys_depth / 8);
322 1.21 nathanw dc->dc_ht = (TGARREG(dc, TGA_REG_VVCR) & 0x7ff); /* XXX */
323 1.1 drochner
324 1.1 drochner /* XXX this seems to be what DEC does */
325 1.21 nathanw TGAWREG(dc, TGA_REG_CCBR, 0);
326 1.21 nathanw TGAWREG(dc, TGA_REG_VVBR, 1);
327 1.1 drochner dc->dc_videobase = dc->dc_vaddr + tgac->tgac_dbuf[0] +
328 1.1 drochner 1 * tgac->tgac_vvbr_units;
329 1.1 drochner dc->dc_blanked = 1;
330 1.1 drochner tga_unblank(dc);
331 1.1 drochner
332 1.1 drochner /*
333 1.1 drochner * Set all bits in the pixel mask, to enable writes to all pixels.
334 1.1 drochner * It seems that the console firmware clears some of them
335 1.1 drochner * under some circumstances, which causes cute vertical stripes.
336 1.1 drochner */
337 1.21 nathanw TGAWREG(dc, TGA_REG_GPXR_P, 0xffffffff);
338 1.1 drochner
339 1.1 drochner /* clear the screen */
340 1.1 drochner for (i = 0; i < dc->dc_ht * dc->dc_rowbytes; i += sizeof(u_int32_t))
341 1.1 drochner *(u_int32_t *)(dc->dc_videobase + i) = 0;
342 1.1 drochner
343 1.23 nathanw /* Initialize rasops descriptor */
344 1.23 nathanw rip = &dc->dc_rinfo;
345 1.23 nathanw rip->ri_flg = RI_CENTER;
346 1.23 nathanw rip->ri_depth = tgac->tgac_phys_depth;
347 1.23 nathanw rip->ri_bits = (void *)dc->dc_videobase;
348 1.23 nathanw rip->ri_width = dc->dc_wid;
349 1.23 nathanw rip->ri_height = dc->dc_ht;
350 1.23 nathanw rip->ri_stride = dc->dc_rowbytes;
351 1.23 nathanw rip->ri_hw = dc;
352 1.23 nathanw
353 1.23 nathanw if (tgac->tgac_phys_depth == 32) {
354 1.23 nathanw rip->ri_rnum = 8;
355 1.23 nathanw rip->ri_gnum = 8;
356 1.23 nathanw rip->ri_bnum = 8;
357 1.23 nathanw rip->ri_rpos = 16;
358 1.23 nathanw rip->ri_gpos = 8;
359 1.23 nathanw rip->ri_bpos = 0;
360 1.23 nathanw }
361 1.23 nathanw
362 1.23 nathanw wsfont_init();
363 1.23 nathanw /* prefer 8 pixel wide font */
364 1.23 nathanw if ((cookie = wsfont_find(NULL, 8, 0, 0)) <= 0)
365 1.23 nathanw cookie = wsfont_find(NULL, 0, 0, 0);
366 1.23 nathanw if (cookie <= 0) {
367 1.23 nathanw printf("tga: no appropriate fonts.\n");
368 1.23 nathanw return;
369 1.23 nathanw }
370 1.23 nathanw
371 1.23 nathanw /* the accelerated tga_putchar() needs LSbit left */
372 1.23 nathanw if (wsfont_lock(cookie, &dc->dc_rinfo.ri_font,
373 1.23 nathanw WSDISPLAY_FONTORDER_R2L, WSDISPLAY_FONTORDER_L2R) <= 0) {
374 1.23 nathanw printf("tga: couldn't lock font\n");
375 1.23 nathanw return;
376 1.23 nathanw }
377 1.23 nathanw dc->dc_rinfo.ri_wsfcookie = cookie;
378 1.23 nathanw
379 1.23 nathanw rasops_init(rip, 34, 80);
380 1.23 nathanw
381 1.23 nathanw /* add our accelerated functions */
382 1.23 nathanw /* XXX shouldn't have to do this; rasops should leave non-NULL
383 1.23 nathanw * XXX entries alone.
384 1.23 nathanw */
385 1.23 nathanw dc->dc_rinfo.ri_ops.copyrows = tga_copyrows;
386 1.23 nathanw dc->dc_rinfo.ri_ops.eraserows = tga_eraserows;
387 1.23 nathanw dc->dc_rinfo.ri_ops.erasecols = tga_erasecols;
388 1.23 nathanw dc->dc_rinfo.ri_ops.copycols = tga_copycols;
389 1.23 nathanw dc->dc_rinfo.ri_ops.putchar = tga_putchar;
390 1.23 nathanw
391 1.23 nathanw tga_stdscreen.nrows = dc->dc_rinfo.ri_rows;
392 1.23 nathanw tga_stdscreen.ncols = dc->dc_rinfo.ri_cols;
393 1.23 nathanw tga_stdscreen.textops = &dc->dc_rinfo.ri_ops;
394 1.23 nathanw tga_stdscreen.capabilities = dc->dc_rinfo.ri_caps;
395 1.1 drochner
396 1.22 nathanw
397 1.22 nathanw dc->dc_intrenabled = 0;
398 1.1 drochner }
399 1.1 drochner
400 1.1 drochner void
401 1.1 drochner tgaattach(parent, self, aux)
402 1.1 drochner struct device *parent, *self;
403 1.1 drochner void *aux;
404 1.1 drochner {
405 1.1 drochner struct pci_attach_args *pa = aux;
406 1.1 drochner struct tga_softc *sc = (struct tga_softc *)self;
407 1.1 drochner struct wsemuldisplaydev_attach_args aa;
408 1.1 drochner pci_intr_handle_t intrh;
409 1.1 drochner const char *intrstr;
410 1.1 drochner u_int8_t rev;
411 1.1 drochner int console;
412 1.1 drochner
413 1.25 soda #if defined(__alpha__) || defined(arc)
414 1.1 drochner console = (pa->pa_tag == tga_console_dc.dc_pcitag);
415 1.1 drochner #else
416 1.1 drochner console = 0;
417 1.1 drochner #endif
418 1.1 drochner if (console) {
419 1.1 drochner sc->sc_dc = &tga_console_dc;
420 1.1 drochner sc->nscreens = 1;
421 1.1 drochner } else {
422 1.1 drochner sc->sc_dc = (struct tga_devconfig *)
423 1.1 drochner malloc(sizeof(struct tga_devconfig), M_DEVBUF, M_WAITOK);
424 1.33 thorpej memset(sc->sc_dc, 0, sizeof(struct tga_devconfig));
425 1.34 elric tga_init(pa->pa_memt, pa->pa_pc, pa->pa_tag, sc->sc_dc);
426 1.1 drochner }
427 1.1 drochner if (sc->sc_dc->dc_vaddr == NULL) {
428 1.1 drochner printf(": couldn't map memory space; punt!\n");
429 1.1 drochner return;
430 1.1 drochner }
431 1.1 drochner
432 1.1 drochner /* XXX say what's going on. */
433 1.1 drochner intrstr = NULL;
434 1.30 sommerfe if (pci_intr_map(pa, &intrh)) {
435 1.17 elric printf(": couldn't map interrupt");
436 1.17 elric return;
437 1.17 elric }
438 1.17 elric intrstr = pci_intr_string(pa->pa_pc, intrh);
439 1.17 elric sc->sc_intr = pci_intr_establish(pa->pa_pc, intrh, IPL_TTY, tga_intr,
440 1.17 elric sc->sc_dc);
441 1.17 elric if (sc->sc_intr == NULL) {
442 1.17 elric printf(": couldn't establish interrupt");
443 1.17 elric if (intrstr != NULL)
444 1.17 elric printf("at %s", intrstr);
445 1.17 elric printf("\n");
446 1.17 elric return;
447 1.1 drochner }
448 1.1 drochner
449 1.1 drochner rev = PCI_REVISION(pa->pa_class);
450 1.1 drochner switch (rev) {
451 1.17 elric case 0x1:
452 1.17 elric case 0x2:
453 1.17 elric case 0x3:
454 1.17 elric printf(": DC21030 step %c", 'A' + rev - 1);
455 1.17 elric break;
456 1.17 elric case 0x20:
457 1.17 elric printf(": TGA2 abstract software model");
458 1.17 elric break;
459 1.19 elric case 0x21:
460 1.19 elric case 0x22:
461 1.17 elric printf(": TGA2 pass %d", rev - 0x20);
462 1.1 drochner break;
463 1.1 drochner
464 1.1 drochner default:
465 1.1 drochner printf("unknown stepping (0x%x)", rev);
466 1.1 drochner break;
467 1.1 drochner }
468 1.1 drochner printf(", ");
469 1.1 drochner
470 1.17 elric /*
471 1.17 elric * Get RAMDAC function vectors and call the RAMDAC functions
472 1.17 elric * to allocate its private storage and pass that back to us.
473 1.17 elric */
474 1.22 nathanw
475 1.22 nathanw sc->sc_dc->dc_ramdac_funcs = sc->sc_dc->dc_tgaconf->ramdac_funcs();
476 1.19 elric if (!sc->sc_dc->dc_tga2) {
477 1.22 nathanw if (sc->sc_dc->dc_tgaconf->ramdac_funcs == bt485_funcs)
478 1.22 nathanw sc->sc_dc->dc_ramdac_cookie =
479 1.22 nathanw sc->sc_dc->dc_ramdac_funcs->ramdac_register(sc->sc_dc,
480 1.22 nathanw tga_sched_update, tga_ramdac_wr, tga_ramdac_rd);
481 1.22 nathanw else
482 1.22 nathanw sc->sc_dc->dc_ramdac_cookie =
483 1.22 nathanw sc->sc_dc->dc_ramdac_funcs->ramdac_register(sc->sc_dc,
484 1.22 nathanw tga_sched_update, tga_bt463_wr, tga_bt463_rd);
485 1.17 elric } else {
486 1.22 nathanw sc->sc_dc->dc_ramdac_cookie =
487 1.22 nathanw sc->sc_dc->dc_ramdac_funcs->ramdac_register(sc->sc_dc,
488 1.22 nathanw tga_sched_update, tga2_ramdac_wr, tga2_ramdac_rd);
489 1.17 elric }
490 1.17 elric
491 1.17 elric /*
492 1.17 elric * Initialize the RAMDAC. Initialization includes disabling
493 1.17 elric * cursor, setting a sane colormap, etc.
494 1.17 elric */
495 1.17 elric (*sc->sc_dc->dc_ramdac_funcs->ramdac_init)(sc->sc_dc->dc_ramdac_cookie);
496 1.21 nathanw TGAWREG(sc->sc_dc, TGA_REG_SISR, 0x00000001); /* XXX */
497 1.17 elric
498 1.1 drochner if (sc->sc_dc->dc_tgaconf == NULL) {
499 1.1 drochner printf("unknown board configuration\n");
500 1.1 drochner return;
501 1.1 drochner }
502 1.1 drochner printf("board type %s\n", sc->sc_dc->dc_tgaconf->tgac_name);
503 1.1 drochner printf("%s: %d x %d, %dbpp, %s RAMDAC\n", sc->sc_dev.dv_xname,
504 1.1 drochner sc->sc_dc->dc_wid, sc->sc_dc->dc_ht,
505 1.1 drochner sc->sc_dc->dc_tgaconf->tgac_phys_depth,
506 1.17 elric sc->sc_dc->dc_ramdac_funcs->ramdac_name);
507 1.1 drochner
508 1.1 drochner if (intrstr != NULL)
509 1.1 drochner printf("%s: interrupting at %s\n", sc->sc_dev.dv_xname,
510 1.1 drochner intrstr);
511 1.1 drochner
512 1.1 drochner aa.console = console;
513 1.1 drochner aa.scrdata = &tga_screenlist;
514 1.1 drochner aa.accessops = &tga_accessops;
515 1.1 drochner aa.accesscookie = sc;
516 1.1 drochner
517 1.1 drochner config_found(self, &aa, wsemuldisplaydevprint);
518 1.22 nathanw
519 1.22 nathanw config_interrupts(self, tga_config_interrupts);
520 1.22 nathanw }
521 1.22 nathanw
522 1.22 nathanw static void
523 1.22 nathanw tga_config_interrupts (d)
524 1.22 nathanw struct device *d;
525 1.22 nathanw {
526 1.22 nathanw struct tga_softc *sc = (struct tga_softc *)d;
527 1.22 nathanw sc->sc_dc->dc_intrenabled = 1;
528 1.1 drochner }
529 1.1 drochner
530 1.1 drochner int
531 1.1 drochner tga_ioctl(v, cmd, data, flag, p)
532 1.1 drochner void *v;
533 1.1 drochner u_long cmd;
534 1.1 drochner caddr_t data;
535 1.1 drochner int flag;
536 1.1 drochner struct proc *p;
537 1.1 drochner {
538 1.1 drochner struct tga_softc *sc = v;
539 1.1 drochner struct tga_devconfig *dc = sc->sc_dc;
540 1.17 elric struct ramdac_funcs *dcrf = dc->dc_ramdac_funcs;
541 1.17 elric struct ramdac_cookie *dcrc = dc->dc_ramdac_cookie;
542 1.1 drochner
543 1.1 drochner switch (cmd) {
544 1.1 drochner case WSDISPLAYIO_GTYPE:
545 1.1 drochner *(u_int *)data = WSDISPLAY_TYPE_TGA;
546 1.1 drochner return (0);
547 1.1 drochner
548 1.1 drochner case WSDISPLAYIO_GINFO:
549 1.1 drochner #define wsd_fbip ((struct wsdisplay_fbinfo *)data)
550 1.1 drochner wsd_fbip->height = sc->sc_dc->dc_ht;
551 1.1 drochner wsd_fbip->width = sc->sc_dc->dc_wid;
552 1.1 drochner wsd_fbip->depth = sc->sc_dc->dc_tgaconf->tgac_phys_depth;
553 1.1 drochner wsd_fbip->cmsize = 256; /* XXX ??? */
554 1.12 thorpej #undef wsd_fbip
555 1.1 drochner return (0);
556 1.1 drochner
557 1.1 drochner case WSDISPLAYIO_GETCMAP:
558 1.17 elric return (*dcrf->ramdac_get_cmap)(dcrc,
559 1.1 drochner (struct wsdisplay_cmap *)data);
560 1.1 drochner
561 1.1 drochner case WSDISPLAYIO_PUTCMAP:
562 1.17 elric return (*dcrf->ramdac_set_cmap)(dcrc,
563 1.1 drochner (struct wsdisplay_cmap *)data);
564 1.1 drochner
565 1.12 thorpej case WSDISPLAYIO_SVIDEO:
566 1.1 drochner if (*(u_int *)data == WSDISPLAYIO_VIDEO_OFF)
567 1.1 drochner tga_blank(sc->sc_dc);
568 1.1 drochner else
569 1.1 drochner tga_unblank(sc->sc_dc);
570 1.1 drochner return (0);
571 1.1 drochner
572 1.12 thorpej case WSDISPLAYIO_GVIDEO:
573 1.1 drochner *(u_int *)data = dc->dc_blanked ?
574 1.1 drochner WSDISPLAYIO_VIDEO_OFF : WSDISPLAYIO_VIDEO_ON;
575 1.1 drochner return (0);
576 1.1 drochner
577 1.1 drochner case WSDISPLAYIO_GCURPOS:
578 1.17 elric return (*dcrf->ramdac_get_curpos)(dcrc,
579 1.1 drochner (struct wsdisplay_curpos *)data);
580 1.1 drochner
581 1.1 drochner case WSDISPLAYIO_SCURPOS:
582 1.17 elric return (*dcrf->ramdac_set_curpos)(dcrc,
583 1.1 drochner (struct wsdisplay_curpos *)data);
584 1.1 drochner
585 1.1 drochner case WSDISPLAYIO_GCURMAX:
586 1.17 elric return (*dcrf->ramdac_get_curmax)(dcrc,
587 1.1 drochner (struct wsdisplay_curpos *)data);
588 1.1 drochner
589 1.1 drochner case WSDISPLAYIO_GCURSOR:
590 1.17 elric return (*dcrf->ramdac_get_cursor)(dcrc,
591 1.1 drochner (struct wsdisplay_cursor *)data);
592 1.1 drochner
593 1.1 drochner case WSDISPLAYIO_SCURSOR:
594 1.17 elric return (*dcrf->ramdac_set_cursor)(dcrc,
595 1.1 drochner (struct wsdisplay_cursor *)data);
596 1.1 drochner }
597 1.1 drochner return (-1);
598 1.1 drochner }
599 1.1 drochner
600 1.22 nathanw static int
601 1.17 elric tga_sched_update(v, f)
602 1.17 elric void *v;
603 1.17 elric void (*f) __P((void *));
604 1.17 elric {
605 1.17 elric struct tga_devconfig *dc = v;
606 1.17 elric
607 1.22 nathanw if (dc->dc_intrenabled) {
608 1.22 nathanw /* Arrange for f to be called at the next end-of-frame interrupt */
609 1.22 nathanw dc->dc_ramdac_intr = f;
610 1.22 nathanw TGAWREG(dc, TGA_REG_SISR, 0x00010000);
611 1.22 nathanw } else {
612 1.22 nathanw /* Spin until the end-of-frame, then call f */
613 1.22 nathanw TGAWREG(dc, TGA_REG_SISR, 0x00010001);
614 1.22 nathanw TGAREGWB(dc, TGA_REG_SISR, 1);
615 1.22 nathanw while ((TGARREG(dc, TGA_REG_SISR) & 0x00000001) == 0)
616 1.22 nathanw ;
617 1.22 nathanw f(dc->dc_ramdac_cookie);
618 1.22 nathanw TGAWREG(dc, TGA_REG_SISR, 0x00000001);
619 1.22 nathanw TGAREGWB(dc, TGA_REG_SISR, 1);
620 1.22 nathanw }
621 1.22 nathanw
622 1.17 elric return 0;
623 1.17 elric }
624 1.17 elric
625 1.22 nathanw static int
626 1.17 elric tga_intr(v)
627 1.17 elric void *v;
628 1.17 elric {
629 1.17 elric struct tga_devconfig *dc = v;
630 1.17 elric struct ramdac_cookie *dcrc= dc->dc_ramdac_cookie;
631 1.17 elric
632 1.22 nathanw u_int32_t reg;
633 1.22 nathanw
634 1.22 nathanw reg = TGARREG(dc, TGA_REG_SISR);
635 1.22 nathanw if (( reg & 0x00010001) != 0x00010001) {
636 1.22 nathanw /* Odd. We never set any of the other interrupt enables. */
637 1.22 nathanw if ((reg & 0x1f) != 0) {
638 1.22 nathanw /* Clear the mysterious pending interrupts. */
639 1.22 nathanw TGAWREG(dc, TGA_REG_SISR, (reg & 0x1f));
640 1.22 nathanw TGAREGWB(dc, TGA_REG_SISR, 1);
641 1.22 nathanw /* This was our interrupt, even if we're puzzled as to why
642 1.22 nathanw * we got it. Don't make the interrupt handler think it
643 1.22 nathanw * was a stray.
644 1.22 nathanw */
645 1.22 nathanw return -1;
646 1.22 nathanw } else {
647 1.22 nathanw return 0;
648 1.22 nathanw }
649 1.22 nathanw }
650 1.32 elric /* if we have something to do, do it */
651 1.32 elric if (dc->dc_ramdac_intr) {
652 1.32 elric dc->dc_ramdac_intr(dcrc);
653 1.32 elric dc->dc_ramdac_intr = NULL;
654 1.32 elric }
655 1.21 nathanw TGAWREG(dc, TGA_REG_SISR, 0x00000001);
656 1.22 nathanw TGAREGWB(dc, TGA_REG_SISR, 1);
657 1.17 elric return (1);
658 1.17 elric }
659 1.17 elric
660 1.26 simonb paddr_t
661 1.1 drochner tga_mmap(v, offset, prot)
662 1.1 drochner void *v;
663 1.1 drochner off_t offset;
664 1.1 drochner int prot;
665 1.1 drochner {
666 1.1 drochner struct tga_softc *sc = v;
667 1.1 drochner
668 1.10 mrg if (offset >= sc->sc_dc->dc_tgaconf->tgac_cspace_size || offset < 0)
669 1.1 drochner return -1;
670 1.24 soda
671 1.36 thorpej return (bus_space_mmap(sc->sc_dc->dc_memt, sc->sc_dc->dc_pcipaddr,
672 1.36 thorpej offset, prot, BUS_SPACE_MAP_LINEAR));
673 1.1 drochner }
674 1.1 drochner
675 1.22 nathanw static int
676 1.4 drochner tga_alloc_screen(v, type, cookiep, curxp, curyp, attrp)
677 1.1 drochner void *v;
678 1.1 drochner const struct wsscreen_descr *type;
679 1.1 drochner void **cookiep;
680 1.1 drochner int *curxp, *curyp;
681 1.4 drochner long *attrp;
682 1.1 drochner {
683 1.1 drochner struct tga_softc *sc = v;
684 1.4 drochner long defattr;
685 1.1 drochner
686 1.1 drochner if (sc->nscreens > 0)
687 1.1 drochner return (ENOMEM);
688 1.1 drochner
689 1.23 nathanw *cookiep = &sc->sc_dc->dc_rinfo; /* one and only for now */
690 1.1 drochner *curxp = 0;
691 1.1 drochner *curyp = 0;
692 1.23 nathanw sc->sc_dc->dc_rinfo.ri_ops.alloc_attr(&sc->sc_dc->dc_rinfo,
693 1.23 nathanw 0, 0, 0, &defattr);
694 1.4 drochner *attrp = defattr;
695 1.2 drochner sc->nscreens++;
696 1.1 drochner return (0);
697 1.1 drochner }
698 1.1 drochner
699 1.22 nathanw static void
700 1.1 drochner tga_free_screen(v, cookie)
701 1.1 drochner void *v;
702 1.1 drochner void *cookie;
703 1.1 drochner {
704 1.1 drochner struct tga_softc *sc = v;
705 1.1 drochner
706 1.1 drochner if (sc->sc_dc == &tga_console_dc)
707 1.1 drochner panic("tga_free_screen: console");
708 1.1 drochner
709 1.1 drochner sc->nscreens--;
710 1.1 drochner }
711 1.1 drochner
712 1.22 nathanw static int
713 1.15 drochner tga_show_screen(v, cookie, waitok, cb, cbarg)
714 1.1 drochner void *v;
715 1.1 drochner void *cookie;
716 1.15 drochner int waitok;
717 1.15 drochner void (*cb) __P((void *, int, int));
718 1.15 drochner void *cbarg;
719 1.1 drochner {
720 1.15 drochner
721 1.15 drochner return (0);
722 1.1 drochner }
723 1.1 drochner
724 1.1 drochner int
725 1.1 drochner tga_cnattach(iot, memt, pc, bus, device, function)
726 1.1 drochner bus_space_tag_t iot, memt;
727 1.1 drochner pci_chipset_tag_t pc;
728 1.1 drochner int bus, device, function;
729 1.1 drochner {
730 1.1 drochner struct tga_devconfig *dcp = &tga_console_dc;
731 1.4 drochner long defattr;
732 1.1 drochner
733 1.34 elric tga_init(memt, pc, pci_make_tag(pc, bus, device, function), dcp);
734 1.1 drochner
735 1.1 drochner /* sanity checks */
736 1.1 drochner if (dcp->dc_vaddr == NULL)
737 1.1 drochner panic("tga_console(%d, %d): couldn't map memory space",
738 1.1 drochner device, function);
739 1.1 drochner if (dcp->dc_tgaconf == NULL)
740 1.1 drochner panic("tga_console(%d, %d): unknown board configuration",
741 1.1 drochner device, function);
742 1.1 drochner
743 1.1 drochner /*
744 1.1 drochner * Initialize the RAMDAC but DO NOT allocate any private storage.
745 1.1 drochner * Initialization includes disabling cursor, setting a sane
746 1.1 drochner * colormap, etc. It will be reinitialized in tgaattach().
747 1.1 drochner */
748 1.19 elric if (dcp->dc_tga2)
749 1.19 elric bt485_cninit(dcp, tga_sched_update, tga2_ramdac_wr,
750 1.19 elric tga2_ramdac_rd);
751 1.23 nathanw else {
752 1.23 nathanw if (dcp->dc_tgaconf->ramdac_funcs == bt485_funcs)
753 1.23 nathanw bt485_cninit(dcp, tga_sched_update, tga_ramdac_wr,
754 1.23 nathanw tga_ramdac_rd);
755 1.23 nathanw else {
756 1.23 nathanw bt463_cninit(dcp, tga_sched_update, tga_bt463_wr,
757 1.23 nathanw tga_bt463_rd);
758 1.23 nathanw }
759 1.23 nathanw }
760 1.23 nathanw dcp->dc_rinfo.ri_ops.alloc_attr(&dcp->dc_rinfo, 0, 0, 0, &defattr);
761 1.23 nathanw wsdisplay_cnattach(&tga_stdscreen, &dcp->dc_rinfo, 0, 0, defattr);
762 1.23 nathanw
763 1.1 drochner return(0);
764 1.1 drochner }
765 1.1 drochner
766 1.1 drochner /*
767 1.1 drochner * Functions to blank and unblank the display.
768 1.1 drochner */
769 1.22 nathanw static void
770 1.1 drochner tga_blank(dc)
771 1.1 drochner struct tga_devconfig *dc;
772 1.1 drochner {
773 1.1 drochner
774 1.1 drochner if (!dc->dc_blanked) {
775 1.1 drochner dc->dc_blanked = 1;
776 1.21 nathanw /* XXX */
777 1.21 nathanw TGAWREG(dc, TGA_REG_VVVR, TGARREG(dc, TGA_REG_VVVR) | VVR_BLANK);
778 1.1 drochner }
779 1.1 drochner }
780 1.1 drochner
781 1.22 nathanw static void
782 1.1 drochner tga_unblank(dc)
783 1.1 drochner struct tga_devconfig *dc;
784 1.1 drochner {
785 1.1 drochner
786 1.1 drochner if (dc->dc_blanked) {
787 1.1 drochner dc->dc_blanked = 0;
788 1.21 nathanw /* XXX */
789 1.21 nathanw TGAWREG(dc, TGA_REG_VVVR, TGARREG(dc, TGA_REG_VVVR) & ~VVR_BLANK);
790 1.1 drochner }
791 1.1 drochner }
792 1.1 drochner
793 1.1 drochner /*
794 1.1 drochner * Functions to manipulate the built-in cursor handing hardware.
795 1.1 drochner */
796 1.1 drochner int
797 1.1 drochner tga_builtin_set_cursor(dc, cursorp)
798 1.1 drochner struct tga_devconfig *dc;
799 1.1 drochner struct wsdisplay_cursor *cursorp;
800 1.1 drochner {
801 1.17 elric struct ramdac_funcs *dcrf = dc->dc_ramdac_funcs;
802 1.17 elric struct ramdac_cookie *dcrc = dc->dc_ramdac_cookie;
803 1.35 jdolecek u_int count, v;
804 1.35 jdolecek int error;
805 1.1 drochner
806 1.1 drochner v = cursorp->which;
807 1.8 thorpej if (v & WSDISPLAY_CURSOR_DOCMAP) {
808 1.17 elric error = dcrf->ramdac_check_curcmap(dcrc, cursorp);
809 1.8 thorpej if (error)
810 1.8 thorpej return (error);
811 1.8 thorpej }
812 1.1 drochner if (v & WSDISPLAY_CURSOR_DOSHAPE) {
813 1.1 drochner if ((u_int)cursorp->size.x != 64 ||
814 1.1 drochner (u_int)cursorp->size.y > 64)
815 1.1 drochner return (EINVAL);
816 1.1 drochner /* The cursor is 2 bits deep, and there is no mask */
817 1.1 drochner count = (cursorp->size.y * 64 * 2) / NBBY;
818 1.8 thorpej if (!uvm_useracc(cursorp->image, count, B_READ))
819 1.8 thorpej return (EFAULT);
820 1.1 drochner }
821 1.1 drochner if (v & WSDISPLAY_CURSOR_DOHOT) /* not supported */
822 1.1 drochner return EINVAL;
823 1.1 drochner
824 1.1 drochner /* parameters are OK; do it */
825 1.1 drochner if (v & WSDISPLAY_CURSOR_DOCUR) {
826 1.1 drochner if (cursorp->enable)
827 1.21 nathanw /* XXX */
828 1.21 nathanw TGAWREG(dc, TGA_REG_VVVR, TGARREG(dc, TGA_REG_VVVR) | 0x04);
829 1.1 drochner else
830 1.21 nathanw /* XXX */
831 1.21 nathanw TGAWREG(dc, TGA_REG_VVVR, TGARREG(dc, TGA_REG_VVVR) & ~0x04);
832 1.1 drochner }
833 1.1 drochner if (v & WSDISPLAY_CURSOR_DOPOS) {
834 1.21 nathanw TGAWREG(dc, TGA_REG_CXYR,
835 1.21 nathanw ((cursorp->pos.y & 0xfff) << 12) | (cursorp->pos.x & 0xfff));
836 1.1 drochner }
837 1.1 drochner if (v & WSDISPLAY_CURSOR_DOCMAP) {
838 1.8 thorpej /* can't fail. */
839 1.17 elric dcrf->ramdac_set_curcmap(dcrc, cursorp);
840 1.1 drochner }
841 1.1 drochner if (v & WSDISPLAY_CURSOR_DOSHAPE) {
842 1.8 thorpej count = ((64 * 2) / NBBY) * cursorp->size.y;
843 1.21 nathanw TGAWREG(dc, TGA_REG_CCBR,
844 1.21 nathanw (TGARREG(dc, TGA_REG_CCBR) & ~0xfc00) | (cursorp->size.y << 10));
845 1.1 drochner copyin(cursorp->image, (char *)(dc->dc_vaddr +
846 1.21 nathanw (TGARREG(dc, TGA_REG_CCBR) & 0x3ff)),
847 1.1 drochner count); /* can't fail. */
848 1.1 drochner }
849 1.1 drochner return (0);
850 1.1 drochner }
851 1.1 drochner
852 1.1 drochner int
853 1.1 drochner tga_builtin_get_cursor(dc, cursorp)
854 1.1 drochner struct tga_devconfig *dc;
855 1.1 drochner struct wsdisplay_cursor *cursorp;
856 1.1 drochner {
857 1.17 elric struct ramdac_funcs *dcrf = dc->dc_ramdac_funcs;
858 1.17 elric struct ramdac_cookie *dcrc = dc->dc_ramdac_cookie;
859 1.1 drochner int count, error;
860 1.1 drochner
861 1.1 drochner cursorp->which = WSDISPLAY_CURSOR_DOALL &
862 1.1 drochner ~(WSDISPLAY_CURSOR_DOHOT | WSDISPLAY_CURSOR_DOCMAP);
863 1.21 nathanw cursorp->enable = (TGARREG(dc, TGA_REG_VVVR) & 0x04) != 0;
864 1.21 nathanw cursorp->pos.x = TGARREG(dc, TGA_REG_CXYR) & 0xfff;
865 1.21 nathanw cursorp->pos.y = (TGARREG(dc, TGA_REG_CXYR) >> 12) & 0xfff;
866 1.1 drochner cursorp->size.x = 64;
867 1.21 nathanw cursorp->size.y = (TGARREG(dc, TGA_REG_CCBR) >> 10) & 0x3f;
868 1.1 drochner
869 1.1 drochner if (cursorp->image != NULL) {
870 1.1 drochner count = (cursorp->size.y * 64 * 2) / NBBY;
871 1.1 drochner error = copyout((char *)(dc->dc_vaddr +
872 1.21 nathanw (TGARREG(dc, TGA_REG_CCBR) & 0x3ff)),
873 1.1 drochner cursorp->image, count);
874 1.1 drochner if (error)
875 1.1 drochner return (error);
876 1.1 drochner /* No mask */
877 1.1 drochner }
878 1.17 elric error = dcrf->ramdac_get_curcmap(dcrc, cursorp);
879 1.8 thorpej return (error);
880 1.1 drochner }
881 1.1 drochner
882 1.1 drochner int
883 1.1 drochner tga_builtin_set_curpos(dc, curposp)
884 1.1 drochner struct tga_devconfig *dc;
885 1.1 drochner struct wsdisplay_curpos *curposp;
886 1.1 drochner {
887 1.1 drochner
888 1.21 nathanw TGAWREG(dc, TGA_REG_CXYR,
889 1.21 nathanw ((curposp->y & 0xfff) << 12) | (curposp->x & 0xfff));
890 1.1 drochner return (0);
891 1.1 drochner }
892 1.1 drochner
893 1.1 drochner int
894 1.1 drochner tga_builtin_get_curpos(dc, curposp)
895 1.1 drochner struct tga_devconfig *dc;
896 1.1 drochner struct wsdisplay_curpos *curposp;
897 1.1 drochner {
898 1.1 drochner
899 1.21 nathanw curposp->x = TGARREG(dc, TGA_REG_CXYR) & 0xfff;
900 1.21 nathanw curposp->y = (TGARREG(dc, TGA_REG_CXYR) >> 12) & 0xfff;
901 1.1 drochner return (0);
902 1.1 drochner }
903 1.1 drochner
904 1.1 drochner int
905 1.1 drochner tga_builtin_get_curmax(dc, curposp)
906 1.1 drochner struct tga_devconfig *dc;
907 1.1 drochner struct wsdisplay_curpos *curposp;
908 1.1 drochner {
909 1.1 drochner
910 1.1 drochner curposp->x = curposp->y = 64;
911 1.1 drochner return (0);
912 1.14 ross }
913 1.14 ross
914 1.14 ross /*
915 1.14 ross * Copy columns (characters) in a row (line).
916 1.14 ross */
917 1.22 nathanw static void
918 1.14 ross tga_copycols(id, row, srccol, dstcol, ncols)
919 1.14 ross void *id;
920 1.14 ross int row, srccol, dstcol, ncols;
921 1.14 ross {
922 1.23 nathanw struct rasops_info *ri = id;
923 1.14 ross int y, srcx, dstx, nx;
924 1.14 ross
925 1.23 nathanw y = ri->ri_font->fontheight * row;
926 1.23 nathanw srcx = ri->ri_font->fontwidth * srccol;
927 1.23 nathanw dstx = ri->ri_font->fontwidth * dstcol;
928 1.23 nathanw nx = ri->ri_font->fontwidth * ncols;
929 1.23 nathanw
930 1.23 nathanw tga_rop(ri, dstx, y,
931 1.23 nathanw nx, ri->ri_font->fontheight, RAS_SRC,
932 1.23 nathanw ri, srcx, y);
933 1.14 ross }
934 1.14 ross
935 1.14 ross /*
936 1.14 ross * Copy rows (lines).
937 1.14 ross */
938 1.22 nathanw static void
939 1.14 ross tga_copyrows(id, srcrow, dstrow, nrows)
940 1.14 ross void *id;
941 1.14 ross int srcrow, dstrow, nrows;
942 1.14 ross {
943 1.23 nathanw struct rasops_info *ri = id;
944 1.14 ross int srcy, dsty, ny;
945 1.14 ross
946 1.23 nathanw srcy = ri->ri_font->fontheight * srcrow;
947 1.23 nathanw dsty = ri->ri_font->fontheight * dstrow;
948 1.23 nathanw ny = ri->ri_font->fontheight * nrows;
949 1.23 nathanw
950 1.23 nathanw tga_rop(ri, 0, dsty,
951 1.23 nathanw ri->ri_emuwidth, ny, RAS_SRC,
952 1.23 nathanw ri, 0, srcy);
953 1.14 ross }
954 1.14 ross
955 1.14 ross /* Do we need the src? */
956 1.14 ross static int needsrc[16] = { 0, 1, 1, 1, 1, 0, 1, 1, 1, 1, 0, 1, 1, 1, 1, 0 };
957 1.14 ross
958 1.14 ross /* A mapping between our API and the TGA card */
959 1.14 ross static int map_rop[16] = { 0x0, 0x8, 0x4, 0xc, 0x2, 0xa, 0x6,
960 1.14 ross 0xe, 0x1, 0x9, 0x5, 0xd, 0x3, 0xb, 0x7, 0xf
961 1.14 ross };
962 1.14 ross
963 1.14 ross /*
964 1.14 ross * Generic TGA raster op.
965 1.14 ross * This covers all possible raster ops, and
966 1.14 ross * clips the sizes and all of that.
967 1.14 ross */
968 1.14 ross static int
969 1.14 ross tga_rop(dst, dx, dy, w, h, rop, src, sx, sy)
970 1.23 nathanw struct rasops_info *dst;
971 1.14 ross int dx, dy, w, h, rop;
972 1.23 nathanw struct rasops_info *src;
973 1.14 ross int sx, sy;
974 1.14 ross {
975 1.14 ross if (!dst)
976 1.14 ross return -1;
977 1.14 ross if (needsrc[RAS_GETOP(rop)]) {
978 1.23 nathanw if (src == NULL)
979 1.14 ross return -1; /* We want a src */
980 1.14 ross /* Clip against src */
981 1.14 ross if (sx < 0) {
982 1.14 ross w += sx;
983 1.14 ross sx = 0;
984 1.14 ross }
985 1.14 ross if (sy < 0) {
986 1.14 ross h += sy;
987 1.14 ross sy = 0;
988 1.14 ross }
989 1.23 nathanw if (sx + w > src->ri_emuwidth)
990 1.23 nathanw w = src->ri_emuwidth - sx;
991 1.23 nathanw if (sy + h > src->ri_emuheight)
992 1.23 nathanw h = src->ri_emuheight - sy;
993 1.14 ross } else {
994 1.23 nathanw if (src != NULL)
995 1.14 ross return -1; /* We need no src */
996 1.14 ross }
997 1.14 ross /* Clip against dst. We modify src regardless of using it,
998 1.14 ross * since it really doesn't matter.
999 1.14 ross */
1000 1.14 ross if (dx < 0) {
1001 1.14 ross w += dx;
1002 1.14 ross sx -= dx;
1003 1.14 ross dx = 0;
1004 1.14 ross }
1005 1.14 ross if (dy < 0) {
1006 1.14 ross h += dy;
1007 1.14 ross sy -= dy;
1008 1.14 ross dy = 0;
1009 1.14 ross }
1010 1.23 nathanw if (dx + w > dst->ri_emuwidth)
1011 1.23 nathanw w = dst->ri_emuwidth - dx;
1012 1.23 nathanw if (dy + h > dst->ri_emuheight)
1013 1.23 nathanw h = dst->ri_emuheight - dy;
1014 1.14 ross if (w <= 0 || h <= 0)
1015 1.14 ross return 0; /* Vacuously true; */
1016 1.23 nathanw if (!src) {
1017 1.23 nathanw /* XXX Punt! */
1018 1.23 nathanw return -1;
1019 1.23 nathanw }
1020 1.23 nathanw return tga_rop_vtov(dst, dx, dy, w, h, rop, src, sx, sy);
1021 1.14 ross }
1022 1.14 ross
1023 1.14 ross
1024 1.14 ross
1025 1.14 ross /*
1026 1.14 ross * Video to Video raster ops.
1027 1.14 ross * This function deals with all raster ops that have a src and dst
1028 1.14 ross * that are on the card.
1029 1.14 ross */
1030 1.14 ross static int
1031 1.14 ross tga_rop_vtov(dst, dx, dy, w, h, rop, src, sx, sy)
1032 1.23 nathanw struct rasops_info *dst;
1033 1.14 ross int dx, dy, w, h, rop;
1034 1.23 nathanw struct rasops_info *src;
1035 1.14 ross int sx, sy;
1036 1.14 ross {
1037 1.23 nathanw struct tga_devconfig *dc = (struct tga_devconfig *)dst->ri_hw;
1038 1.31 nathanw int srcb, dstb, tga_srcb, tga_dstb;
1039 1.31 nathanw int x, y, wb;
1040 1.31 nathanw int xstart, xend, xdir;
1041 1.14 ross int ystart, yend, ydir, yinc;
1042 1.31 nathanw int xleft, lastx, lastleft;
1043 1.14 ross int offset = 1 * dc->dc_tgaconf->tgac_vvbr_units;
1044 1.14 ross
1045 1.14 ross /*
1046 1.14 ross * I don't yet want to deal with unaligned guys, really. And we don't
1047 1.14 ross * deal with copies from one card to another.
1048 1.14 ross */
1049 1.23 nathanw if (dx % 8 != 0 || sx % 8 != 0 || src != dst) {
1050 1.23 nathanw /* XXX Punt! */
1051 1.23 nathanw /* XXX should never happen, since it's only being used to
1052 1.23 nathanw * XXX copy 8-pixel-wide characters.
1053 1.23 nathanw */
1054 1.23 nathanw return -1;
1055 1.23 nathanw }
1056 1.14 ross
1057 1.31 nathanw wb = w * (dst->ri_depth / 8);
1058 1.14 ross if (sy >= dy) {
1059 1.14 ross ystart = 0;
1060 1.14 ross yend = h;
1061 1.14 ross ydir = 1;
1062 1.14 ross } else {
1063 1.14 ross ystart = h;
1064 1.14 ross yend = 0;
1065 1.14 ross ydir = -1;
1066 1.14 ross }
1067 1.31 nathanw if (sx >= dx) { /* moving to the left */
1068 1.14 ross xstart = 0;
1069 1.31 nathanw xend = w * (dst->ri_depth / 8) - 4;
1070 1.14 ross xdir = 1;
1071 1.31 nathanw } else { /* moving to the right */
1072 1.31 nathanw xstart = wb - ( wb >= 4*64 ? 4*64 : wb >= 64 ? 64 : 4 );
1073 1.14 ross xend = 0;
1074 1.14 ross xdir = -1;
1075 1.14 ross }
1076 1.31 nathanw #define XINC4 4
1077 1.31 nathanw #define XINC64 64
1078 1.31 nathanw #define XINC256 (64*4)
1079 1.23 nathanw yinc = ydir * dst->ri_stride;
1080 1.23 nathanw ystart *= dst->ri_stride;
1081 1.23 nathanw yend *= dst->ri_stride;
1082 1.31 nathanw
1083 1.31 nathanw srcb = sy * src->ri_stride + sx * (src->ri_depth/8);
1084 1.31 nathanw dstb = dy * dst->ri_stride + dx * (dst->ri_depth/8);
1085 1.31 nathanw tga_srcb = offset + (sy + src->ri_yorigin) * src->ri_stride +
1086 1.31 nathanw (sx + src->ri_xorigin) * (src->ri_depth/8);
1087 1.31 nathanw tga_dstb = offset + (dy + dst->ri_yorigin) * dst->ri_stride +
1088 1.31 nathanw (dx + dst->ri_xorigin) * (dst->ri_depth/8);
1089 1.31 nathanw
1090 1.21 nathanw TGAWALREG(dc, TGA_REG_GMOR, 3, 0x0007); /* Copy mode */
1091 1.31 nathanw TGAWALREG(dc, TGA_REG_GOPR, 3, map_rop[rop]); /* Set up the op */
1092 1.31 nathanw
1093 1.31 nathanw /*
1094 1.31 nathanw * we have 3 sizes of pixels to move in X direction:
1095 1.31 nathanw * 4 * 64 (unrolled TGA ops)
1096 1.31 nathanw * 64 (single TGA op)
1097 1.31 nathanw * 4 (CPU, using long word)
1098 1.31 nathanw */
1099 1.31 nathanw
1100 1.31 nathanw if (xdir == 1) { /* move to the left */
1101 1.31 nathanw
1102 1.31 nathanw for (y = ystart; (ydir * y) <= (ydir * yend); y += yinc) {
1103 1.31 nathanw
1104 1.31 nathanw /* 4*64 byte chunks */
1105 1.31 nathanw for (xleft = wb, x = xstart;
1106 1.31 nathanw x <= xend && xleft >= 4*64;
1107 1.31 nathanw x += XINC256, xleft -= XINC256) {
1108 1.31 nathanw
1109 1.31 nathanw /* XXX XXX Eight writes to different addresses should fill
1110 1.31 nathanw * XXX XXX up the write buffers on 21064 and 21164 chips,
1111 1.31 nathanw * XXX XXX but later CPUs might have larger write buffers which
1112 1.31 nathanw * XXX XXX require further unrolling of this loop, or the
1113 1.31 nathanw * XXX XXX insertion of memory barriers.
1114 1.31 nathanw */
1115 1.31 nathanw TGAWALREG(dc, TGA_REG_GCSR, 0, tga_srcb + y + x + 0 * 64);
1116 1.31 nathanw TGAWALREG(dc, TGA_REG_GCDR, 0, tga_dstb + y + x + 0 * 64);
1117 1.31 nathanw TGAWALREG(dc, TGA_REG_GCSR, 1, tga_srcb + y + x + 1 * 64);
1118 1.31 nathanw TGAWALREG(dc, TGA_REG_GCDR, 1, tga_dstb + y + x + 1 * 64);
1119 1.31 nathanw TGAWALREG(dc, TGA_REG_GCSR, 2, tga_srcb + y + x + 2 * 64);
1120 1.31 nathanw TGAWALREG(dc, TGA_REG_GCDR, 2, tga_dstb + y + x + 2 * 64);
1121 1.31 nathanw TGAWALREG(dc, TGA_REG_GCSR, 3, tga_srcb + y + x + 3 * 64);
1122 1.31 nathanw TGAWALREG(dc, TGA_REG_GCDR, 3, tga_dstb + y + x + 3 * 64);
1123 1.31 nathanw }
1124 1.31 nathanw
1125 1.31 nathanw /* 64 byte chunks */
1126 1.31 nathanw for ( ; x <= xend && xleft >= 64;
1127 1.31 nathanw x += XINC64, xleft -= XINC64) {
1128 1.31 nathanw TGAWALREG(dc, TGA_REG_GCSR, 0, tga_srcb + y + x + 0 * 64);
1129 1.31 nathanw TGAWALREG(dc, TGA_REG_GCDR, 0, tga_dstb + y + x + 0 * 64);
1130 1.31 nathanw }
1131 1.31 nathanw lastx = x; lastleft = xleft; /* remember for CPU loop */
1132 1.31 nathanw
1133 1.31 nathanw }
1134 1.31 nathanw TGAWALREG(dc, TGA_REG_GOPR, 0, 0x0003); /* op -> dst = src */
1135 1.31 nathanw TGAWALREG(dc, TGA_REG_GMOR, 0, 0x0000); /* Simple mode */
1136 1.31 nathanw
1137 1.31 nathanw for (y = ystart; (ydir * y) <= (ydir * yend); y += yinc) {
1138 1.31 nathanw /* 4 byte granularity */
1139 1.31 nathanw for (x = lastx, xleft = lastleft;
1140 1.31 nathanw x <= xend && xleft >= 4;
1141 1.31 nathanw x += XINC4, xleft -= XINC4) {
1142 1.31 nathanw *(uint32_t *)(dst->ri_bits + dstb + y + x) =
1143 1.31 nathanw *(uint32_t *)(dst->ri_bits + srcb + y + x);
1144 1.31 nathanw }
1145 1.31 nathanw }
1146 1.31 nathanw }
1147 1.31 nathanw else { /* above move to the left, below move to the right */
1148 1.31 nathanw
1149 1.31 nathanw for (y = ystart; (ydir * y) <= (ydir * yend); y += yinc) {
1150 1.31 nathanw
1151 1.31 nathanw /* 4*64 byte chunks */
1152 1.31 nathanw for (xleft = wb, x = xstart;
1153 1.31 nathanw x >= xend && xleft >= 4*64;
1154 1.31 nathanw x -= XINC256, xleft -= XINC256) {
1155 1.31 nathanw
1156 1.31 nathanw /* XXX XXX Eight writes to different addresses should fill
1157 1.31 nathanw * XXX XXX up the write buffers on 21064 and 21164 chips,
1158 1.31 nathanw * XXX XXX but later CPUs might have larger write buffers which
1159 1.31 nathanw * XXX XXX require further unrolling of this loop, or the
1160 1.31 nathanw * XXX XXX insertion of memory barriers.
1161 1.31 nathanw */
1162 1.31 nathanw TGAWALREG(dc, TGA_REG_GCSR, 0, tga_srcb + y + x + 3 * 64);
1163 1.31 nathanw TGAWALREG(dc, TGA_REG_GCDR, 0, tga_dstb + y + x + 3 * 64);
1164 1.31 nathanw TGAWALREG(dc, TGA_REG_GCSR, 1, tga_srcb + y + x + 2 * 64);
1165 1.31 nathanw TGAWALREG(dc, TGA_REG_GCDR, 1, tga_dstb + y + x + 2 * 64);
1166 1.31 nathanw TGAWALREG(dc, TGA_REG_GCSR, 2, tga_srcb + y + x + 1 * 64);
1167 1.31 nathanw TGAWALREG(dc, TGA_REG_GCDR, 2, tga_dstb + y + x + 1 * 64);
1168 1.31 nathanw TGAWALREG(dc, TGA_REG_GCSR, 3, tga_srcb + y + x + 0 * 64);
1169 1.31 nathanw TGAWALREG(dc, TGA_REG_GCDR, 3, tga_dstb + y + x + 0 * 64);
1170 1.31 nathanw }
1171 1.31 nathanw
1172 1.31 nathanw if (xleft) x += XINC256 - XINC64;
1173 1.31 nathanw
1174 1.31 nathanw /* 64 byte chunks */
1175 1.31 nathanw for ( ; x >= xend && xleft >= 64;
1176 1.31 nathanw x -= XINC64, xleft -= XINC64) {
1177 1.31 nathanw TGAWALREG(dc, TGA_REG_GCSR, 0, tga_srcb + y + x + 0 * 64);
1178 1.31 nathanw TGAWALREG(dc, TGA_REG_GCDR, 0, tga_dstb + y + x + 0 * 64);
1179 1.31 nathanw }
1180 1.31 nathanw if (xleft) x += XINC64 - XINC4;
1181 1.31 nathanw lastx = x; lastleft = xleft; /* remember for CPU loop */
1182 1.31 nathanw }
1183 1.31 nathanw TGAWALREG(dc, TGA_REG_GOPR, 0, 0x0003); /* op -> dst = src */
1184 1.31 nathanw TGAWALREG(dc, TGA_REG_GMOR, 0, 0x0000); /* Simple mode */
1185 1.31 nathanw
1186 1.31 nathanw for (y = ystart; (ydir * y) <= (ydir * yend); y += yinc) {
1187 1.31 nathanw /* 4 byte granularity */
1188 1.31 nathanw for (x = lastx, xleft = lastleft;
1189 1.31 nathanw x >= xend && xleft >= 4;
1190 1.31 nathanw x -= XINC4, xleft -= XINC4) {
1191 1.31 nathanw *(uint32_t *)(dst->ri_bits + dstb + y + x) =
1192 1.31 nathanw *(uint32_t *)(dst->ri_bits + srcb + y + x);
1193 1.31 nathanw }
1194 1.14 ross }
1195 1.14 ross }
1196 1.14 ross return 0;
1197 1.17 elric }
1198 1.23 nathanw
1199 1.23 nathanw
1200 1.23 nathanw void tga_putchar (c, row, col, uc, attr)
1201 1.23 nathanw void *c;
1202 1.23 nathanw int row, col;
1203 1.23 nathanw u_int uc;
1204 1.23 nathanw long attr;
1205 1.23 nathanw {
1206 1.23 nathanw struct rasops_info *ri = c;
1207 1.23 nathanw struct tga_devconfig *dc = ri->ri_hw;
1208 1.23 nathanw int fs, height, width;
1209 1.23 nathanw u_char *fr;
1210 1.23 nathanw int32_t *rp;
1211 1.23 nathanw
1212 1.23 nathanw rp = (int32_t *)(ri->ri_bits + row*ri->ri_yscale + col*ri->ri_xscale);
1213 1.23 nathanw
1214 1.23 nathanw height = ri->ri_font->fontheight;
1215 1.23 nathanw width = ri->ri_font->fontwidth;
1216 1.23 nathanw
1217 1.23 nathanw uc -= ri->ri_font->firstchar;
1218 1.23 nathanw fr = (u_char *)ri->ri_font->data + uc * ri->ri_fontscale;
1219 1.23 nathanw fs = ri->ri_font->stride;
1220 1.23 nathanw
1221 1.23 nathanw /* Set foreground and background color. XXX memoize this somehow?
1222 1.23 nathanw * The rasops code has already expanded the color entry to 32 bits
1223 1.23 nathanw * for us, even for 8-bit displays, so we don't have to do anything.
1224 1.23 nathanw */
1225 1.23 nathanw TGAWREG(dc, TGA_REG_GFGR, ri->ri_devcmap[(attr >> 24) & 15]);
1226 1.23 nathanw TGAWREG(dc, TGA_REG_GBGR, ri->ri_devcmap[(attr >> 16) & 15]);
1227 1.23 nathanw
1228 1.23 nathanw /* Set raster operation to "copy"... */
1229 1.23 nathanw if (ri->ri_depth == 8)
1230 1.23 nathanw TGAWREG(dc, TGA_REG_GOPR, 0x3);
1231 1.23 nathanw else /* ... and in 24-bit mode, set the destination bitmap to 24-bit. */
1232 1.23 nathanw TGAWREG(dc, TGA_REG_GOPR, 0x3 | (0x3 << 8));
1233 1.23 nathanw
1234 1.23 nathanw /* Set which pixels we're drawing (of a possible 32). */
1235 1.23 nathanw TGAWREG(dc, TGA_REG_GPXR_P, (1 << width) - 1);
1236 1.23 nathanw
1237 1.23 nathanw /* Set drawing mode to opaque stipple. */
1238 1.23 nathanw TGAWREG(dc, TGA_REG_GMOR, 0x1);
1239 1.23 nathanw
1240 1.23 nathanw /* Insert write barrier before actually sending data */
1241 1.23 nathanw /* XXX Abuses the fact that there is only one write barrier on Alphas */
1242 1.23 nathanw TGAREGWB(dc, TGA_REG_GMOR, 1);
1243 1.23 nathanw
1244 1.23 nathanw while(height--) {
1245 1.23 nathanw /* The actual stipple write */
1246 1.23 nathanw *rp = fr[0] | (fr[1] << 8) | (fr[2] << 16) | (fr[3] << 24);
1247 1.23 nathanw
1248 1.23 nathanw fr += fs;
1249 1.23 nathanw rp = (int32_t *)((caddr_t)rp + ri->ri_stride);
1250 1.23 nathanw }
1251 1.23 nathanw
1252 1.23 nathanw /* Do underline */
1253 1.23 nathanw if ((attr & 1) != 0) {
1254 1.23 nathanw rp = (int32_t *)((caddr_t)rp - (ri->ri_stride << 1));
1255 1.23 nathanw *rp = 0xffffffff;
1256 1.23 nathanw }
1257 1.23 nathanw
1258 1.23 nathanw /* Set grapics mode back to normal. */
1259 1.23 nathanw TGAWREG(dc, TGA_REG_GMOR, 0);
1260 1.23 nathanw TGAWREG(dc, TGA_REG_GPXR_P, 0xffffffff);
1261 1.23 nathanw
1262 1.23 nathanw }
1263 1.23 nathanw
1264 1.23 nathanw static void
1265 1.23 nathanw tga_eraserows(c, row, num, attr)
1266 1.23 nathanw void *c;
1267 1.23 nathanw int row, num;
1268 1.23 nathanw long attr;
1269 1.23 nathanw {
1270 1.23 nathanw struct rasops_info *ri = c;
1271 1.23 nathanw struct tga_devconfig *dc = ri->ri_hw;
1272 1.23 nathanw int32_t color, lines, pixels;
1273 1.23 nathanw int32_t *rp;
1274 1.23 nathanw
1275 1.23 nathanw color = ri->ri_devcmap[(attr >> 16) & 15];
1276 1.23 nathanw rp = (int32_t *)(ri->ri_bits + row*ri->ri_yscale);
1277 1.23 nathanw lines = num * ri->ri_font->fontheight;
1278 1.23 nathanw pixels = ri->ri_emuwidth - 1;
1279 1.23 nathanw
1280 1.23 nathanw /* Set fill color in block-color registers */
1281 1.23 nathanw TGAWREG(dc, TGA_REG_GBCR0, color);
1282 1.23 nathanw TGAWREG(dc, TGA_REG_GBCR1, color);
1283 1.23 nathanw if (ri->ri_depth != 8) {
1284 1.23 nathanw TGAWREG(dc, TGA_REG_GBCR2, color);
1285 1.23 nathanw TGAWREG(dc, TGA_REG_GBCR3, color);
1286 1.23 nathanw TGAWREG(dc, TGA_REG_GBCR4, color);
1287 1.23 nathanw TGAWREG(dc, TGA_REG_GBCR5, color);
1288 1.23 nathanw TGAWREG(dc, TGA_REG_GBCR6, color);
1289 1.23 nathanw TGAWREG(dc, TGA_REG_GBCR7, color);
1290 1.23 nathanw }
1291 1.23 nathanw
1292 1.23 nathanw /* Set raster operation to "copy"... */
1293 1.23 nathanw if (ri->ri_depth == 8)
1294 1.23 nathanw TGAWREG(dc, TGA_REG_GOPR, 0x3);
1295 1.23 nathanw else /* ... and in 24-bit mode, set the destination bitmap to 24-bit. */
1296 1.23 nathanw TGAWREG(dc, TGA_REG_GOPR, 0x3 | (0x3 << 8));
1297 1.23 nathanw
1298 1.23 nathanw /* Set which pixels we're drawing (of a possible 32). */
1299 1.23 nathanw TGAWREG(dc, TGA_REG_GDAR, 0xffffffff);
1300 1.23 nathanw
1301 1.23 nathanw /* Set drawing mode to block fill. */
1302 1.23 nathanw TGAWREG(dc, TGA_REG_GMOR, 0x2d);
1303 1.23 nathanw
1304 1.23 nathanw /* Insert write barrier before actually sending data */
1305 1.23 nathanw /* XXX Abuses the fact that there is only one write barrier on Alphas */
1306 1.23 nathanw TGAREGWB(dc, TGA_REG_GMOR, 1);
1307 1.23 nathanw
1308 1.23 nathanw while (lines--) {
1309 1.23 nathanw *rp = pixels;
1310 1.23 nathanw rp = (int32_t *)((caddr_t)rp + ri->ri_stride);
1311 1.23 nathanw }
1312 1.23 nathanw
1313 1.23 nathanw /* Set grapics mode back to normal. */
1314 1.23 nathanw TGAWREG(dc, TGA_REG_GMOR, 0);
1315 1.23 nathanw
1316 1.23 nathanw }
1317 1.23 nathanw
1318 1.23 nathanw static void
1319 1.23 nathanw tga_erasecols (c, row, col, num, attr)
1320 1.23 nathanw void *c;
1321 1.23 nathanw int row, col, num;
1322 1.23 nathanw long attr;
1323 1.23 nathanw {
1324 1.23 nathanw struct rasops_info *ri = c;
1325 1.23 nathanw struct tga_devconfig *dc = ri->ri_hw;
1326 1.23 nathanw int32_t color, lines, pixels;
1327 1.23 nathanw int32_t *rp;
1328 1.23 nathanw
1329 1.23 nathanw color = ri->ri_devcmap[(attr >> 16) & 15];
1330 1.23 nathanw rp = (int32_t *)(ri->ri_bits + row*ri->ri_yscale + col*ri->ri_xscale);
1331 1.23 nathanw lines = ri->ri_font->fontheight;
1332 1.23 nathanw pixels = (num * ri->ri_font->fontwidth) - 1;
1333 1.23 nathanw
1334 1.23 nathanw /* Set fill color in block-color registers */
1335 1.23 nathanw TGAWREG(dc, TGA_REG_GBCR0, color);
1336 1.23 nathanw TGAWREG(dc, TGA_REG_GBCR1, color);
1337 1.23 nathanw if (ri->ri_depth != 8) {
1338 1.23 nathanw TGAWREG(dc, TGA_REG_GBCR2, color);
1339 1.23 nathanw TGAWREG(dc, TGA_REG_GBCR3, color);
1340 1.23 nathanw TGAWREG(dc, TGA_REG_GBCR4, color);
1341 1.23 nathanw TGAWREG(dc, TGA_REG_GBCR5, color);
1342 1.23 nathanw TGAWREG(dc, TGA_REG_GBCR6, color);
1343 1.23 nathanw TGAWREG(dc, TGA_REG_GBCR7, color);
1344 1.23 nathanw }
1345 1.23 nathanw
1346 1.23 nathanw /* Set raster operation to "copy"... */
1347 1.23 nathanw if (ri->ri_depth == 8)
1348 1.23 nathanw TGAWREG(dc, TGA_REG_GOPR, 0x3);
1349 1.23 nathanw else /* ... and in 24-bit mode, set the destination bitmap to 24-bit. */
1350 1.23 nathanw TGAWREG(dc, TGA_REG_GOPR, 0x3 | (0x3 << 8));
1351 1.23 nathanw
1352 1.23 nathanw /* Set which pixels we're drawing (of a possible 32). */
1353 1.23 nathanw TGAWREG(dc, TGA_REG_GDAR, 0xffffffff);
1354 1.23 nathanw
1355 1.23 nathanw /* Set drawing mode to block fill. */
1356 1.23 nathanw TGAWREG(dc, TGA_REG_GMOR, 0x2d);
1357 1.23 nathanw
1358 1.23 nathanw /* Insert write barrier before actually sending data */
1359 1.23 nathanw /* XXX Abuses the fact that there is only one write barrier on Alphas */
1360 1.23 nathanw TGAREGWB(dc, TGA_REG_GMOR, 1);
1361 1.23 nathanw
1362 1.23 nathanw while (lines--) {
1363 1.23 nathanw *rp = pixels;
1364 1.23 nathanw rp = (int32_t *)((caddr_t)rp + ri->ri_stride);
1365 1.23 nathanw }
1366 1.23 nathanw
1367 1.23 nathanw /* Set grapics mode back to normal. */
1368 1.23 nathanw TGAWREG(dc, TGA_REG_GMOR, 0);
1369 1.23 nathanw }
1370 1.23 nathanw
1371 1.17 elric
1372 1.22 nathanw static void
1373 1.17 elric tga_ramdac_wr(v, btreg, val)
1374 1.17 elric void *v;
1375 1.17 elric u_int btreg;
1376 1.17 elric u_int8_t val;
1377 1.17 elric {
1378 1.17 elric struct tga_devconfig *dc = v;
1379 1.17 elric
1380 1.17 elric if (btreg > BT485_REG_MAX)
1381 1.17 elric panic("tga_ramdac_wr: reg %d out of range\n", btreg);
1382 1.17 elric
1383 1.21 nathanw TGAWREG(dc, TGA_REG_EPDR, (btreg << 9) | (0 << 8 ) | val); /* XXX */
1384 1.21 nathanw TGAREGWB(dc, TGA_REG_EPDR, 1);
1385 1.17 elric }
1386 1.17 elric
1387 1.22 nathanw static void
1388 1.17 elric tga2_ramdac_wr(v, btreg, val)
1389 1.17 elric void *v;
1390 1.17 elric u_int btreg;
1391 1.17 elric u_int8_t val;
1392 1.17 elric {
1393 1.17 elric struct tga_devconfig *dc = v;
1394 1.21 nathanw bus_space_handle_t ramdac;
1395 1.17 elric
1396 1.17 elric if (btreg > BT485_REG_MAX)
1397 1.17 elric panic("tga_ramdac_wr: reg %d out of range\n", btreg);
1398 1.17 elric
1399 1.21 nathanw bus_space_subregion(dc->dc_memt, dc->dc_memh, TGA2_MEM_RAMDAC +
1400 1.21 nathanw (0xe << 12) + (btreg << 8), 4, &ramdac);
1401 1.21 nathanw bus_space_write_4(dc->dc_memt, ramdac, 0, val & 0xff);
1402 1.21 nathanw bus_space_barrier(dc->dc_memt, ramdac, 0, 4, BUS_SPACE_BARRIER_WRITE);
1403 1.17 elric }
1404 1.17 elric
1405 1.22 nathanw static u_int8_t
1406 1.22 nathanw tga_bt463_rd(v, btreg)
1407 1.22 nathanw void *v;
1408 1.22 nathanw u_int btreg;
1409 1.22 nathanw {
1410 1.22 nathanw struct tga_devconfig *dc = v;
1411 1.22 nathanw tga_reg_t rdval;
1412 1.22 nathanw
1413 1.22 nathanw /*
1414 1.22 nathanw * Strobe CE# (high->low->high) since status and data are latched on
1415 1.22 nathanw * the falling and rising edges (repsectively) of this active-low signal.
1416 1.22 nathanw */
1417 1.22 nathanw
1418 1.22 nathanw TGAREGWB(dc, TGA_REG_EPSR, 1);
1419 1.22 nathanw TGAWREG(dc, TGA_REG_EPSR, (btreg << 2) | 2 | 1);
1420 1.22 nathanw TGAREGWB(dc, TGA_REG_EPSR, 1);
1421 1.22 nathanw TGAWREG(dc, TGA_REG_EPSR, (btreg << 2) | 2 | 0);
1422 1.22 nathanw
1423 1.22 nathanw TGAREGRB(dc, TGA_REG_EPSR, 1);
1424 1.22 nathanw
1425 1.22 nathanw rdval = TGARREG(dc, TGA_REG_EPDR);
1426 1.22 nathanw TGAREGWB(dc, TGA_REG_EPSR, 1);
1427 1.22 nathanw TGAWREG(dc, TGA_REG_EPSR, (btreg << 2) | 2 | 1);
1428 1.22 nathanw
1429 1.22 nathanw return (rdval >> 16) & 0xff;
1430 1.22 nathanw }
1431 1.22 nathanw
1432 1.22 nathanw static void
1433 1.22 nathanw tga_bt463_wr(v, btreg, val)
1434 1.22 nathanw void *v;
1435 1.22 nathanw u_int btreg;
1436 1.22 nathanw u_int8_t val;
1437 1.22 nathanw {
1438 1.22 nathanw struct tga_devconfig *dc = v;
1439 1.22 nathanw
1440 1.22 nathanw /*
1441 1.22 nathanw * In spite of the 21030 documentation, to set the MPU bus bits for
1442 1.22 nathanw * a write, you set them in the upper bits of EPDR, not EPSR.
1443 1.22 nathanw */
1444 1.22 nathanw
1445 1.22 nathanw /*
1446 1.22 nathanw * Strobe CE# (high->low->high) since status and data are latched on
1447 1.22 nathanw * the falling and rising edges of this active-low signal.
1448 1.22 nathanw */
1449 1.22 nathanw
1450 1.22 nathanw TGAREGWB(dc, TGA_REG_EPDR, 1);
1451 1.22 nathanw TGAWREG(dc, TGA_REG_EPDR, (btreg << 10) | 0x100 | val);
1452 1.22 nathanw TGAREGWB(dc, TGA_REG_EPDR, 1);
1453 1.22 nathanw TGAWREG(dc, TGA_REG_EPDR, (btreg << 10) | 0x000 | val);
1454 1.22 nathanw TGAREGWB(dc, TGA_REG_EPDR, 1);
1455 1.22 nathanw TGAWREG(dc, TGA_REG_EPDR, (btreg << 10) | 0x100 | val);
1456 1.22 nathanw
1457 1.22 nathanw }
1458 1.22 nathanw
1459 1.22 nathanw static u_int8_t
1460 1.17 elric tga_ramdac_rd(v, btreg)
1461 1.17 elric void *v;
1462 1.17 elric u_int btreg;
1463 1.17 elric {
1464 1.17 elric struct tga_devconfig *dc = v;
1465 1.17 elric tga_reg_t rdval;
1466 1.17 elric
1467 1.17 elric if (btreg > BT485_REG_MAX)
1468 1.17 elric panic("tga_ramdac_rd: reg %d out of range\n", btreg);
1469 1.17 elric
1470 1.21 nathanw TGAWREG(dc, TGA_REG_EPSR, (btreg << 1) | 0x1); /* XXX */
1471 1.21 nathanw TGAREGWB(dc, TGA_REG_EPSR, 1);
1472 1.17 elric
1473 1.21 nathanw rdval = TGARREG(dc, TGA_REG_EPDR);
1474 1.17 elric return (rdval >> 16) & 0xff; /* XXX */
1475 1.17 elric }
1476 1.17 elric
1477 1.22 nathanw static u_int8_t
1478 1.17 elric tga2_ramdac_rd(v, btreg)
1479 1.17 elric void *v;
1480 1.17 elric u_int btreg;
1481 1.17 elric {
1482 1.17 elric struct tga_devconfig *dc = v;
1483 1.21 nathanw bus_space_handle_t ramdac;
1484 1.17 elric u_int8_t retval;
1485 1.17 elric
1486 1.17 elric if (btreg > BT485_REG_MAX)
1487 1.17 elric panic("tga_ramdac_rd: reg %d out of range\n", btreg);
1488 1.17 elric
1489 1.21 nathanw bus_space_subregion(dc->dc_memt, dc->dc_memh, TGA2_MEM_RAMDAC +
1490 1.21 nathanw (0xe << 12) + (btreg << 8), 4, &ramdac);
1491 1.21 nathanw retval = bus_space_read_4(dc->dc_memt, ramdac, 0) & 0xff;
1492 1.21 nathanw bus_space_barrier(dc->dc_memt, ramdac, 0, 4, BUS_SPACE_BARRIER_READ);
1493 1.17 elric return retval;
1494 1.17 elric }
1495 1.17 elric
1496 1.17 elric #include <dev/ic/decmonitors.c>
1497 1.17 elric void tga2_ics9110_wr __P((
1498 1.17 elric struct tga_devconfig *dc,
1499 1.17 elric int dotclock
1500 1.17 elric ));
1501 1.17 elric
1502 1.17 elric void
1503 1.17 elric tga2_init(dc, m)
1504 1.17 elric struct tga_devconfig *dc;
1505 1.17 elric int m;
1506 1.17 elric {
1507 1.17 elric
1508 1.17 elric tga2_ics9110_wr(dc, decmonitors[m].dotclock);
1509 1.21 nathanw #if 0
1510 1.21 nathanw TGAWREG(dc, TGA_REG_VHCR,
1511 1.17 elric ((decmonitors[m].hbp / 4) << 21) |
1512 1.17 elric ((decmonitors[m].hsync / 4) << 14) |
1513 1.17 elric (((decmonitors[m].hfp - 4) / 4) << 9) |
1514 1.21 nathanw ((decmonitors[m].cols + 4) / 4));
1515 1.17 elric #else
1516 1.21 nathanw TGAWREG(dc, TGA_REG_VHCR,
1517 1.21 nathanw ((decmonitors[m].hbp / 4) << 21) |
1518 1.21 nathanw ((decmonitors[m].hsync / 4) << 14) |
1519 1.17 elric (((decmonitors[m].hfp) / 4) << 9) |
1520 1.21 nathanw ((decmonitors[m].cols) / 4));
1521 1.17 elric #endif
1522 1.21 nathanw TGAWREG(dc, TGA_REG_VVCR,
1523 1.17 elric (decmonitors[m].vbp << 22) |
1524 1.17 elric (decmonitors[m].vsync << 16) |
1525 1.17 elric (decmonitors[m].vfp << 11) |
1526 1.21 nathanw (decmonitors[m].rows));
1527 1.21 nathanw TGAWREG(dc, TGA_REG_VVBR, 1);
1528 1.21 nathanw TGAREGRWB(dc, TGA_REG_VHCR, 3);
1529 1.21 nathanw TGAWREG(dc, TGA_REG_VVVR, TGARREG(dc, TGA_REG_VVVR) | 1);
1530 1.21 nathanw TGAREGRWB(dc, TGA_REG_VVVR, 1);
1531 1.21 nathanw TGAWREG(dc, TGA_REG_GPMR, 0xffffffff);
1532 1.21 nathanw TGAREGRWB(dc, TGA_REG_GPMR, 1);
1533 1.17 elric }
1534 1.17 elric
1535 1.17 elric void
1536 1.17 elric tga2_ics9110_wr(dc, dotclock)
1537 1.17 elric struct tga_devconfig *dc;
1538 1.17 elric int dotclock;
1539 1.17 elric {
1540 1.21 nathanw bus_space_handle_t clock;
1541 1.17 elric u_int32_t valU;
1542 1.17 elric int N, M, R, V, X;
1543 1.17 elric int i;
1544 1.17 elric
1545 1.17 elric switch (dotclock) {
1546 1.17 elric case 130808000:
1547 1.17 elric N = 0x40; M = 0x7; V = 0x0; X = 0x1; R = 0x1; break;
1548 1.17 elric case 119840000:
1549 1.17 elric N = 0x2d; M = 0x2b; V = 0x1; X = 0x1; R = 0x1; break;
1550 1.17 elric case 108180000:
1551 1.17 elric N = 0x11; M = 0x9; V = 0x1; X = 0x1; R = 0x2; break;
1552 1.17 elric case 103994000:
1553 1.17 elric N = 0x6d; M = 0xf; V = 0x0; X = 0x1; R = 0x1; break;
1554 1.17 elric case 175000000:
1555 1.17 elric N = 0x5F; M = 0x3E; V = 0x1; X = 0x1; R = 0x1; break;
1556 1.17 elric case 75000000:
1557 1.17 elric N = 0x6e; M = 0x15; V = 0x0; X = 0x1; R = 0x1; break;
1558 1.17 elric case 74000000:
1559 1.17 elric N = 0x2a; M = 0x41; V = 0x1; X = 0x1; R = 0x1; break;
1560 1.17 elric case 69000000:
1561 1.17 elric N = 0x35; M = 0xb; V = 0x0; X = 0x1; R = 0x1; break;
1562 1.17 elric case 65000000:
1563 1.17 elric N = 0x6d; M = 0x0c; V = 0x0; X = 0x1; R = 0x2; break;
1564 1.17 elric case 50000000:
1565 1.17 elric N = 0x37; M = 0x3f; V = 0x1; X = 0x1; R = 0x2; break;
1566 1.17 elric case 40000000:
1567 1.17 elric N = 0x5f; M = 0x11; V = 0x0; X = 0x1; R = 0x2; break;
1568 1.17 elric case 31500000:
1569 1.17 elric N = 0x16; M = 0x05; V = 0x0; X = 0x1; R = 0x2; break;
1570 1.17 elric case 25175000:
1571 1.17 elric N = 0x66; M = 0x1d; V = 0x0; X = 0x1; R = 0x2; break;
1572 1.17 elric case 135000000:
1573 1.17 elric N = 0x42; M = 0x07; V = 0x0; X = 0x1; R = 0x1; break;
1574 1.17 elric case 110000000:
1575 1.17 elric N = 0x60; M = 0x32; V = 0x1; X = 0x1; R = 0x2; break;
1576 1.17 elric case 202500000:
1577 1.17 elric N = 0x60; M = 0x32; V = 0x1; X = 0x1; R = 0x2; break;
1578 1.17 elric default:
1579 1.17 elric panic("unrecognized clock rate %d\n", dotclock);
1580 1.17 elric }
1581 1.17 elric
1582 1.17 elric /* XXX -- hard coded, bad */
1583 1.17 elric valU = N | ( M << 7 ) | (V << 14);
1584 1.17 elric valU |= (X << 15) | (R << 17);
1585 1.17 elric valU |= 0x17 << 19;
1586 1.17 elric
1587 1.21 nathanw bus_space_subregion(dc->dc_memt, dc->dc_memh, TGA2_MEM_EXTDEV +
1588 1.21 nathanw TGA2_MEM_CLOCK + (0xe << 12), 4, &clock); /* XXX */
1589 1.17 elric
1590 1.21 nathanw for (i=24; i>0; i--) {
1591 1.21 nathanw u_int32_t writeval;
1592 1.17 elric
1593 1.21 nathanw writeval = valU & 0x1;
1594 1.21 nathanw if (i == 1)
1595 1.21 nathanw writeval |= 0x2;
1596 1.21 nathanw valU >>= 1;
1597 1.21 nathanw bus_space_write_4(dc->dc_memt, clock, 0, writeval);
1598 1.21 nathanw bus_space_barrier(dc->dc_memt, clock, 0, 4, BUS_SPACE_BARRIER_WRITE);
1599 1.17 elric }
1600 1.21 nathanw bus_space_subregion(dc->dc_memt, dc->dc_memh, TGA2_MEM_EXTDEV +
1601 1.21 nathanw TGA2_MEM_CLOCK + (0xe << 12) + (0x1 << 11) + (0x1 << 11), 4,
1602 1.21 nathanw &clock); /* XXX */
1603 1.21 nathanw bus_space_write_4(dc->dc_memt, clock, 0, 0x0);
1604 1.21 nathanw bus_space_barrier(dc->dc_memt, clock, 0, 0, BUS_SPACE_BARRIER_WRITE);
1605 1.1 drochner }
1606