tga.c revision 1.64 1 1.64 cube /* $NetBSD: tga.c,v 1.64 2007/01/13 18:42:45 cube Exp $ */
2 1.1 drochner
3 1.1 drochner /*
4 1.1 drochner * Copyright (c) 1995, 1996 Carnegie-Mellon University.
5 1.1 drochner * All rights reserved.
6 1.1 drochner *
7 1.1 drochner * Author: Chris G. Demetriou
8 1.60 perry *
9 1.1 drochner * Permission to use, copy, modify and distribute this software and
10 1.1 drochner * its documentation is hereby granted, provided that both the copyright
11 1.1 drochner * notice and this permission notice appear in all copies of the
12 1.1 drochner * software, derivative works or modified versions, and any portions
13 1.1 drochner * thereof, and that both notices appear in supporting documentation.
14 1.60 perry *
15 1.60 perry * CARNEGIE MELLON ALLOWS FREE USE OF THIS SOFTWARE IN ITS "AS IS"
16 1.60 perry * CONDITION. CARNEGIE MELLON DISCLAIMS ANY LIABILITY OF ANY KIND
17 1.1 drochner * FOR ANY DAMAGES WHATSOEVER RESULTING FROM THE USE OF THIS SOFTWARE.
18 1.60 perry *
19 1.1 drochner * Carnegie Mellon requests users of this software to return to
20 1.1 drochner *
21 1.1 drochner * Software Distribution Coordinator or Software.Distribution (at) CS.CMU.EDU
22 1.1 drochner * School of Computer Science
23 1.1 drochner * Carnegie Mellon University
24 1.1 drochner * Pittsburgh PA 15213-3890
25 1.1 drochner *
26 1.1 drochner * any improvements or extensions that they make and grant Carnegie the
27 1.1 drochner * rights to redistribute these changes.
28 1.1 drochner */
29 1.37 lukem
30 1.37 lukem #include <sys/cdefs.h>
31 1.64 cube __KERNEL_RCSID(0, "$NetBSD: tga.c,v 1.64 2007/01/13 18:42:45 cube Exp $");
32 1.1 drochner
33 1.1 drochner #include <sys/param.h>
34 1.1 drochner #include <sys/systm.h>
35 1.1 drochner #include <sys/kernel.h>
36 1.1 drochner #include <sys/device.h>
37 1.1 drochner #include <sys/conf.h>
38 1.1 drochner #include <sys/malloc.h>
39 1.1 drochner #include <sys/buf.h>
40 1.1 drochner #include <sys/ioctl.h>
41 1.8 thorpej
42 1.1 drochner #include <machine/bus.h>
43 1.1 drochner #include <machine/intr.h>
44 1.1 drochner
45 1.1 drochner #include <dev/pci/pcireg.h>
46 1.1 drochner #include <dev/pci/pcivar.h>
47 1.1 drochner #include <dev/pci/pcidevs.h>
48 1.1 drochner #include <dev/pci/tgareg.h>
49 1.1 drochner #include <dev/pci/tgavar.h>
50 1.1 drochner #include <dev/ic/bt485reg.h>
51 1.17 elric #include <dev/ic/bt485var.h>
52 1.22 nathanw #include <dev/ic/bt463reg.h>
53 1.22 nathanw #include <dev/ic/bt463var.h>
54 1.38 elric #include <dev/ic/ibm561var.h>
55 1.1 drochner
56 1.1 drochner #include <dev/wscons/wsconsio.h>
57 1.1 drochner #include <dev/wscons/wscons_raster.h>
58 1.23 nathanw #include <dev/rasops/rasops.h>
59 1.23 nathanw #include <dev/wsfont/wsfont.h>
60 1.28 mjacob #include <uvm/uvm_extern.h>
61 1.1 drochner
62 1.59 perry int tgamatch(struct device *, struct cfdata *, void *);
63 1.59 perry void tgaattach(struct device *, struct device *, void *);
64 1.59 perry int tgaprint(void *, const char *);
65 1.1 drochner
66 1.48 thorpej CFATTACH_DECL(tga, sizeof(struct tga_softc),
67 1.49 thorpej tgamatch, tgaattach, NULL, NULL);
68 1.1 drochner
69 1.59 perry static void tga_init(bus_space_tag_t memt, pci_chipset_tag_t pc,
70 1.59 perry pcitag_t tag, struct tga_devconfig *dc);
71 1.1 drochner
72 1.59 perry static int tga_matchcommon(bus_space_tag_t, pci_chipset_tag_t, pcitag_t);
73 1.59 perry static void tga_mapaddrs(bus_space_tag_t memt, pci_chipset_tag_t pc,
74 1.59 perry pcitag_t, bus_size_t *pcisize, struct tga_devconfig *dc);
75 1.59 perry unsigned tga_getdotclock(struct tga_devconfig *dc);
76 1.34 elric
77 1.1 drochner struct tga_devconfig tga_console_dc;
78 1.1 drochner
79 1.62 jmmv int tga_ioctl(void *, void *, u_long, caddr_t, int, struct lwp *);
80 1.62 jmmv paddr_t tga_mmap(void *, void *, off_t, int);
81 1.59 perry static void tga_copyrows(void *, int, int, int);
82 1.59 perry static void tga_copycols(void *, int, int, int, int);
83 1.59 perry static int tga_alloc_screen(void *, const struct wsscreen_descr *,
84 1.59 perry void **, int *, int *, long *);
85 1.59 perry static void tga_free_screen(void *, void *);
86 1.59 perry static int tga_show_screen(void *, void *, int,
87 1.59 perry void (*) (void *, int, int), void *);
88 1.59 perry static int tga_rop(struct rasops_info *, int, int, int, int, int,
89 1.59 perry struct rasops_info *, int, int);
90 1.59 perry static int tga_rop_vtov(struct rasops_info *, int, int, int, int,
91 1.59 perry int, struct rasops_info *, int, int);
92 1.59 perry static void tga_putchar(void *c, int row, int col,
93 1.59 perry u_int uc, long attr);
94 1.59 perry static void tga_eraserows(void *, int, int, long);
95 1.59 perry static void tga_erasecols(void *, int, int, int, long);
96 1.59 perry void tga2_init(struct tga_devconfig *);
97 1.17 elric
98 1.59 perry static void tga_config_interrupts(struct device *);
99 1.22 nathanw
100 1.17 elric /* RAMDAC interface functions */
101 1.59 perry static int tga_sched_update(void *, void (*)(void *));
102 1.59 perry static void tga_ramdac_wr(void *, u_int, u_int8_t);
103 1.59 perry static u_int8_t tga_ramdac_rd(void *, u_int);
104 1.59 perry static void tga_bt463_wr(void *, u_int, u_int8_t);
105 1.59 perry static u_int8_t tga_bt463_rd(void *, u_int);
106 1.59 perry static void tga2_ramdac_wr(void *, u_int, u_int8_t);
107 1.59 perry static u_int8_t tga2_ramdac_rd(void *, u_int);
108 1.17 elric
109 1.17 elric /* Interrupt handler */
110 1.59 perry static int tga_intr(void *);
111 1.14 ross
112 1.23 nathanw /* The NULL entries will get filled in by rasops_init().
113 1.23 nathanw * XXX and the non-NULL ones will be overwritten; reset after calling it.
114 1.23 nathanw */
115 1.1 drochner struct wsdisplay_emulops tga_emulops = {
116 1.23 nathanw NULL,
117 1.23 nathanw NULL,
118 1.23 nathanw tga_putchar,
119 1.14 ross tga_copycols,
120 1.23 nathanw tga_erasecols,
121 1.14 ross tga_copyrows,
122 1.23 nathanw tga_eraserows,
123 1.23 nathanw NULL,
124 1.64 cube NULL,
125 1.1 drochner };
126 1.1 drochner
127 1.1 drochner struct wsscreen_descr tga_stdscreen = {
128 1.1 drochner "std",
129 1.4 drochner 0, 0, /* will be filled in -- XXX shouldn't, it's global */
130 1.1 drochner &tga_emulops,
131 1.4 drochner 0, 0,
132 1.64 cube WSSCREEN_REVERSE,
133 1.64 cube NULL,
134 1.1 drochner };
135 1.1 drochner
136 1.1 drochner const struct wsscreen_descr *_tga_scrlist[] = {
137 1.1 drochner &tga_stdscreen,
138 1.1 drochner /* XXX other formats, graphics screen? */
139 1.1 drochner };
140 1.1 drochner
141 1.1 drochner struct wsscreen_list tga_screenlist = {
142 1.1 drochner sizeof(_tga_scrlist) / sizeof(struct wsscreen_descr *), _tga_scrlist
143 1.1 drochner };
144 1.1 drochner
145 1.1 drochner struct wsdisplay_accessops tga_accessops = {
146 1.1 drochner tga_ioctl,
147 1.1 drochner tga_mmap,
148 1.1 drochner tga_alloc_screen,
149 1.1 drochner tga_free_screen,
150 1.1 drochner tga_show_screen,
151 1.64 cube NULL, /* load_font */
152 1.64 cube NULL,
153 1.64 cube NULL,
154 1.1 drochner };
155 1.1 drochner
156 1.59 perry static void tga_blank(struct tga_devconfig *);
157 1.59 perry static void tga_unblank(struct tga_devconfig *);
158 1.1 drochner
159 1.1 drochner int
160 1.34 elric tga_cnmatch(iot, memt, pc, tag)
161 1.34 elric bus_space_tag_t iot, memt;
162 1.34 elric pci_chipset_tag_t pc;
163 1.34 elric pcitag_t tag;
164 1.34 elric {
165 1.34 elric return tga_matchcommon(memt, pc, tag);
166 1.34 elric }
167 1.34 elric
168 1.34 elric int
169 1.1 drochner tgamatch(parent, match, aux)
170 1.1 drochner struct device *parent;
171 1.1 drochner struct cfdata *match;
172 1.1 drochner void *aux;
173 1.1 drochner {
174 1.1 drochner struct pci_attach_args *pa = aux;
175 1.1 drochner
176 1.17 elric if (PCI_VENDOR(pa->pa_id) != PCI_VENDOR_DEC)
177 1.1 drochner return (0);
178 1.1 drochner
179 1.17 elric switch (PCI_PRODUCT(pa->pa_id)) {
180 1.17 elric case PCI_PRODUCT_DEC_21030:
181 1.17 elric case PCI_PRODUCT_DEC_PBXGB:
182 1.34 elric break;
183 1.17 elric default:
184 1.17 elric return 0;
185 1.17 elric }
186 1.34 elric
187 1.63 rpaulo #if defined(__alpha__) || defined(arc)
188 1.34 elric /* short-circuit the following test, as we
189 1.34 elric * already have the memory mapped and hence
190 1.34 elric * cannot perform it---and we are the console
191 1.34 elric * anyway.
192 1.34 elric */
193 1.34 elric if (pa->pa_tag == tga_console_dc.dc_pcitag)
194 1.34 elric return 10;
195 1.63 rpaulo #endif
196 1.34 elric return tga_matchcommon(pa->pa_memt, pa->pa_pc, pa->pa_tag);
197 1.34 elric }
198 1.34 elric
199 1.34 elric static int
200 1.34 elric tga_matchcommon(memt, pc, tag)
201 1.34 elric bus_space_tag_t memt;
202 1.34 elric pci_chipset_tag_t pc;
203 1.34 elric pcitag_t tag;
204 1.34 elric {
205 1.34 elric struct tga_devconfig tmp_dc;
206 1.34 elric struct tga_devconfig *dc = &tmp_dc;
207 1.34 elric bus_size_t pcisize;
208 1.34 elric
209 1.34 elric tga_mapaddrs(memt, pc, tag, &pcisize, dc);
210 1.34 elric dc->dc_tga_type = tga_identify(dc);
211 1.34 elric
212 1.34 elric dc->dc_tgaconf = tga_getconf(dc->dc_tga_type);
213 1.34 elric bus_space_unmap(memt, dc->dc_memh, pcisize);
214 1.34 elric if (dc->dc_tgaconf)
215 1.34 elric return 10;
216 1.34 elric return 0;
217 1.1 drochner }
218 1.1 drochner
219 1.22 nathanw static void
220 1.34 elric tga_mapaddrs(memt, pc, tag, pcisize, dc)
221 1.1 drochner bus_space_tag_t memt;
222 1.1 drochner pci_chipset_tag_t pc;
223 1.1 drochner pcitag_t tag;
224 1.34 elric bus_size_t *pcisize;
225 1.1 drochner struct tga_devconfig *dc;
226 1.1 drochner {
227 1.34 elric int flags;
228 1.1 drochner
229 1.1 drochner dc->dc_memt = memt;
230 1.34 elric dc->dc_tgaconf = NULL;
231 1.1 drochner
232 1.1 drochner /* XXX magic number */
233 1.1 drochner if (pci_mapreg_info(pc, tag, 0x10,
234 1.1 drochner PCI_MAPREG_TYPE_MEM | PCI_MAPREG_MEM_TYPE_32BIT,
235 1.34 elric &dc->dc_pcipaddr, pcisize, &flags))
236 1.34 elric panic("tga_mapaddrs: pci_mapreg_info() failed");
237 1.16 drochner if ((flags & BUS_SPACE_MAP_PREFETCHABLE) == 0) /* XXX */
238 1.16 drochner panic("tga memory not prefetchable");
239 1.1 drochner
240 1.34 elric if (bus_space_map(memt, dc->dc_pcipaddr, *pcisize,
241 1.21 nathanw BUS_SPACE_MAP_PREFETCHABLE | BUS_SPACE_MAP_LINEAR, &dc->dc_memh))
242 1.34 elric panic("tga_mapaddrs: could not map TGA address space");
243 1.23 nathanw dc->dc_vaddr = (vaddr_t) bus_space_vaddr(memt, dc->dc_memh);
244 1.1 drochner
245 1.60 perry bus_space_subregion(dc->dc_memt, dc->dc_memh,
246 1.21 nathanw TGA_MEM_CREGS, TGA_CREGS_SIZE,
247 1.21 nathanw &dc->dc_regs);
248 1.34 elric }
249 1.34 elric
250 1.34 elric static void
251 1.34 elric tga_init(memt, pc, tag, dc)
252 1.34 elric bus_space_tag_t memt;
253 1.34 elric pci_chipset_tag_t pc;
254 1.34 elric pcitag_t tag;
255 1.34 elric struct tga_devconfig *dc;
256 1.34 elric {
257 1.34 elric const struct tga_conf *tgac;
258 1.34 elric struct rasops_info *rip;
259 1.34 elric int cookie;
260 1.34 elric bus_size_t pcisize;
261 1.34 elric int i;
262 1.34 elric
263 1.34 elric dc->dc_pcitag = tag;
264 1.34 elric tga_mapaddrs(memt, pc, tag, &pcisize, dc);
265 1.21 nathanw dc->dc_tga_type = tga_identify(dc);
266 1.1 drochner tgac = dc->dc_tgaconf = tga_getconf(dc->dc_tga_type);
267 1.1 drochner #if 0
268 1.1 drochner /* XXX on the Alpha, pcisize = 4 * cspace_size. */
269 1.1 drochner if (tgac->tgac_cspace_size != pcisize) /* sanity */
270 1.34 elric panic("tga_init: memory size mismatch?");
271 1.1 drochner #endif
272 1.1 drochner
273 1.21 nathanw switch (TGARREG(dc, TGA_REG_GREV) & 0xff) {
274 1.19 elric case 0x01:
275 1.19 elric case 0x02:
276 1.19 elric case 0x03:
277 1.19 elric case 0x04:
278 1.19 elric dc->dc_tga2 = 0;
279 1.19 elric break;
280 1.19 elric case 0x20:
281 1.19 elric case 0x21:
282 1.19 elric case 0x22:
283 1.19 elric dc->dc_tga2 = 1;
284 1.19 elric break;
285 1.19 elric default:
286 1.34 elric panic("tga_init: TGA Revision not recognized");
287 1.19 elric }
288 1.19 elric
289 1.38 elric if (dc->dc_tga2)
290 1.38 elric tga2_init(dc);
291 1.60 perry
292 1.21 nathanw switch (TGARREG(dc, TGA_REG_VHCR) & 0x1ff) { /* XXX */
293 1.1 drochner case 0:
294 1.1 drochner dc->dc_wid = 8192;
295 1.1 drochner break;
296 1.1 drochner
297 1.1 drochner case 1:
298 1.1 drochner dc->dc_wid = 8196;
299 1.1 drochner break;
300 1.1 drochner
301 1.1 drochner default:
302 1.21 nathanw dc->dc_wid = (TGARREG(dc, TGA_REG_VHCR) & 0x1ff) * 4; /* XXX */
303 1.1 drochner break;
304 1.29 thorpej }
305 1.29 thorpej
306 1.29 thorpej /*
307 1.29 thorpej * XXX XXX Turning off "odd" shouldn't be necessary,
308 1.29 thorpej * XXX XXX but I can't make X work with the weird size.
309 1.29 thorpej */
310 1.29 thorpej if ((TGARREG(dc, TGA_REG_VHCR) & 0x00000001) != 0 && /* XXX */
311 1.29 thorpej (TGARREG(dc, TGA_REG_VHCR) & 0x80000000) != 0) { /* XXX */
312 1.29 thorpej TGAWREG(dc, TGA_REG_VHCR,
313 1.29 thorpej (TGARREG(dc, TGA_REG_VHCR) & ~0x80000001));
314 1.29 thorpej dc->dc_wid -= 4;
315 1.1 drochner }
316 1.1 drochner
317 1.1 drochner dc->dc_rowbytes = dc->dc_wid * (dc->dc_tgaconf->tgac_phys_depth / 8);
318 1.21 nathanw dc->dc_ht = (TGARREG(dc, TGA_REG_VVCR) & 0x7ff); /* XXX */
319 1.1 drochner
320 1.1 drochner /* XXX this seems to be what DEC does */
321 1.21 nathanw TGAWREG(dc, TGA_REG_CCBR, 0);
322 1.21 nathanw TGAWREG(dc, TGA_REG_VVBR, 1);
323 1.1 drochner dc->dc_videobase = dc->dc_vaddr + tgac->tgac_dbuf[0] +
324 1.1 drochner 1 * tgac->tgac_vvbr_units;
325 1.1 drochner dc->dc_blanked = 1;
326 1.1 drochner tga_unblank(dc);
327 1.60 perry
328 1.1 drochner /*
329 1.1 drochner * Set all bits in the pixel mask, to enable writes to all pixels.
330 1.1 drochner * It seems that the console firmware clears some of them
331 1.1 drochner * under some circumstances, which causes cute vertical stripes.
332 1.1 drochner */
333 1.21 nathanw TGAWREG(dc, TGA_REG_GPXR_P, 0xffffffff);
334 1.1 drochner
335 1.1 drochner /* clear the screen */
336 1.1 drochner for (i = 0; i < dc->dc_ht * dc->dc_rowbytes; i += sizeof(u_int32_t))
337 1.1 drochner *(u_int32_t *)(dc->dc_videobase + i) = 0;
338 1.1 drochner
339 1.23 nathanw /* Initialize rasops descriptor */
340 1.23 nathanw rip = &dc->dc_rinfo;
341 1.23 nathanw rip->ri_flg = RI_CENTER;
342 1.23 nathanw rip->ri_depth = tgac->tgac_phys_depth;
343 1.23 nathanw rip->ri_bits = (void *)dc->dc_videobase;
344 1.23 nathanw rip->ri_width = dc->dc_wid;
345 1.23 nathanw rip->ri_height = dc->dc_ht;
346 1.23 nathanw rip->ri_stride = dc->dc_rowbytes;
347 1.23 nathanw rip->ri_hw = dc;
348 1.23 nathanw
349 1.23 nathanw if (tgac->tgac_phys_depth == 32) {
350 1.23 nathanw rip->ri_rnum = 8;
351 1.23 nathanw rip->ri_gnum = 8;
352 1.23 nathanw rip->ri_bnum = 8;
353 1.23 nathanw rip->ri_rpos = 16;
354 1.23 nathanw rip->ri_gpos = 8;
355 1.23 nathanw rip->ri_bpos = 0;
356 1.23 nathanw }
357 1.23 nathanw
358 1.23 nathanw wsfont_init();
359 1.23 nathanw /* prefer 8 pixel wide font */
360 1.40 ad cookie = wsfont_find(NULL, 8, 0, 0, WSDISPLAY_FONTORDER_R2L,
361 1.40 ad WSDISPLAY_FONTORDER_L2R);
362 1.40 ad if (cookie <= 0)
363 1.40 ad cookie = wsfont_find(NULL, 0, 0, 0, WSDISPLAY_FONTORDER_R2L,
364 1.40 ad WSDISPLAY_FONTORDER_L2R);
365 1.23 nathanw if (cookie <= 0) {
366 1.23 nathanw printf("tga: no appropriate fonts.\n");
367 1.23 nathanw return;
368 1.23 nathanw }
369 1.23 nathanw
370 1.23 nathanw /* the accelerated tga_putchar() needs LSbit left */
371 1.40 ad if (wsfont_lock(cookie, &dc->dc_rinfo.ri_font)) {
372 1.23 nathanw printf("tga: couldn't lock font\n");
373 1.23 nathanw return;
374 1.23 nathanw }
375 1.23 nathanw dc->dc_rinfo.ri_wsfcookie = cookie;
376 1.23 nathanw
377 1.23 nathanw rasops_init(rip, 34, 80);
378 1.60 perry
379 1.23 nathanw /* add our accelerated functions */
380 1.60 perry /* XXX shouldn't have to do this; rasops should leave non-NULL
381 1.23 nathanw * XXX entries alone.
382 1.23 nathanw */
383 1.23 nathanw dc->dc_rinfo.ri_ops.copyrows = tga_copyrows;
384 1.23 nathanw dc->dc_rinfo.ri_ops.eraserows = tga_eraserows;
385 1.23 nathanw dc->dc_rinfo.ri_ops.erasecols = tga_erasecols;
386 1.23 nathanw dc->dc_rinfo.ri_ops.copycols = tga_copycols;
387 1.60 perry dc->dc_rinfo.ri_ops.putchar = tga_putchar;
388 1.23 nathanw
389 1.23 nathanw tga_stdscreen.nrows = dc->dc_rinfo.ri_rows;
390 1.23 nathanw tga_stdscreen.ncols = dc->dc_rinfo.ri_cols;
391 1.23 nathanw tga_stdscreen.textops = &dc->dc_rinfo.ri_ops;
392 1.23 nathanw tga_stdscreen.capabilities = dc->dc_rinfo.ri_caps;
393 1.1 drochner
394 1.22 nathanw
395 1.22 nathanw dc->dc_intrenabled = 0;
396 1.1 drochner }
397 1.1 drochner
398 1.1 drochner void
399 1.1 drochner tgaattach(parent, self, aux)
400 1.1 drochner struct device *parent, *self;
401 1.1 drochner void *aux;
402 1.1 drochner {
403 1.1 drochner struct pci_attach_args *pa = aux;
404 1.1 drochner struct tga_softc *sc = (struct tga_softc *)self;
405 1.1 drochner struct wsemuldisplaydev_attach_args aa;
406 1.1 drochner pci_intr_handle_t intrh;
407 1.1 drochner const char *intrstr;
408 1.1 drochner u_int8_t rev;
409 1.1 drochner int console;
410 1.1 drochner
411 1.25 soda #if defined(__alpha__) || defined(arc)
412 1.1 drochner console = (pa->pa_tag == tga_console_dc.dc_pcitag);
413 1.1 drochner #else
414 1.1 drochner console = 0;
415 1.1 drochner #endif
416 1.1 drochner if (console) {
417 1.1 drochner sc->sc_dc = &tga_console_dc;
418 1.1 drochner sc->nscreens = 1;
419 1.1 drochner } else {
420 1.1 drochner sc->sc_dc = (struct tga_devconfig *)
421 1.39 tsutsui malloc(sizeof(struct tga_devconfig), M_DEVBUF,
422 1.39 tsutsui M_WAITOK|M_ZERO);
423 1.34 elric tga_init(pa->pa_memt, pa->pa_pc, pa->pa_tag, sc->sc_dc);
424 1.1 drochner }
425 1.53 tsutsui if (sc->sc_dc->dc_vaddr == 0) {
426 1.1 drochner printf(": couldn't map memory space; punt!\n");
427 1.1 drochner return;
428 1.1 drochner }
429 1.1 drochner
430 1.1 drochner /* XXX say what's going on. */
431 1.1 drochner intrstr = NULL;
432 1.30 sommerfe if (pci_intr_map(pa, &intrh)) {
433 1.17 elric printf(": couldn't map interrupt");
434 1.17 elric return;
435 1.17 elric }
436 1.17 elric intrstr = pci_intr_string(pa->pa_pc, intrh);
437 1.17 elric sc->sc_intr = pci_intr_establish(pa->pa_pc, intrh, IPL_TTY, tga_intr,
438 1.17 elric sc->sc_dc);
439 1.17 elric if (sc->sc_intr == NULL) {
440 1.17 elric printf(": couldn't establish interrupt");
441 1.17 elric if (intrstr != NULL)
442 1.17 elric printf("at %s", intrstr);
443 1.17 elric printf("\n");
444 1.17 elric return;
445 1.1 drochner }
446 1.1 drochner
447 1.1 drochner rev = PCI_REVISION(pa->pa_class);
448 1.1 drochner switch (rev) {
449 1.17 elric case 0x1:
450 1.17 elric case 0x2:
451 1.17 elric case 0x3:
452 1.17 elric printf(": DC21030 step %c", 'A' + rev - 1);
453 1.17 elric break;
454 1.17 elric case 0x20:
455 1.17 elric printf(": TGA2 abstract software model");
456 1.17 elric break;
457 1.19 elric case 0x21:
458 1.19 elric case 0x22:
459 1.17 elric printf(": TGA2 pass %d", rev - 0x20);
460 1.1 drochner break;
461 1.1 drochner
462 1.1 drochner default:
463 1.1 drochner printf("unknown stepping (0x%x)", rev);
464 1.1 drochner break;
465 1.1 drochner }
466 1.1 drochner printf(", ");
467 1.1 drochner
468 1.17 elric /*
469 1.17 elric * Get RAMDAC function vectors and call the RAMDAC functions
470 1.17 elric * to allocate its private storage and pass that back to us.
471 1.17 elric */
472 1.22 nathanw
473 1.22 nathanw sc->sc_dc->dc_ramdac_funcs = sc->sc_dc->dc_tgaconf->ramdac_funcs();
474 1.19 elric if (!sc->sc_dc->dc_tga2) {
475 1.60 perry if (sc->sc_dc->dc_tgaconf->ramdac_funcs == bt485_funcs)
476 1.60 perry sc->sc_dc->dc_ramdac_cookie =
477 1.22 nathanw sc->sc_dc->dc_ramdac_funcs->ramdac_register(sc->sc_dc,
478 1.22 nathanw tga_sched_update, tga_ramdac_wr, tga_ramdac_rd);
479 1.22 nathanw else
480 1.60 perry sc->sc_dc->dc_ramdac_cookie =
481 1.22 nathanw sc->sc_dc->dc_ramdac_funcs->ramdac_register(sc->sc_dc,
482 1.22 nathanw tga_sched_update, tga_bt463_wr, tga_bt463_rd);
483 1.17 elric } else {
484 1.60 perry sc->sc_dc->dc_ramdac_cookie =
485 1.60 perry sc->sc_dc->dc_ramdac_funcs->ramdac_register(sc->sc_dc,
486 1.22 nathanw tga_sched_update, tga2_ramdac_wr, tga2_ramdac_rd);
487 1.38 elric
488 1.38 elric /* XXX this is a bit of a hack, setting the dotclock here */
489 1.38 elric if (sc->sc_dc->dc_tgaconf->ramdac_funcs != bt485_funcs)
490 1.38 elric (*sc->sc_dc->dc_ramdac_funcs->ramdac_set_dotclock)
491 1.38 elric (sc->sc_dc->dc_ramdac_cookie,
492 1.38 elric tga_getdotclock(sc->sc_dc));
493 1.17 elric }
494 1.17 elric
495 1.17 elric /*
496 1.17 elric * Initialize the RAMDAC. Initialization includes disabling
497 1.38 elric * cursor, setting a sane colormap, etc. We presume that we've
498 1.38 elric * filled in the necessary dot clock for PowerStorm 4d20.
499 1.17 elric */
500 1.17 elric (*sc->sc_dc->dc_ramdac_funcs->ramdac_init)(sc->sc_dc->dc_ramdac_cookie);
501 1.21 nathanw TGAWREG(sc->sc_dc, TGA_REG_SISR, 0x00000001); /* XXX */
502 1.17 elric
503 1.1 drochner if (sc->sc_dc->dc_tgaconf == NULL) {
504 1.1 drochner printf("unknown board configuration\n");
505 1.1 drochner return;
506 1.1 drochner }
507 1.1 drochner printf("board type %s\n", sc->sc_dc->dc_tgaconf->tgac_name);
508 1.1 drochner printf("%s: %d x %d, %dbpp, %s RAMDAC\n", sc->sc_dev.dv_xname,
509 1.1 drochner sc->sc_dc->dc_wid, sc->sc_dc->dc_ht,
510 1.1 drochner sc->sc_dc->dc_tgaconf->tgac_phys_depth,
511 1.17 elric sc->sc_dc->dc_ramdac_funcs->ramdac_name);
512 1.1 drochner
513 1.1 drochner if (intrstr != NULL)
514 1.1 drochner printf("%s: interrupting at %s\n", sc->sc_dev.dv_xname,
515 1.1 drochner intrstr);
516 1.1 drochner
517 1.1 drochner aa.console = console;
518 1.1 drochner aa.scrdata = &tga_screenlist;
519 1.1 drochner aa.accessops = &tga_accessops;
520 1.1 drochner aa.accesscookie = sc;
521 1.1 drochner
522 1.1 drochner config_found(self, &aa, wsemuldisplaydevprint);
523 1.22 nathanw
524 1.22 nathanw config_interrupts(self, tga_config_interrupts);
525 1.22 nathanw }
526 1.22 nathanw
527 1.60 perry static void
528 1.22 nathanw tga_config_interrupts (d)
529 1.22 nathanw struct device *d;
530 1.22 nathanw {
531 1.22 nathanw struct tga_softc *sc = (struct tga_softc *)d;
532 1.22 nathanw sc->sc_dc->dc_intrenabled = 1;
533 1.1 drochner }
534 1.1 drochner
535 1.1 drochner int
536 1.62 jmmv tga_ioctl(v, vs, cmd, data, flag, l)
537 1.1 drochner void *v;
538 1.62 jmmv void *vs;
539 1.1 drochner u_long cmd;
540 1.1 drochner caddr_t data;
541 1.1 drochner int flag;
542 1.61 christos struct lwp *l;
543 1.1 drochner {
544 1.1 drochner struct tga_softc *sc = v;
545 1.1 drochner struct tga_devconfig *dc = sc->sc_dc;
546 1.17 elric struct ramdac_funcs *dcrf = dc->dc_ramdac_funcs;
547 1.17 elric struct ramdac_cookie *dcrc = dc->dc_ramdac_cookie;
548 1.1 drochner
549 1.1 drochner switch (cmd) {
550 1.1 drochner case WSDISPLAYIO_GTYPE:
551 1.1 drochner *(u_int *)data = WSDISPLAY_TYPE_TGA;
552 1.1 drochner return (0);
553 1.1 drochner
554 1.1 drochner case WSDISPLAYIO_GINFO:
555 1.1 drochner #define wsd_fbip ((struct wsdisplay_fbinfo *)data)
556 1.1 drochner wsd_fbip->height = sc->sc_dc->dc_ht;
557 1.1 drochner wsd_fbip->width = sc->sc_dc->dc_wid;
558 1.1 drochner wsd_fbip->depth = sc->sc_dc->dc_tgaconf->tgac_phys_depth;
559 1.38 elric #if 0
560 1.1 drochner wsd_fbip->cmsize = 256; /* XXX ??? */
561 1.38 elric #else
562 1.38 elric wsd_fbip->cmsize = 1024; /* XXX ??? */
563 1.38 elric #endif
564 1.12 thorpej #undef wsd_fbip
565 1.1 drochner return (0);
566 1.1 drochner
567 1.1 drochner case WSDISPLAYIO_GETCMAP:
568 1.17 elric return (*dcrf->ramdac_get_cmap)(dcrc,
569 1.1 drochner (struct wsdisplay_cmap *)data);
570 1.1 drochner
571 1.1 drochner case WSDISPLAYIO_PUTCMAP:
572 1.17 elric return (*dcrf->ramdac_set_cmap)(dcrc,
573 1.1 drochner (struct wsdisplay_cmap *)data);
574 1.1 drochner
575 1.12 thorpej case WSDISPLAYIO_SVIDEO:
576 1.1 drochner if (*(u_int *)data == WSDISPLAYIO_VIDEO_OFF)
577 1.1 drochner tga_blank(sc->sc_dc);
578 1.1 drochner else
579 1.1 drochner tga_unblank(sc->sc_dc);
580 1.1 drochner return (0);
581 1.1 drochner
582 1.12 thorpej case WSDISPLAYIO_GVIDEO:
583 1.1 drochner *(u_int *)data = dc->dc_blanked ?
584 1.1 drochner WSDISPLAYIO_VIDEO_OFF : WSDISPLAYIO_VIDEO_ON;
585 1.1 drochner return (0);
586 1.1 drochner
587 1.1 drochner case WSDISPLAYIO_GCURPOS:
588 1.17 elric return (*dcrf->ramdac_get_curpos)(dcrc,
589 1.1 drochner (struct wsdisplay_curpos *)data);
590 1.1 drochner
591 1.1 drochner case WSDISPLAYIO_SCURPOS:
592 1.17 elric return (*dcrf->ramdac_set_curpos)(dcrc,
593 1.1 drochner (struct wsdisplay_curpos *)data);
594 1.1 drochner
595 1.1 drochner case WSDISPLAYIO_GCURMAX:
596 1.17 elric return (*dcrf->ramdac_get_curmax)(dcrc,
597 1.1 drochner (struct wsdisplay_curpos *)data);
598 1.1 drochner
599 1.1 drochner case WSDISPLAYIO_GCURSOR:
600 1.17 elric return (*dcrf->ramdac_get_cursor)(dcrc,
601 1.1 drochner (struct wsdisplay_cursor *)data);
602 1.1 drochner
603 1.1 drochner case WSDISPLAYIO_SCURSOR:
604 1.17 elric return (*dcrf->ramdac_set_cursor)(dcrc,
605 1.1 drochner (struct wsdisplay_cursor *)data);
606 1.1 drochner }
607 1.41 atatat return (EPASSTHROUGH);
608 1.1 drochner }
609 1.1 drochner
610 1.22 nathanw static int
611 1.17 elric tga_sched_update(v, f)
612 1.17 elric void *v;
613 1.59 perry void (*f)(void *);
614 1.17 elric {
615 1.17 elric struct tga_devconfig *dc = v;
616 1.17 elric
617 1.22 nathanw if (dc->dc_intrenabled) {
618 1.22 nathanw /* Arrange for f to be called at the next end-of-frame interrupt */
619 1.22 nathanw dc->dc_ramdac_intr = f;
620 1.22 nathanw TGAWREG(dc, TGA_REG_SISR, 0x00010000);
621 1.22 nathanw } else {
622 1.22 nathanw /* Spin until the end-of-frame, then call f */
623 1.22 nathanw TGAWREG(dc, TGA_REG_SISR, 0x00010001);
624 1.22 nathanw TGAREGWB(dc, TGA_REG_SISR, 1);
625 1.22 nathanw while ((TGARREG(dc, TGA_REG_SISR) & 0x00000001) == 0)
626 1.22 nathanw ;
627 1.22 nathanw f(dc->dc_ramdac_cookie);
628 1.22 nathanw TGAWREG(dc, TGA_REG_SISR, 0x00000001);
629 1.22 nathanw TGAREGWB(dc, TGA_REG_SISR, 1);
630 1.22 nathanw }
631 1.60 perry
632 1.17 elric return 0;
633 1.17 elric }
634 1.17 elric
635 1.22 nathanw static int
636 1.17 elric tga_intr(v)
637 1.17 elric void *v;
638 1.17 elric {
639 1.17 elric struct tga_devconfig *dc = v;
640 1.17 elric struct ramdac_cookie *dcrc= dc->dc_ramdac_cookie;
641 1.17 elric
642 1.22 nathanw u_int32_t reg;
643 1.22 nathanw
644 1.22 nathanw reg = TGARREG(dc, TGA_REG_SISR);
645 1.22 nathanw if (( reg & 0x00010001) != 0x00010001) {
646 1.22 nathanw /* Odd. We never set any of the other interrupt enables. */
647 1.22 nathanw if ((reg & 0x1f) != 0) {
648 1.22 nathanw /* Clear the mysterious pending interrupts. */
649 1.22 nathanw TGAWREG(dc, TGA_REG_SISR, (reg & 0x1f));
650 1.22 nathanw TGAREGWB(dc, TGA_REG_SISR, 1);
651 1.22 nathanw /* This was our interrupt, even if we're puzzled as to why
652 1.22 nathanw * we got it. Don't make the interrupt handler think it
653 1.60 perry * was a stray.
654 1.22 nathanw */
655 1.22 nathanw return -1;
656 1.22 nathanw } else {
657 1.22 nathanw return 0;
658 1.22 nathanw }
659 1.22 nathanw }
660 1.32 elric /* if we have something to do, do it */
661 1.32 elric if (dc->dc_ramdac_intr) {
662 1.32 elric dc->dc_ramdac_intr(dcrc);
663 1.32 elric dc->dc_ramdac_intr = NULL;
664 1.32 elric }
665 1.21 nathanw TGAWREG(dc, TGA_REG_SISR, 0x00000001);
666 1.22 nathanw TGAREGWB(dc, TGA_REG_SISR, 1);
667 1.17 elric return (1);
668 1.17 elric }
669 1.17 elric
670 1.26 simonb paddr_t
671 1.62 jmmv tga_mmap(v, vs, offset, prot)
672 1.1 drochner void *v;
673 1.62 jmmv void *vs;
674 1.1 drochner off_t offset;
675 1.1 drochner int prot;
676 1.1 drochner {
677 1.1 drochner struct tga_softc *sc = v;
678 1.1 drochner
679 1.10 mrg if (offset >= sc->sc_dc->dc_tgaconf->tgac_cspace_size || offset < 0)
680 1.1 drochner return -1;
681 1.24 soda
682 1.36 thorpej return (bus_space_mmap(sc->sc_dc->dc_memt, sc->sc_dc->dc_pcipaddr,
683 1.36 thorpej offset, prot, BUS_SPACE_MAP_LINEAR));
684 1.1 drochner }
685 1.1 drochner
686 1.22 nathanw static int
687 1.4 drochner tga_alloc_screen(v, type, cookiep, curxp, curyp, attrp)
688 1.1 drochner void *v;
689 1.1 drochner const struct wsscreen_descr *type;
690 1.1 drochner void **cookiep;
691 1.1 drochner int *curxp, *curyp;
692 1.4 drochner long *attrp;
693 1.1 drochner {
694 1.1 drochner struct tga_softc *sc = v;
695 1.4 drochner long defattr;
696 1.1 drochner
697 1.1 drochner if (sc->nscreens > 0)
698 1.1 drochner return (ENOMEM);
699 1.1 drochner
700 1.23 nathanw *cookiep = &sc->sc_dc->dc_rinfo; /* one and only for now */
701 1.1 drochner *curxp = 0;
702 1.1 drochner *curyp = 0;
703 1.60 perry sc->sc_dc->dc_rinfo.ri_ops.allocattr(&sc->sc_dc->dc_rinfo,
704 1.23 nathanw 0, 0, 0, &defattr);
705 1.4 drochner *attrp = defattr;
706 1.2 drochner sc->nscreens++;
707 1.1 drochner return (0);
708 1.1 drochner }
709 1.1 drochner
710 1.22 nathanw static void
711 1.1 drochner tga_free_screen(v, cookie)
712 1.1 drochner void *v;
713 1.1 drochner void *cookie;
714 1.1 drochner {
715 1.1 drochner struct tga_softc *sc = v;
716 1.1 drochner
717 1.1 drochner if (sc->sc_dc == &tga_console_dc)
718 1.1 drochner panic("tga_free_screen: console");
719 1.1 drochner
720 1.1 drochner sc->nscreens--;
721 1.1 drochner }
722 1.1 drochner
723 1.22 nathanw static int
724 1.15 drochner tga_show_screen(v, cookie, waitok, cb, cbarg)
725 1.1 drochner void *v;
726 1.1 drochner void *cookie;
727 1.15 drochner int waitok;
728 1.59 perry void (*cb)(void *, int, int);
729 1.15 drochner void *cbarg;
730 1.1 drochner {
731 1.15 drochner
732 1.15 drochner return (0);
733 1.1 drochner }
734 1.1 drochner
735 1.1 drochner int
736 1.1 drochner tga_cnattach(iot, memt, pc, bus, device, function)
737 1.1 drochner bus_space_tag_t iot, memt;
738 1.1 drochner pci_chipset_tag_t pc;
739 1.1 drochner int bus, device, function;
740 1.1 drochner {
741 1.1 drochner struct tga_devconfig *dcp = &tga_console_dc;
742 1.4 drochner long defattr;
743 1.1 drochner
744 1.34 elric tga_init(memt, pc, pci_make_tag(pc, bus, device, function), dcp);
745 1.1 drochner
746 1.1 drochner /* sanity checks */
747 1.53 tsutsui if (dcp->dc_vaddr == 0)
748 1.1 drochner panic("tga_console(%d, %d): couldn't map memory space",
749 1.1 drochner device, function);
750 1.1 drochner if (dcp->dc_tgaconf == NULL)
751 1.1 drochner panic("tga_console(%d, %d): unknown board configuration",
752 1.1 drochner device, function);
753 1.1 drochner
754 1.1 drochner /*
755 1.1 drochner * Initialize the RAMDAC but DO NOT allocate any private storage.
756 1.1 drochner * Initialization includes disabling cursor, setting a sane
757 1.1 drochner * colormap, etc. It will be reinitialized in tgaattach().
758 1.1 drochner */
759 1.38 elric if (dcp->dc_tga2) {
760 1.38 elric if (dcp->dc_tgaconf->ramdac_funcs == bt485_funcs)
761 1.38 elric bt485_cninit(dcp, tga_sched_update, tga2_ramdac_wr,
762 1.38 elric tga2_ramdac_rd);
763 1.38 elric else
764 1.38 elric ibm561_cninit(dcp, tga_sched_update, tga2_ramdac_wr,
765 1.38 elric tga2_ramdac_rd, tga_getdotclock(dcp));
766 1.38 elric } else {
767 1.23 nathanw if (dcp->dc_tgaconf->ramdac_funcs == bt485_funcs)
768 1.23 nathanw bt485_cninit(dcp, tga_sched_update, tga_ramdac_wr,
769 1.23 nathanw tga_ramdac_rd);
770 1.23 nathanw else {
771 1.23 nathanw bt463_cninit(dcp, tga_sched_update, tga_bt463_wr,
772 1.23 nathanw tga_bt463_rd);
773 1.23 nathanw }
774 1.23 nathanw }
775 1.42 junyoung dcp->dc_rinfo.ri_ops.allocattr(&dcp->dc_rinfo, 0, 0, 0, &defattr);
776 1.23 nathanw wsdisplay_cnattach(&tga_stdscreen, &dcp->dc_rinfo, 0, 0, defattr);
777 1.60 perry
778 1.1 drochner return(0);
779 1.1 drochner }
780 1.1 drochner
781 1.1 drochner /*
782 1.1 drochner * Functions to blank and unblank the display.
783 1.1 drochner */
784 1.22 nathanw static void
785 1.1 drochner tga_blank(dc)
786 1.1 drochner struct tga_devconfig *dc;
787 1.1 drochner {
788 1.1 drochner
789 1.1 drochner if (!dc->dc_blanked) {
790 1.1 drochner dc->dc_blanked = 1;
791 1.21 nathanw /* XXX */
792 1.21 nathanw TGAWREG(dc, TGA_REG_VVVR, TGARREG(dc, TGA_REG_VVVR) | VVR_BLANK);
793 1.1 drochner }
794 1.1 drochner }
795 1.1 drochner
796 1.22 nathanw static void
797 1.1 drochner tga_unblank(dc)
798 1.1 drochner struct tga_devconfig *dc;
799 1.1 drochner {
800 1.1 drochner
801 1.1 drochner if (dc->dc_blanked) {
802 1.1 drochner dc->dc_blanked = 0;
803 1.21 nathanw /* XXX */
804 1.21 nathanw TGAWREG(dc, TGA_REG_VVVR, TGARREG(dc, TGA_REG_VVVR) & ~VVR_BLANK);
805 1.1 drochner }
806 1.1 drochner }
807 1.1 drochner
808 1.1 drochner /*
809 1.1 drochner * Functions to manipulate the built-in cursor handing hardware.
810 1.1 drochner */
811 1.1 drochner int
812 1.1 drochner tga_builtin_set_cursor(dc, cursorp)
813 1.1 drochner struct tga_devconfig *dc;
814 1.1 drochner struct wsdisplay_cursor *cursorp;
815 1.1 drochner {
816 1.17 elric struct ramdac_funcs *dcrf = dc->dc_ramdac_funcs;
817 1.17 elric struct ramdac_cookie *dcrc = dc->dc_ramdac_cookie;
818 1.57 chs u_char image[512];
819 1.35 jdolecek u_int count, v;
820 1.35 jdolecek int error;
821 1.1 drochner
822 1.1 drochner v = cursorp->which;
823 1.8 thorpej if (v & WSDISPLAY_CURSOR_DOCMAP) {
824 1.17 elric error = dcrf->ramdac_check_curcmap(dcrc, cursorp);
825 1.8 thorpej if (error)
826 1.8 thorpej return (error);
827 1.8 thorpej }
828 1.1 drochner if (v & WSDISPLAY_CURSOR_DOSHAPE) {
829 1.1 drochner if ((u_int)cursorp->size.x != 64 ||
830 1.1 drochner (u_int)cursorp->size.y > 64)
831 1.1 drochner return (EINVAL);
832 1.1 drochner /* The cursor is 2 bits deep, and there is no mask */
833 1.1 drochner count = (cursorp->size.y * 64 * 2) / NBBY;
834 1.57 chs error = copyin(cursorp->image, image, count);
835 1.57 chs if (error)
836 1.57 chs return error;
837 1.1 drochner }
838 1.1 drochner if (v & WSDISPLAY_CURSOR_DOHOT) /* not supported */
839 1.1 drochner return EINVAL;
840 1.1 drochner
841 1.1 drochner /* parameters are OK; do it */
842 1.1 drochner if (v & WSDISPLAY_CURSOR_DOCUR) {
843 1.1 drochner if (cursorp->enable)
844 1.21 nathanw /* XXX */
845 1.57 chs TGAWREG(dc, TGA_REG_VVVR,
846 1.57 chs TGARREG(dc, TGA_REG_VVVR) | 0x04);
847 1.1 drochner else
848 1.21 nathanw /* XXX */
849 1.57 chs TGAWREG(dc, TGA_REG_VVVR,
850 1.57 chs TGARREG(dc, TGA_REG_VVVR) & ~0x04);
851 1.1 drochner }
852 1.1 drochner if (v & WSDISPLAY_CURSOR_DOPOS) {
853 1.57 chs TGAWREG(dc, TGA_REG_CXYR, ((cursorp->pos.y & 0xfff) << 12) |
854 1.57 chs (cursorp->pos.x & 0xfff));
855 1.1 drochner }
856 1.1 drochner if (v & WSDISPLAY_CURSOR_DOCMAP) {
857 1.17 elric dcrf->ramdac_set_curcmap(dcrc, cursorp);
858 1.1 drochner }
859 1.1 drochner if (v & WSDISPLAY_CURSOR_DOSHAPE) {
860 1.8 thorpej count = ((64 * 2) / NBBY) * cursorp->size.y;
861 1.21 nathanw TGAWREG(dc, TGA_REG_CCBR,
862 1.57 chs (TGARREG(dc, TGA_REG_CCBR) & ~0xfc00) |
863 1.57 chs (cursorp->size.y << 10));
864 1.57 chs memcpy((char *)(dc->dc_vaddr +
865 1.57 chs (TGARREG(dc, TGA_REG_CCBR) & 0x3ff)),
866 1.57 chs image, count);
867 1.1 drochner }
868 1.1 drochner return (0);
869 1.1 drochner }
870 1.1 drochner
871 1.1 drochner int
872 1.1 drochner tga_builtin_get_cursor(dc, cursorp)
873 1.1 drochner struct tga_devconfig *dc;
874 1.1 drochner struct wsdisplay_cursor *cursorp;
875 1.1 drochner {
876 1.17 elric struct ramdac_funcs *dcrf = dc->dc_ramdac_funcs;
877 1.17 elric struct ramdac_cookie *dcrc = dc->dc_ramdac_cookie;
878 1.1 drochner int count, error;
879 1.1 drochner
880 1.1 drochner cursorp->which = WSDISPLAY_CURSOR_DOALL &
881 1.1 drochner ~(WSDISPLAY_CURSOR_DOHOT | WSDISPLAY_CURSOR_DOCMAP);
882 1.21 nathanw cursorp->enable = (TGARREG(dc, TGA_REG_VVVR) & 0x04) != 0;
883 1.21 nathanw cursorp->pos.x = TGARREG(dc, TGA_REG_CXYR) & 0xfff;
884 1.21 nathanw cursorp->pos.y = (TGARREG(dc, TGA_REG_CXYR) >> 12) & 0xfff;
885 1.1 drochner cursorp->size.x = 64;
886 1.21 nathanw cursorp->size.y = (TGARREG(dc, TGA_REG_CCBR) >> 10) & 0x3f;
887 1.1 drochner
888 1.1 drochner if (cursorp->image != NULL) {
889 1.1 drochner count = (cursorp->size.y * 64 * 2) / NBBY;
890 1.1 drochner error = copyout((char *)(dc->dc_vaddr +
891 1.21 nathanw (TGARREG(dc, TGA_REG_CCBR) & 0x3ff)),
892 1.1 drochner cursorp->image, count);
893 1.1 drochner if (error)
894 1.1 drochner return (error);
895 1.1 drochner /* No mask */
896 1.1 drochner }
897 1.17 elric error = dcrf->ramdac_get_curcmap(dcrc, cursorp);
898 1.8 thorpej return (error);
899 1.1 drochner }
900 1.1 drochner
901 1.1 drochner int
902 1.1 drochner tga_builtin_set_curpos(dc, curposp)
903 1.1 drochner struct tga_devconfig *dc;
904 1.1 drochner struct wsdisplay_curpos *curposp;
905 1.1 drochner {
906 1.1 drochner
907 1.21 nathanw TGAWREG(dc, TGA_REG_CXYR,
908 1.21 nathanw ((curposp->y & 0xfff) << 12) | (curposp->x & 0xfff));
909 1.1 drochner return (0);
910 1.1 drochner }
911 1.1 drochner
912 1.1 drochner int
913 1.1 drochner tga_builtin_get_curpos(dc, curposp)
914 1.1 drochner struct tga_devconfig *dc;
915 1.1 drochner struct wsdisplay_curpos *curposp;
916 1.1 drochner {
917 1.1 drochner
918 1.21 nathanw curposp->x = TGARREG(dc, TGA_REG_CXYR) & 0xfff;
919 1.21 nathanw curposp->y = (TGARREG(dc, TGA_REG_CXYR) >> 12) & 0xfff;
920 1.1 drochner return (0);
921 1.1 drochner }
922 1.1 drochner
923 1.1 drochner int
924 1.1 drochner tga_builtin_get_curmax(dc, curposp)
925 1.1 drochner struct tga_devconfig *dc;
926 1.1 drochner struct wsdisplay_curpos *curposp;
927 1.1 drochner {
928 1.1 drochner
929 1.1 drochner curposp->x = curposp->y = 64;
930 1.1 drochner return (0);
931 1.14 ross }
932 1.14 ross
933 1.14 ross /*
934 1.14 ross * Copy columns (characters) in a row (line).
935 1.14 ross */
936 1.22 nathanw static void
937 1.14 ross tga_copycols(id, row, srccol, dstcol, ncols)
938 1.14 ross void *id;
939 1.14 ross int row, srccol, dstcol, ncols;
940 1.14 ross {
941 1.23 nathanw struct rasops_info *ri = id;
942 1.14 ross int y, srcx, dstx, nx;
943 1.14 ross
944 1.23 nathanw y = ri->ri_font->fontheight * row;
945 1.23 nathanw srcx = ri->ri_font->fontwidth * srccol;
946 1.23 nathanw dstx = ri->ri_font->fontwidth * dstcol;
947 1.23 nathanw nx = ri->ri_font->fontwidth * ncols;
948 1.23 nathanw
949 1.23 nathanw tga_rop(ri, dstx, y,
950 1.23 nathanw nx, ri->ri_font->fontheight, RAS_SRC,
951 1.23 nathanw ri, srcx, y);
952 1.14 ross }
953 1.14 ross
954 1.14 ross /*
955 1.14 ross * Copy rows (lines).
956 1.14 ross */
957 1.22 nathanw static void
958 1.14 ross tga_copyrows(id, srcrow, dstrow, nrows)
959 1.14 ross void *id;
960 1.14 ross int srcrow, dstrow, nrows;
961 1.14 ross {
962 1.23 nathanw struct rasops_info *ri = id;
963 1.14 ross int srcy, dsty, ny;
964 1.14 ross
965 1.23 nathanw srcy = ri->ri_font->fontheight * srcrow;
966 1.23 nathanw dsty = ri->ri_font->fontheight * dstrow;
967 1.23 nathanw ny = ri->ri_font->fontheight * nrows;
968 1.23 nathanw
969 1.23 nathanw tga_rop(ri, 0, dsty,
970 1.23 nathanw ri->ri_emuwidth, ny, RAS_SRC,
971 1.23 nathanw ri, 0, srcy);
972 1.14 ross }
973 1.14 ross
974 1.14 ross /* Do we need the src? */
975 1.14 ross static int needsrc[16] = { 0, 1, 1, 1, 1, 0, 1, 1, 1, 1, 0, 1, 1, 1, 1, 0 };
976 1.14 ross
977 1.14 ross /* A mapping between our API and the TGA card */
978 1.14 ross static int map_rop[16] = { 0x0, 0x8, 0x4, 0xc, 0x2, 0xa, 0x6,
979 1.14 ross 0xe, 0x1, 0x9, 0x5, 0xd, 0x3, 0xb, 0x7, 0xf
980 1.14 ross };
981 1.14 ross
982 1.14 ross /*
983 1.14 ross * Generic TGA raster op.
984 1.14 ross * This covers all possible raster ops, and
985 1.14 ross * clips the sizes and all of that.
986 1.14 ross */
987 1.14 ross static int
988 1.14 ross tga_rop(dst, dx, dy, w, h, rop, src, sx, sy)
989 1.23 nathanw struct rasops_info *dst;
990 1.14 ross int dx, dy, w, h, rop;
991 1.23 nathanw struct rasops_info *src;
992 1.14 ross int sx, sy;
993 1.14 ross {
994 1.14 ross if (!dst)
995 1.14 ross return -1;
996 1.14 ross if (needsrc[RAS_GETOP(rop)]) {
997 1.23 nathanw if (src == NULL)
998 1.14 ross return -1; /* We want a src */
999 1.14 ross /* Clip against src */
1000 1.14 ross if (sx < 0) {
1001 1.14 ross w += sx;
1002 1.14 ross sx = 0;
1003 1.14 ross }
1004 1.14 ross if (sy < 0) {
1005 1.14 ross h += sy;
1006 1.14 ross sy = 0;
1007 1.14 ross }
1008 1.23 nathanw if (sx + w > src->ri_emuwidth)
1009 1.23 nathanw w = src->ri_emuwidth - sx;
1010 1.23 nathanw if (sy + h > src->ri_emuheight)
1011 1.23 nathanw h = src->ri_emuheight - sy;
1012 1.14 ross } else {
1013 1.23 nathanw if (src != NULL)
1014 1.14 ross return -1; /* We need no src */
1015 1.14 ross }
1016 1.14 ross /* Clip against dst. We modify src regardless of using it,
1017 1.14 ross * since it really doesn't matter.
1018 1.14 ross */
1019 1.14 ross if (dx < 0) {
1020 1.14 ross w += dx;
1021 1.14 ross sx -= dx;
1022 1.14 ross dx = 0;
1023 1.14 ross }
1024 1.14 ross if (dy < 0) {
1025 1.14 ross h += dy;
1026 1.14 ross sy -= dy;
1027 1.14 ross dy = 0;
1028 1.14 ross }
1029 1.23 nathanw if (dx + w > dst->ri_emuwidth)
1030 1.23 nathanw w = dst->ri_emuwidth - dx;
1031 1.23 nathanw if (dy + h > dst->ri_emuheight)
1032 1.23 nathanw h = dst->ri_emuheight - dy;
1033 1.14 ross if (w <= 0 || h <= 0)
1034 1.14 ross return 0; /* Vacuously true; */
1035 1.23 nathanw if (!src) {
1036 1.23 nathanw /* XXX Punt! */
1037 1.23 nathanw return -1;
1038 1.23 nathanw }
1039 1.23 nathanw return tga_rop_vtov(dst, dx, dy, w, h, rop, src, sx, sy);
1040 1.14 ross }
1041 1.14 ross
1042 1.14 ross
1043 1.14 ross
1044 1.14 ross /*
1045 1.14 ross * Video to Video raster ops.
1046 1.14 ross * This function deals with all raster ops that have a src and dst
1047 1.14 ross * that are on the card.
1048 1.14 ross */
1049 1.14 ross static int
1050 1.14 ross tga_rop_vtov(dst, dx, dy, w, h, rop, src, sx, sy)
1051 1.23 nathanw struct rasops_info *dst;
1052 1.14 ross int dx, dy, w, h, rop;
1053 1.23 nathanw struct rasops_info *src;
1054 1.14 ross int sx, sy;
1055 1.14 ross {
1056 1.23 nathanw struct tga_devconfig *dc = (struct tga_devconfig *)dst->ri_hw;
1057 1.31 nathanw int srcb, dstb, tga_srcb, tga_dstb;
1058 1.31 nathanw int x, y, wb;
1059 1.31 nathanw int xstart, xend, xdir;
1060 1.14 ross int ystart, yend, ydir, yinc;
1061 1.55 mycroft int xleft, lastx, lastleft;
1062 1.14 ross int offset = 1 * dc->dc_tgaconf->tgac_vvbr_units;
1063 1.14 ross
1064 1.14 ross /*
1065 1.14 ross * I don't yet want to deal with unaligned guys, really. And we don't
1066 1.14 ross * deal with copies from one card to another.
1067 1.14 ross */
1068 1.23 nathanw if (dx % 8 != 0 || sx % 8 != 0 || src != dst) {
1069 1.23 nathanw /* XXX Punt! */
1070 1.23 nathanw /* XXX should never happen, since it's only being used to
1071 1.23 nathanw * XXX copy 8-pixel-wide characters.
1072 1.23 nathanw */
1073 1.23 nathanw return -1;
1074 1.23 nathanw }
1075 1.14 ross
1076 1.43 mycroft srcb = sy * src->ri_stride + sx * (src->ri_depth/8);
1077 1.43 mycroft dstb = dy * dst->ri_stride + dx * (dst->ri_depth/8);
1078 1.60 perry tga_srcb = offset + (sy + src->ri_yorigin) * src->ri_stride +
1079 1.43 mycroft (sx + src->ri_xorigin) * (src->ri_depth/8);
1080 1.60 perry tga_dstb = offset + (dy + dst->ri_yorigin) * dst->ri_stride +
1081 1.43 mycroft (dx + dst->ri_xorigin) * (dst->ri_depth/8);
1082 1.43 mycroft
1083 1.14 ross if (sy >= dy) {
1084 1.14 ross ystart = 0;
1085 1.43 mycroft yend = (h - 1) * dst->ri_stride;
1086 1.14 ross ydir = 1;
1087 1.14 ross } else {
1088 1.43 mycroft ystart = (h - 1) * dst->ri_stride;
1089 1.14 ross yend = 0;
1090 1.14 ross ydir = -1;
1091 1.14 ross }
1092 1.43 mycroft yinc = ydir * dst->ri_stride;
1093 1.43 mycroft
1094 1.43 mycroft wb = w * (dst->ri_depth / 8);
1095 1.44 mycroft if (sx >= dx || (sx + w) <= dx) { /* copy forwards */
1096 1.14 ross xstart = 0;
1097 1.43 mycroft xend = wb;
1098 1.14 ross xdir = 1;
1099 1.44 mycroft } else { /* copy backwards */
1100 1.43 mycroft xstart = wb;
1101 1.14 ross xend = 0;
1102 1.14 ross xdir = -1;
1103 1.14 ross }
1104 1.31 nathanw
1105 1.45 mycroft TGAWALREG(dc, TGA_REG_GMOR, 3, 0x0007); /* Copy mode */
1106 1.31 nathanw TGAWALREG(dc, TGA_REG_GOPR, 3, map_rop[rop]); /* Set up the op */
1107 1.45 mycroft TGAWALREG(dc, TGA_REG_GPSR, 3, 0); /* No shift */
1108 1.31 nathanw
1109 1.31 nathanw /*
1110 1.31 nathanw * we have 3 sizes of pixels to move in X direction:
1111 1.31 nathanw * 4 * 64 (unrolled TGA ops)
1112 1.31 nathanw * 64 (single TGA op)
1113 1.31 nathanw * 4 (CPU, using long word)
1114 1.31 nathanw */
1115 1.31 nathanw
1116 1.31 nathanw if (xdir == 1) { /* move to the left */
1117 1.31 nathanw
1118 1.56 mycroft if (wb & ~63)
1119 1.31 nathanw for (y = ystart; (ydir * y) <= (ydir * yend); y += yinc) {
1120 1.31 nathanw /* 4*64 byte chunks */
1121 1.43 mycroft for (xleft = wb, x = xstart; xleft >= 4*64;
1122 1.43 mycroft x += 4*64, xleft -= 4*64) {
1123 1.31 nathanw
1124 1.60 perry /* XXX XXX Eight writes to different addresses should fill
1125 1.31 nathanw * XXX XXX up the write buffers on 21064 and 21164 chips,
1126 1.31 nathanw * XXX XXX but later CPUs might have larger write buffers which
1127 1.31 nathanw * XXX XXX require further unrolling of this loop, or the
1128 1.31 nathanw * XXX XXX insertion of memory barriers.
1129 1.31 nathanw */
1130 1.31 nathanw TGAWALREG(dc, TGA_REG_GCSR, 0, tga_srcb + y + x + 0 * 64);
1131 1.31 nathanw TGAWALREG(dc, TGA_REG_GCDR, 0, tga_dstb + y + x + 0 * 64);
1132 1.31 nathanw TGAWALREG(dc, TGA_REG_GCSR, 1, tga_srcb + y + x + 1 * 64);
1133 1.31 nathanw TGAWALREG(dc, TGA_REG_GCDR, 1, tga_dstb + y + x + 1 * 64);
1134 1.31 nathanw TGAWALREG(dc, TGA_REG_GCSR, 2, tga_srcb + y + x + 2 * 64);
1135 1.31 nathanw TGAWALREG(dc, TGA_REG_GCDR, 2, tga_dstb + y + x + 2 * 64);
1136 1.31 nathanw TGAWALREG(dc, TGA_REG_GCSR, 3, tga_srcb + y + x + 3 * 64);
1137 1.31 nathanw TGAWALREG(dc, TGA_REG_GCDR, 3, tga_dstb + y + x + 3 * 64);
1138 1.31 nathanw }
1139 1.31 nathanw
1140 1.31 nathanw /* 64 byte chunks */
1141 1.43 mycroft for (; xleft >= 64; x += 64, xleft -= 64) {
1142 1.31 nathanw TGAWALREG(dc, TGA_REG_GCSR, 0, tga_srcb + y + x + 0 * 64);
1143 1.31 nathanw TGAWALREG(dc, TGA_REG_GCDR, 0, tga_dstb + y + x + 0 * 64);
1144 1.31 nathanw }
1145 1.55 mycroft }
1146 1.43 mycroft
1147 1.31 nathanw TGAWALREG(dc, TGA_REG_GOPR, 0, 0x0003); /* op -> dst = src */
1148 1.31 nathanw TGAWALREG(dc, TGA_REG_GMOR, 0, 0x0000); /* Simple mode */
1149 1.31 nathanw
1150 1.55 mycroft lastleft = wb & 63;
1151 1.43 mycroft if (lastleft) {
1152 1.55 mycroft lastx = xstart + (wb & ~63);
1153 1.43 mycroft for (y = ystart; (ydir * y) <= (ydir * yend); y += yinc) {
1154 1.43 mycroft /* 4 byte granularity */
1155 1.43 mycroft for (x = lastx, xleft = lastleft; xleft >= 4;
1156 1.43 mycroft x += 4, xleft -= 4) {
1157 1.43 mycroft *(uint32_t *)(dst->ri_bits + dstb + y + x + 0 * 4) =
1158 1.43 mycroft *(uint32_t *)(dst->ri_bits + srcb + y + x + 0 * 4);
1159 1.43 mycroft }
1160 1.31 nathanw }
1161 1.31 nathanw }
1162 1.31 nathanw }
1163 1.31 nathanw else { /* above move to the left, below move to the right */
1164 1.31 nathanw
1165 1.56 mycroft if (wb & ~63)
1166 1.31 nathanw for (y = ystart; (ydir * y) <= (ydir * yend); y += yinc) {
1167 1.31 nathanw /* 4*64 byte chunks */
1168 1.43 mycroft for (xleft = wb, x = xstart; xleft >= 4*64;
1169 1.43 mycroft x -= 4*64, xleft -= 4*64) {
1170 1.31 nathanw
1171 1.60 perry /* XXX XXX Eight writes to different addresses should fill
1172 1.31 nathanw * XXX XXX up the write buffers on 21064 and 21164 chips,
1173 1.31 nathanw * XXX XXX but later CPUs might have larger write buffers which
1174 1.31 nathanw * XXX XXX require further unrolling of this loop, or the
1175 1.31 nathanw * XXX XXX insertion of memory barriers.
1176 1.31 nathanw */
1177 1.43 mycroft TGAWALREG(dc, TGA_REG_GCSR, 0, tga_srcb + y + x - 1 * 64);
1178 1.43 mycroft TGAWALREG(dc, TGA_REG_GCDR, 0, tga_dstb + y + x - 1 * 64);
1179 1.43 mycroft TGAWALREG(dc, TGA_REG_GCSR, 1, tga_srcb + y + x - 2 * 64);
1180 1.43 mycroft TGAWALREG(dc, TGA_REG_GCDR, 1, tga_dstb + y + x - 2 * 64);
1181 1.43 mycroft TGAWALREG(dc, TGA_REG_GCSR, 2, tga_srcb + y + x - 3 * 64);
1182 1.43 mycroft TGAWALREG(dc, TGA_REG_GCDR, 2, tga_dstb + y + x - 3 * 64);
1183 1.43 mycroft TGAWALREG(dc, TGA_REG_GCSR, 3, tga_srcb + y + x - 4 * 64);
1184 1.43 mycroft TGAWALREG(dc, TGA_REG_GCDR, 3, tga_dstb + y + x - 4 * 64);
1185 1.31 nathanw }
1186 1.31 nathanw
1187 1.31 nathanw /* 64 byte chunks */
1188 1.43 mycroft for (; xleft >= 64; x -= 64, xleft -= 64) {
1189 1.43 mycroft TGAWALREG(dc, TGA_REG_GCSR, 0, tga_srcb + y + x - 1 * 64);
1190 1.43 mycroft TGAWALREG(dc, TGA_REG_GCDR, 0, tga_dstb + y + x - 1 * 64);
1191 1.31 nathanw }
1192 1.55 mycroft }
1193 1.43 mycroft
1194 1.31 nathanw TGAWALREG(dc, TGA_REG_GOPR, 0, 0x0003); /* op -> dst = src */
1195 1.31 nathanw TGAWALREG(dc, TGA_REG_GMOR, 0, 0x0000); /* Simple mode */
1196 1.31 nathanw
1197 1.55 mycroft lastleft = wb & 63;
1198 1.43 mycroft if (lastleft) {
1199 1.55 mycroft lastx = xstart - (wb & ~63);
1200 1.43 mycroft for (y = ystart; (ydir * y) <= (ydir * yend); y += yinc) {
1201 1.43 mycroft /* 4 byte granularity */
1202 1.43 mycroft for (x = lastx, xleft = lastleft; xleft >= 4;
1203 1.43 mycroft x -= 4, xleft -= 4) {
1204 1.43 mycroft *(uint32_t *)(dst->ri_bits + dstb + y + x - 1 * 4) =
1205 1.43 mycroft *(uint32_t *)(dst->ri_bits + srcb + y + x - 1 * 4);
1206 1.43 mycroft }
1207 1.31 nathanw }
1208 1.14 ross }
1209 1.14 ross }
1210 1.14 ross return 0;
1211 1.17 elric }
1212 1.23 nathanw
1213 1.23 nathanw
1214 1.23 nathanw void tga_putchar (c, row, col, uc, attr)
1215 1.23 nathanw void *c;
1216 1.23 nathanw int row, col;
1217 1.23 nathanw u_int uc;
1218 1.23 nathanw long attr;
1219 1.23 nathanw {
1220 1.23 nathanw struct rasops_info *ri = c;
1221 1.23 nathanw struct tga_devconfig *dc = ri->ri_hw;
1222 1.23 nathanw int fs, height, width;
1223 1.23 nathanw u_char *fr;
1224 1.23 nathanw int32_t *rp;
1225 1.23 nathanw
1226 1.23 nathanw rp = (int32_t *)(ri->ri_bits + row*ri->ri_yscale + col*ri->ri_xscale);
1227 1.23 nathanw
1228 1.23 nathanw height = ri->ri_font->fontheight;
1229 1.23 nathanw width = ri->ri_font->fontwidth;
1230 1.23 nathanw
1231 1.23 nathanw uc -= ri->ri_font->firstchar;
1232 1.23 nathanw fr = (u_char *)ri->ri_font->data + uc * ri->ri_fontscale;
1233 1.23 nathanw fs = ri->ri_font->stride;
1234 1.23 nathanw
1235 1.23 nathanw /* Set foreground and background color. XXX memoize this somehow?
1236 1.23 nathanw * The rasops code has already expanded the color entry to 32 bits
1237 1.23 nathanw * for us, even for 8-bit displays, so we don't have to do anything.
1238 1.23 nathanw */
1239 1.23 nathanw TGAWREG(dc, TGA_REG_GFGR, ri->ri_devcmap[(attr >> 24) & 15]);
1240 1.23 nathanw TGAWREG(dc, TGA_REG_GBGR, ri->ri_devcmap[(attr >> 16) & 15]);
1241 1.60 perry
1242 1.23 nathanw /* Set raster operation to "copy"... */
1243 1.23 nathanw if (ri->ri_depth == 8)
1244 1.23 nathanw TGAWREG(dc, TGA_REG_GOPR, 0x3);
1245 1.23 nathanw else /* ... and in 24-bit mode, set the destination bitmap to 24-bit. */
1246 1.23 nathanw TGAWREG(dc, TGA_REG_GOPR, 0x3 | (0x3 << 8));
1247 1.23 nathanw
1248 1.23 nathanw /* Set which pixels we're drawing (of a possible 32). */
1249 1.23 nathanw TGAWREG(dc, TGA_REG_GPXR_P, (1 << width) - 1);
1250 1.23 nathanw
1251 1.23 nathanw /* Set drawing mode to opaque stipple. */
1252 1.23 nathanw TGAWREG(dc, TGA_REG_GMOR, 0x1);
1253 1.60 perry
1254 1.23 nathanw /* Insert write barrier before actually sending data */
1255 1.23 nathanw /* XXX Abuses the fact that there is only one write barrier on Alphas */
1256 1.23 nathanw TGAREGWB(dc, TGA_REG_GMOR, 1);
1257 1.23 nathanw
1258 1.23 nathanw while(height--) {
1259 1.23 nathanw /* The actual stipple write */
1260 1.60 perry *rp = fr[0] | (fr[1] << 8) | (fr[2] << 16) | (fr[3] << 24);
1261 1.60 perry
1262 1.23 nathanw fr += fs;
1263 1.23 nathanw rp = (int32_t *)((caddr_t)rp + ri->ri_stride);
1264 1.23 nathanw }
1265 1.23 nathanw
1266 1.23 nathanw /* Do underline */
1267 1.23 nathanw if ((attr & 1) != 0) {
1268 1.23 nathanw rp = (int32_t *)((caddr_t)rp - (ri->ri_stride << 1));
1269 1.23 nathanw *rp = 0xffffffff;
1270 1.23 nathanw }
1271 1.23 nathanw
1272 1.23 nathanw /* Set grapics mode back to normal. */
1273 1.23 nathanw TGAWREG(dc, TGA_REG_GMOR, 0);
1274 1.23 nathanw TGAWREG(dc, TGA_REG_GPXR_P, 0xffffffff);
1275 1.23 nathanw
1276 1.23 nathanw }
1277 1.23 nathanw
1278 1.23 nathanw static void
1279 1.23 nathanw tga_eraserows(c, row, num, attr)
1280 1.23 nathanw void *c;
1281 1.23 nathanw int row, num;
1282 1.23 nathanw long attr;
1283 1.23 nathanw {
1284 1.23 nathanw struct rasops_info *ri = c;
1285 1.23 nathanw struct tga_devconfig *dc = ri->ri_hw;
1286 1.23 nathanw int32_t color, lines, pixels;
1287 1.23 nathanw int32_t *rp;
1288 1.23 nathanw
1289 1.23 nathanw color = ri->ri_devcmap[(attr >> 16) & 15];
1290 1.23 nathanw rp = (int32_t *)(ri->ri_bits + row*ri->ri_yscale);
1291 1.23 nathanw lines = num * ri->ri_font->fontheight;
1292 1.23 nathanw pixels = ri->ri_emuwidth - 1;
1293 1.23 nathanw
1294 1.23 nathanw /* Set fill color in block-color registers */
1295 1.23 nathanw TGAWREG(dc, TGA_REG_GBCR0, color);
1296 1.23 nathanw TGAWREG(dc, TGA_REG_GBCR1, color);
1297 1.23 nathanw if (ri->ri_depth != 8) {
1298 1.23 nathanw TGAWREG(dc, TGA_REG_GBCR2, color);
1299 1.23 nathanw TGAWREG(dc, TGA_REG_GBCR3, color);
1300 1.23 nathanw TGAWREG(dc, TGA_REG_GBCR4, color);
1301 1.23 nathanw TGAWREG(dc, TGA_REG_GBCR5, color);
1302 1.23 nathanw TGAWREG(dc, TGA_REG_GBCR6, color);
1303 1.23 nathanw TGAWREG(dc, TGA_REG_GBCR7, color);
1304 1.23 nathanw }
1305 1.23 nathanw
1306 1.23 nathanw /* Set raster operation to "copy"... */
1307 1.23 nathanw if (ri->ri_depth == 8)
1308 1.23 nathanw TGAWREG(dc, TGA_REG_GOPR, 0x3);
1309 1.23 nathanw else /* ... and in 24-bit mode, set the destination bitmap to 24-bit. */
1310 1.23 nathanw TGAWREG(dc, TGA_REG_GOPR, 0x3 | (0x3 << 8));
1311 1.23 nathanw
1312 1.23 nathanw /* Set which pixels we're drawing (of a possible 32). */
1313 1.23 nathanw TGAWREG(dc, TGA_REG_GDAR, 0xffffffff);
1314 1.23 nathanw
1315 1.23 nathanw /* Set drawing mode to block fill. */
1316 1.23 nathanw TGAWREG(dc, TGA_REG_GMOR, 0x2d);
1317 1.60 perry
1318 1.23 nathanw /* Insert write barrier before actually sending data */
1319 1.23 nathanw /* XXX Abuses the fact that there is only one write barrier on Alphas */
1320 1.23 nathanw TGAREGWB(dc, TGA_REG_GMOR, 1);
1321 1.23 nathanw
1322 1.23 nathanw while (lines--) {
1323 1.23 nathanw *rp = pixels;
1324 1.23 nathanw rp = (int32_t *)((caddr_t)rp + ri->ri_stride);
1325 1.23 nathanw }
1326 1.23 nathanw
1327 1.23 nathanw /* Set grapics mode back to normal. */
1328 1.23 nathanw TGAWREG(dc, TGA_REG_GMOR, 0);
1329 1.60 perry
1330 1.23 nathanw }
1331 1.23 nathanw
1332 1.23 nathanw static void
1333 1.23 nathanw tga_erasecols (c, row, col, num, attr)
1334 1.23 nathanw void *c;
1335 1.23 nathanw int row, col, num;
1336 1.23 nathanw long attr;
1337 1.23 nathanw {
1338 1.23 nathanw struct rasops_info *ri = c;
1339 1.23 nathanw struct tga_devconfig *dc = ri->ri_hw;
1340 1.23 nathanw int32_t color, lines, pixels;
1341 1.23 nathanw int32_t *rp;
1342 1.23 nathanw
1343 1.23 nathanw color = ri->ri_devcmap[(attr >> 16) & 15];
1344 1.23 nathanw rp = (int32_t *)(ri->ri_bits + row*ri->ri_yscale + col*ri->ri_xscale);
1345 1.23 nathanw lines = ri->ri_font->fontheight;
1346 1.23 nathanw pixels = (num * ri->ri_font->fontwidth) - 1;
1347 1.23 nathanw
1348 1.23 nathanw /* Set fill color in block-color registers */
1349 1.23 nathanw TGAWREG(dc, TGA_REG_GBCR0, color);
1350 1.23 nathanw TGAWREG(dc, TGA_REG_GBCR1, color);
1351 1.23 nathanw if (ri->ri_depth != 8) {
1352 1.23 nathanw TGAWREG(dc, TGA_REG_GBCR2, color);
1353 1.23 nathanw TGAWREG(dc, TGA_REG_GBCR3, color);
1354 1.23 nathanw TGAWREG(dc, TGA_REG_GBCR4, color);
1355 1.23 nathanw TGAWREG(dc, TGA_REG_GBCR5, color);
1356 1.23 nathanw TGAWREG(dc, TGA_REG_GBCR6, color);
1357 1.23 nathanw TGAWREG(dc, TGA_REG_GBCR7, color);
1358 1.23 nathanw }
1359 1.23 nathanw
1360 1.23 nathanw /* Set raster operation to "copy"... */
1361 1.23 nathanw if (ri->ri_depth == 8)
1362 1.23 nathanw TGAWREG(dc, TGA_REG_GOPR, 0x3);
1363 1.23 nathanw else /* ... and in 24-bit mode, set the destination bitmap to 24-bit. */
1364 1.23 nathanw TGAWREG(dc, TGA_REG_GOPR, 0x3 | (0x3 << 8));
1365 1.23 nathanw
1366 1.23 nathanw /* Set which pixels we're drawing (of a possible 32). */
1367 1.23 nathanw TGAWREG(dc, TGA_REG_GDAR, 0xffffffff);
1368 1.23 nathanw
1369 1.23 nathanw /* Set drawing mode to block fill. */
1370 1.23 nathanw TGAWREG(dc, TGA_REG_GMOR, 0x2d);
1371 1.60 perry
1372 1.23 nathanw /* Insert write barrier before actually sending data */
1373 1.23 nathanw /* XXX Abuses the fact that there is only one write barrier on Alphas */
1374 1.23 nathanw TGAREGWB(dc, TGA_REG_GMOR, 1);
1375 1.23 nathanw
1376 1.23 nathanw while (lines--) {
1377 1.23 nathanw *rp = pixels;
1378 1.23 nathanw rp = (int32_t *)((caddr_t)rp + ri->ri_stride);
1379 1.23 nathanw }
1380 1.23 nathanw
1381 1.23 nathanw /* Set grapics mode back to normal. */
1382 1.23 nathanw TGAWREG(dc, TGA_REG_GMOR, 0);
1383 1.23 nathanw }
1384 1.23 nathanw
1385 1.17 elric
1386 1.22 nathanw static void
1387 1.17 elric tga_ramdac_wr(v, btreg, val)
1388 1.17 elric void *v;
1389 1.17 elric u_int btreg;
1390 1.17 elric u_int8_t val;
1391 1.17 elric {
1392 1.17 elric struct tga_devconfig *dc = v;
1393 1.17 elric
1394 1.17 elric if (btreg > BT485_REG_MAX)
1395 1.46 provos panic("tga_ramdac_wr: reg %d out of range", btreg);
1396 1.17 elric
1397 1.21 nathanw TGAWREG(dc, TGA_REG_EPDR, (btreg << 9) | (0 << 8 ) | val); /* XXX */
1398 1.21 nathanw TGAREGWB(dc, TGA_REG_EPDR, 1);
1399 1.17 elric }
1400 1.17 elric
1401 1.22 nathanw static void
1402 1.17 elric tga2_ramdac_wr(v, btreg, val)
1403 1.17 elric void *v;
1404 1.17 elric u_int btreg;
1405 1.17 elric u_int8_t val;
1406 1.17 elric {
1407 1.17 elric struct tga_devconfig *dc = v;
1408 1.21 nathanw bus_space_handle_t ramdac;
1409 1.17 elric
1410 1.17 elric if (btreg > BT485_REG_MAX)
1411 1.46 provos panic("tga_ramdac_wr: reg %d out of range", btreg);
1412 1.17 elric
1413 1.60 perry bus_space_subregion(dc->dc_memt, dc->dc_memh, TGA2_MEM_RAMDAC +
1414 1.21 nathanw (0xe << 12) + (btreg << 8), 4, &ramdac);
1415 1.21 nathanw bus_space_write_4(dc->dc_memt, ramdac, 0, val & 0xff);
1416 1.21 nathanw bus_space_barrier(dc->dc_memt, ramdac, 0, 4, BUS_SPACE_BARRIER_WRITE);
1417 1.17 elric }
1418 1.17 elric
1419 1.22 nathanw static u_int8_t
1420 1.22 nathanw tga_bt463_rd(v, btreg)
1421 1.22 nathanw void *v;
1422 1.22 nathanw u_int btreg;
1423 1.22 nathanw {
1424 1.22 nathanw struct tga_devconfig *dc = v;
1425 1.22 nathanw tga_reg_t rdval;
1426 1.22 nathanw
1427 1.60 perry /*
1428 1.60 perry * Strobe CE# (high->low->high) since status and data are latched on
1429 1.22 nathanw * the falling and rising edges (repsectively) of this active-low signal.
1430 1.22 nathanw */
1431 1.60 perry
1432 1.22 nathanw TGAREGWB(dc, TGA_REG_EPSR, 1);
1433 1.22 nathanw TGAWREG(dc, TGA_REG_EPSR, (btreg << 2) | 2 | 1);
1434 1.22 nathanw TGAREGWB(dc, TGA_REG_EPSR, 1);
1435 1.22 nathanw TGAWREG(dc, TGA_REG_EPSR, (btreg << 2) | 2 | 0);
1436 1.22 nathanw
1437 1.22 nathanw TGAREGRB(dc, TGA_REG_EPSR, 1);
1438 1.22 nathanw
1439 1.22 nathanw rdval = TGARREG(dc, TGA_REG_EPDR);
1440 1.22 nathanw TGAREGWB(dc, TGA_REG_EPSR, 1);
1441 1.22 nathanw TGAWREG(dc, TGA_REG_EPSR, (btreg << 2) | 2 | 1);
1442 1.22 nathanw
1443 1.22 nathanw return (rdval >> 16) & 0xff;
1444 1.22 nathanw }
1445 1.22 nathanw
1446 1.22 nathanw static void
1447 1.22 nathanw tga_bt463_wr(v, btreg, val)
1448 1.22 nathanw void *v;
1449 1.22 nathanw u_int btreg;
1450 1.22 nathanw u_int8_t val;
1451 1.22 nathanw {
1452 1.22 nathanw struct tga_devconfig *dc = v;
1453 1.22 nathanw
1454 1.60 perry /*
1455 1.22 nathanw * In spite of the 21030 documentation, to set the MPU bus bits for
1456 1.22 nathanw * a write, you set them in the upper bits of EPDR, not EPSR.
1457 1.22 nathanw */
1458 1.60 perry
1459 1.60 perry /*
1460 1.22 nathanw * Strobe CE# (high->low->high) since status and data are latched on
1461 1.22 nathanw * the falling and rising edges of this active-low signal.
1462 1.22 nathanw */
1463 1.22 nathanw
1464 1.22 nathanw TGAREGWB(dc, TGA_REG_EPDR, 1);
1465 1.22 nathanw TGAWREG(dc, TGA_REG_EPDR, (btreg << 10) | 0x100 | val);
1466 1.22 nathanw TGAREGWB(dc, TGA_REG_EPDR, 1);
1467 1.22 nathanw TGAWREG(dc, TGA_REG_EPDR, (btreg << 10) | 0x000 | val);
1468 1.22 nathanw TGAREGWB(dc, TGA_REG_EPDR, 1);
1469 1.22 nathanw TGAWREG(dc, TGA_REG_EPDR, (btreg << 10) | 0x100 | val);
1470 1.22 nathanw
1471 1.22 nathanw }
1472 1.22 nathanw
1473 1.22 nathanw static u_int8_t
1474 1.17 elric tga_ramdac_rd(v, btreg)
1475 1.17 elric void *v;
1476 1.17 elric u_int btreg;
1477 1.17 elric {
1478 1.17 elric struct tga_devconfig *dc = v;
1479 1.17 elric tga_reg_t rdval;
1480 1.17 elric
1481 1.17 elric if (btreg > BT485_REG_MAX)
1482 1.46 provos panic("tga_ramdac_rd: reg %d out of range", btreg);
1483 1.17 elric
1484 1.21 nathanw TGAWREG(dc, TGA_REG_EPSR, (btreg << 1) | 0x1); /* XXX */
1485 1.21 nathanw TGAREGWB(dc, TGA_REG_EPSR, 1);
1486 1.17 elric
1487 1.21 nathanw rdval = TGARREG(dc, TGA_REG_EPDR);
1488 1.17 elric return (rdval >> 16) & 0xff; /* XXX */
1489 1.17 elric }
1490 1.17 elric
1491 1.22 nathanw static u_int8_t
1492 1.17 elric tga2_ramdac_rd(v, btreg)
1493 1.17 elric void *v;
1494 1.17 elric u_int btreg;
1495 1.17 elric {
1496 1.17 elric struct tga_devconfig *dc = v;
1497 1.21 nathanw bus_space_handle_t ramdac;
1498 1.17 elric u_int8_t retval;
1499 1.17 elric
1500 1.17 elric if (btreg > BT485_REG_MAX)
1501 1.46 provos panic("tga_ramdac_rd: reg %d out of range", btreg);
1502 1.17 elric
1503 1.60 perry bus_space_subregion(dc->dc_memt, dc->dc_memh, TGA2_MEM_RAMDAC +
1504 1.21 nathanw (0xe << 12) + (btreg << 8), 4, &ramdac);
1505 1.21 nathanw retval = bus_space_read_4(dc->dc_memt, ramdac, 0) & 0xff;
1506 1.21 nathanw bus_space_barrier(dc->dc_memt, ramdac, 0, 4, BUS_SPACE_BARRIER_READ);
1507 1.17 elric return retval;
1508 1.17 elric }
1509 1.17 elric
1510 1.17 elric #include <dev/ic/decmonitors.c>
1511 1.59 perry void tga2_ics9110_wr(struct tga_devconfig *dc, int dotclock);
1512 1.17 elric
1513 1.59 perry struct monitor *tga_getmonitor(struct tga_devconfig *dc);
1514 1.38 elric
1515 1.17 elric void
1516 1.38 elric tga2_init(dc)
1517 1.17 elric struct tga_devconfig *dc;
1518 1.17 elric {
1519 1.38 elric struct monitor *m = tga_getmonitor(dc);
1520 1.17 elric
1521 1.38 elric /* Deal with the dot clocks.
1522 1.38 elric */
1523 1.38 elric if (dc->dc_tga_type == TGA_TYPE_POWERSTORM_4D20) {
1524 1.38 elric /* Set this up as a reference clock for the
1525 1.38 elric * ibm561's PLL.
1526 1.38 elric */
1527 1.38 elric tga2_ics9110_wr(dc, 14300000);
1528 1.38 elric /* XXX Can't set up the dotclock properly, until such time
1529 1.38 elric * as the RAMDAC is configured.
1530 1.38 elric */
1531 1.38 elric } else {
1532 1.38 elric /* otherwise the ics9110 is our clock. */
1533 1.38 elric tga2_ics9110_wr(dc, m->dotclock);
1534 1.38 elric }
1535 1.21 nathanw #if 0
1536 1.60 perry TGAWREG(dc, TGA_REG_VHCR,
1537 1.38 elric ((m->hbp / 4) << 21) |
1538 1.38 elric ((m->hsync / 4) << 14) |
1539 1.38 elric (((m->hfp - 4) / 4) << 9) |
1540 1.38 elric ((m->cols + 4) / 4));
1541 1.17 elric #else
1542 1.60 perry TGAWREG(dc, TGA_REG_VHCR,
1543 1.38 elric ((m->hbp / 4) << 21) |
1544 1.38 elric ((m->hsync / 4) << 14) |
1545 1.38 elric (((m->hfp) / 4) << 9) |
1546 1.38 elric ((m->cols) / 4));
1547 1.17 elric #endif
1548 1.60 perry TGAWREG(dc, TGA_REG_VVCR,
1549 1.38 elric (m->vbp << 22) |
1550 1.38 elric (m->vsync << 16) |
1551 1.38 elric (m->vfp << 11) |
1552 1.38 elric (m->rows));
1553 1.21 nathanw TGAWREG(dc, TGA_REG_VVBR, 1);
1554 1.21 nathanw TGAREGRWB(dc, TGA_REG_VHCR, 3);
1555 1.21 nathanw TGAWREG(dc, TGA_REG_VVVR, TGARREG(dc, TGA_REG_VVVR) | 1);
1556 1.21 nathanw TGAREGRWB(dc, TGA_REG_VVVR, 1);
1557 1.21 nathanw TGAWREG(dc, TGA_REG_GPMR, 0xffffffff);
1558 1.21 nathanw TGAREGRWB(dc, TGA_REG_GPMR, 1);
1559 1.17 elric }
1560 1.17 elric
1561 1.17 elric void
1562 1.17 elric tga2_ics9110_wr(dc, dotclock)
1563 1.17 elric struct tga_devconfig *dc;
1564 1.17 elric int dotclock;
1565 1.17 elric {
1566 1.21 nathanw bus_space_handle_t clock;
1567 1.17 elric u_int32_t valU;
1568 1.17 elric int N, M, R, V, X;
1569 1.17 elric int i;
1570 1.17 elric
1571 1.17 elric switch (dotclock) {
1572 1.17 elric case 130808000:
1573 1.17 elric N = 0x40; M = 0x7; V = 0x0; X = 0x1; R = 0x1; break;
1574 1.17 elric case 119840000:
1575 1.17 elric N = 0x2d; M = 0x2b; V = 0x1; X = 0x1; R = 0x1; break;
1576 1.17 elric case 108180000:
1577 1.17 elric N = 0x11; M = 0x9; V = 0x1; X = 0x1; R = 0x2; break;
1578 1.17 elric case 103994000:
1579 1.17 elric N = 0x6d; M = 0xf; V = 0x0; X = 0x1; R = 0x1; break;
1580 1.17 elric case 175000000:
1581 1.17 elric N = 0x5F; M = 0x3E; V = 0x1; X = 0x1; R = 0x1; break;
1582 1.17 elric case 75000000:
1583 1.17 elric N = 0x6e; M = 0x15; V = 0x0; X = 0x1; R = 0x1; break;
1584 1.17 elric case 74000000:
1585 1.17 elric N = 0x2a; M = 0x41; V = 0x1; X = 0x1; R = 0x1; break;
1586 1.17 elric case 69000000:
1587 1.17 elric N = 0x35; M = 0xb; V = 0x0; X = 0x1; R = 0x1; break;
1588 1.17 elric case 65000000:
1589 1.17 elric N = 0x6d; M = 0x0c; V = 0x0; X = 0x1; R = 0x2; break;
1590 1.17 elric case 50000000:
1591 1.17 elric N = 0x37; M = 0x3f; V = 0x1; X = 0x1; R = 0x2; break;
1592 1.17 elric case 40000000:
1593 1.17 elric N = 0x5f; M = 0x11; V = 0x0; X = 0x1; R = 0x2; break;
1594 1.17 elric case 31500000:
1595 1.17 elric N = 0x16; M = 0x05; V = 0x0; X = 0x1; R = 0x2; break;
1596 1.17 elric case 25175000:
1597 1.17 elric N = 0x66; M = 0x1d; V = 0x0; X = 0x1; R = 0x2; break;
1598 1.17 elric case 135000000:
1599 1.17 elric N = 0x42; M = 0x07; V = 0x0; X = 0x1; R = 0x1; break;
1600 1.17 elric case 110000000:
1601 1.17 elric N = 0x60; M = 0x32; V = 0x1; X = 0x1; R = 0x2; break;
1602 1.17 elric case 202500000:
1603 1.17 elric N = 0x60; M = 0x32; V = 0x1; X = 0x1; R = 0x2; break;
1604 1.38 elric case 14300000: /* this one is just a ref clock */
1605 1.38 elric N = 0x03; M = 0x03; V = 0x1; X = 0x1; R = 0x3; break;
1606 1.17 elric default:
1607 1.46 provos panic("unrecognized clock rate %d", dotclock);
1608 1.17 elric }
1609 1.17 elric
1610 1.17 elric /* XXX -- hard coded, bad */
1611 1.17 elric valU = N | ( M << 7 ) | (V << 14);
1612 1.17 elric valU |= (X << 15) | (R << 17);
1613 1.17 elric valU |= 0x17 << 19;
1614 1.17 elric
1615 1.21 nathanw bus_space_subregion(dc->dc_memt, dc->dc_memh, TGA2_MEM_EXTDEV +
1616 1.21 nathanw TGA2_MEM_CLOCK + (0xe << 12), 4, &clock); /* XXX */
1617 1.17 elric
1618 1.21 nathanw for (i=24; i>0; i--) {
1619 1.21 nathanw u_int32_t writeval;
1620 1.60 perry
1621 1.21 nathanw writeval = valU & 0x1;
1622 1.60 perry if (i == 1)
1623 1.60 perry writeval |= 0x2;
1624 1.21 nathanw valU >>= 1;
1625 1.21 nathanw bus_space_write_4(dc->dc_memt, clock, 0, writeval);
1626 1.21 nathanw bus_space_barrier(dc->dc_memt, clock, 0, 4, BUS_SPACE_BARRIER_WRITE);
1627 1.60 perry }
1628 1.21 nathanw bus_space_subregion(dc->dc_memt, dc->dc_memh, TGA2_MEM_EXTDEV +
1629 1.21 nathanw TGA2_MEM_CLOCK + (0xe << 12) + (0x1 << 11) + (0x1 << 11), 4,
1630 1.21 nathanw &clock); /* XXX */
1631 1.21 nathanw bus_space_write_4(dc->dc_memt, clock, 0, 0x0);
1632 1.21 nathanw bus_space_barrier(dc->dc_memt, clock, 0, 0, BUS_SPACE_BARRIER_WRITE);
1633 1.38 elric }
1634 1.38 elric
1635 1.38 elric struct monitor *
1636 1.38 elric tga_getmonitor(dc)
1637 1.38 elric struct tga_devconfig *dc;
1638 1.38 elric {
1639 1.38 elric return &decmonitors[(~TGARREG(dc, TGA_REG_GREV) >> 16) & 0x0f];
1640 1.38 elric }
1641 1.38 elric
1642 1.38 elric unsigned
1643 1.38 elric tga_getdotclock(dc)
1644 1.38 elric struct tga_devconfig *dc;
1645 1.38 elric {
1646 1.38 elric return tga_getmonitor(dc)->dotclock;
1647 1.1 drochner }
1648